Data Sheet ### **FEATURES:** - Single 2.7-3.6V Read and Write Operations - Separate Memory Banks for Code or Data - Simultaneous Read and Write Capability - Superior Reliability - Endurance: E<sup>2</sup> bank 500,000 Cycles (typical) Flash bank 100,000 Cycles (typical) - Greater than 100 years Data Retention - Low Power Consumption - Active Current, Read: 15 mA (typical) - Active Current, Concurrent Read while Write: 40 mA (typical) - Standby Current: 3 µA (typical) - Auto Low Power Mode Current: 3 μA (typical) - Fast Write Operation - Flash Bank-Erase + Program: 8 sec (typical) - Flash Block-Erase + Program: 500 ms (typical) - Flash Sector-Erase + Program: 30 ms (typical) - E<sup>2</sup> bank Word-Write: 9 ms (typical) - Fixed Erase, Program, Write Times - Remain constant after cycling - Read Access Time - 70 ns - Latched Address and Data - End-of-Write Detection - Toggle Bit - Data# Polling - E<sup>2</sup> Bank: - Word-Write (Auto Erase before Program) - Sector-Erase (32 Words) + Word-Program (same as Flash bank) - Flash Bank: Two Small Erase Element Sizes - 1 KWords per Sector or 32 KWords per Block - Erase either element before Word-Program - CMOS I/O Compatibility - JEDEC Standard Command Set - Packages Available - 48-Pin TSOP (12mm x 20mm) - Continuous Hardware and Software Data Protection (SDP) - A One Time Programmable (OTP) E<sup>2</sup> Sector ### PRODUCT DESCRIPTION The SST38VF166 consists of three memory banks, 2 each 512K x16 bits sector mode flash EEPROM plus a 4K x16 bits word alterable $E^2$ PROM manufactured with SST's proprietary, high performance SuperFlash Technology. The SST38VF166 erases and programs with a single power supply. The internal Erase/Program in the $E^2$ bank is transparent to the user. The device conforms to (proposed) JEDEC standard pinouts for word-wide memories. The SST38VF166 device is divided into three separate memory banks, 2 each 512K x16 Flash banks and a 4K x16 E² bank. Each Flash bank is typically used for program code storage and contains 512 sectors, each of 1 KWords or 16 blocks, each of 32 KWords. The Flash banks may also be used to store data. The E² bank is typically used for data or configuration storage and contains 128 sectors, each of 32 words. Any bank may be used for executing code while writing data to a different bank. Each memory bank is controlled by separate Bank Enable (BE#) lines. The SST38VF166 inherently uses less energy during Erase, Program, and Write than alternative flash technologies. The total energy consumed is a function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter Erase time, the total energy consumed during any Erase, Program, or Write operation is less than alternative flash technologies. The Auto Low Power mode automatically reduces the active read current to approximately the same as standby; thus, providing an average read current of approximately 1 mA/MHz of Read cycle time. The SuperFlash technology provides fixed Erase, Program, and Write times, independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. #### **Device Operation** The SST38VF166 operates as two independent 8-Megabit Word-Program, Sector-Erase flash EEPROMs with the additional functionality of a 64 Kbit word-alterable E<sup>2</sup>PROM. All banks are superimposed in the same memory address space. All three memory banks share common address lines, I/O lines, WE#, and OE#. Memory bank selection is by bank enable. BE#1 selects the first Data Sheet Flash bank, BE#2 selects the second Flash bank, BE#3 selects the E<sup>2</sup> bank. WE# is used with SDP to control the Write or Erase and Program operation in each memory bank. The SST38VF166 provides the added functionality of being able to simultaneously read from one memory bank while writing, erasing, or programming to one other memory bank. Once the internally controlled Write, Erase, or Program cycle in a memory bank has commenced, a different memory bank can be accessed for read. Also, once WE# and the applicable BE# are high during the SDP load sequence, a different bank may be accessed to read. If multiple bank enables are asserted simultaneously, the outputs will tri-state and no new memory operations can be initiated. Only one bank may be written, erased, or programmed at any given time. The device ID and Common Flash Interface (CFI) functions cannot be accessed while any bank is writing, erasing, or programming. The **Auto Low Power Mode** automatically puts the device in a near standby mode after data has been accessed with a valid Read operation. This reduces the $I_{DD}$ active read current from typically 15mA to typically 3 $\mu$ A. The Auto Low Power mode reduces the typical $I_{DD}$ active read current to the range of 1mA/MHz of Read cycle time. The device exits the **Auto Low Power Mode** with any address transition or control signal transition used to initiate another Read cycle, with no access time penalty. #### Flash Bank Read The Read operation of the SST38VF166 Flash Bank is controlled by BE#1 or BE#2 and OE#, a bank enable and output enable both have to be low for the system to obtain data from the outputs. BE#1 is used for Flash bank 1 selection. When BE#1 is high, the Flash bank 1 is deselected. BE#2 is used for Flash bank 2 selection. When BE#2 is high, the Flash bank 2 is deselected. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to the timing waveforms for further details (Figure 2 or 3). ### E<sup>2</sup> Bank Read The Read operation of the $E^2$ bank is controlled by BE#3 and OE#, both have to be low for the system to obtain data from the outputs. BE#3 is used for $E^2$ bank selection. When BE#3 is high, the $E^2$ bank is deselected. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to the timing waveforms for further details (Figure 4). ### Write Modes The SST38VF166 device has separate Write modes for the E<sup>2</sup> bank and Flash banks. The conventional E<sup>2</sup>PROM Word-Write with internally timed automatic Erase before Program is the most convenient and easy method for the user to alter data in the E<sup>2</sup> bank with the Word-Write operation, the word being written is the only word that is altered. Bank- or Sector-Erase plus Word-Program operations may also be used for the E<sup>2</sup> bank. For both banks of the Flash array, the SST38VF166 offers Bank-, Block-, and Sector-Erase plus Word-Program operations. ### Write All Write operations are initiated by first issuing the Software Data Protect (SDP) entry sequence for Bank-, Block-, or Sector-Erase then Word-Program in the selected Flash bank; or for Word-Write or for Sector-Erase and Word-Program in the E<sup>2</sup> bank. Word-Write, Word-Program, and all Erase commands have a fixed duration, that will not vary over the life of the device, i.e., are independent of the number of Erase/Program cycles endured. Either Flash bank may be read during the internally controlled E<sup>2</sup> bank Write cycle, e.g., the Flash bank may be accessed to fetch instructions or data when the E<sup>2</sup> bank is being written, erased, or programmed. Additionally, the alternate Flash bank may be read while erasing or programming the other Flash or E<sup>2</sup> bank. At any given time, only one bank may be performing a Write operation, during that time any other bank is available for read. The Write Status command may be used to determine if any bank is being written, at any given time. This may be required if the system does not use a timer or does not monitor toggle bit or data# polling when writing a specific bank. In order to implement the Write Status command, address 5XXXH in the E² bank address space is reserved. This address is outside the normal address space of the E² bank; therefore, will not interfere with normal reading within the E² bank address space. The device is always in the Software Data Protected mode for all Write operations in both the Flash bank and E<sup>2</sup> bank. Write operations are controlled by toggling WE# or BE#. The falling edge of WE# or BE#, whichever occurs last, latches the address. The rising edge of WE# or BE#, whichever occurs last, latches the data and initiates the Erase, Program, or Write cycle. The SDP Erase, Program, or Write commands are all BE# specific. Whichever BE# is used for the first SDP bus cycle (except for Read operation with WE# high), that BE# must be used for all subsequent SDP bus cycles, for the command to be executed. If a different BE# is pulsed during a **Data Sheet** subsequent bus cycle, when WE# is low, in the SDP command sequence, the device will abort the attempted SDP command and revert to the Read mode. Note, the SDP command sequence may be suspended by taking WE# high. A different BE# may then be pulsed to read from either of the banks not involved with the SDP command sequence. For the purposes of simplification, the following descriptions will assume WE# is toggled to initiate an Erase, Program, or Write. Toggling the applicable BE# will accomplish the same function. Note, there are separate timing diagrams to illustrate both WE# and BE# controlled Program or Write commands. ## Flash Bank Word-Program The Flash bank Word-Program operation consists of issuing the SDP Word-Program command, initiated by forcing BE#1 or BE#2 and WE# low, and OE# high. The words to be programmed must be in the erased state, prior to programming. The Word-Program command programs the desired addresses word-by-word. During the Word-Program cycle, the addresses are latched by the falling edge of WE#. The data is latched by the rising edge of WE#. See Figure 5 or 7 for WE# or 6 and 8 for BE# controlled Word-Program cycle timing waveforms, Table 6 for the command sequence, and Figure 49 for a flowchart. During the Flash bank Erase or Program operation, the only valid reads from that bank are Data# Polling and Toggle Bit. The other Flash bank or the E<sup>2</sup> bank may be read. The specified Bank-, Block-, or Sector-Erase time is the only time required to erase. There are no preprogramming or other commands or cycles required either internally or externally to erase the bank, block, or sector. ### E<sup>2</sup> Bank Word-Write The E² bank Word-Write operation consists of issuing the SDP command, initiated by forcing BE#3 and WE# low, and OE# high; followed by the Word Load cycle to the SST38VF166. The internally controlled Write cycle stores the data loaded in the word buffer into the E² bank. The address selected is then erased and programmed, by internally controlled signals. During the Word Load cycle, the address is latched by the falling edge of WE#. The data is latched by the rising edge of WE#. The write cycle is initiated on the rising edge of WE#. The Write cycle, once initiated, will continue to completion, typically within 7 ms. See Figure 9 for WE# or 10 for BE# controlled write cycle timing waveforms, Table 7 for the command sequence, and Figure 48 for a flowchart. The Write operation has two functional cycles: the Word Load cycle and the internal Write cycle. The Word Load cycle consists of loading 1 word of data into the word buffer at the completion of the SDP sequence. The internal Write cycle consists of the write timer operation, to erase and program the selected address. Note, the word does NOT have to be erased prior to writing. During the Write operation, the only valid reads are Data# Polling and Toggle Bit from the E² bank or normal read from either of the Flash banks. ## E<sup>2</sup> Bank Word-Program The E² bank Word-Program operation consists of issuing the SDP Word-Program command, initiated by forcing BE#3 and WE# low and OE# high. The Word-Program command programs the desired addresses word-by-word. The words to be programmed must be in the erased state, prior to programming, unlike the Word-Write operation. During the Word-Program cycle, the addresses are latched by the falling edge of WE#. The data is latched by the rising edge of WE#. See Figure 11 for WE# or 12 for BE#3 controlled Program cycle timing waveforms, Table 7 for the command sequence and Figure 50 for a flowchart. During the E<sup>2</sup> bank Erase or Program operation, the only valid reads from the bank are Data# Polling and Toggle Bit. Either Flash bank may be read. The specified Bank- or Sector-Erase time is the only time required to erase. There are no preprogramming or other commands or cycles required either internally or externally to erase the bank or sector. ## **Erase Operations** The Bank-Erase is initiated by a specific six-word load sequence See Tables 6 and 7. A Bank-Erase will typically be less than 70 ms. An alternative to the Bank-Erase in the Flash bank is the Block-Erase or Sector-Erase. The Block-Erase will erase an entire Block (32 KWords) in typically 15 ms. The Sector-Erase will erase an entire sector (1024 words) in typically 15 ms. The Sector-Erase provides a means to alter a single sector using the Sector-Erase and Word-Program modes. The Sector-Erase is initiated by a specific six-word load sequence, see Table 6. The $E^2$ bank may also use a Sector-Erase, instead of Bank-Erase. An $E^2$ bank sector consists of 32 words that will typically erase in 7 ms. The Sector-Erase is initiated by a specific six-word load sequence, see Table 7. Sector- or Bank-Erase and Word-Program is an alternative to Word-Write as a means to alter the $E^2$ bank. **Data Sheet** During any Sector-, Block-, or Bank-Erase within a bank, any other bank may be read. During the Word-Write of the E<sup>2</sup> bank, either Flash bank may be read. #### Flash Bank Bank-Erase The SST38VF166 provides a Flash Bank-Erase mode, which allows the user to clear the Flash bank to the "1" state. This is useful when the entire Flash must be quickly erased. The software Flash Bank-Erase mode is initiated by issuing the specific six-word loading sequence, as in the Software Data Protection operation. After the loading cycle, the device enters into an internally timed cycle. See Table 6 for specific codes, Figure 13 or 16 for the timing waveform, and Figure 44 for a flowchart. ### Flash Bank Block-Erase The SST38VF166 provides a Block-Erase mode, which allows the user to clear any block in the Flash bank to the "1" state. The software Block-Erase mode is initiated by issuing the specific six-word loading sequence, as in the Software Data Protect operation. After the loading cycle, the device enters into an internally timed Erase cycle. See Table 6 for specific codes, Figure 14 or 17 for the timing waveform, and Figure 45 for a flowchart. During the Erase operation, the only valid reads are Data# Polling and Toggle Bit from the selected bank, other banks may perform normal read. #### Flash Bank Sector-Erase The SST38VF166 provides a Sector-Erase mode, which allows the user to clear any sector in the Flash bank to the "1" state. The software Sector-Erase mode is initiated by issuing the specific six-word loading sequence, as in the Software Data Protect operation. After the loading cycle, the device enters into an internally timed Erase cycle. See Table 6 for specific codes, Figure 15 or 18 for the timing waveform, and Figure 47 for a flowchart. During the Erase operation, the only valid reads are Data# Polling and Toggle Bit from the selected bank, other banks may perform normal read. ### E<sup>2</sup> Bank Bank-Erase The SST38VF166 provides a $E^2$ Bank-Erase mode, which allows the user to clear the $E^2$ bank to the "1" state. This is useful when the entire $E^2$ bank must be quickly erased. The $E^2$ bank Bank-Erase command is disabled if the $E^2$ bank OTP option is enabled. The E<sup>2</sup> Bank-Erase mode is initiated by issuing the specific six-word loading sequence, as in the Software Data Protection operation. After the loading cycle, the device enters into an internally timed cycle. See Table 7 for specific codes, Figure 19 for the timing waveform, and Figure 44 for a flowchart. ### E<sup>2</sup> Bank Sector-Erase The SST38VF166 provides a Sector-Erase mode, which allows the user to clear any sector in the $E^2$ bank to the "1" state. The software Sector-Erase mode is initiated by issuing the specific six-word loading sequence, as in the Software Data Protect operation. After the loading cycle, the device enters into an internally timed. See Tables 6 and 7 for specific codes, Figure 20 for the timing waveform, and Figure 46 for a flowchart. During the Erase operation, the only valid reads are Data# Polling and Toggle Bit in the $E^2$ bank or normal read from either of the Flash banks. ## **Write Operation Status Detection** The SST38VF166 provides two software means to detect the completion of a $E^2$ bank or a Flash bank Program cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling (DQ<sub>7</sub>) and Toggle Bit (DQ<sub>6</sub>). The End-of-Write Detection mode is enabled after the rising edge of WE#, which initiates the internal Write, Erase, or Program cycle. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system will possibly get an erroneous result, i.e. valid data may appear to conflict with either DQ<sub>7</sub> or DQ<sub>6</sub>. In order to prevent spurious device rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. Additionally, a Write Status read may be executed to determine if any bank has an Erase, Program, or Write operation in progress. A Write Status read may be used when, for any reason, the system may have lost track of the status of a Write, Erase, or Program operation in any bank. Although normally, a Word-Write, Word-Program, Sector-Erase, or Block-Erase will be completed prior to recovery from a system reset, if a Bank-Erase was initiated prior to the reset, the system may need to verify the Bank-Erase is no longer in progress. Note, a Bank-Erase will not be performed on the bank containing the boot code, so there will **Data Sheet** be no issue when recovering from the system reset. See Table 6 or 7 for the specific codes and Figure 40 for a timing waveform. There is no provision to abort an Erase, Program, or Write operation, once initiated. For the SST SuperFlash technology, the associated Erase, Program, and Write times are so fast, relative to system reset times, there is no value in aborting the operation. Note, reads can always occur from any bank not performing an Erase, Program, or Write operation. Should the system reset, while a Block- or Sector-Erase or Word-Program is in progress in the bank where the boot code is stored, the system must wait for the completion of the operation before reading that bank. Since the maximum time the system would have to wait is 25 ms (for a Block-Erase), the system ability to read the boot code would not be affected. ## Data# Polling (DQ7) - Flash Bank When the SST38VF166 is in the internal Flash bank Program cycle, any attempt to read $DQ_7$ of the last word loaded during the Flash bank Word Load cycle will receive the complement of the true data. Once the Write cycle is completed, $DQ_7$ will show true data. The device is then ready for the next operation. See Figure 21 or 22 for the Flash bank Data Polling timing waveforms and Figure 51 for a flowchart. ## Data# Polling (DQ7) - E2 Bank When the SST38VF166 is in the internal $E^2$ bank Write cycle, any attempt to read $DQ_7$ of the last word loaded during the $E^2$ bank Word Load cycle will receive the complement of the true data. Once the Write cycle is completed, $DQ_7$ will show true data. The device is then ready for the next operation. See Figure 23 for $E^2$ bank Data Polling timing waveforms and Figure 51 for a flowchart. ## Toggle Bit (DQ<sub>6</sub>) - Flash Bank During the Flash bank internal Write cycle, any consecutive attempts to read $DQ_6$ will produce alternating 0s and 1s, i.e. toggling between 0 and 1. When the Write cycle is completed, the toggling will stop. The device is then ready for the next operation. See Figure 24 or 25 for Flash bank Toggle Bit timing waveforms and Figure 51 for a flowchart. ## Toggle Bit (DQ<sub>6</sub>) - E<sup>2</sup> Bank During the $E^2$ bank internal Write cycle, any consecutive attempts to read $DQ_6$ will produce alternating 0s and 1s, i.e. toggling between 0 and 1. When the Write cycle is completed, the toggling will stop. The device is then ready for the next operation. See Figure 26 for $E^2$ bank Toggle Bit timing waveforms and Figure 51 for a flowchart. #### **Data Protection** The SST38VF166 provides both hardware and software features to protect nonvolatile data from inadvertent writes. #### **Hardware Data Protection** Noise/Glitch Protection: A WE# pulse of less than 5 ns will not initiate a Write cycle. <u>V<sub>DD</sub> Power Up/Down Detection:</u> The Write operation is inhibited when V<sub>DD</sub> is less than 1.5 volts. Write Inhibit Mode: Forcing OE# low, BE#1 and BE#2 high, or WE# high will inhibit the Write operation to the Flash bank. Forcing OE# low, BE#3 high, or WE# high will inhibit the Write operation to the E<sup>2</sup> bank. This prevents inadvertent writes during power-up or power-down. ## A One Time Programmable E<sup>2</sup> Sector The first sector of the $E^2$ bank offers the option of OTP (One Time Programmable) prevention of write for the first sector, i.e., addresses $A_5$ to $A_{13}$ are "0" (0000H to 001FH). Once the OTP software instruction is executed, no Write, Erase, or Program operation can be performed on these 32 words. This is permanent and non-reversible. Additionally, if the OTP prevention is enabled, the Bank-Erase for the $E^2$ bank will not function. See Table 7 for specific codes and Figure 39 for a timing waveform. ## **Software Data Protection (SDP)** The SST38VF166 provides the JEDEC approved Software Data Protection scheme as a requirement for initiating a Write, Erase, or Program operation. With this scheme, any Write operation requires the inclusion of a series of three word-load operations to precede the Word-Write or Word-Program operation. The three-word load sequence is used to initiate the Write or Program cycle, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. The six-word sequence is required to initiate any Bank-, Block-, or Sector-Erase operation. Data Sheet The requirements for JEDEC compliant SDP are in byte format. The SST38VF166 is organized by word; therefore, the contents of DQ<sub>8</sub> to DQ<sub>15</sub> are "Don't Care" during any SDP (3-word or 6-word) command sequence. During the SDP load command sequence, the SDP load cycle is suspended when WE# is high. This means a read may occur to any other bank during the SDP load sequence. The SDP load sequence is bank specific, i.e., the same BE# must be low for each bus cycle. If the command sequence is aborted, e.g., a different BE# is brought low (except for Read operation with WE# high), an incorrect address is loaded, or incorrect data is loaded, the device will return to the Read mode within $T_{RC}$ of execution of the load error. ## **Concurrent Read and Write Operations** The SST38VF166 provides the unique benefit of being able to read any bank, while simultaneously writing, erasing, or programming one other bank. This allows data alteration code to be executed from one bank, while altering the data in another bank. The following table lists all valid states. TABLE 1: CONCURRENT READ/WRITE STATE | Flash Bank 1 | Flash Bank 2 | E <sup>2</sup> Bank | |--------------|--------------|---------------------| | Read | No Operation | Write | | Read | Write | No Operation | | Write | Read | No Operation | | No Operation | Read | Write | | Write | No Operation | Read | | No Operation | Write | Read | T1.0 327 **Note:** For the purposes of this table, write means to Word-Write; Block-, Sector-, or Chip-Erase; or Word-Program as applicable to the appropriate bank. SST does not recommend that any two of the bank enable signals BE#1, BE#2 or BE#3 be simultaneously asserted. The device will ignore all SDP commands and toggling of WE# when an Erase, Program, or Write operation is in progress. Note, both Product Identification and the Common Flash Interface entry commands use SDP; therefore, these commands will also be ignored while an Erase, Program, or Write operation is in progress. #### **Product Identification** The product identification mode identifies the device manufacturer as SST and provides a code to identify each bank. The manufacturer ID is the same for each bank; however, each bank has a separate device ID. Each bank is individually accessed using the applicable BE# and a software command. Users may wish to use the device ID operation to identify the write algorithm requirements for each bank. For details, see Table 6 or 7 for software operation and Figures 27, 28, or 29 for timing waveforms. TABLE 2: PRODUCT IDENTIFICATION | | Address | Data | |---------------------|---------|-------| | Manufacturer's ID | 0000H | 00BFH | | Device ID | | | | Flash Bank 1 | 0001H | 2791H | | Flash Bank 2 | 0001H | 2792H | | E <sup>2</sup> Bank | 0001H | 2793H | T2.1 327 Device IDs are unique to each bank. Should a chip ID be required, any of the bank IDs may be used as the chip ID. While in the read software ID mode or CFI mode, no other operation is allowed until after exiting these modes. ## **Product Identification Mode Exit** In order to return to the standard Read mode, the Product Identification mode must be exited. Exit is accomplished by issuing the Software ID exit command, which returns the device to normal operation. This command may also be used to reset the device to the Read mode after any inadvertent transient condition that apparently causes the device to behave abnormally, e.g., not read correctly. For details, see Table 6 or 7 for software operation and Figures 30, 31, or 32 for timing waveforms. **Data Sheet** ## **Common Flash Interface (CFI)** The SST38VF166 also contains the CFI information in each bank, to describe the characteristics of that bank. See Tables 8 through 16 for the CFI contents for each bank. Both flash banks use the same information, as each bank operates the same. The E<sup>2</sup> bank contains the applicable information for that bank. In order to obtain the CFI information, the CFI memory space is accessed by using the CFI entry command. For details, see Table 6 or 7 for software operation and Figures 33, 34, or 35 for timing waveforms. ## **CFI Mode Exit** In order to return to the standard Read mode, the CFI mode must be exited. Exit is accomplished by issuing the CFI exit command, which returns the device to normal operation. This command may also be used to reset the device to the Read mode after any inadvertent transient condition that apparently causes the device to behave abnormally, e.g., not read correctly. For details, see Table 6 or 7 for software operation and Figures 36, 37, or 38 for timing waveforms. CFI is specified for byte wide information. Since the SST38VF166 is organized word wide, the first byte (2 nibbles) of each CFI word is always 00H. Data Sheet FIGURE 1: PIN ASSIGNMENTS FOR 48-PIN TSOP (12MM X 20MM) **TABLE 3: PIN DESCRIPTION** | Symbol | Name | Functions | |-----------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>18</sub> -A <sub>0</sub> | Flash Bank Addresses | To provide Flash Bank addresses | | A <sub>11</sub> -A <sub>0</sub> | E <sup>2</sup> Bank Addresses | To provide E <sup>2</sup> Bank addresses | | A <sub>18</sub> -A <sub>15</sub> | Flash Bank Block Addresses | To select a Flash Bank Block for erase | | A <sub>18</sub> -A <sub>10</sub> | Flash Bank Sector Addresses | To select a Flash Bank Sector for erase | | A <sub>11</sub> -A <sub>5</sub> | E <sup>2</sup> Bank Sector Addresses | To select an E <sup>2</sup> Bank Sector for erase | | DQ <sub>15</sub> -DQ <sub>0</sub> | Data Input/output | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a Write cycle. The outputs are in tri-state when OE# is high or BE#1, BE#2, and BE#3 are high. | | OE# | Output Enable | To gate the data output buffers | | WE# | Write Enable 1 | To control the Write, Erase, or Program operations | | $V_{DD}$ | Power Supply | To provide 2.7-3.6V power supply | | $V_{SS}$ | Ground | | | NC | No Connect | Unconnected pins | T3.4 327 **Data Sheet** TABLE 4: OPERATION MODES SELECTION FOR FLASH BANK | Array Operation Mode | BE#1 | BE#2 | BE#3 | OE# | WE# | DQ | Address | |------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------------------|--------------------| | Read | | | | | | | | | Flash Bank 1 | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | VIL | V <sub>IH</sub> | D <sub>OUT</sub> | A <sub>IN</sub> | | Flash Bank 2 | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | A <sub>IN</sub> | | Block-Erase | | | | | | | | | Flash Bank 1 | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Flash Bank 2 | V <sub>IH</sub> | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Sector-Erase | | | | | | | | | Flash Bank 1 | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Flash Bank 2 | V <sub>IH</sub> | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Program | | | | | | | | | Flash Bank 1 | V <sub>IL</sub> | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Flash Bank 2 | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Standby | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | Х | Х | High Z | X | | Write Inhibit | | | | | | | | | Flash Bank 1 | $V_{IH}$ | Х | Х | $V_{IL}$ | $V_{IH}$ | X | X | | Flash Bank 2 | X | $V_{IH}$ | Х | $V_{IL}$ | $V_{IH}$ | X | X | | Flash Bank-Erase | | | | | | | | | Flash Bank 1 | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Flash Bank 2 | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Status Operation Mode | BE#1 | BE#2 | BE#3 | OE# | WE# | DQ | Address | | Write Status Read | V <sub>IH</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> <sup>1</sup> | 5XXXXH | | Illegal State | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | Х | Х | High Z | X <sup>2</sup> | | Illegal State | V <sub>IL</sub> | $V_{IL}$ | Х | Х | Х | High Z | $\chi^2$ | | Illegal State | $V_{IL}$ | X | $V_{IL}$ | Х | Х | High Z | X <sup>2</sup> | | Illegal State | X | $V_{IL}$ | $V_{IL}$ | Х | Х | High Z | X <sup>2</sup> | | Product Identification | | | | | | | | | Flash Bank 1 | V <sub>IL</sub> | $V_{IH}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | See Tables 6 and 7 | | Flash Bank 2 | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | See Tables 6 and 7 | | Common Flash Interface | | | | | | | | | Flash Bank 1 | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | See Tables 6 and 7 | | Flash Bank 2 | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | D <sub>OUT</sub> | See Tables 6 and 7 | T4.5 327 If Flash Bank 1 is writing, DQ<sub>1</sub> is low. If Flash Bank 2 is writing, DQ<sub>2</sub> is low. If E<sup>2</sup> Bank is writing, DQ<sub>3</sub> is low. Entering an illegal state during an Erase, Program, or Write operation will not affect the operation, i.e., the erase, program, or write will continue to normal completion. **Data Sheet** TABLE 5: OPERATION MODES SELECTION FOR E2 BANK | Read Operation Mode | BE#1 | BE#2 | BE#3 | OE# | WE# | DQ | Address | |-----------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------------------------------|--------------------| | Read E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> <sup>1</sup> | | | Write E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Sector-Erase E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Program E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | Standby | $V_{IH}$ | $V_{IH}$ | $V_{IH}$ | Х | Х | D <sub>IN</sub> | See Tables 6 and 7 | | Write Inhibit E <sup>2</sup> Bank | Х | Х | $V_{IH}$ | VIL | V <sub>IH</sub> | High Z | X | | Erase E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | See Tables 6 and 7 | | OTP Enable E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | See Tables 6 and 7 | | Status Operation Mode | BE#1 | BE#2 | BE#3 | OE# | WE# | DQ | Address | | Write Status Read | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> <sup>2</sup> | 5XXXXH | | Illegal State | $V_{IL}$ | $V_{IL}$ | $V_{IL}$ | Х | Х | High Z | X <sup>3</sup> | | Illegal State | $V_{IL}$ | $V_{IL}$ | Х | Х | Х | High Z | X <sub>3</sub> | | Illegal State | $V_{IL}$ | Х | $V_{IL}$ | Х | Х | High Z | X <sub>3</sub> | | Illegal State | X | $V_{IL}$ | V <sub>IL</sub> | Х | Х | High Z | X3 | | Product Identification | | | | | | | | | E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | See Tables 6 and 7 | | Common Flash Interface | | | | | | | | | E <sup>2</sup> Bank | $V_{IH}$ | $V_{IH}$ | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | See Tables 6 and 7 | T5.6 327 - 1. $A_{11}$ - $A_0$ are valid addresses; $A_{15}$ - $A_{12}$ are "Don't Care"; $A_{18}$ - $A_{16}$ cannot be 5H - 2. If Flash Bank 1 is writing, $DQ_1$ is low. If Flash Bank 2 is writing, $DQ_2$ is low. If $E^2$ Bank is writing, $DQ_3$ is low. - 3. Entering an illegal state during an Erase, Program, or Write operation will not affect the operation, i.e., the erase, program, or write will continue to normal completion. **Data Sheet** TABLE 6: SOFTWARE COMMAND SEQUENCE FOR FLASH BANKS | | 1st Bus Cycle | | 2nd Bus Cycle | | 3rd Bus Cycle | | 4th Bus Cycle | | 5th Bus Cycle | | 6th Bus Cycle | | |----------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | Command Code | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | | Software ID Entry | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | 3 | | | | | | | Software ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | 4 | | | | | | | Flash Bank<br>Word-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | WA <sup>5</sup> | Data<br>In | | | | | | Flash Bank<br>Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sup>6</sup> | 30H | | Flash Bank<br>Block-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | BA <sup>6</sup> | 50H | | Flash Bank<br>Bank-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | CFI Entry | 5555H | AAH | 2AAAH | 55H | 5555H | 98H | 7 | | | | | | | CFI Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | 4 | | | | | | T6.4 327 - 1. Command Code Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Addresses > A<sub>14</sub> are "Don't Care" for Command sequences - 2. Data format DQ7 -DQ0 (Hex), DQ15 DQ8 are "Don't Care" - 3. With $A_{14}$ - $A_{1}$ = 0; SST Manufacturer's ID = 00BFH, is read with $A_{0}$ = 0 SST38VF166 Device ID = 2791H, 2792H, and 2793H is read with $A_0$ = 1 for the applicable BE# active - 4. The device does not remain in Software Product ID Mode or CFI Mode if powered down. - 5. WA = Word address - 6. SA = Sector address - BA = Block address - 7. There is a separate CFI for each bank. See Tables 8 through 16 TABLE 7: SOFTWARE COMMAND SEQUENCE FOR E2 BANKS | | 1st Bus Cycle | | 2nd Bus Cycle | | 3rd Bus Cycle | | 4th Bus Cycle | | 5th Bus Cycle | | 6th Bus Cycle | | |-------------------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------| | Command Code | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | | Software ID Entry | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | 3 | | | | | | | Software ID Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | 4 | | | | | | | E <sup>2</sup> Bank<br>Word-Write | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | WA <sup>5</sup> | Data<br>In | | | | | | E <sup>2</sup> Bank<br>Word-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A5H | WA <sup>5</sup> | Data<br>In | | | | | | E <sup>2</sup> Bank<br>Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sup>6</sup> | 30H | | E <sup>2</sup> Bank<br>Bank-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | E <sup>2</sup> Bank<br>OTP Enable | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 70H | | CFI Entry | 5555H | AAH | 2AAAH | 55H | 5555H | 98H | 7 | | | | | | | CFI Exit | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | 4 | | | | | | T7.4 327 - 1. Command Code Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Addresses > A<sub>14</sub> are "Don't Care" for Command sequences - 2. Data format DQ<sub>7</sub> -DQ<sub>0</sub> (Hex), DQ<sub>15</sub> DQ<sub>8</sub> are "Don't Care" - 3. With $A_{14}$ - $A_{1}$ = 0; SST Manufacturer's ID = 00BFH, is read with $A_{0}$ = 0 SST38VF166 Device ID = 2791H, 2792H, and 2793H is read with $A_0 = 1$ for the applicable BE# active - 4. The device does not remain in Software Product ID Mode or CFI Mode if powered down. - 5. WA = Word address - 6. SA = Sector address - 7. There is a separate CFI for each bank. See Tables 8 through 16 **Data Sheet** TABLE 8: CFI QUERY IDENTIFICATION STRING FOR FLASH BANK 1 | Address | Data | Data | |---------|-------|-------------------------------------------------------------| | 10H | 0051H | Query Unique ASCII string "QRY" | | 11H | 0052H | | | 12H | 0059H | | | 13H | 0001H | Primary OEM command set (JEP-137) | | 14H | 0008H | | | 15H | 0000H | Address for Primary Extended Table (00H = none exists) | | 16H | 0000H | | | 17H | 0000H | Alternate OEM command set (00H = none exists) | | 18H | 0000H | | | 19H | 0000H | Address for Alternate OEM extended Table (00H = none exits) | | 1AH | 0000H | | T8.2 327 #### TABLE 9: SYSTEM INTERFACE INFORMATION FOR FLASH BANK 1 | Address | Data | Data | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------| | 1BH | 0027H | V <sub>DD</sub> Min (Program/Erase) | | | | DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | 1CH | 0036H | V <sub>DD</sub> Max (Program/Erase)<br>DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | 1DH | 0000H | $V_{PP}$ min. (00H = no $V_{PP}$ pin) | | 1EH | 0000H | $V_{PP}$ max. (00H = no $V_{PP}$ pin) | | 1FH | 0004H | Typical time out for Word-Program 2 <sup>N</sup> µs | | 20H | 0000H | Typical time out for min. size Page-Write 2 <sup>N</sup> μs (00H = not supported) | | 21H | 0004H | Typical time out for individual Sector-Erase 2 <sup>N</sup> ms | | 22H | 0006H | Typical time out for Bank-Erase 2 <sup>N</sup> ms | | 23H | 0001H | Maximum time out for Word-Program 2 <sup>N</sup> times typical | | 24H | 0000H | Maximum time out for Page-Write 2 <sup>N</sup> times typical (00H = not supported) | | 25H | 0001H | Maximum time out for individual Sector-Erase 2 <sup>N</sup> times typical | | 26H | 0001H | Maximum time out for Chip-Erase 2 <sup>N</sup> times typical | T9.7 327 TABLE 10: DEVICE GEOMETRY INFORMATION FOR FLASH BANK 1 | Address | Data | Data | |---------|-------|-----------------------------------------------------------------------------------| | 27H | 0014H | Bank size = 2 <sup>N</sup> Byte (14H > 2 <sup>20</sup> = 1 MByte = 8 Mbits) | | 28H | 0001H | Flash Bank Device Interface description (Refer to CFI JESD-68) (x16 asynchronous) | | 29H | 0000H | | | 2AH | 0000H | Maximum number of bytes in Page-Write = 2 <sup>N</sup> (00H = not supported) | | 2BH | 0000H | | | 2CH | 0002H | Number of Erase Block Regions within device | | 2DH | 00FFH | Erase Block Region 1 Information (Sector) | | 2EH | 0001H | (Refer to the CFI specification or JESD-68) | | 2FH | 0008H | y = 511 + 1 = 512 sectors (01FFH = 511) | | 30H | 0000H | z = 2 KBytes/sector = 8 x 256 Bytes | | 31H | 000FH | Erase Block Region 2 Information (Block) | | 32H | 0000H | (Refer to the CFI specification or JESD-68) | | 33H | 0000H | y = 15 + 1 = 16 blocks | | 34H | 0001H | z = 64 KBytes/block = 256 x 256 Bytes (0100H = 64K) | T10.5 327 **Data Sheet** TABLE 11: CFI QUERY IDENTIFICATION STRING FOR FLASH BANK 2 | Address | Data | Data | |---------|-------|-------------------------------------------------------------| | 10H | 0051H | Query Unique ASCII string "QRY" | | 11H | 0052H | | | 12H | 0059H | | | 13H | 0001H | Primary OEM command set (JEP-137) | | 14H | H8000 | | | 15H | 0000H | Address for Primary Extended Table (00H = none exists) | | 16H | 0000H | | | 17H | 0000H | Alternate OEM command set (00H = none exists) | | 18H | 0000H | | | 19H | 0000H | Address for Alternate OEM extended Table (00H = none exits) | | 1AH | 0000H | | T11.2 327 TABLE 12: SYSTEM INTERFACE INFORMATION FOR FLASH BANK 2 | Address | Data | Data | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------| | 1BH | 0027H | V <sub>DD</sub> Min (Program/Erase) | | | | DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | 1CH | 0036H | V <sub>DD</sub> Max (Program/Erase)<br>DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | 1DH | 0000H | $V_{PP}$ min. (00H = no $V_{PP}$ pin) | | 1EH | 0000H | $V_{PP}$ max. (00H = no $V_{PP}$ pin) | | 1FH | 0004H | Typical time out for Word-Program 2 <sup>N</sup> µs | | 20H | 0000H | Typical time out for min. size Page-Write 2 <sup>N</sup> μs (00H = not supported) | | 21H | 0004H | Typical time out for individual Sector-Erase 2 <sup>N</sup> ms | | 22H | 0006H | Typical time out for Bank-Erase 2 <sup>N</sup> ms | | 23H | 0001H | Maximum time out for Word-Program 2 <sup>N</sup> times typical | | 24H | 0000H | Maximum time out for Page-Write 2 <sup>N</sup> times typical (00H = not supported) | | 25H | 0001H | Maximum time out for individual Sector-Erase 2 <sup>N</sup> times typical | | 26H | 0001H | Maximum time out for Chip-Erase 2 <sup>N</sup> times typical | T12.8 327 TABLE 13: DEVICE GEOMETRY INFORMATION FOR FLASH BANK 2 | Address | Data | Data | |---------|-------|-----------------------------------------------------------------------------------| | 27H | 0014H | Bank size = $2^N$ Byte (14H > $2^{20}$ = 1 MByte = 8 Mbits) | | 28H | 0001H | Flash Bank Device Interface description (Refer to CFI JESD-68) (x16 asynchronous) | | 29H | 0000H | | | 2AH | 0000H | Maximum number of bytes in Page-Write = 2 <sup>N</sup> (00H = not supported) | | 2BH | 0000H | | | 2CH | 0002H | Number of Erase Block Regions within device | | 2DH | 00FFH | Erase Block Region 1 Information (Sector) | | 2EH | 0001H | (Refer to the CFI specification or JESD-68) | | 2FH | H8000 | y = 511 + 1 = 512 sectors (01FFH = 511) | | 30H | 0000H | z = 2 KBytes/sector = 8 x 256 Bytes | | 31H | 000FH | Erase Block Region 2 Information (Block) | | 32H | 0000H | (Refer to the CFI specification or JESD-68) | | 33H | 0000H | y = 15 + 1 = 16 blocks | | 34H | 0001H | z = 64 KBytes/block = 256 x 256 Bytes (0100H = 64K) | T13.5 327 **Data Sheet** TABLE 14: CFI QUERY IDENTIFICATION STRING FOR E<sup>2</sup> BANK | Address | Data | Data | |---------|-------|-------------------------------------------------------------| | 10H | 0051H | Query Unique ASCII string "QRY" | | 11H | 0052H | | | 12H | 0059H | | | 13H | 0001H | Primary OEM command set (JEP-137) | | 14H | 0009H | | | 15H | 0000H | Address for Primary Extended Table (00H = none exists) | | 16H | 0000H | | | 17H | 0000H | Alternate OEM command set (00H = none exists) | | 18H | 0000H | | | 19H | 0000H | Address for Alternate OEM extended Table (00H = none exits) | | 1AH | 0000H | | T14.1 327 TABLE 15: SYSTEM INTERFACE INFORMATION FOR E<sup>2</sup> BANK | Address | Data | Data | | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------|--| | 1BH | 0027H | V <sub>DD</sub> Min (Program/Erase) | | | | | DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | | 1CH | 0036H | V <sub>DD</sub> Max (Program/Erase)<br>DQ <sub>7</sub> -DQ <sub>4</sub> : Volts, DQ <sub>3</sub> -DQ <sub>0</sub> : 100 millivolts | | | 1DH | 0000H | $V_{PP}$ min. (00H = no $V_{PP}$ pin) | | | 1EH | 0000H | $V_{PP}$ max. (00H = no $V_{PP}$ pin) | | | 1FH | 0005H | ypical time out for Word-Program 2 <sup>N</sup> µs | | | 20H | 0000H | ypical time out for min. size Page-Write 2 <sup>N</sup> μs (00H = not supported) | | | 21H | 0003H | ypical time out for individual Sector-Erase 2 <sup>N</sup> ms | | | 22H | 0006H | Typical time out for Bank-Erase 2 <sup>N</sup> ms | | | 23H | 0001H | Maximum time out for Word-Program 2 <sup>N</sup> times typical | | | 24H | 0000H | Maximum time out for Page-Write 2 <sup>N</sup> times typical (00H = not supported) | | | 25H | 0001H | Maximum time out for individual Sector-Erase 2 <sup>N</sup> times typical | | | 26H | 0001H | Maximum time out for Chip-Erase 2 <sup>N</sup> times typical | | T15.7 327 TABLE 16: DEVICE GEOMETRY INFORMATION FOR E<sup>2</sup> BANK | Address | Data | Data | |---------|-------|-----------------------------------------------------------------------------------| | 27H | 000DH | Device size = 2 <sup>N</sup> Byte (DH > 2 <sup>13</sup> = 8 KBytes = 64 Kbits) | | 28H | 0001H | Flash Bank Device Interface description (Refer to CFI JESD-68) (x16 asynchronous) | | 29H | 0000H | | | 2AH | 0001H | Maximum number of bytes in Page-Write = 2 <sup>N</sup> (00H = not supported) | | 2BH | 0000H | | | 2CH | 0001H | Number of Erase Block Regions within device | | 2DH | 007FH | Erase Block Region 1 Information (Sector) | | 2EH | 0000H | (Refer to the CFI specification or JESD-68) | | 2FH | 0001H | y = 127 + 1 = 128 sectors (007FH = 127) | | 30H | 0000H | z = 32 Bytes/sector = 1 x 256 Bytes | T16.4 327 ### **Data Sheet** **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------| | Storage Temperature | 65°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to V <sub>DD</sub> + 0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 1.0V to V <sub>DD</sub> + 1.0V | | Package Power Dissipation Capability (Ta = 25°C) | 1.0W | | Surface Mount Lead Soldering Temperature (3 Seconds) | 240°C | | Output Short Circuit Current <sup>1</sup> | | | Transient Voltage (<20 ns) on Any Pin to Ground Potential Package Power Dissipation Capability (Ta = 25°C) Surface Mount Lead Soldering Temperature (3 Seconds) | | <sup>1.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time. ### **OPERATING RANGE:** | Range | Ambient Temp | $V_{DD}$ | | |------------|--------------|----------|--| | Commercial | 0°C to +70°C | 2.7-3.6V | | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time | 10 ns | |-----------------------|----------------| | Output Load | $C_L = 30 pF$ | | See Figures 42 and 43 | | TABLE 17: DC OPERATING CHARACTERISTICS V<sub>DD</sub> = 2.7-3.6V | | | | Limits | | | |------------------|------------------------------------------------------------------------|----------------------|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Power Supply Current | | | | Address input = $V_{IL}/V_{IH}$ , at f=1/ $T_{RC}$ Min $V_{DD}$ = $V_{DD}$ Max | | | Read | | 35 | mA | BE#1,BE#2, or BE#3=V <sub>IL</sub> , WE#=V <sub>IH</sub> , all I/Os open | | | Write: Flash Bank | | 40 | mA | $\begin{array}{l} \text{BE\#1/2=WE\#=V}_{\text{IL}}, \text{OE\#=V}_{\text{IH}} \\ \text{V}_{\text{DD}} = \text{V}_{\text{DD}} \text{ Max or E}^2 \text{ Bank} \\ \text{BE\#3=WE\#=V}_{\text{IL}}, \text{OE\#=V}_{\text{IH}} \\ \text{V}_{\text{DD}} = \text{V}_{\text{DD}} \text{ Max} \end{array}$ | | | Read: Flash Bank plus<br>Write/Program/Erase:<br>E2 Bank or Flash Bank | | 75 | mA | $ \begin{array}{l} \text{Address input} = V_{IL}/V_{IH}, \text{ at f=1/T}_{RC} \text{ Min} \\ \text{WE\#=V}_{IH}, \text{ V}_{DD}\text{=V}_{DD} \text{ Max} \\ \text{BE\#1,BE\#2, or BE\#3=V}_{IL}, \text{ OE\#=WE\#=V}_{IH}, \end{array} $ | | I <sub>SB</sub> | Standby V <sub>DD</sub> Current (CMOS inputs) | | 50 | μA | BE#1,BE#2, or BE#3= $V_{IHC}$ ,<br>$V_{DD} = V_{DD}$ Max | | I <sub>ALP</sub> | Auto Low Power Mode<br>(CMOS inputs) | | 50 | μA | BE#1,BE#2, or BE#3= $V_{ILC}$ , WE#= $V_{IHC}$ , all I/Os open, Address input = $V_{IHC}/V_{IHC}$ and static $V_{DD}$ = $V_{DD}$ Max | | ILI | Input Leakage Current | | 1 | μA | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | I <sub>LO</sub> | Output Leakage Current | | 1 | μΑ | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | $V_{IL}$ | Input Low Voltage | | $0.3V_{DD}$ | V | $V_{DD} = V_{DD} Min$ | | $V_{ILC}$ | Input Low Voltage (CMOS) | | 0.2 | V | | | $V_{IH}$ | Input High Voltage | 0.7V <sub>DD</sub> | | V | $V_{DD} = V_{DD} Max$ | | V <sub>IHC</sub> | Input High Voltage (CMOS) | V <sub>DD</sub> -0.2 | | V | $V_{DD} = V_{DD} Max$ | | V <sub>OL</sub> | Output Low Voltage | | 0.2 | V | $I_{OL}$ = 100 $\mu$ A, $V_{DD}$ = $V_{DD}$ Min | | V <sub>OH</sub> | Output High Voltage | V <sub>DD</sub> -0.2 | | V | $I_{OH}$ = -100 $\mu$ A, $V_{DD}$ = $V_{DD}$ Min | T17.1 327 **Data Sheet** ### TABLE 18: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |-------------------------|-----------------------------|---------|-------| | T <sub>PU-READ</sub> 1 | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> 1 | Power-up to Write Operation | 100 | μs | T18.1 327 ### TABLE 19: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 6 pF | T19.1 327 #### **TABLE 20: RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Minimum Specification | Units | Test Method | |----------------------------------|-----------------------------------------------|-----------------------|------------------------------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance - Flash Bank<br>Endurance - E2 Bank | 10,000<br>100,000 | Cycles/Sector<br>Cycles/Word | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | V <sub>ZAP_HBM</sub> 1 | ESD Susceptibility<br>Human Body Model | 2000 | Volts | JEDEC Standard A114 | | V <sub>ZAP_MM</sub> <sup>1</sup> | ESD Susceptibility<br>Machine Model | 200 | Volts | JEDEC Standard A115 | | I <sub>LTH</sub> 1 | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T20.0 327 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Data Sheet** ## **AC CHARACTERISTICS** **TABLE 21: READ CYCLE TIMING PARAMETERS** | | | SST38 | SST38VF166-70 | | |-------------------------------|---------------------------------|-------|---------------|-------| | Symbol | Parameter | Min | Max | Units | | T <sub>RC</sub> | Read Cycle Time | 70 | | ns | | T <sub>BE</sub> | Bank Enable Access Time | | 70 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 30 | ns | | T <sub>CLZ</sub> <sup>1</sup> | CE# Low to Active Output | 0 | | ns | | T <sub>OLZ</sub> 1 | OE# Low to Active Output | 0 | | ns | | T <sub>CHZ</sub> <sup>1</sup> | CE# High to High-Z Output | | 20 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 20 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | ns | T21.1 327 TABLE 22: WRITE, ERASE, PROGRAM CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |--------------------------------|-------------------------------------------------|-----|------|-------| | T <sub>WC</sub> | Word-Write Cycle (Erase and Program) | | 12.5 | ms | | T <sub>BPE</sub> | Word-Program Time - E <sup>2</sup> Bank | | 40 | μs | | T <sub>BPF</sub> | Word-Program Time - Flash Bank | | 20 | μs | | T <sub>SEF</sub> | Sector-Erase Time - Flash Bank | | 25 | ms | | T <sub>LEF</sub> | Block-Erase Time - Flash Bank | | 25 | ms | | T <sub>BEF</sub> | Bank-Erase Time - Flash Bank | | 100 | ms | | T <sub>SEE</sub> | Sector-Erase Time - E <sup>2</sup> Bank | | 12.5 | ms | | T <sub>BEE</sub> | Bank-Erase Time - E <sup>2</sup> Bank | | 100 | ms | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 40 | | ns | | T <sub>BES</sub> | BE# Setup Time | 0 | | ns | | T <sub>BEH</sub> | BE# Hold Time | 0 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 0 | | ns | | T <sub>WP</sub> | Write Pulse Low Width | 40 | | ns | | T <sub>WPH</sub> | Write Pulse High Time | 30 | | ns | | T <sub>DS</sub> | Data Setup Time | 40 | | ns | | T <sub>DH</sub> | Data Hold Time | 0 | | ns | | T <sub>VDDR</sub> <sup>1</sup> | V <sub>DD</sub> Rise Time | 0.1 | 50 | ms | | T <sub>DBR</sub> | Time to DATA# Polling Read | 35 | | ns | | T <sub>TBR</sub> | Time to Toggle Bit Read | 35 | | ns | | T <sub>IDA</sub> | Time to ID or CFI Read/Exit Cycle | | 150 | ns | | T <sub>BS</sub> | Bank Enable Setup Time for Concurrent Operation | 0 | | ns | T22.0 327 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. ## TIMING DIAGRAMS Address and data format are in hexadecimal FIGURE 2: FLASH BANK 1, READ CYCLE TIMING DIAGRAM FIGURE 3: FLASH BANK 2, READ CYCLE TIMING DIAGRAM FIGURE 4: E2 BANK, READ CYCLE TIMING DIAGRAM FIGURE 5: FLASH BANK 1, WE# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FIGURE 6: FLASH BANK 1, BE# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FIGURE 7: FLASH BANK 2, WE# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FIGURE 8: FLASH BANK 2, BE# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FIGURE 9: E<sup>2</sup> BANK, WE# CONTROLLED WORD-WRITE CYCLE TIMING DIAGRAM FIGURE 10: E<sup>2</sup> Bank, BE# Controlled Word-Write Cycle Timing Diagram FIGURE 11: E<sup>2</sup> Bank, WE# Controlled Word-Program Cycle Timing Diagram FIGURE 12: E<sup>2</sup> Bank, BE# Controlled Word-Program Cycle Timing Diagram FIGURE 13: FLASH BANK 1, BANK-ERASE TIMING DIAGRAM FIGURE 14: FLASH BANK 1, BLOCK-ERASE TIMING DIAGRAM FIGURE 15: FLASH BANK 1, SECTOR-ERASE TIMING DIAGRAM FIGURE 16: FLASH BANK 2, BANK-ERASE TIMING DIAGRAM FIGURE 17: FLASH BANK 2, BLOCK-ERASE TIMING DIAGRAM FIGURE 18: FLASH BANK 2, SECTOR-ERASE TIMING DIAGRAM FIGURE 19: E<sup>2</sup> BANK, BANK-ERASE TIMING DIAGRAM FIGURE 20: E<sup>2</sup> Bank, Sector-Erase Timing Diagram FIGURE 21: FLASH BANK 1, DATA# POLLING TIMING DIAGRAM FIGURE 22: FLASH BANK 2, DATA# POLLING TIMING DIAGRAM FIGURE 23: E<sup>2</sup> BANK, DATA# POLLING TIMING DIAGRAM FIGURE 24: FLASH BANK 1, TOGGLE BIT TIMING DIAGRAM FIGURE 25: FLASH BANK 2, TOGGLE BIT TIMING DIAGRAM FIGURE 26: E<sup>2</sup> BANK, TOGGLE BIT TIMING DIAGRAM FIGURE 27: FLASH BANK 1, SOFTWARE ID ENTRY AND READ FIGURE 28: FLASH BANK 2, SOFTWARE ID ENTRY AND READ FIGURE 29: E<sup>2</sup> Bank, Software ID Entry and Read FIGURE 30: FLASH BANK 1, SOFTWARE ID EXIT FIGURE 31: FLASH BANK 2, SOFTWARE ID EXIT FIGURE 32: E<sup>2</sup> BANK, SOFTWARE ID EXIT FIGURE 33: FLASH BANK 1, CFI ENTRY AND READ FIGURE 34: FLASH BANK 2, CFI ENTRY AND READ FIGURE 35: E<sup>2</sup> BANK, CFI ENTRY AND READ FIGURE 36: FLASH BANK 1, CFI EXIT FIGURE 37: FLASH BANK 2, CFI EXIT FIGURE 38: E<sup>2</sup> BANK, CFI EXIT FIGURE 39: E<sup>2</sup> BANK, OTP ENABLE FIGURE 40: WRITE OPERATION STATUS READ FIGURE 41: TIMING DIAGRAM TO ALTERNATE BETWEEN EACH MEMORY BANK **Data Sheet** AC test inputs are driven at $V_{IHT}$ (0.9 $V_{DD}$ ) for a logic "1" and $V_{ILT}$ (0.1 $V_{DD}$ ) for a logic "0". Measurement reference points for inputs and outputs are $V_{IT}$ (0.5 $V_{DD}$ ) and $V_{OT}$ (0.5 $V_{DD}$ ). Input rise and fall times (10% $\leftrightarrow$ 90%) are <10 ns. Note: V<sub>IT</sub> - V<sub>INPUT</sub> Test V<sub>OT</sub> - V<sub>OUTPUT</sub> Test V<sub>IHT</sub> - V<sub>INPUT</sub> HIGH Test V<sub>ILT</sub> - V<sub>INPUT</sub> LOW Test FIGURE 42: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 43: A TEST LOAD EXAMPLE FIGURE 44: BANK-ERASE FLOWCHART FIGURE 45: FLASH BANK BLOCK-ERASE FLOWCHART FIGURE 46: E<sup>2</sup> BANK SECTOR-ERASE FLOWCHART FIGURE 47: FLASH BANK SECTOR-ERASE FLOWCHART FIGURE 48: E<sup>2</sup> BANK WORD-WRITE FLOWCHART FIGURE 49: FLASH BANK WORD-PROGRAM FLOWCHART FIGURE 50: E<sup>2</sup> BANK WORD-PROGRAM FLOWCHART FIGURE 51: END-OF-WRITE, ERASE, OR PROGRAM WAIT OPTIONS FLOWCHART FIGURE 52: CONCURRENT OPERATION FLOWCHART **Data Sheet** #### SST38VF166 Valid combinations SST38VF166-70-4C-EK **Example:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. **Data Sheet** #### **PACKAGING DIAGRAMS** 48-PIN THIN SMALL OUTLINE PACKAGE (TSOP) 12MM X 20MM SST PACKAGE CODE: EK **Data Sheet** Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036 www.SuperFlash.com or www.ssti.com