# **Universal Serial Bus Transceiver** - Utilizes digital inputs and outputs to transmit and receive USB cable data - Supports 12Mbps "Full Speed" and 1.5Mbps "Low Speed" serial data transmission - Compatible with the VHDL "Serial Interface Engine" from USB developer's conference - Hysteresis on V<sub>D</sub> and V<sub>M</sub> Function - Ease of use for PC peripheral expansion - Protocol flexibility for mixed-mode isochronous data transfers and asynchronous messaging - Available in 14 pin 0.15" SOIC package - Rail to Rail receiver common mode input range, 20mV typical receiver sensitivity - Low Power; 20 nA in SUSPEND mode - Enhanced version of the PDIUSBP11 #### **DESCRIPTION** The **SP5301** is a half-duplex Universal Serial Bus (USB) differential transceiver that interfaces with the USB Serial Interface Engine (SIE). The **SP5301** is designed to allow 3.3V or 5.0V standard and programmable logic to interface with the physical layer of the Universal Bus. The USB protocol can support multiple connections for up to 127 physical devices composed of many diverse functions. It is capable of transmitting and receiving serial data at both full speed (12Mbps) and low speed (1.5Mbps) data rates. Implementation of the Serial Interface Engine along with the USB transceiver allow the designer to make flexible USB compatible devices with widely available logic components. The **SP5301** is specifically geared towards low-cost USB solutions for the PC peripheral market. #### **ABSOLUTE MAXIMUM RATINGS** These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability and cause permanent damage to the device. | ating conditions for extended periods of time may affect reliability and cause permanent damage to the device. | |----------------------------------------------------------------------------------------------------------------| | V <sub>CC</sub> 0.5V to +6.5V | | GND, I <sub>CC</sub> (DC V <sub>CC</sub> or GND current) <u>+</u> 100mA | | nput Current and Voltages: | | | | $I_{iK}$ (DC input diode current at $V_i < 0$ )50mA | | V <sub>1</sub> (DC input voltage, Note 1)0.5 to +6.5V | | $V_{VO}$ (DC input voltage range, I/O)0.5V to $V_{CC}$ 0.5V | | Output Currents and Voltages: | | I <sub>οκ</sub> (DC output diode current where | | $V_0 > V_{cc} \text{ or } V_0 < 0)$ | | V <sub>o</sub> (DC output voltage), | | Note 10.5V to (V <sub>CC</sub> + 0.5V) | | I <sub>o</sub> (DC output source or sink current for | | $VP/VM/RCV/RERR/RSEO$ pins, $V_0 = 0$ to $V_{cc}$ )±15mA | | I <sub>o</sub> (DC output source or sink current for | | $\dot{D}$ +/D- pins, $V_0 = 0$ to $V_{cc}$ <u>+</u> 50mA | | Storage Temperature65°C to +150°C | | P. (Power dissipation per package)1000mW | | | ESD (ElectroStatic Discharge) sensitive device. Permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. Personnel should be properly grounded prior to handling this device. The protective foam should be discharged to the destination socket before devices are removed. NOTE 1: The input and output voltage ratings may be exceeded if the input and output clamp current ratings are observed. | ŌĒ | SUSPND | RCV | RERR | RSEO | VP/VM | D+/D- | Comments | |----|--------|--------|--------|--------|--------|--------|-----------------| | 0 | 0 | 0 | 0 | 0 | 0 | Active | Driving | | 0 | 1 | 0 | 0 | 0 | 0 | Active | Driving | | 1 | 0 | Active | Active | Active | Active | HI-Z | Receiving | | 1 | 1 | 0 | Active | Active | Active | HI-Z | Low Power State | Function Table Figure 1. Block Diagram #### **SPECIFICATIONS** Unless otherwise noted, the following specifications apply for $V_{CC}$ = +3.0V to +3.6V with $T_{amb}$ = 0°C to +70°C. Typical values apply at $V_{CC}$ = +3.3V and $T_{amb}$ = 25°C. | | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |---------------------------------------|------|-------------|----------|--------|---------------------------------------------------------------------| | DC PARAMETERS | | | | | | | HIGH level input, V <sub>⊪</sub> | 2.0 | | | V | Note 2 | | LOW level input, V <sub>II</sub> | | | 0.8 | V | Note 2 | | HIGH level Driver output impedance | | | | | | | R <sub>DH</sub> | 28 | 35 | 43 | Ω | Note 3, Note 4 | | LOW level Driver output impedance | | | | | | | R <sub>DL</sub> | 28 | 35 | 43 | Ω | Note 3, Note 4 | | D+/D- High and Low Output Levels | | | | | | | V <sub>OH</sub> | 2.8 | | 0.3 | V<br>V | R <sub>L</sub> of 15K to Ground<br>R <sub>1</sub> of 1.5K to 3.6V | | V <sub>OL</sub> | | | 0.5 | v | IN <sub>L</sub> of 1.5K to 5.6V | | Logic HIGH level output | | | | | | | V <sub>OH</sub> | 2.2 | 2.7 | | V | $V_{CC} = 3.0V$ , $I_{O} = 6mA$ , Note 2 | | V <sub>OH</sub> | 2.4 | | | V | $V_{cc} = 3.0V$ , $I_o = 4mA$ , Note 2 | | V <sub>OH</sub> | 2.8 | | | V | $V_{CC} = 3.0V, I_{O} = 200\mu A, Note 2$ | | Logic LOW level output | | | | | | | V <sub>OL</sub> | | 0.3 | 8.0 | V | $V_{CC} = 3.0V$ , $I_{O} = 6mA$ , Note 2 | | V <sub>OL</sub> | | | 0.4 | V | $V_{CC} = 3.0V$ , $I_{O} = 4mA$ , Note 2 | | V <sub>OL</sub> | | | 0.2 | V | $V_{CC} = 3.0V, I_{O} = 200\mu A, Note 2$ | | Receiver Differential Input Threshold | | | | | | | V <sub>DI</sub> | -90 | <u>+</u> 20 | +90 | mV | Common Mode Voltage 0V to V <sub>cc</sub> | | Receiver Common Mode Range | | | | | | | V <sub>CM</sub> | 0 | | $V_{cc}$ | V | | | Quiescent supply current, | | | | | | | I <sub>cca</sub> | | 450 | 800 | μΑ | $V_{CC} = 3.6V$ , $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ | | Supply current in SUSPND | | | | | | | I <sub>ccs</sub> | | 0.02 | 1.0 | μΑ | $V_{CC} = 3.6V$ , $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ | | Active supply current (Full Speed) | | | | | | | I <sub>CCFS</sub> | | 6 | 14 | mA | $V_{CC} = 3.6V, C_{L} = 50pF, 1, 0, 1, 0, input$ | | Active supply current (Low Speed) | | | | | | | I <sub>CCLS</sub> | | 3 | 8 | mA | $V_{CC} = 3.6V, C_{L} = 350pF, 1, 0, 1, 0, input$ | | Input leakage current, | | | | | | | I <sub>1</sub> | | ±0.1 | ±5 | μΑ | $V_{cc} = 3.6V$ , $V_{l} = 5.5V$ or GND, not for I/O pins | | Tri-State output OFF-state current | | | | | | | I <sub>oz</sub> | | | ±10 | μΑ | $V_L = V_I \text{ or } V_{IL}, V_O = V_{CC} \text{ or GND, Note 3}$ | | Transceiver Capacitance (D+/D-) | | | | | | | C <sub>IN</sub> | | | 20 | PF | | NOTE 2: All signals except D+ and D-. NOTE 3: See "Load D+ and D-" diagram for testing details. **NOTE 4:** This value includes a $22\Omega$ external resistor. ## **SPECIFICATIONS** (continued) Unless otherwise noted, the following specifications apply for GND = 0V, $V_{CC}$ = 3.3V, $t_R$ = $t_F$ = 3.0ns, with $T_{amb}$ = 0°C to +70°C. Typical values apply at $T_{amb}$ = 25°C. | | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |----------------------------------------|------|------|------|-------|------------------| | AC PARAMETERS | | | | | | | VPO/VMO to D+/D- Delay, Full Speed | | | | | | | t <sub>PLH</sub> | 4 | 11 | 15 | ns | figure 2, 9 | | t <sub>PHL</sub> | 4 | 11 | 15 | ns | figure 2, 9 | | D+/D- Rise and Fall Times, Full Speed | | | | | | | t <sub>rise</sub> | 4 | 5.6 | 20 | ns | figure 3, 9 | | t <sub>fall</sub> | 4 | 5.6 | 20 | ns | figure 3, 9 | | VPO/VMO to D+/D- Delay, Low Speed | | | | | | | t <sub>PLH</sub> | 30 | 80 | 200 | ns | figure 2, 9 | | t <sub>PHL</sub> | 30 | 80 | 200 | ns | figure 2, 9 | | D+/D- Rise and Fall Times, Low Speed | | | | | | | t <sub>rise</sub> | 75 | 110 | 250 | ns | figure 3, 9 | | t <sub>fall</sub> | 75 | 110 | 250 | ns | figure 3, 9 | | D+/D- to RCV Delay | | | | | | | t <sub>PLH</sub> | | 8.0 | 16 | ns | figure 4, 7 | | t <sub>PHL</sub> | | 8.0 | 16 | ns | figure 4, 7 | | D+/D- to VP/VM Delay | | | | | | | t <sub>PLH</sub> | | 6.0 | 10 | ns | figure 2, 7 | | t <sub>PHL</sub> | | 6.0 | 10 | ns | figure 2, 7 | | D+/D- to RERR Delay | | | | | | | t <sub>PLH</sub> | | 14 | 20 | | figure 7, Note 5 | | t <sub>PHL</sub> | | 14 | 20 | | figure 7, Note 5 | | D+/D- to RSEO Delay | | | | | | | t <sub>PLH</sub> | | 11 | 16 | | figure 7, Note 5 | | t <sub>PHL</sub> | | 11 | 16 | | figure 7, Note 5 | | OE to D+/D- | | | | | | | t <sub>PHZ</sub> | | 11 | 20 | ns | figure 5, 8 | | t <sub>PZH</sub> | | 12 | 20 | ns | figure 5, 8 | | t <sub>PLZ</sub> | | 11 | 20 | ns | figure 5, 8 | | t <sub>PZL</sub> | | 12 | 20 | ns | figure 5, 8 | | Setup for SPEED, t <sub>su</sub> | 0 | | | ns | figure 6, 9 | | D+/D- Crossover point, V <sub>CR</sub> | 1.3 | | 2.0 | | | | | | | | | | NOTE 5: Delay defined from Midpoint of input to Midpoint of output, with other input static (High or Low). #### DESCRIPTION The **SP5301** is a half-duplex Universal Serial Bus (USB) differential transceiver that interfaces with the VHDL Serial Interface Engine (SIE) from the USB developer's conference. The **SP5301** is designed to allow digital logic to communicate with the physical layer of the Universal Bus. The USB is a cable bus that supports data exchange between a host computer and a wide range of peripherals. Attached peripherals share USB bandwidth through a host scheduled token based protocol. The USB allows peripherals to be attached, configured, used, and detached while the host and other peripherals are in operation. This is referred to as dynamic, or hot, attachment and removal. USB attributes include lower costs, hot plug-and-play with dynamic attach-detach capabilities, ease of design and use, multiple peripherals, guaranteed latency, and guaranteed bandwidth. The USB is specified to be an industry standard extension to the PC architecture with a focus on Computer Telephony Integration (CTI), consumer, and productivity applications. The architecture of the USB protocol can ease the expansion of PC peripherals, provide a low-cost solution that supports tranfer rates up to 12Mbps, and can fully support real-time data for voice, audio, and compressed video. The USB protocol can provide protocol flexibility for mixed-mode isochronous data transfers and asynchrounous messaging. Guaranteed bandwidth and low latencies are appropriate for many telephony and audio applications. A 12Mbps bus covers the mid-speed and low-speed data ranges. Typically, mid-speed data types are isochronous and low-speed data comes from interactive devices. Isochronous communication can only be used by full speed devices. #### THEORY OF OPERATION The USB protocol can support multiple connections for up to 127 physical devices composed of many diverse functions. This makes the SP5301 an ideal solution for multidrop applications. This lower protocol overhead results in high bus utilization. An isochronous workload may utilize the entire USB bus bandwidth. The USB protocol reflects a robust capability of dynamic insertion and removal of devices identified in user perceived real-time. This PC plug and play quality preserves the marketable synergy with the PC industry, being a simple protocol to implement and integrate into existing operating systems. The **SP5301** contains a differential driver and a differential receiver in a half-duplex configuration. The driver is enabled by the $\overline{OE}$ pin. If $\overline{OE}$ is asserted LOW, the driver is active and the D- and D+ pins drive USB signals. The differential receiver is also controlled by the $\overline{OE}$ pin. If $\overline{OE}$ is HIGH, while SUSPEND is LOW, the receiver is active and the driver is in tri-state. In this receive mode, the D- and D+ pins are now receiving USB signals. The typical driver output voltage swing for D- and D+ of the **SP5301** will be less than +0.3V for the LOW state and greater than +2.8V for the HIGH state. The **SP5301** is a USB differential interface with very high receiver input sensitivity. This makes data virtually immune to noise on the USB pipeline. The $\pm 90$ mV minimum receiver input sensitivity of the **SP5301** ensures recovery of even severely attenuated signals. The **SP5301** incorporates a receive error circuit. This error circuit outputs CMOS signals on the receive error pin (RERR) and the receive single ended zero pin (RSE0) under specific conditions from the USB bus. When $\overline{OE}$ is asserted LOW, it enables the USB driver to transmit data on the D+ and D- output pins. The receive error circuit is disabled in this condition and both RERR and RSE0 are forced low. The receive error circuit is activated in receive mode when $\overline{OE}$ is HIGH. The receive error circuit will signal an error state when both D+ and D- are HIGH by forcing RERR HIGH. The receiver error circuit will signal a single ended zero when both D+ and D- are LOW by forcing RSE0 HIGH. A single ended zero is a valid state and is used to signal an end of packet (EOP) in signal transmission. (CAUTION: Since both RERR and RSE0 are CMOS outputs, care must be taken to ensure that RERR and RSE0 are NOT connected to $V_{CC}$ or GND.) The **SP5301** has a suspend input pin (SUSPND) which enables a low power state while the USB bus is inactive. When SUSPND is asserted HIGH or **SP5301** is in transmit mode ( $\overline{OE}$ is LOW), the receive data pin (RCV) will be forced LOW. The **SP5301** can transmit and receive serial data at both full speed, 12Mbps, and at low speed, 1.5Mbps, data rates. At full speed, the active supply current of the **SP5301** is 6mA. In the suspend state, the supply current is typically 20nA. Full speed USB applications include ISDN, PBX, POTS, sampled analog devices, audio, printers, and telephony designs. Low speed USB applications include locator devices, keyboards, mouse, tablets, light pens, stylus, game peripherals, virtual reality peripherals, and monitor configurations. The USB protocol provides full support for the real-time data for voice, audio, and compressed video. The SP5301 is specifically geared towards low-cost USB solutions for the PC peripheral markets Waveforms 1 and 2 below show device behavior in transmit mode, at both low and full speed, with the D+/D- pins driving the load specified in *figure 9*. Waveform 1. D+/D- Transmit Mode, low speed Waveform 2. D+/D- Transmit Mode, full speed #### **PINOUT** #### **PIN ASSIGNMENTS** Pin 1 — RERR — Receive Error. This CMOS level output pin is forced HIGH when both D+ and D- are HIGH to signal an error state. **CAUTION:** Since RERR is a CMOS output, care must be taken to ensure that RERR is *NOT* connected to V<sub>CC</sub> or GND. Pin 2 — $\overline{\text{OE}}$ — Output Enable Not. When asserted LOW, this input pin enables the driver to transmit data on the bus. When HIGH, the receiver is active and the driver outputs are in tri-state. Pin 3 — RCV — Receive data. This is a CMOS level output pin from D+ and D-, typically connected to the inputs of the USB Serial Interface Engine (SIE). Pin 4, 5 — VP, VM — Gated version of D+ and D-. Used to detect single ended zero (SEO), error conditions, and interconnect speed. These pins have CMOS level outputs. | VP | VM | RESULT | |----|----|------------| | 0 | 0 | SE0 | | 0 | 1 | Low Speed | | 1 | 0 | Full Speed | | 1 | 1 | Error | Pin 6 — SUSPND — Suspend. This input pin provides a low power state for the SP5301 while the USB bus is inactive. While the SUSPND pin is asserted HIGH, it will drive RCV pin LOW. Pin 7 — GND — Ground. Pin 8 — RSEO — Receive Single Ended Zero. This CMOS level output pin is forced HIGH when both D+ and D- are LOW to signal the end of packet (EOP) in signal transmission. CAUTION: Since RSEO is a CMOS output, care must be taken to ensure that RSEO is NOT connected to V<sub>CC</sub> or GND. Pin 9 — SPEED — Speed. Edge rate control. This input pin determines edge rates, where a logic HIGH designates edge rates for "full speed" and logic LOW designates edge rates for "low speed." Pin 10, 11 — D-, D+ — Data-, Data+. These differential data bus I/O pins conform to the Universal Serial Bus standard. Pin 12, 13 — VPO, VMO — These are the | VPO | VMO | RESULT | |-----|-----|------------| | 0 | 0 | SE0 | | 0 | 1 | Logic Low | | 1 | 0 | Logic High | | 1 | 1 | Undefined | logic inputs to the differential driver, typically connected to the outputs of the Serial Interface Engine (SIE). Pin 14 — $V_{CC}$ — +3.0V to +3.6V power supply. ### **AC WAVEFORMS** Figure 2. D+/D- to VP/VM or VPO/VMO to D+/D- Figure 3. Rise and Fall Times Figure 4. D+/D to RCV Figure 5. $\overline{OE}$ to D+/D- **NOTE:** $V_X = V_{OL} + 0.3V$ , $V_Y = V_{OH} - 0.3V$ , $V_{CC} \ge +3.0V$ , $V_{OL}$ and $V_{OH}$ are the typical output voltage drops that occur with the output load. ### **AC WAVEFORMS (continued)** Figure 6. Setup for Speed Figure 7. Load for VM, VP, RERR, RSEO and RCV Figure 8. Load for Enable and Disable Times Figure 9. Load for D+/D- NOTE: $V_X = V_{OL} + 0.3V$ , $V_Y = V_{OH} - 0.3V$ , $V_{CC} \ge +3.0V$ , $V_{OL}$ and $V_{OH}$ are the typical output voltage drops that occur with the output load. ### **AC WAVEFORMS (continued)** Figure 10. Receiver Delay VS. Common Mode Voltage (with peak to peak overdrive voltage as a parameter) Figure 11. Transmitter Rise and Fall Time VS. Capacitive Load (full speed) Figure 12. D+/D- to RERR Delay Figure 13. D+/D- to RSEO Delay **NOTE:** $V_X = V_{OL} + 0.3V$ , $V_Y = V_{OH} - 0.3V$ , $V_{CC} \ge +3.0V$ , $V_{OL}$ and $V_{OH}$ are the typical output voltage drops that occur with the output load. | ORDERING INFORMATION | | | | | | | |----------------------|-------------------|---------------|--|--|--|--| | Model | Temperature Range | Package Types | | | | | | SP5301CN | 0°C to +70°C | 14-Pin NSOIC | | | | | | SP5301CY | 0°C to +70°C | 14-Pin TSSOP | | | | | Please consult the factory for pricing and availability on a Tape-On-Reel option. SIGNAL PROCESSING EXCELLENCE #### **Sipex Corporation** Headquarters and Sales Office 22 Linnell Circle Billerica, MA 01821 TEL: (978) 667-8700 FAX: (978) 670-9001 e-mail: sales@sipex.com Sales Office 233 South Hillview Drive Milpitas, CA 95035 TEL: (408) 934-7500 FAX: (408) 935-7600 Sipex Corporation reserves the right to make changes to any products described herein. Sipex does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.