# 64K x 16 Static RAM #### **Features** - 2.7V-3.6V operation - · CMOS for optimum speed/power - Low active power (70 ns, LL version) - -54 mW (max.) (15 mA) - Low standby power (70 ns, LL version) - 54 μW (max.) (15 μA) - · Automatic power-down when deselected - Power down either with CE or BHE and BLE HIGH - Independent control of Upper and Lower Bytes - · Available in 44-pin TSOP II (forward) and fBGA #### **Functional Description** The CY62127BV is a high-performance CMOS Static RAM organized as 65,536 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption by 99% when deselected. The device enters power-down mode when CE is HIGH or when CE is LOW and both BLE and BHE are HIGH. Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>15</sub>). Reading\_from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>1</sub> to I/O<sub>8</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O<sub>9</sub> to I/O<sub>16</sub>. See the truth table at the back of this data sheet for a complete description of read and write modes. The input/output pins (I/O<sub>1</sub> through I/O<sub>16</sub>) are placed in a high-impedance state when the device is deselected $(\overline{CE})$ HIGH), the outputs are disabled ( $\overline{OE}$ HIGH), the $\overline{BHE}$ and $\overline{BLE}$ are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or during a write operation ( $\overline{CE}$ LOW, and $\overline{WE}$ LOW). The CY62127BV is available in standard 44-pin TSOP Type II (forward pinout) and fBGA packages. ### Pin Configurations (continued) ### **Selection Guide** | | 62127BV-55 | 62127BV-70 | Units | |------------------------------|------------|------------|-------| | Maximum Access Time | 55 | 70 | ns | | Maximum Operating Current | 20 | 15 | mA | | Maximum CMOS Standby Current | 15 | 15 | μΑ | ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .......-65°C to +150°C Ambient Temperature with Power Applied ......-55°C to +125°C Supply Voltage on $V_{CC}$ to Relative ${\rm GND}^{[1]}$ .... -0.5V to +4.6V DC Voltage Applied to Outputs in High Z State [1] ......-0.5V to $V_{CC}$ + 0.5V DC Input Voltage [1] ......-0.5V to $V_{CC}$ + 0.5V | Current into Outputs (LOW) | 20 mA | |---------------------------------------------------------|--------| | Static Discharge Voltage (per MIL-STD-883, Method 3015) | >2001V | | Latch-Up Current> | 200 mA | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[2]</sup> | V <sub>cc</sub> | |------------|---------------------------------------|-----------------| | Industrial | –40°C to +85°C | 2.7V-3.6V | - 1. $V_{IL}$ (min.) = -2.0V for pulse durations of less than 20 ns. - 2. T<sub>A</sub> is the "Instant On" case temperature. ## **Electrical Characteristics** Over the Operating Range | | | | | 62 | 127BV-55, | 70 | | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|----------------------------|--------------------------|------| | Parameter | Description | Test Conditions | | Min. | <b>Typ.</b> <sup>[3]</sup> | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -1.0 \text{ mA}$ | | 2.2 | | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2.1 mA | | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | | V <sub>CC</sub> +<br>0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[1]</sup> | | | -0.3 | | 0.4 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_I \le V_{CC}$ | | -1 | | +1 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $\begin{aligned} &\text{GND} \leq V_I \leq V_{CC}, \\ &\text{Output Disabled} \end{aligned}$ | | -1 | | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating | V <sub>CC</sub> = Max., | 55 ns | | | 20 | mA | | | Supply Current | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$ | 70 ns | | | 15 | mA | | I <sub>SB1</sub> | Automatic CE Power-Down Current —TTL Inputs | $\begin{aligned} &\text{Max. V}_{CC}, \overline{\text{CE}} \geq \text{V}_{IH} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or} \\ &\text{V}_{IN} \leq \text{V}_{IL}, f = f_{MAX} \end{aligned}$ | · | | | 2 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down Current<br>—CMOS Inputs | $\label{eq:max_volume} \begin{split} & \underline{\text{Max}}. \ V_{\text{CC}}, \\ & \text{CE} \geq V_{\text{CC}} - 0.3 \text{V}, \\ & V_{\text{IN}} \geq V_{\text{CC}} - 0.3 \text{V}, \\ & \text{or } V_{\text{IN}} \leq 0.3 \text{V}, \text{f=0} \end{split}$ | | | 0.5 | 15 | μΑ | ## Capacitance<sup>[4]</sup> | Parameter | Parameter Description Test Conditions | | Max. | Unit | |------------------|---------------------------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 9 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$ | 9 | pF | ### **AC Test Loads and Waveforms** #### Notes: - Typical specifications are the mean values measured over a large sample size across normal production process variations and are taken at nominal conditions (T<sub>A</sub> = 25°C, V<sub>CC</sub>=3.0V). Parameters are guaranteed by design and characterization, and not 100% tested. - Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05155 Rev. \*\* ## Switching Characteristics<sup>[5]</sup> Over the Operating Range | | | 62127 | BV-55 | 62127BV-70 | | | |-------------------|------------------------------------------|-------|-------|------------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | <u> </u> | • | | • | • | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[7]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[7]</sup> | 10 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 7]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW to Power-Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-Down | | 55 | | 70 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | Byte Enable to LOW Z <sup>[7]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | Byte Disable to HIGH Z <sup>[6, 7]</sup> | | 20 | | 25 | ns | | WRITE CYCL | <b>E</b> [8] | | | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 45 | | 60 | | ns | | t <sub>AW</sub> | Address Set-Up to Write End | 45 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-Up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 50 | | ns | | t <sub>SD</sub> | Data Set-Up to Write End | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[7]</sup> | 5 | | 5 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 7]</sup> | | 25 | | 25 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 45 | | 60 | | ns | Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified $I_{OL}/I_{OH}$ and 30 pF load capacitance. thzoe, thzoe, thzoe, thzwe, and thzee are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition, thzoe is less than the load transition is measured ±500 mV from steady-state voltage. At any given temperature and voltage condition, thzoe is less than the load transition of the session of the less than the load transition of the session of the leading edge of the signal that terminates the write. Refer to truth table for further conditions from BHE and BLE. ## Data Retention Characteristics (Over the Operating Range for "L" and "LL" version only) | Parameter | Description | Conditions <sup>[9]</sup> | Min. | Тур | Max. | Unit | |---------------------------------|--------------------------------------|---------------------------------------------------------------------|-----------------|-----|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 2.0 | | 3.6 | ٧ | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = V_{DR} = 2.0V$ | | 0.5 | 15 | μΑ | | t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $\overline{CE} \ge V_{CC}$ -0.3V,<br>$V_{IN} \ge V_{CC}$ - 0.3V or, | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | $V_{\rm IN} \leq 0.3 V$ . | t <sub>RC</sub> | | | ns | ### **Data Retention Waveform** ## **Switching Waveforms** Read Cycle No.1<sup>[10, 11]</sup> - No input may exceed V<sub>CC</sub> + 0.3V. Device is continuously selected. OE, CE, BHE, BLE = V<sub>IL</sub>. WE is HIGH for read cycle. ## Switching Waveforms (continued) # Read Cycle No. 2 (OE Controlled)[11, 12, 13] # Write Cycle No. 1 (CE Controlled)[13, 14] <sup>12.</sup> Address valid prior to or coincident with CE transition LOW. 13. Data I/O is high impedance if OE = V<sub>IH</sub> or BHE and BLE = V<sub>IH</sub>. 14. If CE, BHE, or BLE go HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. ## Switching Waveforms (continued) # Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[13, 14] # Write Cycle No.3 (WE Controlled, OE LOW)[13, 14] #### Note: 15. During this period the I/Os are in the output state and input signals should not be applied. ## Truth Table | CE | OE | WE | BLE | BHE | I/O <sub>1</sub> –I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Χ | Х | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read All Bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data Out | High Z | Read Lower Bits Only | Active (I <sub>CC</sub> ) | | L | L | Н | Η | L | High Z | Data Out | Read Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write All Bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data In | High Z | Write Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | Η | L | High Z | Data In | Write Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-------------------|-----------------|-------------------------------------------|--------------------| | 55 | CY62127BVLL-55ZI | Z44 | 44-Lead TSOP II | Industrial | | | CY62127BVLL-55BAI | BA48A | 48-Ball Fine Pitch Ball Grid Array (fBGA) | | | 70 | CY62127BVLL-70ZI | Z44 | 44-Lead TSOP II | | | | CY62127BVLL-70BAI | BA48A | 48-Ball Fine Pitch Ball Grid Array (fBGA) | | ## **Package Diagrams** ### 48-Ball (7.00 mm x 7.00 mm) FBGA BA48A ### Package Diagrams (continued) #### 44-Pin TSOP II Z44 DIMENSION IN MM (INCH) MAX MIN. | | Document Title: CY62127BV 64K x 16 Static RAM Document Number: 38-05155 | | | | | | | |------|-------------------------------------------------------------------------|---------------|--------------------|-----------------------------------------------|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | ** | 109899 | 01/10/02 | SZV | Change from Spec number: 38-01018 to 38-05155 | | | |