### **INTEGRATED CIRCUITS** # DATA SHEET ## **UAA3580** Wideband code division multiple access frequency division duplex zero IF receiver Objective specification Supersedes data of 2002 Oct 16 2002 Oct 30 # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** | CONTENT | rs | 17 | PACKAGE OUTLINE | | | | | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------------------------------|--|--|--|--| | 1 | FEATURES | 18 | SOLDERING | | | | | | 2 | APPLICATIONS | 18.1 | Introduction to soldering surface mount | | | | | | 3 | GENERAL DESCRIPTION | 18.2 | packages<br>Reflow soldering | | | | | | 4 | QUICK REFERENCE DATA | 18.3 | Wave soldering | | | | | | 5 | ORDERING INFORMATION | 18.4 | Manual soldering | | | | | | 6 | BLOCK DIAGRAM | 18.5 | Suitability of surface mount IC packages for wave and reflow soldering methods | | | | | | 7 | PINNING INFORMATION | 19 | DATA SHEET STATUS | | | | | | 7.1 | Pinning | 20 | DEFINITIONS | | | | | | 7.2 | Pin description | 21 | DISCLAIMERS | | | | | | 8 | FUNCTIONAL DESCRIPTION | | | | | | | | 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7 | RF receiver front-end and RF VCO Channel filter and AGC RF VCO RF LO section RF fractional-N synthesizer PLL Clock PLL Control | | | | | | | | 9 | OPERATING MODES | | | | | | | | 9.1<br>9.2<br>9.3<br>9.4 | Basic operating mode AGC gain look-up table RF PLL synthesizer Clock PLL synthesizer | | | | | | | | 10 | PROGRAMMING | | | | | | | | 10.1<br>10.2<br>10.3 | Serial programming bus Data format Register contents | | | | | | | | 11 | LIMITING VALUES | | | | | | | | 12 | THERMAL CHARACTERISTICS | | | | | | | | 13 | DC CHARACTERISTICS | | | | | | | | 14 | AC CHARACTERISTICS | | | | | | | | 15 | SERIAL BUS TIMING CHARACTERISTICS | | | | | | | | 16 | APPLICATION INFORMATION | | | | | | | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 1 FEATURES - Low noise wide dynamic range for zero IF receivers - 79 dB gain control range; in steps of 1 dB - · Channel filters - 96 dB voltage gain - Fully integrated fractional-N synthesizer with AFC control capability - Fully integrated RF VCO with integrated supply voltage regulator - · Fully differential design to minimize crosstalk - Supply voltage from 2.4 to 3.3 V - 3-wire serial interface bus - · HVQFN24 package. #### 2 APPLICATIONS - WCDM-FDD receiver for GSM hand-portable equipment - Dual mode GSM/GPRS/EDGE/UMTS handset. #### 3 GENERAL DESCRIPTION The UAA3580 is a BiCMOS integrated circuit receiver intended for the Third Generation Partnership Project (3GPP) specification for the Universal Mobile Telecommunication System (UMTS). The circuit is specially designed for the Frequency Division Duplex (FDD) mode of the Wide Code Division Multiple Access (WCDMA) that operates in the 2110 to 2170 MHz band. The UAA3580 contains the whole analog receive chain from Radio Frequency (RF) Low Noise Amplifier (LNA) to baseband IQ outputs including a channel filter, a complete RF Phase-Locked Loop (PLL) with a fully integrated Voltage Controlled Oscillator (VCO), and a clock PLL that generates a programmable UMTS system clock from an external 26 MHz reference signal. #### 4 QUICK REFERENCE DATA | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | |------------------|------------------------|------|------|------|------| | V <sub>CCA</sub> | analog supply voltage | 2.6 | _ | 3.3 | V | | $V_{DDD}$ | digital supply voltage | 1.6 | _ | 2.8 | V | | T <sub>amb</sub> | ambient temperature | -30 | _ | +70 | °C | ### 5 ORDERING INFORMATION | TYPE | TYPE PACKAGE | | | | | | | |-----------|--------------|----------------------------------------------------------------------------------------------------|----------|--|--|--|--| | NUMBER | NAME | VERSION | | | | | | | UAA3580HN | HVQFN24 | plastic, heatsink very thin quad flat package; no leads 24 terminals; body $4\times4\times0.90$ mm | SOT616-1 | | | | | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 6 BLOCK DIAGRAM # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 7 PINNING INFORMATION ### 7.1 Pinning # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 7.2 Pin description Table 1 HVQFN24 package | SYMBOL | PIN | DESCRIPTION | |-----------------------|---------|-------------------------------------------------------------| | VCOGND | 1 | RF VCO ground | | V <sub>CCA(RF)</sub> | 2 | analog supply voltage for the RF receiver | | RFGND | 3 | RF receiver ground | | RFIP | 4 | RF positive input | | RFIN | 5 | RF negative input | | IFGND | 6 | IF section ground | | RXCEN | 7 | receiver chip enable input | | V <sub>CCA(IF)</sub> | 8 | analog supply voltage for the IF section | | IP | 9 | differential receive baseband positive in-phase output | | IN | 10 | differential receive baseband negative in-phase output | | QP | 11 | differential receive baseband positive in-quadrature output | | QN | 12 | differential receive baseband negative in-quadrature output | | DATA | 13 | serial bus data input | | CLK | 14 | serial bus clock input | | EN | 15 | serial bus enable input | | $V_{DDD}$ | 16 | digital supply voltage | | UMTSCLKO | 17 | UMTS system clock output | | REXT | 18 | external charge pump biasing resistor connection | | REFIN | 19 | reference clock input | | V <sub>CCA(SYN)</sub> | 20 | analog supply voltage for the synthesizer | | CPCLKO | 21 | charge pump clock output | | V <sub>CCA(CP)</sub> | 22 | analog supply voltage for the charge pump section | | RFCPO | 23 | RF charge pump output | | CAPVCOREG | 24 | decoupling capacitor for the VCO regulator | | | die pad | ground | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 8 FUNCTIONAL DESCRIPTION The receiver consists of an RF receiver front-end, an RF VCO, a channel filter, Automatic Gain Control (AGC), a RF fractional-N synthesizer PLL, a clock PLL, a Power-up reset circuit and a 3-wire serial programming bus. #### 8.1 RF receiver front-end and RF VCO The front-end receiver converts the aerial RF signal from WCMDA (2.11 to 2.17 GHz) band down to a Zero Intermediate Frequency (ZIF). The first stage is a differential low noise amplifier matched to 50 $\Omega$ using an external balun. The LNA is followed by an IQ down-mixer which consists of two mixers in parallel but driven by quadrature out-of-phase LO signals. The In phase (I) and Quadrature phase (Q) ZIF signals are then low-pass filtered, to provide protection from high frequency offset interference, and fed into the channel filter. #### 8.2 Channel filter and AGC The front-end zero IF I and Q outputs are applied to the integrated low-pass channel filter with a provision for $4\times8$ dB gain steps in front of the filter. The filter is a self-calibrated fifth-order low-pass filter with a cut-off frequency around 2.4 MHz. Once filtered the zero IF I and Q outputs are further amplified with provision for $47\times1$ dB steps and DC offset compensation. The zero IF output buffer provides close rail-to-rail output signal. #### 8.3 RF VCO The RF VCO is fully integrated and self-calibrated on manufacturing tolerances. It consists of 16 different frequency ranges that are selected internally, depending on the frequency programmation. It covers the necessary bandwidth of 4.22 to 4.34 GHz and is tuned via the RF charge pump and external loop filter. An internal supply voltage regulator using the pin CAPVCOREG as external decoupling capacitor supplies the RF VCO and minimizes parasitic coupling and pushing. The regulator and the RF VCO are turned on by the RXCEN signal. #### 8.4 RF LO section The RF LO section covering the 4.22 to 4.34 GHz band is driven by the internal RF VCO module. It includes the LO buffering for the RF PLL and a divide-by-two circuit to generate the quadrature LO signals to drive the RX IQ down-mixer. ### 8.5 RF fractional-N synthesizer PLL A high performance RF fractional-N synthesizer PLL is included on-chip which enables the frequency of the RF VCO to be synthesized. The frequency is set via the 3-wire serial programming bus. The PLL is based on Sigma-Delta (ΣΔ) fractional-N synthesis that enables the required channel frequency, including Automatic Frequency Control (AFC) from a free running external 26 MHz GSM reference frequency, to be obtained. Very low close in-phase noise is achieved which allows a wider PLL loop bandwidth and a shorter settling time. The programmable main dividers are controlled by a second-order ( $\Sigma\Delta$ ) modulus controller. They divide the RF VCO signals down to frequencies of 26 MHz (in programmable 12 Hz steps). Their phase is then compared in a digital Phase/Frequency Detector (PFD) to the 26 MHz reference clock signal. The phase error information is fed back to the RF VCO via the charge pump circuit that 'sources' into or 'sinks' current from the loop filter capacitor, thus changing the VCO frequency so that the loop is finally brought into phase-lock. The RF synthesizer division range enables an external reference frequency of 13 to 26 MHz to be used. #### 8.6 Clock PLL The clock PLL is based on SD fractional-N synthesis that allows the UMTS system clock, including AFC from a non-corrected external 26 MHz GSM reference frequency, to be obtained. The PLL comprises a fully integrated RC VCO. The PLL output is a low harmonic content waveform, the frequency of which can be programmed to 15.36, 30.72 or 61.44 MHz. The default value is 30.72 MHz. #### 8.7 Control The control of the chip is done via the 3-wire serial bus and pin RXCEN. At power-up the clock PLL section is automatically enabled, the other sections are enabled when the RXCEN signal is set HIGH (also via the 3-wire bus). The power-up signal is detected on pin $V_{DDD}$ when the voltage rises. The $V_{DDD}$ pin, if the supply voltage is maintained, enables the programming parameters to be retained in memory. # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 9 OPERATING MODES ### 9.1 Basic operating modes The circuit can be powered up into different operating modes, depending on the control bits RXON and SYNON, via the 3-wire bus. This defines three main modes called IDLE, SYN and RX mode. The voltage level applied to pin RXCEN must be set HIGH to enable the device. The VCO and the PLL sections are enabled in SYN mode. In the RX mode every section is enabled (receive part, VCO and PLL sections). Table 2 Selection of operating mode | MODE | SYNON | RXON | | | | |------|-------|------|--|--|--| | IDLE | 0 | 0 | | | | | SYN | 1 | 0 | | | | | RX | 1 | 1 | | | | ### 9.2 AGC gain look-up table The AGC gain is set via the AGC[8:0] bits; see Table 3. Table 3 AGC gain look-up table | AGC8 | AGC7 | AGC6 | AGC5 | AGC4 | AGC3 | AGC2 | AGC1 | AGC0 | ATTENUATION FROM MAXIMUM GAIN (dB) | | |------|------|------|------|------|------|---------|------|------|------------------------------------|--| | 1 | 1 | 1 | 1 | 1 | 1 | 1 1 | | 1 | 0 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 2 | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 3 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 4 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 5 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 6 | | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 7 | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 8 | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 9 | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 10 | | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 11 | | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 12 | | | 1 | 0 | 1 | 1 | 1 | 1 | 1 0 1 0 | | 0 | 13 | | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 14 | | | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 15 | | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 16 | | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 17 | | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 18 | | | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 19 | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 20 | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 21 | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 22 | | | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 23 | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 24 | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 25 | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 26 | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 27 | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 28 | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 29 | | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** | AGC8 | AGC7 | AGC6 | AGC5 | AGC4 | AGC3 | AGC2 | AGC1 | AGC0 | ATTENUATION FROM MAXIMUM GAIN (dB) | | |------|------|------|------|------|------|------|------|------|------------------------------------|--| | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 30 | | | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 31 | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 32 | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 33 | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 34 | | | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 35 | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 36 | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 37 | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 38 | | | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 39 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 40 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 41 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 42 | | | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 43 | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 44 | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 45 | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 46 | | | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 47 | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 48 | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 49 | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 50 | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 51 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 52 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 53 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 54 | | | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 55 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 56 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 57 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 58 | | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 59 | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 60 | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 61 | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 62 | | | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 63 | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 64 | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 65 | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 66 | | | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 67 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 68 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 69 | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 70 | | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** | AGC8 | AGC7 | AGC6 | AGC5 | AGC4 | AGC3 | AGC2 | AGC1 | AGC0 | ATTENUATION FROM MAXIMUM GAIN (dB) | |------|------|------|------|------|------|------|------|------|------------------------------------| | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 71 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 72 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 73 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 74 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 75 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 76 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 77 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 78 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 79 | The AGC[8:0] code required to program the AGC attenuation (AGC<sub>att</sub>) can be calculated from the following formulas: $AGC[8:0] = (511 - AGC_{att})_B \text{ if } 0 < AGC_{att} < 11$ $AGC[8:0] = (391 - AGC_{att})_B \text{ if } 12 < AGC_{att} < 19$ $AGC[8:0] = (271 - AGC_{att})_B \text{ if } 20 < AGC_{att} < 27$ $AGC[8:0] = (151 - AGC_{att})_B$ if $28 < AGC_{att} < 35$ $AGC[8:0] = (95 - AGC_{att})_{B} \text{ if } 36 < AGC_{att} < 43$ $AGC[8:0] = (151 - AGC_{att})_B \text{ if } 44 < AGC_{att} < 51$ $AGC[8:0] = (95 - AGC_{att})_B \text{ if } 52 < AGC_{att} < 59$ $AGC[8:0] = (135 - AGC_{att})_B \text{ if } 60 < AGC_{att} < 67$ $AGC[8:0] = (79 - AGC_{att})_B$ if $68 < AGC_{att} < 79$ Where $(X)_B$ is the binary code of the integer X. # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 9.3 RF PLL synthesizer The RF fractional-N synthesizer is set via the 3-wire bus with the FRAC and CH chains. CH sets the integer divider ratio and FRAC the fractional divider ratio. They both provide the LO frequency in accordance with the following equation: $$\begin{split} f_{RFLO} &= f_{ref} \times \left(\frac{N_{RX}}{2} + K_{frac(RX)}\right) \\ \text{Where } K_{frac(RX)} &= \frac{1}{2^{22}} \times \left(K_{RX} + \frac{1}{2}\right) \end{split}$$ Where $K_{RX}$ is the integer value of FRAC[21:0], $N_{RX}$ is the integer value of CH[8:0] and $f_{ref}$ is the external frequency reference applied to pin REFIN. **Example**: to obtain a f<sub>RFLO</sub> frequency of 2.14 GHz with an error less than $\Delta f_{PLL}$ $N_{RX}$ must be set to 164 and $K_{frac(RX)}$ to 1290555 if the reference frequency is 26 MHz. It should be noted that some particular frequencies can be obtained in two ways; $N_{RX} = x$ and $K_{frac(RX)} = 0.25$ provides the same frequency as $N_{RX} = x - 1$ and $K_{frac(RX)} = 0.75$ ### 9.4 Clock PLL synthesizer #### 9.4.1 AFC MODE The clock PLL is based on the SD fractional-N synthesizer that allows to derive the UMTS system clock including AFC from a non-corrected external 26 MHz only GMS reference. The clock PLL frequency with the AFC correction word is given by the following equation: correction word is given by the following equation: $$f_{CLKPLL} = f_{ref} \times \left(\frac{9 + K_{AFC}}{2}\right)$$ Where $K_{AFC} = \frac{231}{512} + \frac{AFC}{2^{21}}$ AFC represents the integer value of AFC[11:0] and $f_{ref}$ is the external reference frequency applied to pin REFIN. #### 9.4.2 CLOCK PLL MODES The clock PLL synthesizer is controlled by bits CLKon and CLKoff. At power-up the clock PLL synthesizer is automatically on when pin RXCEN is set HIGH. The control, done with CLKon, will be reset at the rising edge of RXCEN. For application which do not require the UMTS clock system, the clock PLL can be powered-down with bit CLKoff set to logic 1. Table 4 Clock mode | RXCEN | CLKon | CLKoff | DESCRIPTION | |------------------|------------------|--------|--------------------------------------| | 1 | 1 | 0 | CLKPLL synthesizer enabled (default) | | 0 | 1 | 0 | CLKPLL synthesizer disabled; note 1 | | 1 | 0 | 0 | CLKPLL synthesizer disabled; note 2 | | X <sup>(4)</sup> | X <sup>(4)</sup> | 1 | CLKPLL synthesizer disabled; note 3 | #### **Notes** - 1. Hard power-down of the clock PLL done with RXCEN. - Power-down achieved via the 3-wire bus, reset by RXCEN. - 3. Power-down achieved via the 3-wire bus, no effect by RXCEN in this mode. This mode will be reset if $V_{DDD}$ is not maintained. - 4. X = don't care. #### 9.4.3 CLOCK PLL OUTPUT DIVIDER The clock PLL output divider ratio is set in accordance with Table 5. Table 5 Clock mode; note 1 | CLKoff | CLK1 | CLK0 | DESCRIPTION | |--------|------|------|------------------------------------| | 1 | Х | Х | UMTSCLKO output disabled | | 0 | 0 | 0 | clock divider ratio set to default | | 0 | 0 | 1 | clock divider ratio set to 2 | | 0 | 1 | 0 | clock divider ratio set to 4 | | 0 | 1 | 1 | clock divider ratio set to 8 | #### Note 1. X = don't care. # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 10 PROGRAMMING ### 10.1 Serial programming bus A simple 3-wire unidirectional serial bus is used to program the circuit. The 3 lines are DATA, CLK and EN. The data sent to the device is loaded in bursts framed by EN. Programming clock edges are ignored until EN goes active LOW. The programmed information is loaded into the addressed latch when EN goes HIGH (inactive). This is allowed when CLK is in either state without causing any consequences to the data register. Only the last 21 bits serially clocked into the device are retained within the programming register. Additional leading bits are ignored, and no check is made on the number of clock pulses. The fully static CMOS design uses virtually no current when the bus is inactive. It can always capture new programming data even during Power-down of the synthesizer. #### 10.2 Data format Data is entered with the most significant bit first. The leading bits make up the data field, while the trailing four bits are an address field. The address bits are decoded on the rising edge of EN. This produces an internal load pulse to store the data in the address latch. To ensure that data is correctly loaded on first power-up, EN should be held LOW and only taken HIGH after having programmed an appropriate register. To avoid erroneous divider ratios, the pulse is inhibited during the period when data is read by the frequency dividers. This condition is guaranteed by respecting a minimum EN pulse width after data transfer. ### 10.3 Register contents Table 6 Register bit allocation | | CONTROL BITS | | | | | | | | | ADDRESS | | | S | | | | | | | |----------------------------------------------------------------------------------------------------------|---------------------------------------------|---|---|--------|----|--------------|----|------|-------|---------|-----|-------|---|---|-------|---|---|---|---| | 20 | 0 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | | | | | | | | 3 | 2 | 1 | 0 | | | | | | | | | for test purposes only; all bits must be set to zero for normal operation; this is a forbidden address | | | | | | | | | dress | 0 | 0 | 0 | 0 | | | | | | | | for test purposes only; all bits must be set to zero for normal operation; this is a forbidden address 0 | | | | | | | | 0 | 0 | 0 | 1 | | | | | | | | | | | | | | | | | FR | AC[1 | 5:0] | | | | | | SYNON | 0 | 1 | 0 | 0 | | | | | C | CH[8:0 | )] | | | | | | FR[ | 21:16 | ] | 1 | SYNON | 0 | 1 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | | AGC[8:0] 1 1 | | | | | | RXON | 0 | 1 | 1 | 0 | | | | | 0 | AFC[11:0] CKO[1:0] CLKoff CLKon | | | | | | | 0 | 1 | 1 | 1 | | | | | | | | | Table 7 Description of symbols used in Table 6 | SYMBOL | BITS | DESCRIPTION | |--------|------|-----------------------------------------------| | SYNON | 1 | 3-wire bus | | RXON | 1 | 3-wire bus | | AGC | 9 | automatic gain control | | СН | 6 | integer division ratio for the RF PLL | | FRAC | 22 | fractional division ratio for the RF PLL | | AFC | 12 | automatic frequency control for the clock PLL | | CLKoff | 1 | clock PLL disabled | | СКО | 2 | integer division ratio for the clock PLL | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** Table 8 Register preset condition | | CONTROL | | | | | | | | | ADDI | RESS | ; | | | | | | | | | |----|---------|----|----|----|----|----|----|----|----|------|------|---|---|---|---|---|---|---|---|---| | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | ### 11 LIMITING VALUES In accordance with the Absolute Maximum Rating System (IEC 60134). | SYMBOL | PARAMETER | PARAMETER CONDITIONS | | TYP. | MAX. | UNIT | |--------------------------------------|-------------------------|----------------------|------|------|------|------| | $V_{DDD}$ | digital supply voltage | | -0.3 | _ | +2.8 | V | | $V_{CCA}$ | analog supply voltage | | -0.3 | _ | +3.3 | V | | P <sub>tot</sub> | total power dissipation | | _ | _ | 300 | mW | | T <sub>amb</sub> ambient temperature | | | -30 | _ | +80 | °C | | T <sub>stg</sub> | storage temperature | | -40 | _ | +150 | °C | ### 12 THERMAL CHARACTERISTICS | SYMBOL | PARAMETER | CONDITIONS | VALUE | UNIT | |----------------------|---------------------------------------------|-----------------------------------------------------------------|-------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air; on a 4 layer PCB and with soldered exposed die pad | 36 | K/W | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 13 DC CHARACTERISTICS $V_{CCA}$ = 2.6 V; $V_{CCA(CP)}$ = 2.6 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|------|------| | Supplies | | | | | | · | | V <sub>CCA</sub> | analog supply voltage | on pins $V_{CCA(RF)}$ , $V_{CCA(IF)}$ , $V_{CCA(CP)}$ and $V_{CCA(SYN)}$ | 2.6 | 2.8 | 3.3 | V | | $V_{DDD}$ | digital supply voltage | | 1.6 | 1.8 | 2.8 | V | | I <sub>CCA(tot)</sub> | total analog supply current | receive mode; note 1 | _ | 52 | 63 | mA | | | | receive mode; note 2 | _ | 45 | 54 | mA | | | | synthesizer mode; note 3 | _ | 25 | 30 | mA | | | | standby mode; note 4 | _ | 12 | 15 | mA | | | | sleep mode; note 5 | _ | 10 | 50 | μΑ | | I <sub>CCA(RF)</sub> | analog supply current for the RF VCO section | | - | 19 | _ | mA | | I <sub>CCA(IF)</sub> | analog supply current for the RX section | | _ | 16 | - | mA | | I <sub>CCA(SYN)</sub> | analog supply current for the synthesizer | | _ | 15 | _ | mA | | I <sub>CCA(CP)</sub> | analog supply current for the charge pump | | _ | 0.9 | _ | mA | | I <sub>DDD</sub> | digital supply current | | _ | 1.1 | 1- | mA | | Baseband IQ | section; pins IN, IP, QP and QN | | • | • | | • | | V <sub>O(IQ)(CM)</sub> | IQ common mode output voltage | 0.5(V <sub>IN</sub> + V <sub>IP</sub> ) or<br>0.5(V <sub>QP</sub> + V <sub>QN</sub> ); note 6 | 1.15 | 1.25 | 1.35 | V | | RF VCO section | on; pin CAPVCOREG | | | • | • | • | | V <sub>O(CAPVCOREG)</sub> | output voltage | | _ | 2 | - | V | | CLKPLL secti | on; pin UMTSCLKO | | • | • | | | | V <sub>O(UMTSCLKO)</sub> | output voltage | | _ | 0.8 | - | V | | Reference vol | tage; pin REXT | · | • | • | • | • | | V <sub>REXT</sub> | reference voltage for the charge pump | $R_{\text{ext}} = 1.8 \text{ k}\Omega$ | _ | 360 | _ | mV | | Control section | on; pins DATA, CLK, EN and RXON | | | 1 | | | | V <sub>IH</sub> | HIGH-level input voltage | | 0.9 | - | _ | V | | V <sub>IL</sub> | LOW-level input voltage | | _ | _ | 0.3 | V | ### **Notes** - 1. Receive mode: All circuits are active. - 2. Receive mode: All circuits are active with the clock PLL off (CLKoff = 1). - 3. Synthesizer mode: RF PLL and clock PLL are active. - 4. Standby mode: Clock PLL is active. - 5. Sleep mode: RXCEN set LOW, DATA, CLK and EN are in high-impedance. - 6. Receive mode: DC voltage supplied from the IC. # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 14 AC CHARACTERISTICS $V_{CCA}$ = 2.6 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |---------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|------|--------| | RF receiver in | puts; pins RFIN and RFIP | | _ | - | | | | f <sub>i(RF)</sub> | RF input frequency | | 2.11 | <b>-</b> | 2.17 | GHz | | R <sub>i</sub> | input resistance | | _ | 170 | _ | Ω | | Ci | input capacitance | | _ | 1 | _ | pF | | S <sub>11</sub> | input power matching | with external balun | _ | -10 | _ | dB | | F | noise figure | in receive mode with maximum gain | _ | 3.2 | 4 | dB | | CP <sub>1</sub> | 1 dB compression point | in receive mode with maximum gain | -23 | -20 | _ | dBm | | IP <sub>3</sub> | input referred 3rd-order intercept point | in receive mode with<br>maximum gain;<br>interference 20 MHz<br>away from channel<br>bandwidth | -18 | -15 | - | dBm | | IP <sub>2</sub> | input referred 2nd-order intercept point | in receive mode with<br>maximum gain;<br>interferers 190 MHz away<br>from channel bandwidth | 37 | 42 | - | dBm | | φ <sub>n</sub> | phase noise | at 15 MHz offset | _ | _ | -135 | dBc/Hz | | Baseband IQ | section; pins IP, IN, QP and QI | N | | | | | | G <sub>v(max)</sub> | maximum voltage gain | | 92 | 96 | 100 | dB | | G <sub>v(min)</sub> | minimum voltage gain | | 12 | 17 | 22 | dB | | AGC <sub>tot</sub> | total AGC range | | _ | 79 | _ | dB | | G <sub>step(AGC)</sub> | AGC gain step | | _ | 1 | _ | dB | | $AGC_{tot(lin)}$ | total AGC linearity | | -0.5 | _ | +0.5 | dB | | $\Delta G_{v(IQ)}$ | voltage gain mismatch between the I and Q paths | | _ | - | 0.5 | dB | | ΔΦ | quadrature phase error between the I and Q paths | peak error | _ | - | 5 | deg | | V <sub>o(max)</sub> | maximum output voltage per pin | $R_{L(diff)} = 10 \text{ k}\Omega;$<br>THD < 3% | 0.75 | - | _ | V | | I <sub>o(max)</sub> | maximum output current per pin | $\begin{split} V_{o(p\text{-}p)} &= 1.75 \text{ V at 1 MHz}; \\ R_{L(diff)} &= 10 \text{ k}\Omega; \\ C_{L(diff)} &= 20 \text{ pF} \end{split}$ | 650 | _ | - | μА | | V <sub>offset(diff)</sub> | differential output offset voltage | | -20 | - | +20 | mV | | HP <sub>-3dB</sub> | -3 dB high-pass corner frequency | 2nd-order high-pass frequency | 10 | 15 | 20 | kHz | | LP <sub>-3dB</sub> | -3 dB low-pass corner frequency | 5th-order low-pass frequency | 2.25 | 2.4 | 2.55 | MHz | | $\Delta d_{(g)}$ | group delay variation | 100 kHz < f <sub>o</sub> < 2 MHz | _ | 260 | _ | ns | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |----------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------|------------------------|-----------------| | $\alpha_{LPF}$ | LPF attenuation | f <sub>i</sub> = 5 MHz | 39 | 42 | _ | dB | | | | f <sub>i</sub> = 10 MHz | 72 | 75 | _ | dB | | | | f <sub>i</sub> = 15 to 60 MHz | 91 | 94 | _ | dB | | RF synthesize | er; pin RFCPO | | • | • | - | | | f <sub>RFLO</sub> | synthesizer frequency | | 2.11 | _ | 2.17 | GHz | | f <sub>comp(RF)</sub> | RF comparison frequency | | _ | 26 | _ | MHz | | $\Delta f_{PLL}$ | frequency resolution | f <sub>comp</sub> = 13 to 26 MHz | 0.05 | _ | _ | ppm | | | | f <sub>comp</sub> = 26 MHz | - | _ | 6.2 | Hz | | $\Phi_{n}$ | close-in-phase noise | at 2 kHz offset | _ | -85 | -80 | dBc/Hz | | I <sub>sink</sub> | sink current | $R_{ext}$ = 1.8 kΩ; THD = 1% | 170 | 200 | 230 | μΑ | | I <sub>source</sub> | source current | $R_{\text{ext}} = 1.8 \text{ k}\Omega; \text{ THD} = 1\%$ | 170 | 200 | 230 | μΑ | | V <sub>o(CP)</sub> | charge pump output voltage | charge pump current within specified range | 0.4 | - | V <sub>CCA</sub> - 0.4 | V | | КФ | PFD gain | $R_{\text{ext}}$ = 1.8 kΩ; THD = 1% | 27 | 32 | 37 | μA/rad | | I <sub>leak(CP)</sub> | charge pump leakage current in off state | over full charge pump voltage range | -1 | - | +1 | μΑ | | N | integer divider ratio | | 130 | | 507 | | | Fractional-N | synthesizer; $f_{RFLO} = f_{ref} \times \left(\frac{N_R}{2}\right)$ | $= + \kappa_{\text{frac}(RX)}$ where $\kappa_{\text{frac}(R)}$ | $(X) = \frac{1}{2^{22}}$ | $\times (^{\mathbf{K}}_{RX} + \overline{2}$ | | | | K <sub>frac</sub> | fractional divider ratio | | 0.25 | -<br> - | 0.75 | | | | | | 0.23 | 1- | 0.73 | | | | VCO; pin RFCPO | 24 224 | 14.00 | _ | 1.04 | | | f <sub>RF</sub> | RF frequency | $V_{RFCPO} = 0 \text{ to } 3.3 \text{ V}$ | 4.22 | - | 4.34 | GHz | | G <sub>VCO</sub> | VCO gain | V <sub>RFCPO</sub> = 1.3 V | 50 | 70 | 90 | MHz/V | | V <sub>tune</sub> | tuning voltage | | 0.4 | - | V <sub>CCA</sub> – 0.4 | V | | Δf <sub>VCC</sub> | pushing | 4 | - | - | tbf | MHz/V | | t <sub>cal(VCO)</sub> | VCO calibration time | after RXON = LO ≥ HI | | _ | 35 | μs | | CLKPLL synt | hesizer; pin CPCLKO | | | | | | | f <sub>CLKPLL</sub> | synthesizer frequency | $V_{CPCLKO} = 0 \text{ to } 3.3 \text{ V}$ | - | 122.88 | - | MHz | | f <sub>comp</sub> | comparison frequency | | _ | 13 | _ | MHz | | $\Delta f_{PLL}$ | fun accordance manage leafters | f <sub>ref</sub> = 26 MHz | 0.477 | _ | _ | | | AIPLL | frequency resolution | 161 | | | | ppm | | AFC <sub>cor</sub> | AFC correction range | 161 25 | - | ±30 | _ | ppm | | | <u> </u> | $R_{\text{ext}} = 1.8 \text{ k}\Omega; \text{ THD} = 1\%$ | | ±30<br>200 | -<br>230 | | | AFC <sub>cor</sub> | AFC correction range | | - | | | ppm | | AFC <sub>cor</sub> | AFC correction range sink current | $R_{\text{ext}} = 1.8 \text{ k}\Omega; \text{ THD} = 1\%$ | -<br>170 | 200 | 230 | ppm<br>μA | | AFC <sub>cor</sub> I <sub>sink</sub> I <sub>source</sub> | AFC correction range sink current source current | $R_{ext} = 1.8 \text{ k}\Omega; \text{ THD} = 1\%$ $R_{ext} = 1.8 \text{ k}\Omega; \text{ THD} = 1\%$ charge pump current | -<br>170<br>170 | 200 | 230<br>230 | ppm<br>μΑ<br>μΑ | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** | SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT | |--------------------------|----------------------------------------------------|-------------------------------------------|----------------------------------------|-------|------------------------|--------| | Fractional-N s | ynthesizer; $f_{CLKPLL} = f_{ref} \times (-1)^{N}$ | $\frac{1 + K_{AFC}}{2}$ where $K_{AFC} =$ | $\frac{231}{512} + \frac{AF0}{2^{21}}$ | 2 | | | | N | integer divider ratio | | _ | 9 | _ | | | K <sub>AFC</sub> | fractional divider ratio | | 0.4512 | _ | 0.4532 | | | Integrated CL | KPLL VCO; pin CPCLKO | | | | | | | f <sub>VCO</sub> | CLKPLL frequency | V <sub>CPCLKO</sub> = 0 to 3.3 V | 100 | _ | 140 | MHz | | G <sub>VCO</sub> | VCO gain | V <sub>CPCLKO</sub> = 1.3 V | 12 | 15 | 23 | MHz/V | | V <sub>tune</sub> | tuning voltage | | 0.4 | _ | V <sub>CCA</sub> - 0.4 | V | | Output CLKPL | L buffer; pin UMTSCLKO | | • | | • | • | | f <sub>UMTSCLKO</sub> | frequency range | | 15.36 | 30.72 | 61.44 | MHz | | N | divider ratio | | 2 | 4 | 8 | | | $\Phi_{n}$ | close-in-phase noise | at 2 kHz offset for<br>30.72 MHz | _ | _ | -90 | dBc/Hz | | | phase noise | at 3.84 MHz offset for 30.72 MHz | - | _ | -110 | dBc/Hz | | V <sub>o(p-p)</sub> | output voltage (peak-to-peak value) | $R_L = 10 \text{ k}\Omega$ | 1 | _ | _ | V | | Low noise cry | stal amplifier; pin REFIN | | • | | | • | | f <sub>REF</sub> | reference frequency | | 13 | _ | 26 | MHz | | V <sub>i(REF)(rms)</sub> | input voltage (RMS value) | | 50 | _ | 400 | mV | | R <sub>i(REF)</sub> | input resistance | f <sub>REF</sub> = 26 MHz | _ | tbf | _ | kΩ | | C <sub>i(REF)</sub> | input capacitance | f <sub>REF</sub> = 26 MHz | _ | tbf | _ | pF | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** ### 15 SERIAL BUS TIMING CHARACTERISTICS $V_{CCA}$ = 2.6 V; $V_{CCA(CP)}$ = 2.6 V; $V_{DDD}$ = 1.6 V; $T_{amb}$ = 25 °C; unless otherwise specified. | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | | | | | |-----------------------|------------------------------------|------|------|------|------|--|--|--|--| | Serial clock; | Serial clock; pin CLK | | | | | | | | | | t <sub>i(r)</sub> | input rise time | _ | _ | 20 | ns | | | | | | t <sub>i(f)</sub> | input fall time | _ | _ | 20 | ns | | | | | | T <sub>cyc</sub> | clock period | 67 | _ | _ | ns | | | | | | Enable; pin E | N | | | | | | | | | | t <sub>d(START)</sub> | delay to rising clock edge | 200 | _ | _ | ns | | | | | | t <sub>d(END)</sub> | delay from last falling clock edge | 100 | _ | _ | ns | | | | | | t <sub>W</sub> | minimum inactive pulse width | 400 | _ | _ | ns | | | | | | t <sub>su;EN</sub> | enable set-up time to next clock | 200 | _ | _ | ns | | | | | | Register seria | al input data; pin DATA | | | | | | | | | | t <sub>su;DATA</sub> | input data to clock set-up time | 25 | _ | _ | ns | | | | | | t <sub>h;DATA</sub> | input data to clock hold time | 25 | _ | _ | ns | | | | | Philips Semiconductors # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 17 PACKAGE OUTLINE HVQFN24: plastic thermal enhanced very thin quad flat package; no leads; 24 terminals; body 4 x 4 x 0.85 mm SOT616-1 | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|-----------|-------|------------|---------------------------------| | VERSION | IEC | IEC JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT616-1 | | MO-220 | | | <del>01-08-08</del><br>02-10-22 | # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 18 SOLDERING ## 18.1 Introduction to soldering surface mount packages This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011). There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended. ### 18.2 Reflow soldering Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages. ### 18.3 Wave soldering Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems. To overcome these problems the double-wave soldering method was specifically developed. If wave soldering is used the following conditions must be observed for optimal results: - Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave. - For packages with leads on two sides and a pitch (e): - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board; - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves at the downstream end. For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners. During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured. Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications. ### 18.4 Manual soldering Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to $300\ ^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 $^{\circ}$ C. # Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 18.5 Suitability of surface mount IC packages for wave and reflow soldering methods | PACKAGE | SOLDERING METHOD | | | | |-----------------------------------------------------|-----------------------------------|-----------------------|--|--| | PACKAGE | WAVE | REFLOW <sup>(1)</sup> | | | | BGA, HBGA, LFBGA, SQFP, TFBGA | not suitable | suitable | | | | HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, SMS | not suitable <sup>(2)</sup> | suitable | | | | PLCC <sup>(3)</sup> , SO, SOJ | suitable | suitable | | | | LQFP, QFP, TQFP | not recommended <sup>(3)(4)</sup> | suitable | | | | SSOP, TSSOP, VSO | not recommended <sup>(5)</sup> | suitable | | | #### **Notes** - 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods". - These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface. - 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners. - 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm. - 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm. ## Wideband code division multiple access frequency division duplex zero IF receiver **UAA3580** #### 19 DATA SHEET STATUS | LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION | |-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I | Objective data | Development | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. | | II | Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. | | III | Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). | #### **Notes** - 1. Please consult the most recently issued data sheet before initiating or completing a design. - 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. - 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. #### 20 DEFINITIONS **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### 21 DISCLAIMERS Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. ### Philips Semiconductors – a worldwide company #### **Contact information** For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com. © Koninklijke Philips Electronics N.V. 2002 SCA74 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Printed in The Netherlands 403506/02/pp24 Date of release: 2002 Oct 30 Document order number: 9397 750 10632 Let's make things better. Philips Semiconductors