

# **Microcomputer Components**

8-bit CMOS Microcontroller

C513AO

Data Sheet 02.00



| C513AO Da<br>Revision Hi | ita Sheet<br>istory : | Current Version: 02.00 |  |
|--------------------------|-----------------------|------------------------|--|
| Previous Releases:       |                       | (Original Version)     |  |
|                          |                       |                        |  |
|                          |                       |                        |  |

For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com

Enhanced Hooks Technology<sup>TM</sup> is a trademark and patent of Metalink Corporation licensed to Infineon Technologies.

Edition 02.00

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 2000. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



# 8-Bit CMOS Microcontroller

C513AO

#### Advance Information

- Full upward compatibility with standard 8051 microcontroller
- Up to 16 MHz external operating frequency
- 750 ns instruction cycle at 16 MHz operation
- On-chip program memory
  - C513AO-2R: 16 Kbytes ROM (with optional ROM protection)
  - C513AO-2E: 16 Kbytes OTP
  - C513AO-L: version without on-chip program memory (ROMless)
- Up to 64K byte external data memory
- 256 × 8 RAM
- 256 × 8 XRAM
- Four 8-bit digital I/O ports
- Three 16-bit timers/counters (Timer 2 with Up/Down and 16-bit auto-reload features)
- Full duplex serial interface (USART)
- Synchronous Serial Channel (SSC)
- · Seven interrupt sources with two priority levels
- On-chip emulation support logic (Enhanced Hooks Emulation Technology<sup>™</sup>)

(further features are on next page)



#### Figure 1 C513AO Functional Units



Features (continued):

- Programmable 15-bit Watchdog Timer
- Oscillator Watchdog
- Fast Power On Reset
- Power Saving Modes
  - Slow-down mode
    - Idle mode
    - Software power-down mode with optional wake up capability through pin P3.2/INTO
- Available in P-DIP40-2, P-LCC-44-1 and P-MQFP-44-2 packages
- Fully pin-compatible with C501, C504, C505C, C505CA and C511/C513-devices.
- Temperature ranges: SAB-C513AO T<sub>A</sub>: 0 to 70 °C
  - SAF-C513AO T<sub>A</sub>: 40 to 85 °C

## **Ordering Information**

The ordering code for Siemens microcontrollers provides an exact reference to the required product. This ordering code identifies:

- the derivative itself, i.e. its function set
- the specified temperature range
- the package and the type of delivery

For the available ordering codes for the C513AO please refer to the **"Product Information Microcontrollers"**, which summarizes all available microcontroller variants.

Note: The ordering codes for the Mask-ROM versions are defined for each product after the verification of the respective ROM code.





Logic Symbol





Figure 3 P-DIP-40-2 Package Pin Configuration (top view)





P-LCC-44-1 Package Pin Configuration (top view)







Figure 5 P-MQFP-44-2 Package Pin Configuration (top view)



## Table 1 **Pin Definitions and Functions**

| Symbol        | Pin Nu | mber   |               | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                          |  |  |
|---------------|--------|--------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--|--|
|               | P- DIP | P-LCC- | P-MQFP-       | *)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                          |  |  |
|               | -40    | 44     | 44            |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                          |  |  |
| P1.7-<br>P1.0 | 8-1    | 9-2    | 3-1,<br>44-40 | 1/0 | Port 1<br>Port 1 is an 8-bit quasi-bidirectional port with intern<br>pull-up arrangement. Port 1 pins that have "1s"<br>written to them are pulled high by the internal pull-u<br>transistors and in that state can be used as inputs<br>As inputs, Port 1 pins being externally pulled low w<br>source current ( $I_{\rm IL}$ , in the DC characteristics)<br>because of the internal pull-up transistors.<br>The output latch corresponding to a seconda<br>function must be programmed to 1 for that function<br>to operate. |                                          |  |  |
|               |        |        |               |     | For the outputs of the Synchronous Serial Channel<br>(SSC), SCLK and STO, special circuitry is<br>implemented providing true push-pull capability.<br>The STO output, in addition, will have true tristate<br>capability. When used for SSC inputs, the pull-up<br>transistors will be switched off and the inputs float<br>(binh ohm inputs)                                                                                                                                                                                   |                                          |  |  |
|               |        |        |               |     | The secondary<br>Port 1 as follows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | functions are assigned to the pins of s: |  |  |
|               | 1      | 2      | 40            |     | D1 0 / T2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Insuit to Counter 2                      |  |  |
|               | 2      | 3      | 41            |     | P1.0 / 12<br>P1.1 / T2FX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Capture/reload trigger of Timer 2        |  |  |
|               | 3      | 4      | 42            |     | P1.2 / SCLK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Up-Down count<br>SSC Master Clock Output |  |  |
|               | 4      | 5      | 43            |     | P13/SRI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SSC Receive Input                        |  |  |
|               | 5      | 6      | 44            |     | P1.4 / STO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SSC Transmit Output                      |  |  |
|               | б      | 1      | 1             |     | P1.5 / SLS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Slave Select Input                       |  |  |

\*) I = Input O = Output



## Table 1 Pin Definitions and Functions (cont'd)

| Symbol         | Pin Nu        | nber         |               | I/O | /O Function<br>)                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                     |  |  |
|----------------|---------------|--------------|---------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                | P- DIP<br>-40 | P-LCC-<br>44 | P-MQFP-<br>44 | *)  |                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                     |  |  |
| P3.0-<br>P.3.7 | 10-17         | 11,<br>13-19 | 5,<br>7-13    | I/O | <b>Port 3</b><br>Port 3 is an 8-bit qu<br>pull-up arrangeme<br>written to them are<br>transistors and in t<br>As inputs, Port 3 pi<br>source current ( $I_{IL}$ ,<br>because of the inte<br>The output latch co<br>function must be p<br>function to operate | asi-bidirectional port with internal<br>nt. Port 3 pins that have "1"s<br>pulled high by the internal pull-up<br>that state can be used as inputs.<br>ins being externally pulled low will<br>in the DC characteristics)<br>ernal pull-up transistors.<br>orresponding to a secondary<br>orogrammed to a "1" for that<br>e (except for TxD and WR). |  |  |
|                |               |              |               |     | The secondary fun<br>Port 3 as follows:                                                                                                                                                                                                                      | ctions are assigned to the pins of                                                                                                                                                                                                                                                                                                                  |  |  |
|                | 10            | 11           | 5             |     | P3.0 / RxD                                                                                                                                                                                                                                                   | Receiver data input (asynch.)<br>or data input/output (synch.) of<br>serial interface                                                                                                                                                                                                                                                               |  |  |
|                | 11            | 13           | 7             |     | P3.1 / TxD                                                                                                                                                                                                                                                   | Transmitter data output<br>(asynch.) or clock output<br>(synch.) of serial interface                                                                                                                                                                                                                                                                |  |  |
|                | 12            | 14           | 8             |     | P3.2 / INT0                                                                                                                                                                                                                                                  | External Interrupt 0 input /<br>Timer 0 gate control input                                                                                                                                                                                                                                                                                          |  |  |
|                | 13            | 15           | 9             |     | P3.3 / INT1                                                                                                                                                                                                                                                  | External Interrupt 1 input /<br>Timer 1 gate control input                                                                                                                                                                                                                                                                                          |  |  |
|                | 14            | 16           | 10            |     | P3.4 / T0                                                                                                                                                                                                                                                    | Timer 0 counter input                                                                                                                                                                                                                                                                                                                               |  |  |
|                | 15            | 17           | 11            |     | P3.5 / T1                                                                                                                                                                                                                                                    | Timer 1 counter input                                                                                                                                                                                                                                                                                                                               |  |  |
|                | 16            | 18           | 12            |     | P3.6 / WR                                                                                                                                                                                                                                                    | WR control output; latches the data byte from Port 0 into the external data memory                                                                                                                                                                                                                                                                  |  |  |
|                | 17            | 19           | 13            |     | P3.7 / RD                                                                                                                                                                                                                                                    | RD control output; enables the external data memory to Port 0                                                                                                                                                                                                                                                                                       |  |  |
| RESET          | 9             | 10           | 4             | I   | <b>RESET</b><br>A high level on this<br>machine cycles wh<br>the device. An inte<br>permits power-on<br>capacitor to $V_{\rm DD}$ .                                                                                                                          | s pin for the duration of two<br>hile the oscillator is running resets<br>ernal diffused resistor to $V_{\rm SS}$<br>reset using only an external                                                                                                                                                                                                   |  |  |

\*) I = Input O = Output



## Table 1 Pin Definitions and Functions (cont'd)

| Symbol        | Pin Nu        | nber         |               | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|---------------|--------------|---------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | P- DIP<br>-40 | P-LCC-<br>44 | P-MQFP-<br>44 | *)  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| XTAL2         | 18            | 20           | 14            | 0   | <b>XTAL2</b><br>Output of the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| XTAL1         | 19            | 21           | 15            | 1   | XTAL1<br>Input to the inverting oscillator amplifier and input to<br>the internal clock generator circuits.<br>To drive the device from an external clock source,<br>XTAL1 should be driven, while XTAL2 is left<br>unconnected. There are no requirements on the<br>duty cycle of the external clock signal, since the<br>input to the internal clocking circuitry is divided down<br>by a divide-by-two flip-flop. Minimum and maximum<br>high and low times as well as rise/fall times specified<br>in the AC characteristics must be observed.                                                                                                                                                                                                                                                                                                               |
| P2.0-<br>P2.7 | 21-28         | 24-31        | 18-25         | 1/0 | <b>Port 2</b><br>Port 2 is a an 8-bit quasi-bidirectional I/O port with internal pull-up arrangement. Port 2 pins that have "1s" written to them are pulled high by the internal pull-up transistors, and in that state can be used as inputs. As inputs, Port 2 pins being externally pulled low will source current ( $I_{IL}$ , in the DC characteristics) because of the internal pullup transistors. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pullup transistors when issuing "1"s. During accesses to external data memory that use 8-bit addresses (MOVX @Ri), Port 2 issues the contents of the P2 Special Function Register and uses only the internal pull-up transistors. |
| PSEN          | 29            | 32           | 26            | 0   | <b>Program Store Enable</b><br>This is a control signal that enables output of the external program memory to the bus during external fetch operations. It is activated every three oscillator periods except during external data memory accesses. It remains high during internal program execution.<br>This pin should not be driven during reset operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

\*) I = Input

O = Output



# Table 1 Pin Definitions and Functions (cont'd)

| Symbol          | Pin Nu        | mber         |               | I/O Function |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|-----------------|---------------|--------------|---------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                 | P- DIP<br>-40 | P-LCC-<br>44 | P-MQFP-<br>44 | *)           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| ALE             | 30            | 33           | 27            | 0            | Address Latch Enable<br>This output is used for latching the low-byte of the<br>address into external memory during normal<br>operation. It is activated every six oscillator periods<br>except during an external data memory access.<br>When instructions are executed from internal<br>program memory ( $\overline{EA} = 1$ ) the ALE generation can<br>be disabled by bit EALE in SFR SYSCON.<br>This pin should not be driven during reset operation.                         |  |  |
| ĒĀ              | 31            | 35           | 29            | 1            | <b>External Access Enable</b><br>When held at high level, instructions are fetched<br>from the internal program memory when the PC is<br>less than $4000_{\text{H}}$ . When held at low level, the<br>C513AO fetches all instructions from external<br>program memory.<br>This pin should not be driven during reset operation.<br><b>Note:</b> For the C513AO-L this pin must be tied low.                                                                                        |  |  |
| P0.0-<br>P0.7   | 32-39         | 43-36        | 37-30         | I/O          | <b>Port 0</b><br>Port 0 is an 8-bit open-drain bidirectional I/O port.<br>Port 0 pins that have "1s" written to them float, and<br>in that state can be used as high-impendance inputs.<br>Port 0 is also the multiplexed low-order address and<br>data bus during accesses to external program or<br>data memory. In this application, it uses strong<br>internal pull-up transistors when issuing 1s. External<br>pull-up resistors are required during program<br>verification. |  |  |
| V <sub>SS</sub> | 20            | 22, 1        | 16, 39        | -            | Ground (0 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| $V_{DD}$        | 40            | 44, 23       | 38, 17        | -            | Power Supply (+ 5 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| N.C.            | _             | 12, 34       | 6, 28         | -            | <b>No Connection</b> . These pins should not be connected.                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |

\*) I = Input

O = Output









## CPU

The C513AO is efficient both as a controller and as an arithmetic processor. It has extensive facilities for binary and BCD arithmetic and excels in its bit-handling capabilities. Efficient use of program memory results from an instruction set consisting of 44% one-byte, 41% two-byte, and 15% three-byte instructions. With a 16-MHz crystal, 58% of the instructions execute in 750 ns.

## Special Function Register PSW (Address D0<sub>H</sub>)

#### Reset Value: 00<sub>H</sub>



| Bit        | Function                          | Function                                      |                                                                                                   |  |  |  |  |
|------------|-----------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| СҮ         | Carry Fl<br>Used by               | Carry Flag<br>Used by arithmetic instruction. |                                                                                                   |  |  |  |  |
| AC         | Auxiliar<br>Used by               | y Carry Fla                                   | ag<br>is which execute BCD operations.                                                            |  |  |  |  |
| F0         | General                           | Purpose                                       | Flag 0                                                                                            |  |  |  |  |
| RS1<br>RS0 | Register<br>These bi              | r bank Sel<br>ts are use                      | ect control bits<br>d to select one of the four register banks.                                   |  |  |  |  |
|            | RS1                               | RS0                                           | Function                                                                                          |  |  |  |  |
|            | 0                                 | 0                                             | Bank 0 selected, data address 00 <sub>H</sub> -07 <sub>H</sub>                                    |  |  |  |  |
|            | 0                                 | 1                                             | Bank 1 selected, data address 08 <sub>H</sub> -0F <sub>H</sub>                                    |  |  |  |  |
|            | 1                                 | 0                                             | Bank 2 selected, data address 10 <sub>H</sub> -17 <sub>H</sub>                                    |  |  |  |  |
|            | 1                                 | 1                                             | Bank 3 selected, data address $18_{H}$ - $1F_{H}$                                                 |  |  |  |  |
| OV         | Overflow<br>Used by               | <b>v Flag</b><br>arithmetic                   | instruction.                                                                                      |  |  |  |  |
| F1         | General                           | General Purpose Flag 1                        |                                                                                                   |  |  |  |  |
| P          | Parity Fl<br>Set/clea<br>number o | l <b>ag</b><br>red by hai<br>of "one" bit     | rdware after each instruction to indicate an odd/even<br>as in the accumulator, i.e. even parity. |  |  |  |  |



## **Memory Organization**

The C513AO CPU manipulates operands in the following five address spaces:

- Up to 64 Kbytes of program memory (up to 16 KB on-chip program memory for the C513AO-2R/ 2E)
- Up to 64 Kbytes of external data memory
- · 256 bytes of internal data memory
- 256 bytes of internal XRAM data memory
- One 128-byte special function register area

Figure 7 illustrates the memory address spaces of the C513AO.



Figure 7 C513AO Memory Map



#### **Reset and System Clock**

The reset input is an active high input. An internal Schmitt-trigger is used at the input for noise rejection. Since the reset is synchronized internally, the RESET pin must be held high for at least two machine cycles (24 oscillator periods) while the oscillator is running. With the oscillator running, the internal reset is executed during the second machine cycle and is repeated every cycle until RESET goes low again. **Figure 8** shows the possible reset circuitries.



Reset Circuitries





## Figure 9 shows the recommended oscillator circiutries for crystal and external clock operation.

#### Figure 9 Recommended Oscillator Circuitry

In this application, the on-chip oscillator is used as a crystal-controlled, positive-reactance oscillator (a more detailed schematic is given in **Figure 10**). It is operated in its fundamental response mode as an inductive reactor in parallel resonance with a capacitor external to the chip. The crystal specifications and capacitances are non-critical. In this circuit, 20 pF can be used as single capacitance at any frequency together with a good quality crystal. A ceramic resonator can be used in place of the crystal in cost-critical applications. If a ceramic resonator is used, the two capacitors normally will have different values, dependent on the oscillator frequency. We recommend consulting the manufacturer of the ceramic resonator for value specifications of these capacitors.





## Figure 10 On-Chip Oscillator Circuitry

To drive the C513AO with an external clock source, the external clock signal must be applied to XTAL1, as shown in **Figure 11**. XTAL2 must be left unconnected. A pull-up resistor is suggested to increase the noise margin, but is optional if  $V_{\rm OH}$  of the driving gate corresponds to the  $V_{\rm IH2}$  specification of XTAL1.



#### Figure 11 External Clock Source



#### **Enhanced Hooks Emulation Concept**

The Enhanced Hooks Emulation Concept of the C500 microcontroller family is a new, innovative way to control the execution of C500 MCUs and to gain extensive information on the internal operation of the controllers. Emulation of on-chip ROM based programs is possible, too.

Each production chip has built-in logic for the support of the Enhanced Hooks Emulation Concept. Therefore, no costly bond-out chips are necessary for emulation. This also ensure that emulation and production chips are identical.

The Enhanced Hooks Technology<sup>™ 1</sup>, which requires embedded logic in the C500 allows the C500 together with an EH-IC to function similar to a bond-out chip. This simplifies the design and reduces costs of an ICE-system. ICE-systems using an EH-IC and a compatible C500 are able to emulate all operating modes of the different versions of the C500 microcontrollers. This includes emulation of ROM, ROM with code rollover and ROMless modes of operation. It is also able to operate in single step mode and to read the SFRs after a break.



#### Figure 12 Basic C500 MCU Enhanced Hooks Concept Configuration

Port 0, port 2 and some of the control lines of the C500 based MCU are used by Enhanced Hooks Emulation Concept to control the operation of the device during emulation and to transfer informations about the program execution and data transfer between the external emulation hardware (ICE-system) and the C500 MCU.

<sup>1 &</sup>quot;Enhanced Hooks Technology" is a trademark and patent of Metalink Corporation licensed to Infineon Technologies.



## **Special Function Registers**

The registers reside in the special function register area, with the exception of the Program Counter and the four General Purpose Register banks. The special function register area consists of two portions: the *standard* special function register area and the *mapped* special function register area. Four special function registers of the C513AO (PCON1, VR0, VR1 & VR2) are located in the mapped special function register area. For accessing the mapped special function register area, bit RMAP in special function register SYSCON must be set. All other special function registers of the C513AO are located in the standard special function register area.

#### Special Function Register SYSCON (Address B1<sub>H</sub>)

#### Reset Value: XX10XXX0<sub>R</sub>



The functions of the shaded bits are not described in this section.

| Bit  | Function                                                                                                |
|------|---------------------------------------------------------------------------------------------------------|
| RMAP | Special function Register MAP bit<br>RMAP = 0: The access to the non-mapped (standard) special function |
|      | RMAP = 1: The access to the mapped special function register area is enabled.                           |
| _    | Reserved bits for future use. Read by CPU returns undefined values.                                     |

If bit RMAP is set, mapped special function registers can be accessed. This bit is not cleared by hardware automatically.

The forty Special Function Registers (SFRs) in the standard and mapped SFR area include pointers and registers that provide an interface between the CPU and the other on-chip peripherals. The SFRs of the C513AO are listed in **Table 2** and **Table 3**. In **Table 2**, they are organized in groups which refer to the functional blocks of the C513AO. **Table 3** illustrates the contents of the SFRs in numeric order of their addresses.



# Table 2 Special Function Registers - Functional Blocks

| Block                        | Symbol                                                                                                                   | Name                                                                                                                                                                                                                                                     | Address                                                                                                                                                                                                                            | Contents after<br>Reset                                                                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU                          | $\begin{array}{c} ACC \\ B \\ DPH \\ DPL \\ PSW \\ SP \\ SYSCON^{2)} \\ VR0^{4/5} \\ VR1^{4/5} \\ VR2^{4/5} \end{array}$ | Accumulator<br>B-Register<br>Data Pointer, High Byte<br>Data Pointer, Low Byte<br>Program Status Word Register<br>Stack Pointer<br>System Control Register<br>Version Register 0<br>Version Register 1 <sup>6)</sup><br>Version Register 2 <sup>7)</sup> | $\begin{array}{c} \textbf{E0}_{\textbf{H}}^{(1)} \\ \textbf{F0}_{\textbf{H}}^{(1)} \\ 83_{H} \\ 82_{H} \\ \textbf{D0}_{\textbf{H}}^{(1)} \\ 81_{H} \\ 81_{H} \\ \textbf{FC}_{H} \\ \textbf{FD}_{H} \\ \textbf{FE}_{H} \end{array}$ | $\begin{array}{c} 00_{\rm H} \\ 07_{\rm H} \\ XX10XXX0_{\rm B}^{3)} \\ {\rm C5}_{\rm H} \\ - \\ - \end{array}$ |
| Interrupt<br>System          | IE<br>IP                                                                                                                 | Interrupt Enable Register<br>Interrupt Priority Register                                                                                                                                                                                                 | A8 <sub>H</sub> <sup>1)</sup><br>B8 <sub>H</sub> <sup>1)</sup>                                                                                                                                                                     | 00 <sub>H</sub><br>X0000000 <sub>B</sub> <sup>3)</sup>                                                                                                                 |
| Ports                        | P0<br>P1<br>P2<br>P3                                                                                                     | Port 0<br>Port 1<br>Port 2<br>Port 3                                                                                                                                                                                                                     | $80_{H}^{(1)}$ $90_{H}^{(1)}$ $A0_{H}^{(1)}$ $B0_{H}^{(1)}$                                                                                                                                                                        | FF <sub>H</sub><br>FF <sub>H</sub><br>FF <sub>H</sub><br>FF <sub>H</sub>                                                                                               |
| Serial<br>Channel<br>(USART) | PCON <sup>2)</sup><br>SBUF<br>SCON                                                                                       | Power Control Register<br>Serial Channel Buffer Register<br>Serial Channel Control Register                                                                                                                                                              | 87 <sub>H</sub><br>99 <sub>H</sub><br><b>98<sub>H</sub></b> <sup>1)</sup>                                                                                                                                                          | 000X0000 <sub>B</sub><br>XX <sub>H</sub> <sup>3)</sup><br>00 <sub>H</sub>                                                                                              |
| SSC<br>Interface             | SSCCON<br>STB<br>SRB<br>SCF<br>SCIEN<br>SSCMOD <sup>8)</sup>                                                             | SSC Control Register<br>SSC Transmit Register<br>SSC Receive Register<br>SSC Flag Register<br>SSC Interrupt Enable Register<br>SSC Mode Test Register                                                                                                    | $\begin{array}{c} \textbf{E8}_{\textbf{H}}^{1)} \\ \textbf{E9}_{\textbf{H}} \\ \textbf{EA}_{\textbf{H}} \\ \textbf{F8}_{\textbf{H}}^{1)} \\ \textbf{F9}_{\textbf{H}} \\ \textbf{EB}_{\textbf{H}} \end{array}$                      | $\begin{matrix} 07_{H} \\ XX_{H}^{3)} \\ XX_{H}^{3)} \\ XXXXXX00_{B}^{3)} \\ XXXXXX00_{B}^{3)} \\ 00_{H} \end{matrix}$                                                 |
| Timer 0/<br>Timer 1          | TCON<br>TH0<br>TH1<br>TL0<br>TL1<br>TMOD                                                                                 | Timer 0/1 Control Register<br>Timer 0, High Byte<br>Timer 1, High Byte<br>Timer 0, Low Byte<br>Timer 1, Low Byte<br>Timer Mode Register                                                                                                                  | 88 <sub>H</sub> <sup>1)</sup><br>8C <sub>H</sub><br>8D <sub>H</sub><br>8A <sub>H</sub><br>8B <sub>H</sub><br>89 <sub>H</sub>                                                                                                       | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub>                                                                            |

1) Bit-addressable special function registers

2) This special function register is listed repeatedly since some bits of it also belong to other functional blocks.

3) "X" means that the value is undefined and the location is reserved

4) This SFR is a mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.

5) This SFR is read-only.

6) C513AO-L/2R: 13<sub>H</sub>

C513AO-2E: 83<sub>H</sub>

7) This SFR varies with the step of the microcontroller: for example, 01<sub>H</sub> for the first step

 This register is only used for test purposes and must not be written during normal operation. Unpredictable results may occur upon a write operation.



Table 2 Special Function Registers - Functional Blocks (cont'd)

| Block                 | Symbol                                       | Name                                                                                                                                                                                  | Address                                                                                                                                                                                                  | Contents after<br>Reset                                                                                                               |
|-----------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Timer 2               | T2CON<br>T2MOD<br>RC2H<br>RC2L<br>TH2<br>TL2 | Timer 2 Control Register<br>Timer 2 Mode Register<br>Timer 2 Reload/Capture Register, High Byte<br>Timer 2 Reload/Capture Register, Low Byte<br>Timer 2 High Byte<br>Timer 2 Low Byte | $\begin{array}{c} \textbf{C8}_{\textbf{H}}^{1)} \\ \textbf{C9}_{\textbf{H}} \\ \textbf{CB}_{\textbf{H}} \\ \textbf{CA}_{\textbf{H}} \\ \textbf{CD}_{\textbf{H}} \\ \textbf{CC}_{\textbf{H}} \end{array}$ | $\begin{array}{c} 00_{H} \\ \times \times \times \times \times \times 0_{B}^{3)} \\ 00_{H} \\ 00_{H} \\ 00_{H} \\ 00_{H} \end{array}$ |
| Watchdog              | WDCON<br>WDTREL                              | Watchdog Timer Control Register<br>Watchdog Timer Reload Register                                                                                                                     | C0 <sub>H</sub> <sup>1)</sup><br>86 <sub>H</sub>                                                                                                                                                         | XXXX0000 <sub>B</sub> <sup>3)</sup><br>00 <sub>H</sub>                                                                                |
| Power<br>Save<br>Mode | PCON <sup>2)</sup><br>PCON1 <sup>4)</sup>    | Power Control Register<br>Power Control Register 1                                                                                                                                    | 87 <sub>H</sub><br>88 <sub>H</sub>                                                                                                                                                                       | 000X0000 <sub>B</sub> <sup>3)</sup><br>0XXXXXX <sub>B</sub> <sup>3)</sup>                                                             |

1) Bit-addressable special function registers

2) This special function register is listed repeatedly since some bits of it also belong to other functional blocks.

3) "X" means that the value is undefined and the location is reserved

4) This SFR is a mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.

5) This SFR is read-only.

6) C513AO-L/2R: 13<sub>H</sub>

C513AO-2E: 83<sub>H</sub>

7) This SFR varies with the step of the microcontroller: for example,  $01_{H}$  for the first step

8) This register is only used for test purposes and must not be written during normal operation. Unpredictable results may occur upon a write operation.



# Table 3 Contents of the SFRs, SFRs in Numeric Order of their Addresses

| Addr.                            | Register | Content<br>after<br>Reset <sup>1)</sup> | Bit 7       | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2        | Bit 1 | Bit 0 |
|----------------------------------|----------|-----------------------------------------|-------------|-------|-------|-------|-------|--------------|-------|-------|
| 80 <sub>H</sub> <sup>2)</sup>    | P0       | FF <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 81 <sub>H</sub>                  | SP       | 07 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 82 <sub>H</sub>                  | DPL      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 83 <sub>H</sub>                  | DPH      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 86 <sub>H</sub>                  | WDTREL   | 00 <sub>H</sub>                         | WDT<br>PSEL | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 87 <sub>H</sub>                  | PCON     | 0XX0-<br>0000 <sub>B</sub>              | SMOD        | -     | -     | SD    | GF1   | GF0          | PDE   | IDLE  |
| 88 <sub>H</sub> <sup>2) 3)</sup> | TCON     | 00 <sub>H</sub>                         | TF1         | TR1   | TF0   | TR0   | IE1   | IT1          | IE0   | IT0   |
| 88 <sub>H</sub> <sup>3)</sup>    | PCON1    | 0XX0-<br>XXXX <sub>B</sub>              | EWPD        | -     | -     | -     | -     | -            | -     | -     |
| 89 <sub>H</sub>                  | TMOD     | 00 <sub>H</sub>                         | GATE        | C/T   | M1    | M0    | GATE  | C/T          | M1    | MO    |
| 8A <sub>H</sub>                  | TL0      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 8B <sub>H</sub>                  | TL1      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 8C <sub>H</sub>                  | TH0      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 8D <sub>H</sub>                  | TH1      | 00 <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| 90 <sub>H</sub> <sup>2)</sup>    | P1       | FF <sub>H</sub>                         | _           | -     | .SLS  | STO   | SRI   | SCLK         | T2EX  | T2    |
| 98 <sub>H</sub> <sup>2)</sup>    | SCON     | 00 <sub>H</sub>                         | SM0         | SM1   | SM2   | REN   | TB8   | RB8          | ТΙ    | RI    |
| 99 <sub>H</sub>                  | SBUF     | XX <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| A0 <sub>H</sub> <sup>2)</sup>    | P2       | FF <sub>H</sub>                         | .7          | .6    | .5    | .4    | .3    | .2           | .1    | .0    |
| A8 <sub>H</sub> <sup>2)</sup>    | IE       | 00 <sub>H</sub>                         | EA          | ESSC  | ET2   | ES    | ET1   | EX1          | ET0   | EX0   |
| B0 <sub>H</sub> <sup>2)</sup>    | P3       | FF <sub>H</sub>                         | RD          | WR    | T1    | то    | INT1  | <b>INT</b> 0 | TxD   | RxD   |
| B1 <sub>H</sub>                  | SYSCON   | XX10-<br>XXX0 <sub>B</sub>              | -           | -     | EALE  | RMAP  | -     | -            | -     | XMAP  |
| B8 <sub>H</sub> <sup>2)</sup>    | IP       | X000-<br>0000 <sub>B</sub>              | -           | PSSC  | PT2   | PS    | PT1   | PX1          | PT0   | PX0   |
| C0 <sub>H</sub> <sup>2)</sup>    | WDCON    | XXXX-<br>0000 <sub>B</sub>              | -           | -     | -     | -     | OWDS  | WDTS         | WDT   | SWDT  |

1) "X" means that the value is undefined and the location is reserved.

2) Bit-addressable special function registers.

3) SFR is located in the mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.

4) These are read-only registers.

5) The content of this SFR varies with the actual step of the C513A0: for example, 01<sub>H</sub> for the first step).

6) This register is only used for test purposes and must not be written during normal operation. Unpredictable results may occur upon a write operation.



## Table 3

Contents of the SFRs, SFRs in Numeric Order of their Addresses (cont'd)

| Addr.                            | Register | Content<br>after<br>Reset <sup>1)</sup> | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0      |
|----------------------------------|----------|-----------------------------------------|-------|-------|-------|-------|-------|-------|-------|------------|
| C8 <sub>H</sub> <sup>2)</sup>    | T2CON    | 00 <sub>H</sub>                         | TF2   | EXF2  | RCLK  | TCLK  | EXEN2 | TR2   | C/T2  | CP/<br>RL2 |
| C9 <sub>H</sub>                  | T2MOD    | XXXX-<br>XXX0 <sub>B</sub>              | -     | -     | -     | -     | -     | -     | -     | DCEN       |
| CA <sub>H</sub>                  | RC2L     | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| CB <sub>H</sub>                  | RC2H     | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| CCH                              | TL2      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| CD <sub>H</sub>                  | TH2      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| D0 <sub>H</sub> <sup>2)</sup>    | PSW      | 00 <sub>H</sub>                         | CY    | AC    | F0    | RS1   | RS0   | OV    | F1    | Р          |
| E0 <sub>H</sub> <sup>2)</sup>    | ACC      | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| E8 <sub>H</sub> <sup>2)</sup>    | SSCCON   | 07 <sub>H</sub>                         | SCEN  | TEN   | MSTR  | CPOL  | CPHA  | BRS2  | BRS1  | BRS0       |
| E9 <sub>H</sub>                  | STB      | ХХ <sub>Н</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| EA <sub>H</sub>                  | SRB      | XX <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| EB <sub>H</sub>                  | SSCMOD   | 00 <sub>H</sub> <sup>6)</sup>           | LOOPB | TRIO  | 0     | 0     | 0     | 0     | 0     | LSBSM      |
| F0 <sub>H</sub> <sup>2)</sup>    | В        | 00 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| F8 <sub>H</sub> <sup>2)</sup>    | SCF      | XXXX-<br>XX00 <sub>B</sub>              | -     | -     | -     | -     | -     | -     | WCOL  | TC         |
| F9 <sub>H</sub>                  | SCIEN    | XXXX-<br>XX00 <sub>B</sub>              | -     | -     | -     | -     | -     | -     | WCEN  | TCEN       |
| $F\overline{C_{H}^{3)}{}^{3)}}$  | VR0      | C5 <sub>H</sub>                         | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| FD <sub>H</sub> <sup>3) 4)</sup> | VR1      | _7)                                     | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |
| FE <sub>H</sub> <sup>3) 4)</sup> | VR2      | _5)                                     | .7    | .6    | .5    | .4    | .3    | .2    | .1    | .0         |

1) "X" means that the value is undefined and the location is reserved

2) Bit-addressable special function registers

3) SFR is located in the mapped SFR area. For accessing this SFR, bit RMAP in SFR SYSCON must be set.

4) These SFRs are read-only registers.

5) The content of this SFR varies with the actual step of the C513A0: for example, 01<sub>H</sub> for the first step)

6) This register is only used for test purposes and must not be written during normal operation. Unpredictable results may occur upon a write operation.

7) C513AO-L/2R: 13<sub>H</sub> C513AO-2E: 83<sub>H</sub>



## Parallel I/O Port

The C513AO has four 8-bit I/O ports. Port 0 is an open-drain bidirectional I/O port, while Ports 1, 2, and 3 are quasi-bidirectional I/O ports with internal pull-up resistors. Thus, when configured as inputs, Ports 1 to 3 will be pulled high and will source current when externally pulled low. Port 0 will float when configured as input.

The output drivers of Port 0 and Port 2 and the input buffers of Port 0 are also used for accessing external memory. In this application, Port 0 outputs the low byte of the external memory address, time multiplexed with the byte being written or read. Port 2 outputs the high byte of the external memory address when the address is 16 bits wide. Otherwise, the Port 2 pins continue to emit the P2 SFR contents. In this case, Port 0 is not an open-drain port, but uses a strong internal pull-up Field Effect Transistors (FETs).

Port 1 pins used for Synchronous Serial Channel (SSC) outputs are true push-pull outputs. When used as SSC inputs, they float (no pull-up).



## Timer/Counter 0 and 1

Timer/Counter 0 and 1 can be used in four operating modes as listed in Table 4:

#### Table 4 Timer/Counter 0 and 1 Operating Modes

| Mode | Description                                                                                | TMOD |    | Input Clock                 |                                |  |  |
|------|--------------------------------------------------------------------------------------------|------|----|-----------------------------|--------------------------------|--|--|
|      |                                                                                            | M1   | MO | Internal                    | External (max.)                |  |  |
| 0    | 8-bit timer/counter with a divide-by-32 prescaler                                          | 0    | 0  | $f_{\rm OSC}/(12	imes 32)$  | $f_{\rm OSC}$ /(24 $	imes$ 32) |  |  |
| 1    | 16-bit timer/counter                                                                       | 1    | 1  |                             |                                |  |  |
| 2    | 8-bit timer/counter with<br>8-bit autoreload                                               | 1    | 0  | <i>f</i> <sub>OSC</sub> /12 | f <sub>osc</sub> /24           |  |  |
| 3    | Timer/counter 0 used as one<br>8-bit timer/counter and one<br>8-bit timer<br>Timer 1 stops | 1    | 1  |                             |                                |  |  |

In the "timer" function  $(C\overline{T} = '0')$  the register is incremented every machine cycle. Since a machine cycle consists of twelve oscillator periods, the count rate is 1/12th of the oscillator frequency.

In "counter" function, the register is incremented in response to a 1-to-0 transition (falling edge) at its corresponding external input pin, T0 or T1 (alternate functions of P3.4 and P3.5, respectively). Since it takes two machine cycles to detect a falling edge; therefore, the maximum count rate is 1/ 24th of the oscillator frequency. External inputs INT0 and INT1 (P3.2, P3.3) can be programmed to function as a gate to facilitate pulse width measurements. **Figure 13** illustrates the input clock logic.



Figure 13 Timer/Counter 0 and 1 Input Clock Logic



## Timer/Counter 2 with Compare/Capture/Reload

Timer 2 is a 16-bit timer/counter with an up/down count feature. It has three operating modes:

- 16-bit auto-reload mode (up or down counting)
- 16-bit capture mode
- Baudrate generator

# Table 5Timer / Counter 2 Operating Modes

|                       | T2CON              |            |     | T2MOD | T2CON | P1.1/<br>T2EX | Remarks                                         | Input Clo        | ck                          |
|-----------------------|--------------------|------------|-----|-------|-------|---------------|-------------------------------------------------|------------------|-----------------------------|
| Mode                  | RCLK<br>or<br>TCLK | CP/<br>RL2 | TR2 | DCEN  | EXEN2 |               |                                                 | Internal         | External<br>(P1.0/<br>T2)   |
| 16-bit<br>Auto-       | 0                  | 0          | 1   | 0     | 0     | Х             | reload upon<br>overflow                         |                  |                             |
| reload                | 0                  | 0          | 1   | 0     | 1     | $\downarrow$  | reload trigger<br>(falling edge)                | $f_{\rm OSC}/12$ | max<br>f <sub>osc</sub> /24 |
|                       | 0                  | 0          | 1   | 1     | Х     | 0             | down counting                                   |                  |                             |
|                       | 0                  | 0          | 1   | 1     | Х     | 1             | up counting                                     |                  |                             |
| 16-bit<br>Capture     | 0                  | 1          | 1   | Х     | 0     | Х             | 16-bit Timer/<br>Counter (only<br>up-counting)  | forc/12          | max                         |
|                       | 0                  | 1          | 1   | х     | 1     | Ţ             | capture TH2,<br>TL2 $\rightarrow$ RC2H,<br>RC2L | 5030 -           | f <sub>OSC</sub> /24        |
| Baudrate<br>Generator | 1                  | Х          | 1   | Х     | 0     | Х             | no overflow<br>interrupt<br>request (TF2)       | $f_{\rm osc}/12$ | max                         |
|                       | 1                  | Х          | 1   | х     | 1     | Ţ             | extra external<br>interrupt<br>("Timer 2")      |                  | f <sub>OSC</sub> /24        |
| off                   | Х                  | Х          | 0   | х     | х     | Х             | Timer 2 stops                                   | -                | -                           |

**Note:**  $\downarrow$  denotes a falling edge



## Serial Interface (USART)

The serial port is a full duplex port capable of simultaneous transmit and receive functions. It is also receive-buffered; it can commence reception of a second byte before a previously-received byte has been read from the receive register. The serial port can operate in 4 modes (one synchronous and three asynchronous) as illustrated in **Table 6**.

## Table 6 USART Operating Modes

|      |     | SCON | Description                                                                                                                                                                                                               |
|------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| wode | SM0 | SM1  |                                                                                                                                                                                                                           |
| 0    | 0   | 0    | Shift register mode<br>Serial data enters and exits through R×D. T×D outputs the<br>shift clock. 8-bit data are transmitted/received (LSB first) at a<br>fixed baudrate of $\frac{1}{12}$ th of the oscillator frequency. |
| 1    | 0   | 1    | 8-bit USART, variable baudrate<br>10 bits are transmitted (through T×D) or received (at R×D).                                                                                                                             |
| 2    | 1   | 0    | 9-bit USART, fixed baudrate<br>11 bits are transmitted (through T×D) or received (at R×D).                                                                                                                                |
| 3    | 1   | 1    | 9-bit USART, variable baudrate<br>Similar to mode 2, except for the variable baudrate.                                                                                                                                    |

For clarification, some terms regarding the difference between "baudrate clock" and "baudrate" should be mentioned.

The serial interface requires a clock rate which is 16 times the baudrate for internal synchronization. Therefore, the baudrate generators must provide a "baudrate clock" to the serial interface which divides it by 16, thereby resulting in the actual "baudrate".

The baudrates in Mode 1 and 3 are determined by the timer overflow rate. These baudrates can be determined by Timer 1 or by Timer 2 or both (one for transmit, the other for receive).





## Figure 14 Block Diagram of Baudrate Generation for the Serial Interface

Table 7 lists the values/formulas for the baudrate calculation of the serial interface with its dependencies on the control bits SMOD (in SFR PCON), TCLK and RCLK (both in SFR T2CON).

## Table 7

#### Serial Interface - Baudrate Dependencies

| Serial Interface                           | Contr  | ol Bits   | Baudrate Calculation                                                                      |  |  |
|--------------------------------------------|--------|-----------|-------------------------------------------------------------------------------------------|--|--|
| Operating Modes                            | SMOD   | TCLK/RCLK |                                                                                           |  |  |
| Mode 0 (Shift Register)                    | -      | -         | f <sub>osc</sub> /12                                                                      |  |  |
| Mode 1 (8-bit UART)<br>Mode 3 (9-bit UART) | X 0    |           | Determined by timer 1 overflow rate: $(2^{SMOD} \times timer 1 \text{ overflow rate})/32$ |  |  |
|                                            | -      | 1         | Determined by timer 2 overflow rate:<br>Timer 2 overflow rate/16                          |  |  |
| Mode 2 (9-bit UART)                        | 0<br>1 | -         | f <sub>osc</sub> /64<br>f <sub>osc</sub> /32                                              |  |  |



## SSC Interface

The Synchronous Serial Channel (SSC) interface is compatible to the popular SPI serial bus interface. It can be used for simple I/O expansion via shift registers, for connection with a variety of peripheral components (such as A/D converters, EEPROMs etc.), or interconnection of several microcontrollers in a master/slave structure. The SSC unit supports full-duplex or half-duplex operation and can run in Master Mode or Slave Mode.

Figure 15 shows the block diagram of the SSC.



## Figure 15 SSC Block Diagram

#### Interrupt System

The C513AO provides seven interrupt sources with two priority levels. Five of the interrupts can be generated by the on-chip peripherals (Timer 0, Timer 1, Timer 2, USART, and SSC) and three of the interrupts may be triggered externally (P1.1/T2EX, P3.2/INT0, P3.3/INT1). A non-maskable eighth interrupt is reserved for external wake-up from power-down mode.

Figure 16 gives a general overview of the interrupt sources and illustrates the request and the control flags. Table 8 lists the vector addresses of each interrupt source.





Figure 16 Interrupt Request Sources



#### Table 8 Interrupt Vector Addresses

| Interrupt Source                           | Request Flags | Vector Address    |
|--------------------------------------------|---------------|-------------------|
| External interrupt 0                       | IE0           | 0003 <sub>H</sub> |
| Timer 0 interrupt                          | TF0           | 000B <sub>H</sub> |
| External interrupt 1                       | IE1           | 0013 <sub>H</sub> |
| Timer 1 interrupt                          | TF1           | 001B <sub>H</sub> |
| USART serial port interrupt                | RI + TI       | 0023 <sub>H</sub> |
| Timer 2 interrupt                          | TF2 + EXF2    | 002B <sub>H</sub> |
| Synchronous Serial Channel interrupt (SSC) | WCOL+TC       | 0043 <sub>H</sub> |
| Wake-up from power-down mode               | -             | 007B <sub>H</sub> |

If two interrupt requests of different priority levels are received simultaneously, the request of higher priority is serviced. If requests of the same priority are received simultaneously, an internal polling sequence determines which request is serviced. Thus, within each priority level there is a second priority structure determined by the polling sequence as shown in **Table 9**.

#### Table 9 Interrupt Source Structure

| Interrupt Source           |             | Priority |
|----------------------------|-------------|----------|
| External Interrupt 0       | IE0         | High     |
| Synchronous Serial Channel | WCOL OR TC  |          |
| Timer 0 Interrupt          | TFO         |          |
| External Interrupt 1       | IE1         |          |
| Timer 1 Interrupt          | TF1         | •        |
| Universal Serial Channel   | RI OR TI    |          |
| Timer 2 Interrupt          | TF2 OR EXF2 | Low      |

A low-priority interrupt can be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.



## **Fail Save Mechanisms**

The C513AO offers enhanced fail-safe mechanisms which allow automatic recovery from a software upset or a hardware failure:

- A programmable Watchdog Timer (WDT) has variable time-out period from 512  $\mu s$  up to approx. 1.1 sec. at 12 MHz
- An Oscillator Watchdog (OWD) monitors the on-chip oscillator and forces the microcontroller into reset state if the on-chip oscillator fails. It also provides the clock for a fast internal reset after power-on.

The Watchdog Timer in the C513AO is a 15-bit timer which is incremented by a count rate of either  $f_{CYCLE}/2$  or  $f_{CYCLE}/32$  ( $f_{CYCLE} = f_{OSC}/12$ ). That is, the machine clock is divided by a fixed divide-by-two prescaler and an optional divide-by-16 prescaler arranged in series. For programming of the watchdog timer overflow rate, the upper 7 bit of the watchdog timer can be written. **Figure 17** shows the block diagram of the watchdog timer unit.



#### Figure 17 Block Diagram of the Watchdog Timer

The Watchdog Timer can be started by software (bit SWDT in SFR WDCON); but, it cannot be stopped during active mode of the device. If the software fails to clear the Watchdog Timer, an internal reset will be initiated. The reset cause can be examined by software (status flag WDTS in WDCON is set). A refresh of the Watchdog Timer is done by setting bits WDT (SFR WDCON) and SWDT consecutively. This double instruction sequence has been implemented to increase system security. During a refresh, the content of the SFR WDTREL is transferred to SFR WDTH, i.e. the upper 7-bit of the watchdog timer. It must be noted, however, that the watchdog timer is stopped during the idle mode and power down mode of the processor.



# **Oscillator Watchdog**

The Oscillator Watchdog (OWD) unit is used for three functions:

# Monitoring the on-chip oscillator's function

The watchdog supervises the on-chip oscillator's frequency. If the frequency is lower than the frequency of the auxiliary RC oscillator in the watchdog unit, the internal clock is supplied by the RC oscillator and the device is brought into reset. If the failure condition disappears (that is, if the on-chip oscillator has a higher frequency than the RC oscillator), the device executes a final reset phase of typically 1 ms to allow the oscillator to stabilize. Then, the oscillator watchdog reset is released and the device resumes program execution.

## • Fast internal reset after power-on The oscillator watchdog unit provides a clock supply for reset before the on-chip oscillator has started. The oscillator watchdog unit reset works identically to the monitoring function.

#### • Control of external wake-up from software power-down mode When power-down mode is terminated by a low level at the INTO pin, the oscillator watchdog unit ensures that the microcontroller resumes operation (execution of the power-down wake-up interrupt) with the nominal clock rate. In power-down mode, the RC oscillator and the on-chip oscillator are stopped. Both oscillators are started again when power-down mode is terminated. When the on-chip oscillator has a frequency higher than the RC oscillator, the microcontroller starts operation after a final delay of typ. 1 ms to allow the on-chip oscillator to stabilize.

Note: The Oscillator Watchdog unit is always enabled.

Figure 18 shows the block diagram of the Oscillator Watchdog unit.





Figure 18 Block Diagram of the Oscillator Watchdog



#### **Power Saving Modes**

The C513AO provides three basic power-saving modes: Idle Mode, Slow-down Mode, and Powerdown Mode.

Idle mode

The CPU is gated off from the oscillator. All peripherals are still provided with the clock and are able to function. Idle mode is entered by software and can be left by an interrupt or reset.

Slow down mode

The controller keeps up the full operating functionality, but its normal clock frequency is internally divided by 32. This slows down all parts of the controller, the CPU and all peripherals, to 1/32nd of their normal operating frequency and also reduces power consumption.

Power down mode

The operation of the C513AO is completely stopped and the oscillator is turned off. This mode is used to save the contents of the internal RAM with a very low standby current. This power down mode is entered by software and can be left by reset or a short low pulse at pin P3.2/INTO.

In the power down mode of operation,  $V_{\text{DD}}$  can be reduced to minimize power consumption. It must be ensured, however, that  $V_{\text{DD}}$  is not reduced before the power down mode is invoked, and that  $V_{\text{DD}}$ is restored to its normal operating level, before the power down mode is terminated. **Table 10** gives a general overview of the entry and exit procedures of the power saving modes.

| Mode           | Entering<br>Example                          | Leaving by                                                                                  | Remarks                                                                                                                  |
|----------------|----------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Idle mode      | ORL PCON, #01 <sub>H</sub>                   | Occurrence of an any enabled interrupt                                                      | CPU clock is stopped;<br>CPU maintains their data;                                                                       |
|                |                                              | Hardware reset                                                                              | peripheral units are active (if enabled) and provided with clock                                                         |
| Slow Down Mode | In normal mode:<br>ORL PCON,#10 <sub>H</sub> | ANL PCON,#0EF <sub>H</sub><br>or Hardware reset                                             | Internal clock rate is reduced to 1/32 of its nominal frequency                                                          |
|                | With idle mode:<br>ORL PCON,#11 <sub>H</sub> | Occurrence of any<br>enabled interrupt and<br>the instruction<br>ANL PCON,#0EF <sub>H</sub> | CPU clock is stopped;<br>CPU maintains their data;<br>peripheral units are active (if<br>enabled) and provided with 1/32 |
|                |                                              | Hardware reset                                                                              | of its nominal frequency                                                                                                 |
| Power Down     | ORL PCON, #02 <sub>H</sub>                   | Hardware reset                                                                              | Oscillator is stopped;                                                                                                   |
| Mode           |                                              | Short low pulse at pin P3.2/INT0                                                            | contents of on-chip RAM and SFRs are maintained;                                                                         |

## Table 10 Power Saving Modes Overview



## **Absolute Maximum Ratings**

| Parameter                                                            | Symbol            | Limit | Values                | Unit | Notes |
|----------------------------------------------------------------------|-------------------|-------|-----------------------|------|-------|
|                                                                      |                   | min.  | max.                  | -    |       |
| Storage temperature                                                  | $T_{\rm ST}$      | - 65  | 150                   | °C   | -     |
| Voltage on $V_{\rm DD}$ pins with respect to ground ( $V_{\rm SS}$ ) | $V_{DD}$          | - 0.5 | 6.5                   | V    | -     |
| Voltage on any pin with respect to ground $(V_{\rm SS})$             | V <sub>IN</sub>   | - 0.5 | V <sub>DD</sub> + 0.5 | V    | -     |
| Input current on any pin during overload condition                   | -                 | - 10  | 10                    | mA   | -     |
| Absolute sum of all input currents during overload condition         | -                 | -     | 100 mA                | mA   | -     |
| Power dissipation                                                    | P <sub>DISS</sub> | -     | t.b.d.                | W    | -     |

**Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage of the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for longer periods may affect device reliability. During absolute maximum rating overload conditions  $(V_{\rm IN} > V_{\rm DD} \text{ or } V_{\rm IN} < V_{\rm SS})$  the voltage on  $V_{\rm DD}$  pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the absolute maximum ratings.

#### **Operating Conditions**

| Parameter                                       | Symbol             | Limi      | t Values | Unit | Notes |
|-------------------------------------------------|--------------------|-----------|----------|------|-------|
|                                                 |                    | min.      | max.     |      |       |
| Supply voltage                                  | $V_{DD}$           | 4.25      | 5.5      | V    | -     |
| Ground voltage                                  | V <sub>SS</sub>    |           | 0        | V    | -     |
| Ambient temperature<br>SAB-C513AO<br>SAF-C513AO | $T_{A}$<br>$T_{A}$ | 0<br>- 40 | 70<br>85 | °C   | -     |
| CPU clock                                       | $f_{\rm CPU}$      | 3.5       | 16       | MHz  | -     |



## Parameter Interpretation

The parameters listed in the following partly represent the characteristics of the C513AO and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol":

## CC (Controller Characteristics):

The logic of the C513AO will provide signals with the respective characteristics.

#### SR (System Requirement):

The external system must provide signals with the respective characteristics to the C513AO.

## **DC Characteristics**

(Operating Conditions apply)

| Parameter                                                                                                                   | Symbol                                         |                | Limit                                                             | t Values                                                                                                  | Unit        | Test Condition                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                             |                                                |                | min.                                                              | max.                                                                                                      |             |                                                                                                                          |
| Input low voltage<br>Pins except EA, RESET<br>EA pin<br>RESET pin                                                           | $V_{\rm IL}$<br>$V_{\rm IL1}$<br>$V_{\rm IL2}$ | SR<br>SR<br>SR | - 0.5<br>- 0.5<br>- 0.5                                           | $\begin{array}{c} 0.2 \ V_{\rm DD} - 0.1 \\ 0.2 \ V_{\rm DD} - 0.3 \\ 0.2 \ V_{\rm DD} + 0.1 \end{array}$ | V<br>V<br>V |                                                                                                                          |
| Input high voltage<br>Pins except XTAL1, RESET<br>XTAL1 pin<br>RESET pin                                                    | $V_{\rm IH}$<br>$V_{\rm IH1}$<br>$V_{\rm IH2}$ | SR<br>SR<br>SR | 0.6 V <sub>DD</sub><br>0.7 V <sub>DD</sub><br>0.6 V <sub>DD</sub> | $V_{\rm DD}$ + 0.5<br>$V_{\rm DD}$ + 0.5<br>$V_{\rm DD}$ + 0.5                                            | V<br>V<br>V |                                                                                                                          |
| Output low voltage<br>Ports 1, 2, 3 (except P1.2, P1.4)<br>Port 0, ALE, PSEN<br>P1.2, P1.4 pull-up transistor<br>resistance | $V_{ m OL}$<br>$V_{ m OL1}$<br>$R_{ m DSON}$   | CC<br>CC<br>CC |                                                                   | 0.45<br>0.45<br>120                                                                                       | V<br>V<br>Ω | $I_{OL} = 1.6 \text{ mA}^{1)}$<br>$I_{OL} = 3.2 \text{ mA}^{1)}$<br>$V_{OL} = 0.45 \text{ V}$                            |
| Output High Voltage<br>Ports 1, 2, 3                                                                                        | V <sub>OH</sub>                                | сс             | 2.4                                                               | _                                                                                                         | V           | $I_{\rm OH} = -80 \mu \text{A},$                                                                                         |
| Port 0 in external bus mode,<br>ALE, PSEN<br>P1.2, P1.4 pull-up transistor                                                  | $V_{\rm OH1}$<br>$R_{\rm DSON}$                | cc<br>cc       | 2.4<br>0.9 V <sub>DD</sub><br>-                                   | -<br>-<br>120                                                                                             | V<br>V<br>Ω | $I_{OH} = -800 \mu\text{A}$<br>$I_{OH} = -800 \mu\text{A}$ ,<br>$I_{OH} = -80 \mu\text{A}^{2)}$<br>$V_{OH} = 0.9 V_{DD}$ |
| Logic 0 input current<br>Ports 1, 2, 3                                                                                      | I <sub>IL</sub>                                | SR             | - 10                                                              | - 70                                                                                                      | μA          | V <sub>IN</sub> = 0.45 V                                                                                                 |
| Logical 0-to-1 transition current,<br>Ports 1, 2, 3                                                                         | $I_{TL}$                                       | SR             | - 65                                                              | - 650                                                                                                     | μA          | V <sub>IN</sub> = 2 V                                                                                                    |
| Input Leakage Current<br>Port 0, EA<br>P1.2, P1.3, P1.5 as SSC inputs                                                       | I <sub>LI</sub>                                | сс             | -                                                                 | ± 1                                                                                                       | μΑ          | $0.45 < V_{\rm IN} < V_{\rm DD}$                                                                                         |
| Input high current to RESET for reset                                                                                       | I <sub>IH</sub>                                | сс             | 5                                                                 | 100                                                                                                       | μA          | $0.6 < V_{\rm IN} < V_{\rm DD}$                                                                                          |



# DC Characteristics (cont'd)

(Operating Conditions apply)

| Parameter                  | Symbol              | Limit Values |      | Unit | <b>Test Condition</b>                             |
|----------------------------|---------------------|--------------|------|------|---------------------------------------------------|
|                            |                     | min.         | max. |      |                                                   |
| Input low current to XTAL1 | I <sub>IL2 CC</sub> | -            | - 20 | μΑ   | $V_{\rm IN} = 0.45 \ {\rm V}$                     |
| Pin capacitance            | C <sub>IO CC</sub>  | -            | 10   | pF   | f <sub>C</sub> = 1 MHz,<br>T <sub>A</sub> = 25 °C |
| Overload current           | I <sub>OV SR</sub>  | -            | ± 5  | mA   | 8) 9)                                             |

Notes see next page.

## **Power Supply Current**

| Parameter                          |           |                  | Symbol                       | Limit Values        |              | Unit     | Test Condition                          |
|------------------------------------|-----------|------------------|------------------------------|---------------------|--------------|----------|-----------------------------------------|
|                                    |           |                  |                              | typ. <sup>10)</sup> | max.         |          |                                         |
| Active mode                        | C513AO-2E | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 10.3<br>13.1        | 13.0<br>16.6 | mA<br>mA | 4)                                      |
|                                    | C513AO-2R | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 6.9<br>8.5          | 9.0<br>10.9  | mA<br>mA | 4)                                      |
| Idle mode                          | C513AO-2E | 12 MHz<br>16 MHz | $I_{ m DD}$<br>$I_{ m DD}$   | 5.7<br>6.8          | 7.2<br>8.7   | mA<br>mA | 5)                                      |
|                                    | C513AO-2R | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 4.1<br>4.8          | 5.5<br>6.0   | mA<br>mA | 5)                                      |
| Active mode with slow-down enabled | C513AO-2E | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 4.5<br>5.1          | 5.7<br>6.5   | mA<br>mA | 6)                                      |
|                                    | C513AO-2R | 12 MHz<br>16 MHz | $I_{ m DD}$<br>$I_{ m DD}$   | 3.3<br>3.6          | 4.1<br>4.5   | mA<br>mA | 6)                                      |
| Idle mode with slow-down enabled   | C513AO-2E | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 3.7<br>4.0          | 4.7<br>5.1   | mA<br>mA | 7)                                      |
|                                    | C513AO-2R | 12 MHz<br>16 MHz | $I_{\rm DD}$<br>$I_{\rm DD}$ | 2.6<br>2.8          | 3.3<br>3.5   | mA<br>mA | 7)                                      |
| Power-down mode                    | C513AO-2E |                  | $I_{\rm PD}$                 | 8.8                 | 50           | μΑ       | $V_{\rm DD}$ = 2 $\ldots$ 5.5 V $^{3)}$ |
|                                    | C513AO-2R |                  | I <sub>PD</sub>              | 1.28                | 20           | μA       | $V_{\rm DD}$ = 2 5.5 V <sup>3)</sup>    |



#### Notes:

- 1) Capacitive loading on ports 0 and 2 may cause spurious noise pulses to be superimposed on the V<sub>OL</sub> of ALE and port 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operation. In the worst case (capacitive loading > 100 pF), the noise pulse on ALE line may exceed 0.8 V. In such cases it may be desirable to qualify ALE with a Schmitt-trigger, or use an address latch with a Schmitt-trigger strobe input.
- 2) Capacitive loading on ports 0 and 2 may cause the  $V_{OH}$  on ALE and PSEN to momentarily fall below the 0.9  $V_{DD}$  specification when the address lines are stabilizing.
- 3) I<sub>PD</sub> (power-down mode) is measured under following conditions: EA = Port0 = V<sub>DD</sub>; RESET = V<sub>SS</sub>; XTAL2 = N.C.; XTAL1 = V<sub>SS</sub>; all other pins are disconnected. I<sub>DD</sub> would be slightly higher if a crystal oscillator is used (appr. 1 mA).
- 4) I<sub>DD</sub> (active mode) is measured with: XTAL2 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>DD</sub> - 0.5 V; XTAL1 = N.C.; EA = PE/SWD = Port 0 = Port 6 = V<sub>DD</sub>; HWPD = V<sub>DD</sub>; RESET = V<sub>DD</sub>; all other pins are disconnected. I<sub>DD</sub> would be slightly higher if a crystal oscillator is used (appr. 1 mA).
- 5) I<sub>DD</sub> (idle mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>DD</sub> - 0.5 V; XTAL2 = N.C.; RESET = EA = V<sub>SS</sub>; Port0 = V<sub>DD</sub>; all other pins are disconnected.
- 6) I<sub>DD</sub> (active mode with slow-down mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>DD</sub> 0.5 V; XTAL2 = N.C.; RESET = EA = V<sub>SS</sub>; Port0 = V<sub>DD</sub>; all other pins are disconnected.
- 7) I<sub>DD</sub> (idle mode with slow-down mode) is measured with all output pins disconnected and with all peripherals disabled; XTAL1 driven with t<sub>CLCH</sub>, t<sub>CHCL</sub> = 5 ns, V<sub>IL</sub> = V<sub>SS</sub> + 0.5 V, V<sub>IH</sub> = V<sub>DD</sub> 0.5 V; XTAL2 = N.C.; RESET = EA = V<sub>SS</sub>; Port0 = V<sub>DD</sub>; all other pins are disconnected.
- 8) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range (i.e. V<sub>OV</sub> > V<sub>DD</sub> + 0.5 V or V<sub>OV</sub> < V<sub>SS</sub> 0.5 V). The supply voltage V<sub>DD</sub> and V<sub>SS</sub> must remain within the specified limits. The absolute sum of input currents on all port pins may not exceed 50 mA.
- 9) Not 100% tested, guaranteed by design characterization.

10)The typical  $I_{\text{DD}}$  values are periodically measured at  $T_{\text{A}}$  = + 25 °C and  $V_{\text{DD}}$  = 5 V but not 100% tested.





Figure 19 I<sub>DD</sub> Diagram



# Power Supply Current Calculation Formula

| Parameter                          |         | Symbol                                     | Formula                                                                                       |
|------------------------------------|---------|--------------------------------------------|-----------------------------------------------------------------------------------------------|
| Active mode                        | C513-2E | I <sub>DD typ</sub><br>I <sub>DD max</sub> | $0.70 \times f_{OSC}$ + 1.8<br>0.91 $\times f_{OSC}$ + 2.0                                    |
|                                    | C513-2R | I <sub>DD typ</sub><br>I <sub>DD max</sub> | $\begin{array}{c} 0.40 \times f_{\rm OSC} + 2.1 \\ 0.48 \times f_{\rm OSC} + 3.2 \end{array}$ |
| Idle mode                          | C513-2E | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     | $\begin{array}{c} 0.29 \times f_{\rm OSC} + 2.2 \\ 0.36 \times f_{\rm OSC} + 2.9 \end{array}$ |
|                                    | C513-2R | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     | $0.18 \times f_{OSC}$ + 1.9<br>$0.13 \times f_{OSC}$ + 3.9                                    |
| Active mode with slow-down enabled | C513-2E | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     | $0.15 \times f_{\rm OSC}$ + 2.6<br>$0.20 \times f_{\rm OSC}$ + 2.9                            |
|                                    | C513-2R | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     | $0.08 \times f_{\rm OSC}$ + 2.4<br>$0.10 \times f_{\rm OSC}$ + 2.9                            |
| Idle mode with slow-down enabled   | C513-2E | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     | $\begin{array}{c} 0.09 \times f_{\rm OSC} + 2.5 \\ 0.12 \times f_{\rm OSC} + 3.2 \end{array}$ |
|                                    | C513-2R | $I_{ m DD \ typ}$<br>$I_{ m DD \ max}$     |                                                                                               |

Note:  $f_{\rm osc}$  is the oscillator frequency in MHz.  $I_{\rm DD}$  values are given in mA.



## AC Characteristics (16 MHz)

## (Operating Conditions apply)

( $C_{\rm L}$  for port 0, ALE and PSEN outputs = 100 pF;  $C_{\rm L}$  for all other outputs = 80 pF)

| Parameter | Symbol          | bol Limit Values |            |                                                           |      | Unit |
|-----------|-----------------|------------------|------------|-----------------------------------------------------------|------|------|
|           | 16 MHz<br>Clock |                  | MHz<br>ock | Variable Clock<br>1/t <sub>CLCL</sub> = 3.5 MHz to 16 MHz |      |      |
|           |                 | min.             | max.       | min.                                                      | max. |      |

#### **Program Memory Characteristics**

| ALE pulse width                    | t <sub>LHLL</sub>    | СС | 85  | -   | 2 t <sub>CLCL</sub> – 40 | -                                | ns |
|------------------------------------|----------------------|----|-----|-----|--------------------------|----------------------------------|----|
| Address setup to ALE               | t <sub>AVLL</sub>    | СС | 33  | -   | $t_{\rm CLCL} - 30$      | -                                | ns |
| Address hold after ALE             | t <sub>LLAX</sub>    | СС | 28  | -   | $t_{\rm CLCL} - 35$      | -                                | ns |
| ALE low to valid instruction in    | t <sub>LLIV</sub>    | SR | -   | 150 | -                        | 4 <i>t</i> <sub>CLCL</sub> – 100 | ns |
| ALE to PSEN                        | t <sub>LLPL</sub>    | СС | 38  | -   | $t_{\rm CLCL} - 25$      | -                                | ns |
| PSEN pulse width                   | t <sub>PLPH</sub>    | СС | 153 | -   | 3 t <sub>CLCL</sub> – 35 | -                                | ns |
| PSEN to valid instruction in       | t <sub>PLIV</sub>    | SR | -   | 88  | -                        | 3 <i>t</i> <sub>CLCL</sub> – 100 | ns |
| Input instruction hold after PSEN  | t <sub>PXIX</sub>    | SR | 0   | -   | 0                        | -                                | ns |
| Input instruction float after PSEN | $t_{PXIZ}^{*)}$      | SR | -   | 43  | -                        | $t_{\rm CLCL} - 20$              | ns |
| Address valid after PSEN           | t <sub>PXAV</sub> *) | СС | 48  | -   | $t_{CLCL} - 8$           | -                                | ns |
| Address to valid instr in          | t <sub>AVIV</sub>    | SR | -   | 198 | -                        | 5 t <sub>CLCL</sub> – 115        | ns |
| Address float to PSEN              | t <sub>AZPL</sub>    | СС | 0   | -   | 0                        | -                                | ns |
|                                    |                      |    |     |     |                          |                                  |    |

<sup>\*</sup>) Interfacing the C513AO to devices with float times up to 55 ns is permissible. This limited bus contention will not cause any damage to port 0 drivers.



## AC Characteristics (16 MHz, cont'd)

## (Operating Conditions apply)

( $C_{\rm L}$  for port 0, ALE and PSEN outputs = 100 pF;  $C_{\rm L}$  for all other outputs = 80 pF)

| Parameter | Symbol | Limit Values    |      |                                                 |      | Unit |
|-----------|--------|-----------------|------|-------------------------------------------------|------|------|
|           |        | 16 MHz<br>Clock |      | Variable Clock $1/t_{CLCL}$ = 3.5 MHz to 16 MHz |      |      |
|           |        | min.            | max. | min.                                            | max. |      |

#### **External Data Memory Characteristics**

| RD pulse width              | t <sub>RLRH CC</sub>  | 275 | -   | 6 <i>t</i> <sub>CLCL</sub> – 100 | -                                | ns |
|-----------------------------|-----------------------|-----|-----|----------------------------------|----------------------------------|----|
| WR pulse width              | t <sub>WLWH CC</sub>  | 275 | -   | 6 <i>t</i> <sub>CLCL</sub> – 100 | -                                | ns |
| Address hold after ALE      | t <sub>LLAX2 CC</sub> | 90  | -   | 2 <i>t</i> <sub>CLCL</sub> – 35  | -                                | ns |
| RD to valid data in         | t <sub>RLDV SR</sub>  | -   | 148 | -                                | 5 <i>t</i> <sub>CLCL</sub> – 165 | ns |
| Data hold after RD          | t <sub>RHDX SR</sub>  | 0   | -   | 0                                | -                                | ns |
| Data float after RD         | t <sub>RHDZ SR</sub>  | -   | 55  | -                                | 2 <i>t</i> <sub>CLCL</sub> – 70  | ns |
| ALE to valid data in        | t <sub>LLDV SR</sub>  | -   | 350 | -                                | 8 t <sub>CLCL</sub> – 150        | ns |
| Address to valid data in    | t <sub>AVDV SR</sub>  | -   | 398 | -                                | 9 <i>t</i> <sub>CLCL</sub> – 165 | ns |
| ALE to WR or RD             | t <sub>LLWL CC</sub>  | 138 | 238 | 3 t <sub>CLCL</sub> – 50         | 3 <i>t</i> <sub>CLCL</sub> + 50  | ns |
| Address valid to WR or RD   | t <sub>AVWL CC</sub>  | 120 | -   | 4 <i>t</i> <sub>CLCL</sub> – 130 | -                                | ns |
| WR or RD high to ALE high   | t <sub>WHLH CC</sub>  | 23  | 103 | $t_{\rm CLCL} - 40$              | $t_{CLCL} + 40$                  | ns |
| Data valid to WR transition | t <sub>QVWX</sub> cc  | 13  | -   | $t_{\rm CLCL} - 50$              | -                                | ns |
| Data setup before WR        | t <sub>QVWH CC</sub>  | 288 | -   | 7 <i>t</i> <sub>CLCL</sub> – 150 | -                                | ns |
| Data hold after WR          | t <sub>WHQX CC</sub>  | 13  | -   | $t_{\rm CLCL} - 50$              | -                                | ns |
| Address float after RD      | t <sub>RLAZ CC</sub>  | -   | 0   | -                                | 0                                | ns |



## Synchronous Serial Channel (SSC) Interface Characteristics

| Parameter                     | Symbol            |                      |      | Unit                 |    |
|-------------------------------|-------------------|----------------------|------|----------------------|----|
|                               |                   |                      |      |                      |    |
|                               |                   |                      | min. | max.                 |    |
| Clock Cycle Time: Master Mode | t <sub>SCLK</sub> | CC                   | 500  | _                    | ns |
| Slave Mode                    | t <sub>SCLK</sub> | SR                   | 450  | -                    | ns |
| Clock High Time               | t <sub>SCH</sub>  | (CC/SR <sup>1)</sup> | 200  | -                    | ns |
| Clock Low Time                | t <sub>SCL</sub>  | (CC/SR <sup>1)</sup> | 200  | -                    | ns |
| Data Output Delay             | t <sub>D</sub>    | CC                   | -    | 100                  | ns |
| Data Output Hold              | t <sub>HO</sub>   | CC                   | 0    | -                    | ns |
| Data Input Setup              | ts                | SR                   | 80   | -                    | ns |
| Data Input Hold               | t <sub>HI</sub>   | SR                   | 80   | -                    | ns |
| TC Bit Set Delay              | t <sub>DTC</sub>  | СС                   | -    | 16 t <sub>CLCL</sub> | ns |

1) This parameter is 'CC' in Master Mode, and 'SR' in Slave Mode.

## **External Clock Drive Characteristics**

| Parameter         | Symbol               |              | Limit Values                  |    |  |
|-------------------|----------------------|--------------|-------------------------------|----|--|
|                   |                      | ۷<br>= Freq. |                               |    |  |
|                   |                      | min.         | max.                          |    |  |
| Oscillator period | t <sub>CLCL SR</sub> | 62.5         | 285                           | ns |  |
| High time         | t <sub>CHCX</sub> SR | 15           | $t_{\rm CLCL} - t_{\rm CLCX}$ | ns |  |
| Low time          | t <sub>CLCX</sub> SR | 15           | $t_{\rm CLCL} - t_{\rm CHCX}$ | ns |  |
| Rise time         | t <sub>CLCH</sub> SR | -            | 15                            | ns |  |
| Fall time         | t <sub>CHCL</sub> SR | -            | 15                            | ns |  |





Figure 20 Program Memory Read Cycle



ALE

PSEN





45

Figure 21 Data Memory Read Cycle

C513AO





Figure 22 Data Memory Write Cycle





#### Figure 23 SSC Timing



#### Figure 24 External Clock Drive on XTAL1



## OTP Memory Characteristics (C513AO-2E only)

## **Programming Mode Timing Characteristics**

(Operating Conditions apply)

| Parameter                                             | Symbol            | L    | Unit |    |
|-------------------------------------------------------|-------------------|------|------|----|
|                                                       |                   | min. | max. |    |
| PALE Pulse Width                                      | t <sub>PAW</sub>  | 35   | -    | ns |
| PMSEL Set-up to PALE Rising Edge                      | t <sub>PMS</sub>  | 10   | -    | -  |
| Address Set-up to PALE, PROG, or PRD<br>Falling Edge  | t <sub>PAS</sub>  | 10   | -    | ns |
| Address Hold after PALE, PROG, or PRD<br>Falling Edge | t <sub>PAH</sub>  | 10   | -    | ns |
| Address, Data Set-up to PROG or PRD                   | t <sub>PCS</sub>  | 100  | -    | ns |
| Address, Data Hold after PROG or PRD                  | t <sub>PCH</sub>  | 0    | -    | ns |
| PMSEL Set-up to PROG or PRD                           | t <sub>PMS</sub>  | 10   | -    | ns |
| PMSEL Hold after PROG or PRD                          | t <sub>PMH</sub>  | 10   | -    | ns |
| PROG Pulse Width                                      | t <sub>PWW</sub>  | 100  | -    | μs |
| PRD Pulse Width                                       | t <sub>PRW</sub>  | 100  | -    | ns |
| Address to Valid Data out                             | t <sub>PAD</sub>  | -    | 75   | ns |
| PRD to Valid Data out                                 | t <sub>PRD</sub>  | -    | 20   | ns |
| Data Hold after PRD                                   | t <sub>PDH</sub>  | 0    | -    | ns |
| Data float after PRD                                  | t <sub>PDF</sub>  | -    | 20   | ns |
| PROG High between two Consecutive<br>PROG Low Pulses  | t <sub>PWH1</sub> | 1    | -    | μs |
| PRD High between two Consecutive PRD<br>Low Pulses    | t <sub>PWH2</sub> | 100  | -    | ns |
| XTAL Clock Period                                     | t <sub>CLKP</sub> | 62.5 | 286  | ns |





Programming Code Byte - Write Cycle Timing

C513AO





## Figure 26 Verify Code Byte - Read Cycle Timing

C513AO





## Figure 27 Lock Bit Access Timing







## **OTP Verification Mode Characteristics**

Note: ALE pin described below is not the OTP Programming Mode pin PALE

| Parameter              | Symbol              |                     | Unit                 |                     |     |
|------------------------|---------------------|---------------------|----------------------|---------------------|-----|
|                        |                     | min.                | typ                  | max.                |     |
| ALE Pulse Width        | t <sub>AWD</sub>    | -                   | 2 t <sub>CLCL</sub>  | -                   | ns  |
| ALE Period             | t <sub>ACY</sub>    | -                   | 12 t <sub>CLCL</sub> | -                   | ns  |
| Data Valid after ALE   | t <sub>DVA</sub>    | -                   | -                    | 4 t <sub>CLCL</sub> | ns  |
| Data Stable after ALE  | t <sub>DSA</sub>    | 8 t <sub>CLCL</sub> | -                    | -                   | ns  |
| P3.5 Set-up to ALE Low | t <sub>AS</sub>     | _                   | t <sub>CLCL</sub>    | -                   | ns  |
| Oscillator Frequency   | 1/t <sub>CLCL</sub> | 4                   | -                    | 6                   | MHz |



Figure 29 OTP Verification Mode









#### Figure 31 AC Testing: Float Waveforms





Figure 32 Recommended Oscillator Circuits for Crystal Oscillator



#### Package Outlines



#### Sorts of Packing Package outlines for tubes.

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device

Dimensions in mm





## Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device





# Sorts of Packing Package outlines for tubes, trays etc. are contained in our Data Book "Package Information". SMD = Surface Mounted Device

Dimensions in mm