# MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### DESCRIPTION

The M37220M3-XXXSP is a single-chip microcomputer designed with CMOS silicon gate technology. It is housed in a 42-pin shrink plastic molded DIP.

In addition to their simple instruction sets, the ROM, RAM and I/O addresses are placed on the same memory map to enable easy programming.

The M37220M3-XXXSP has a PWM output function and a OSD display function, so it is useful for a channel selection system for TV.

#### FEATURES

| Number of basic instructions71                             |
|------------------------------------------------------------|
| Memory size                                                |
| ROM12 K bytes                                              |
| RAM 256 bytes                                              |
| ROM for display 4 K bytes                                  |
| RAM for display 80 bytes                                   |
| <ul> <li>The minimum instruction execution time</li> </ul> |
| 0.5µs (at 8 MHz oscillation frequency)                     |
| $\bullet$ Power source voltage                             |
| • Power dissipation 165 mW                                 |
| (at 8 MHz oscillation frequency, Vcc=5.5V, at CRT display) |
|                                                            |
| • Subroutine nesting                                       |
| Subroutine nesting                                         |
|                                                            |
| Interrupts                                                 |
| Interrupts                                                 |
| Interrupts                                                 |
| <ul> <li>Interrupts</li></ul>                              |

#### **PIN CONFIGURATION (TOP VIEW)** HSYNC 1 42 ► P52/R ► P53/G VSYNC-41 P00/PWM0 ► P54/B 40 3 ► P55/OUT P01/PWM1 39 4 P0₂/PWM2◀► 5 38 → P21/SOUT P03/PWM3 ← 6 37 M37220M3-XXXSF 36 → P22/SIN P04/PWM4 ← 7 P05/PWM5 35 ►P10 **←** P11 P06/INT2/A-D4 - 9 34 P07/INT1 <->► P12 33 **→** P13 P23/TIM3 ◄► 11 32 P24/TIM2 12 31 ►P14 P25 ► P15/A-D1/INT3 30 P26**→** ► P16/A-D2 14 29 P27 28 - P17/A-D3 27 🔫 ► P30/A-D5/DA1 D-A-16 P32◀► 17 26 - P31/A-D6/DA2 CNVss-25 - RESET 18 24 - OSC1/P33 19 XIN-23 - OSC2/P34 Хоит-20 21 22 - Vcc Vss-**Outline 42P4B**

#### CRT display function

| Number of display characters 24 characters X 2              | 2 lines |
|-------------------------------------------------------------|---------|
| (16 lines max                                               | imum)   |
| Kinds of characters 128                                     | kinds   |
| Dot structure 12 X 1                                        | 6 dots  |
| Kinds of character sizes 3                                  | kinds   |
| Kinds of character colors (It can be specified by the chara | cter)   |
| maximum 7 kinds (R, G, B)                                   |         |
| Kinds of raster colors (maximum 7 kinds)                    |         |
| Display position                                            |         |
| Horizontal64                                                | levels  |
| Vertical 128                                                | levels  |
| Bordering (horizontal and vertical)                         |         |
|                                                             |         |

#### **APPLICATION**

V







# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **FUNCTIONS**

|                                         | rameter        |                 | Functions                                                                                                                                                   |  |  |  |  |  |
|-----------------------------------------|----------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Number of basic instructions            | i              |                 | 71                                                                                                                                                          |  |  |  |  |  |
| Instruction execution time              |                |                 | $0.5\mu s$ (the minimum instruction execution time, at 8 MHz oscillation frequency)                                                                         |  |  |  |  |  |
| Clock frequency                         |                |                 | 8 MHz (maximum)                                                                                                                                             |  |  |  |  |  |
| Memory size                             | ROM            |                 | 12K bytes                                                                                                                                                   |  |  |  |  |  |
|                                         | RAM            |                 | 256 bytes                                                                                                                                                   |  |  |  |  |  |
|                                         | CRT ROM        |                 | 4K bytes                                                                                                                                                    |  |  |  |  |  |
| CRT RAM                                 |                |                 | 80 bytes                                                                                                                                                    |  |  |  |  |  |
| Input/Output ports                      | P0             | I/O             | 8-bit X 1 (N-channel open-drain output structure, can be used as PWM output pins, INT input pins, A-D input pin)                                            |  |  |  |  |  |
|                                         | P10-P17        | I/O             | 8-bit X 1 (CMOS input/output structure, can be used as A-D input pins, INT input pin)                                                                       |  |  |  |  |  |
|                                         | P20, P21       | I/O             | 2-bit X 1 (CMOS input/output or N-channel open-drain output structure, can be used as serial output pins)                                                   |  |  |  |  |  |
|                                         | P22–P27        | I/O             | 6-bit X 1 (CMOS input/output structure, can be used as serial input pin, external clock input pins)                                                         |  |  |  |  |  |
|                                         | P30, P31 I/O   |                 | 2-bit X 1 (CMOS input/output or N-channel open-drain output structu<br>can be used as A-D input pins, D-A conversion output pins)                           |  |  |  |  |  |
|                                         | P32            | I/O             | 1-bit X 1 (N-channel open-drain output structure)                                                                                                           |  |  |  |  |  |
| P33, P34 Input                          |                | Input           | 2-bit X 1 (can be used as CRT display clock I/O pins)                                                                                                       |  |  |  |  |  |
|                                         | P52–P55        | Output          | 4-bit X 1 (CMOS output structure, can be used as CRT output pins)                                                                                           |  |  |  |  |  |
| Serial I/O                              |                |                 | 8-bit X 1                                                                                                                                                   |  |  |  |  |  |
| A-D comparatpr                          |                |                 | 6 channels (6-bit resolution)                                                                                                                               |  |  |  |  |  |
| D-A converter                           |                |                 | 2 (6-bit resolution)<br>14-bit X 1, 8-bit X 6                                                                                                               |  |  |  |  |  |
| PWM output circuit                      |                |                 |                                                                                                                                                             |  |  |  |  |  |
| Timers                                  |                |                 | 8-bit timer X 4                                                                                                                                             |  |  |  |  |  |
| Subroutine nesting                      |                |                 | 96 levels (maximum)                                                                                                                                         |  |  |  |  |  |
| Interrupt                               |                |                 | External interrupt X 3, Internal timer interrupt X 4, Serial I/O interrupt X CRT interrupt X 1, XIN/4096 interrupt X 1, VSYNC interrupt X BRK interrupt X 1 |  |  |  |  |  |
| Clock generating circuit                |                |                 | 2 built-in circuits (externally connected a ceramic resonator or a quartz crystal oscillator)                                                               |  |  |  |  |  |
| Power source voltage                    |                |                 | 5 V ± 10 %                                                                                                                                                  |  |  |  |  |  |
| Power dissipation                       | CRT ON         |                 | 165 mW typ. (at oscillation frequency fCPU = 8 MHz, fCRT = 8 MHz)                                                                                           |  |  |  |  |  |
|                                         | CRT OFF        |                 | 110 mW typ. (at oscillation frequency fCPU = 8 MHz)                                                                                                         |  |  |  |  |  |
|                                         | In stop mode   |                 | 1.65 mW (maximum)                                                                                                                                           |  |  |  |  |  |
| Operating temperature range             | Э              |                 | –10 °C to 70 °C                                                                                                                                             |  |  |  |  |  |
| Device structure                        |                |                 | CMOS silicon gate process                                                                                                                                   |  |  |  |  |  |
| Package                                 |                |                 | 42-pin shrink plastic molded DIP                                                                                                                            |  |  |  |  |  |
| CRT display function                    | Number of disp | play characters | 20 characters X 2 lines (maximum 16 lines by software)                                                                                                      |  |  |  |  |  |
|                                         | Dot structure  |                 | 12 X 16 dots                                                                                                                                                |  |  |  |  |  |
|                                         | Kinds of chara | cters           | 128 kinds                                                                                                                                                   |  |  |  |  |  |
|                                         | Kinds of chara | cter sizes      | 3 kinds                                                                                                                                                     |  |  |  |  |  |
|                                         | Kinds of chara |                 | Maximum 7 kinds (R, G, B); can be specified by the character                                                                                                |  |  |  |  |  |
| Display position (horizontal, vertical) |                |                 | 64 levels (horizontal) X 128 levels (vertical)                                                                                                              |  |  |  |  |  |



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **PIN DESCRIPTION**

| Pin                            | Name                                                 | Input/<br>Output | Functions                                                                                                                                                                                                                                                                                |
|--------------------------------|------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC, VSS                       | Power source                                         |                  | Apply voltage of 5 V $\pm$ 10 % (typical) to Vcc, and 0 V to Vss.                                                                                                                                                                                                                        |
| CNVss                          | CNVss                                                |                  | This is connected to Vss.                                                                                                                                                                                                                                                                |
| RESET                          | Reset input                                          | Input            | To enter the reset state, the reset input pin must be kept at a "L" for 2 $\mu$ s or more (under normal Vcc conditions).                                                                                                                                                                 |
|                                |                                                      |                  | If more time is needed for the quartz-crystal oscillator to stabilize, this "L" condition should be maintained for the required time.                                                                                                                                                    |
| Xin                            | Clock input                                          | Input            | This chip has an internal clock generating circuit. To control generating frequency, an external ceramic resonator or a quartz-crystal oscillator is connected between pins XIN and                                                                                                      |
| Χουτ                           | Clock output                                         | Output           | XOUT. If an external clock is used, the clock source should be connected to the XIN pin and the XOUT pin should be left open.                                                                                                                                                            |
| P00/PWM0-<br>P05/PWM5,         | I/O port P0                                          | I/O              | Port P0 is an 8-bit I/O port with direction register allowing each I/O bit to be individually programmed as input or output. At reset, this port is set to input mode. The output structure is N-channel open-drain output. The note out of this Table gives a full of port P0 function. |
| P06/INT2/<br>A-D4,             | PWM output                                           | Output           | Pins P00–P05 are also used as PWM output pins PWM0–PWM5 respectively. The output structure is N-channel open-drain output.                                                                                                                                                               |
| P07/INT1                       | External interrupt<br>input                          | Input            | Pins P06, P07 are also used as external interrupt input pins INT2, INT1 respectively.                                                                                                                                                                                                    |
|                                | Analog input                                         | Input            | Pins P06 is also used as an analog interrupt input pin A-D4.                                                                                                                                                                                                                             |
| P10–P14,<br>P15/A-D1           | I/O port P1                                          | I/O              | Port P1 is an 8-bit I/O port and has basically the same functions as port P0. The output structure is CMOS output.                                                                                                                                                                       |
| INT3,                          | Analog input                                         | Input            | Pins P15–P17 are also used as an analog input pins A-D1 to A-D3.                                                                                                                                                                                                                         |
| P16/A-D2,<br>P17/A-D3          | External interrupt input                             | Input            | Pin P15 is also used as an external interrupt input pins INT3.                                                                                                                                                                                                                           |
| P20/SCLK,<br>P21/SOUT,         | I/O port P2                                          | I/O              | Port P2 is an 8-bit I/O port and has basically the same functions as port P0. The output structure is CMOS output.                                                                                                                                                                       |
| P22/SIN,<br>P23/TIM3.          | External clock<br>input                              | Input            | Pins P23, P24 is also used an external clock input pins TIM3, TIM2 respectively.                                                                                                                                                                                                         |
| P24/TIM2,<br>P25–P27           | Serial I/O data<br>input/output                      | I/O              | Pins P21, P22 are also used serial I/O data input/output pins SOUT, SIN respectively. The output structure is N-channel open-drain output.                                                                                                                                               |
| F Z3-F Z7                      | Serial I/O synchro-<br>nizing clock input/<br>output | I/O              | Pin P20 is also used serial I/O syncronizing clock input/output pin SCLK. The output struc-<br>ture is N-channel open-drain output.                                                                                                                                                      |
| P30/A-D5/<br>DA1,<br>P31/A-D6/ | I/O port P3                                          | I/O              | Ports P30–P32 are a 3-bit I/O port and have basically the same functions as port P0. Either CMOS output or N-channel open-drain output structure can be selected as the ports P30 and P31. The output structure of port P32 is N-channel open-drain output.                              |
| DA2.                           | Analog input                                         | Input            | Pins P30, P31 are also used as analog input pins A-D5, A-D6 respectively.                                                                                                                                                                                                                |
| P32                            | D-A conversion<br>output                             | Output           | Pins P30, P31 are also used as D-A conversion output pins DA1, DA2 respectively.                                                                                                                                                                                                         |
| P33/OSC1,                      | Input port P3                                        | Input            | Ports P33, P34 are a 2-bit input port.                                                                                                                                                                                                                                                   |
| P34/OSC2                       | Clock input for<br>CRT display                       | Input            | Pin P33 is also used as CRT display clock input pin OSC1.                                                                                                                                                                                                                                |
|                                | Clock output for<br>CRT display                      | Output           | Pin P34 is also used as CRT display clock output pin OSC2. The output structure is CMOS output.                                                                                                                                                                                          |



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **PIN DESCRIPTION (continued)**

| P52/R,<br>P53/G,  | Output port<br>P5 | Output | Ports P52–P55 are a 4-bit output port. The output structure is CMOS output.                                   |
|-------------------|-------------------|--------|---------------------------------------------------------------------------------------------------------------|
| P54/B,<br>P55/OUT | CRT output        | Output | Pins P52–P55 are also used as CRT output pins R, G, B, OUT respectively. The output structure is CMOS output. |
| HSYNC             | HSYNC input       | Input  | This is a horizontal synchronizing signal input for CRT display.                                              |
| VSYNC             | VSYNC input       | Input  | This is a vertical synchronizing signal input for CRT display.                                                |
| D-A               | DA output         | Output | This is an output pin for 14-bit PWM.                                                                         |

Note : As shown in the memory map (Figure 3), port P0 is accessed as a memory at address 00C016 of zero page. Port P0 has the port P0 direction register (address 00C116 of zero page) which can be used to program each bit as an input ("0") or an output ("1"). The pins programmed as "1" in the direction register are output pins. When pins are programmed as "0," they are input pins. When pins are programmed as "0," they are input pins. When pins are programmed as "0," they are input pins. When pins are programmed as is read from the output pins, the output pin level is not read but the data of the port latch is read. This allows a previously-output value to be read correctly even if the output "L" voltage has risen, for example, because a light emitting diode was directly driven. The input pins are in the floating state, so the values of the pins can be read. When data is written into the input pin, it is written only into the port latch, while the pin remains in the floating state.



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### FUNCTIONAL DESCRIPTION Central Processing Unit (CPU)

The M37220M3-XXXSP uses the standard 740 family instruction set. Refer to the table of 740 family addressing modes and machine instructions or the SERIES 740 <Software> User's Manual for details on the instruction set.

Machine-resident 740 family instructions are as follows:

The FST, SLW instruction cannot be used.

The MUL, DIV, WIT and STP instruction can be used.

#### **CPU Mode Register**

The CPU mode register contains the stack page selection bit. The CPU mode register is allocated at address 00FB16.



Fig. 1. Structure of CPU mode register



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### MEMORY

#### Special Function Register (SFR) Area

The special function register (SFR) area in the zero page contains control registers such as I/O ports and timers.

#### RAM

RAM is used for data storage and for stack area of subroutine calls and interrupts.

#### ROM

ROM is used for storing user programs as well as the interrupt vector area.

#### **RAM for Display**

RAM for display is used for specifying the character codes and colors to display.

#### **ROM for Display**

ROM for display is used for storing character data.

#### Interrupt Vector Area

The interrupt vector area contains reset and interrupt vectors.

#### Zero Page

The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area.

The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode.

#### **Special Page**

The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode.



Fig. 2. Memory map



| ■SFR area (addresses C016 to                                                                                                                                                    |        |      |       |        |       |       |       |       |    |      |     |          |          |       |     |       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|--------|-------|-------|-------|-------|----|------|-----|----------|----------|-------|-----|-------|
|                                                                                                                                                                                 | $DF_1$ | 6)   |       |        |       |       |       |       |    |      |     |          |          |       |     |       |
| : Nothing is allocated                                                                                                                                                          |        |      |       |        |       |       |       |       |    |      |     |          |          |       |     |       |
| <ul> <li>Fix this bit to "0" (do not write "0" : "0" immediately after reset</li> <li>1 : "1" immediately after reset</li> <li>? : undefined immediately after reset</li> </ul> | ·      |      |       |        |       |       |       |       |    |      |     |          |          |       |     |       |
| Address Register                                                                                                                                                                | b7     |      | Bi    | t allo | ocati | on    |       | b0    | b7 | tate | imm | edia     | tely     | after | res | et bC |
| C016 Port P0 (P0)                                                                                                                                                               |        |      |       |        |       |       |       |       |    |      |     | ?        |          |       |     |       |
| C1 <sub>16</sub> Port P0 direction register (D0)                                                                                                                                |        |      |       |        |       |       |       |       |    |      |     | 00       | )16      |       |     |       |
| C2 <sub>16</sub> Port P1 (P1)                                                                                                                                                   |        |      |       |        |       |       |       |       |    |      |     | 7        |          |       |     |       |
| C3 <sub>16</sub> Port P1 direction register (D1)                                                                                                                                |        |      |       |        |       |       |       |       |    |      |     |          | )16      |       |     |       |
| C4 <sub>16</sub> Port P2 (P2)                                                                                                                                                   |        |      |       |        |       |       |       |       |    |      |     | 2        |          |       |     |       |
| C5 <sub>16</sub> Port P2 direction register (D2)                                                                                                                                |        |      |       |        |       |       |       |       | -  |      |     |          | )16      |       | 0   |       |
| C6 <sub>16</sub> Port P3 (P3)                                                                                                                                                   | _      |      |       |        |       | _     |       |       | 0  | 0    | 0   | ?        | ?        | ?     | ?   | ?     |
| C7 <sub>16</sub> Port P3 direction register (D3)<br>C8 <sub>16</sub>                                                                                                            |        |      |       |        |       |       |       |       | 0  |      |     | 10       | -        |       | 0   |       |
| C016<br>C916                                                                                                                                                                    |        |      |       |        |       |       |       |       |    |      |     | :<br>7   |          |       |     |       |
| CA <sub>16</sub> Port P5 (P5)                                                                                                                                                   |        |      |       |        |       |       |       |       | 0  | 0    | ?   | ?        | ?        | ?     | ?   | ?     |
| CB <sub>16</sub> Port P5 direction register (D5)                                                                                                                                |        |      |       |        |       |       |       |       | 0  | 0    | 0   | 0        | 0        | 0     | 0   | 0     |
| CC16                                                                                                                                                                            |        |      |       |        |       |       |       |       |    |      |     | ?        | >        | 1     |     |       |
| CD16 Port P3 output mode control register (P3S)                                                                                                                                 |        |      |       |        | DA2S  | DA1S  | P31S  | P30S  | 0  | 0    | 0   | 0        | 0        | 0     | 0   | 0     |
| CE <sub>16</sub> DA-H register (DA-H)                                                                                                                                           |        |      |       |        |       |       |       |       |    |      |     | ?        | >        |       |     |       |
| CF <sub>16</sub> DA-L register (DA-L)                                                                                                                                           |        |      |       |        |       |       |       |       | 0  | 0    | ?   | ?        | ?        | ?     | ?   | ?     |
| D016 PWM0 register (PWM0)                                                                                                                                                       |        |      |       |        |       |       |       |       |    |      |     | 7        |          |       |     |       |
| D1 <sub>16</sub> PWM1 register (PWM1)                                                                                                                                           |        |      |       |        |       |       |       |       |    |      |     | 2        |          |       |     |       |
| D2 <sub>16</sub> PWM2 register (PWM2)                                                                                                                                           |        |      |       |        |       |       |       |       |    |      |     | ?        |          |       |     |       |
| D3 <sub>16</sub> PWM3 register (PWM3)                                                                                                                                           |        |      |       |        |       |       |       |       |    |      |     | 7        |          |       |     |       |
| D4 <sub>16</sub> PWM4 register (PWM4)                                                                                                                                           |        | DIAG | DIALE | DIALA  | DIA   | DIAIO | DIA/A | DIA(0 |    |      |     | <u>?</u> |          |       |     |       |
| D5 <sub>16</sub> PWM output control register 1 (PW)                                                                                                                             | PW7    | PW6  | PW5   | PW4    |       |       | PW1   | PW0   | 0  |      | 0   |          | )16      |       | 0   |       |
| D6 <sub>16</sub> PWM output control register 2 (PN)                                                                                                                             |        |      |       | PIN4   | PN3   | PNZ   |       |       | 0  | 0    | 0   | 0        | 0        | 0     | 0   | 0     |
| D716                                                                                                                                                                            |        |      |       |        |       |       |       |       |    |      |     | י<br>?   |          |       |     |       |
| D816                                                                                                                                                                            | -      |      |       |        |       |       |       |       |    |      |     |          |          |       |     |       |
| D916<br>DA16                                                                                                                                                                    |        |      |       |        |       |       |       |       |    |      |     | ?        |          |       |     |       |
| DB16                                                                                                                                                                            |        |      |       |        |       |       |       |       |    |      |     | ?        |          |       |     |       |
| DC <sub>16</sub> Serial I/O mode register (SM)                                                                                                                                  |        | SM6  | SM5   |        | SM3   | SM2   | SM1   | SM0   | 0  | 0    | 0   | Ø        | 0        | 0     | 0   | 0     |
| DD <sub>16</sub> Serial I/O regsiter (SIO)                                                                                                                                      |        |      |       |        |       |       |       |       |    |      |     | 7        | <u> </u> |       |     |       |
| DE <sub>16</sub> DA1 conversion register (DA1)                                                                                                                                  |        |      |       | DA14   |       |       |       |       | 0  | 0    | ?   | ?        | ?        | ?     | ?   | ?     |
| DF16 DA2 conversion register (DA2)                                                                                                                                              |        |      | DA25  | DA24   | DA23  | DA22  | DA21  | DA20  | 0  | 10   | ?   | ?        | ?        | ?     | ?   | ?     |

Fig. 3. Memory map of SFR (special function register) (1)



| . NI                                     | othing is allocated                  |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
|------------------------------------------|--------------------------------------|-------|--------|---------|---------|------------------|---------|--------|--------|------|------|------------------------|----------|----------|------|-------|-----------|
|                                          | othing is allocated                  |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
| : Fix this bit to "0" (do not write "1") |                                      |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
| 🕅 : Fi                                   | x this bit to "1" (do not write      | e "0" | ')     |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
|                                          | " immediately after reset            |       | ,      |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
|                                          | -                                    |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
|                                          | " immediately after reset            |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
| ?:: un                                   | ndefined immediately after r         | eset  | t      |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
|                                          |                                      |       |        |         |         |                  |         |        |        |      |      |                        |          |          |      |       |           |
| Addres                                   | s Register                           |       |        | Ri      | it all  | ocati            | ion     |        |        | S    | tata | imm                    | odia     | tolv     | afto | r rog | ot        |
|                                          | -                                    | b7    |        |         |         | 1                | -       |        |        | b7   |      |                        |          | -        |      |       | <u>b0</u> |
|                                          | lorizontal position register (HR)    |       | 0.44   |         |         | HR3              |         |        |        | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | ertical register 1 (CV1)             |       |        |         |         | 1 CV13<br>1 CV23 |         |        |        | 0    | ?    | ?                      | ?        | ?        | ?    | ?     | ?         |
| E216 V<br>E316                           | ertical register 2 (CV2)             |       | 0 1 20 | 0 1 2 3 | 0 7 24  | 10 v 23          | 0 1 2 2 | 0721   | 0 1 20 | 0    | ?    | ?                      | ?        | ?        | ?    | ?     | ?         |
|                                          | haracter size register (CS)          |       |        |         |         | CS21             | CS20    | CS11   | CS10   | 0    | 0    | 0                      | 0        | ?        | ?    | ?     | ?         |
|                                          | order selection register (MD)        |       |        |         |         | 0021             | MD20    |        | MD10   | 0    | 0    | 0                      | 0        | 0        | ?    | 0     | ?         |
|                                          | color register 0 (CO0)               |       |        | CO05    |         | C003             | CO02    | CO01   |        | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | color register 1 (CO1)               |       |        | CO15    |         | C013             | CO12    | C011   |        | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | color register 2 (CO2)               |       |        | CO25    |         | CO23             | CO22    | CO21   |        | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | color register 3 (CO3)               |       |        | CO35    |         | CO33             | CO32    | CO31   |        | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
| EA <sub>16</sub> C                       | RT control register (CC)             |       |        |         |         |                  | CC2     | CC1    | CC0    | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
| EB16                                     |                                      |       |        |         | -       |                  | -       |        |        |      |      |                        |          | ?        |      |       |           |
| EC16 CI                                  | RT port control register (CRTP)      | OP7   | OP6    | OP5     | OUT     |                  | R/G/B   | VSYC   | HSYC   |      |      |                        | 00       |          |      |       |           |
|                                          | RT clock selection register (CK)     |       |        |         |         |                  |         | CK1    | CK0    | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | -D control register 1 (AD1)          |       |        |         | ADM4    |                  |         | ADM1   | ADM0   | 0    | 0    | 0                      | ?        | 0        | 0    | 0     | 0         |
|                                          | -D control register 2 (AD2)          |       |        | ADC5    | ADC4    | ADC3             | ADC2    | ADC1   | ADC0   | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | imer 1 (TM1)                         |       |        |         |         |                  |         |        |        |      |      |                        | FF       |          |      |       |           |
| <b>F1</b> 16 Ti                          | imer 2 (TM2)                         |       |        |         |         |                  |         |        |        |      |      |                        |          | 16       |      |       |           |
|                                          | imer 3 (TM3)                         |       |        |         |         |                  |         |        |        |      |      |                        | FF       | 16<br>16 |      |       |           |
|                                          | imer 4 (TM4)                         |       |        |         | T12M4   | T10M2            | T12M2   | T10M1  | T12M0  | 0    | 0    | $\langle \rho \rangle$ |          |          | 0    | 0     |           |
|                                          | imer 12 mode register (T12M)         |       |        | T34M5   | T34M4   | <u> </u>         | T34M2   |        | T34M0  | 0    | 0    | 0                      | 0        | 0<br>0   | 0    | 0     | 0         |
|                                          | imer 34 mode register (T34M)         |       |        | 10-1010 | 1041014 | 10400            | 10-1112 | 104011 | 10410  | 0    | 0    | 0                      | 0        |          | 0    | 0     |           |
| F616 P<br>F716                           | WM5 register (PWM5)                  |       |        |         |         |                  |         |        |        |      |      |                        | 2        |          |      |       |           |
| F716<br>F816                             |                                      |       |        |         |         |                  |         |        |        |      |      |                        | <u> </u> |          |      |       |           |
|                                          | terrupt input polarity register (RE) |       |        | RE5     | RE4     | RE3              |         |        |        | 0    | 0    | 0                      | 0        | 0        | 0    | 10    | ?         |
|                                          | est register (TEST)                  |       |        |         |         | 1.120            |         |        |        |      |      |                        |          | he/      | ())  | ()    |           |
|                                          | PU mode register (CPUM)              |       |        |         |         |                  | CM2     |        |        | Ŵ    | VX)  | VX)                    | X        | XXX      | 1    | 0     | 0         |
|                                          | terrupt request register 1 (IREQ1)   | IT3R  |        | VSCR    | CRTR    | TM4R             | TM3R    | TM2R   | TM1R   | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | terrupt request register 2 (IREQ2)   |       |        |         | MSR     |                  | S1R     | 1T2R   | 1T1R   | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          | terrupt control register 1 (ICON1)   | IT3E  |        | VSCE    | CRTE    | TM4E             | TM3E    | TM2E   | TM1E   | 0    | 0    | 0                      | 0        | 0        | 0    | 0     | 0         |
|                                          |                                      |       |        |         |         |                  |         | 1T2E   |        | 1111 | 1111 | 1111                   |          | 1111     |      |       |           |

Fig. 4. Memory map of SFR (special function register) (2)



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **INTERRUPTS**

Interrupts can be caused by 13 different sources consisting of 3 external, 9 internal, and 1 software sources. Interrupts are vectored interrupts with priorities shown in Table 1. Reset is also included in the table because its operation is similar to an interrupt.

When an interrupt is accepted,

- (1) The contents of the program counter and processor status register are automatically stored into the stack.
- (2) The interrupt disable flag I is set to "1" and the corresponding interrupt request bit is set to "0."
- (3) The jump destination address stored in the vector address enters the program counter.

Other interrupts are disabled when the interrupt disable flag is set to "1."

All interrupts except the BRK instruction interrupt have an interrupt request bit and an interrupt enable bit. The interrupt request bits are in interrupt request registers 1 and 2 and the interrupt enable bits are in interrupt control registers 1 and 2. Figure 5 shows the structure of the interrupt-related registers.

Interrupts other than the BRK instruction interrupt and reset are accepted when the interrupt enable bit is "1," interrupt request bit is "1," and the interrupt disable flag is "0." The interrupt request bit can be set to "0" by a program, but not set to "1." The interrupt enable bit can be set to "0" and "1" by a program.

Reset is treated as a non-maskable interrupt with the highest priority. Figure 6 shows interrupt control.

#### **Interrupt Causes**

- VSYNC and CRT interrupts
   The VSYNC interrupt is an interrupt request synchronized with
   the vertical sync signal.
   The CRT interrupt occurs after character block display to the CRT
   is completed.
- (2) INT1, INT2, INT3 interrupts

With an external interrupt input, the system detects that the level of a pin changes from "L" to "H" or from "H" to "L," and generates an interrupt request. The input active edge can be selected by bits 3, 4 and 5 of the interrupt input polarity register (address 00F916) : when this bit is "0," a change from "L" to "H" is detected; when it is "1," a change from "H" to "L" is detected. Note that all bits are cleared to "0" at reset.

- (3) Timer 1, 2, 3 and 4 interrupts An interrupt is generated by an overflow of timer 1, 2, 3 or 4.
  (4) Serial I/O interrupt
  - This is an interrupt request from the clock synchronous serial I/O function.
- (5) XIN/4096 interrupt

This interrupt occurs regularly with a f(XIN)/4096 period. Set bit 0 of the PWM output control register 1 to "0."

(6) BRK instruction interrupt

This software interrupt has the least significant priority. It does not have a corresponding interrupt enable bit, and it is not affected by the interrupt disable flag I (non-maskable).

| Interrupt source          | Priority | Vector addresses | Remarks                           |
|---------------------------|----------|------------------|-----------------------------------|
| Reset                     | 1        | FFFF16, FFFE16   | Non-maskable                      |
| CRT interrupt             | 2        | FFFD16, FFFC16   |                                   |
| INT2 interrupt            | 3        | FFFB16, FFFA16   | Active edge selectable            |
| INT1 interrupt            | 4        | FFF916, FFF816   | Active edge selectable            |
| Timer 4 interrupt         | 5        | FFF516, FFF416   |                                   |
| XIN/4096 interrupt        | 6        | FFF316, FFF216   |                                   |
| VSYNC interrupt           | 7        | FFF116, FFF016   |                                   |
| Timer 3 interrupt         | 8        | FFEF16, FFEE16   |                                   |
| Timer 2 interrupt         | 9        | FFED16, FFEC16   |                                   |
| Timer 1 interrupt         | 10       | FFEB16, FFEA16   |                                   |
| Serial I/O interrupt      | 11       | FFE916, FFE816   |                                   |
| INT3 interrupt            | 12       | FFE516, FFE416   | Active edge selectable            |
| BRK instruction interrupt | 13       | FFDF16, FFDE16   | Non-maskable (software interrupt) |

#### Table 1. Interrupt vector addresses and priority



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP







Fig. 6. Interrupt control



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### TIMERS

The M37220M3-XXXSP has 4 timers: timer 1, timer 2, timer 3, and timer 4. All timers are 8-bit timers with the 8-bit timer latch. The timer block diagram is shown in Figure 8.

All of the timers count down and their divide ratio is 1/(n+1), where n is the value of timer latch. The value is set to a timer at the same time by writing a count value to the corresponding timer latch (addresses 00F016 to 00F316).

The count value is decremented by 1. The timer interrupt request bit is set to "1" by a timer overflow at the next count pulse after the count value reaches "0016".

#### (1) Timer 1

Timer 1 can select one of the following count sources:

- f(XIN)/16
- f(XIN)/4096

The count source of timer 1 is selected by setting bit 0 of the timer 12 mode register (address 00F416).

Timer 1 interrupt request occurs at timer 1 overflow.

#### (2) Timer 2

Timer 2 can select one of the following count sources:

- f(XIN)/16
- Timer 1 overflow signal
- External clock from the P24/TIM2 pin

The count source of timer 2 is selected by setting bits 4 and 1 of the timer 12 mode register (address 00F416). When timer 1 overflow signal is a count source for the timer 2, the timer 1 functions as an 8-bit prescaler.

Timer 2 interrupt request occurs at timer 2 overflow.

#### (3) Timer 3

Timer 3 can select one of the following count sources:

- f(XIN)/16
- External clock from the HSYNC pin
- External clock from the P23/TIM3 pin

The count source of timer 3 is selected by setting bits 5 and 0 of the timer 34 mode register (address 00F516)

Timer 3 interrupt request occurs at timer 3 overflow.

#### (4) Timer 4

Timer 4 can select one of the following count sources:

- f(XIN)/16
- f(XIN)/2
- Timer 3 overflow signal

The count source of timer 3 is selected by setting bits 4 and 1 of the timer 34 mode register (address 00F516). When timer 3 overflow signal is a count source for the timer 4, the timer 3 functions as an 8-bit prescaler.

Timer 4 interrupt request occurs at timer 4 overflow.

At reset, timers 3 and 4 are connected by hardware and "FF16" is automatically set in timer 3; "0716" in timer 4. The f(XIN)/16 is selected as the timer 3 count source. The internal reset is released by timer 4 overflow at these state, the internal clock is connected. At execution of the STP instruction, timers 3 and 4 are connected by hardware and "FF16" is automatically set in timer 3; "0716" in timer 4. However, the f(XIN)/16 is not selected as the timer 3 count source. So set bit 0 of the timer 34 mode register (address 00F516) to "0" before the execution of the STP instruction (f(XIN)/16 is selected as the timer 3 count source). The internal STP state is released by timer 4 overflow at these state, the internal clock is connected. Because of this, the program starts with the stable clock. The structure of timer-related registers is shown in Figure 7.





Fig. 7. Structure of timer-related registers









#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### SERIAL I/O

The M37220M3-XXXSP has a built-in serial I/O which can either transmit or receive 8-bit data in serial in the clock synchronous mode.

The serial I/O block diagram is shown in Figure 9. The synchronizing clock I/O pin (SCLK), and data I/O pins (SOUT, SIN) also function as port P2.

Bit 2 of the serial I/O mode register (address 00DC16) selects whether the synchronizing clock is supplied internally or externally (from the P20/SCLK pin). When an internal clock is selected, bits 1 and 0 select whether f(XIN) is divided by 4, 16, 32, or 64. Bit 3 selects whether port P2 is used for serial I/O or not. To use the P22/SIN pin as the SIN pin, set the bit 2 of the port P2 direction register (address 00C516) to "0."

The operation of the serial I/O function is described below. The function of the serial I/O differs depending on the clock source; external clock or internal clock.



Fig. 9. Serial I/O block diagram



### MITSUBISHI MICROCOMPUTERS

### M37220M3-XXXSP

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

Internal clock—the serial I/O counter is set to "7" during write cycle into the serial I/O register (address 00DD16), and transfer clock goes "H" forcibly. At each falling edge of the transfer clock after the write cycle, serial data is output from the SOUT pin. Transfer direction can be selected by bit 5 of the serial I/O mode register. At each rising edge of the transfer clock, data is input from the SIN pin and data in the serial I/O register is shifted 1 bit.

After the transfer clock has counted 8 times, the serial I/O counter becomes "0" and the transfer clock stops at "H." At this time the interrupt request bit is set to "1."

External clock—when an external clock is selected as the clock source, the interrupt request is set to "1" after the transfer clock has counted 8 times. However, transfer operation does not stop, so control the clock externally. Use the external clock of 1MHz or less with a duty cycle of 50%.

The serial I/O timing is shown in Figure 11. When using an external clock for transfer, the external clock must be held at "H" for initializing the serial I/O counter. When switching between an internal clock and an external clock, do not switch during transfer. Also, be sure to initialize the serial I/O counter after switching.

- **Notes 1:** On programming, note that the serial I/O counter is set by writing to the serial I/O register with the bit managing instructions as SEB and CLB instructions.
  - 2: When an external clock is used as the synchronizing clock, write transmit data to the serial I/O register at "H" of the transfer clock input level.



Fig. 10. Structure of serial I/O mode register



Fig. 11. Serial I/O timing (for LSB first)



## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### Serial I/O Common Transmission/Reception Mode

By writing "1" to bit 6 of the serial I/O mode register, signals SIN and SOUT are switched internally to be able to transmit or receive the serial data.

Figure 12 shows signals on serial I/O common transmission/reception mode.

**Note:** When receiving the serial data after writing "FF16" to the serial I/O register.



Fig. 12. Signals on serial I/O common transmission/reception mode



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **PWM OUTPUT FUNCTION**

The M37220M3-XXXSP is equipped with a 14-bit PWM (DA) and six 8-bit PWMs (PWM0-PWM5). DA has a 14-bit resolution with the minimum resolution bit width of 0.25µs (for f(XIN) = 8 MHz) and a repeat period of 4096µs. PWM0-PWM5 have the same circuit structure and an 8-bit resolution with minimum resolution bit width of 4µs (for  $f(X_{IN}) = 8 \text{ MHz}$ ) and repeat period of 1024µs.

Figure 13 shows the PWM block diagram. The PWM timing generating circuit applies individual control signals to PWM0-PWM5 using f(XIN) divided by 2 as a reference signal.

#### (1) Data Setting

When outputting DA, first set the high-order 8 bits to the DA-H register (address 00CE16), then the low-order 6 bits to the DA-L register (address 00CF16). When outputting PWM0-PWM5, set 8-bit output data in the PWMi register (i means 0 to 5; addresses 00D016 to 00D416, 00F616).

#### (2) Transmitting Data from Register to PWM circuit

Data transfer from the 8-bit PWM register to 8-bit PWM circuit is executed at writing data to the register.

The signal output from the 8-bit PWM output pin corresponds to the contents of this register.

Also, data transfer from the DA register (addresses 00CE16 and 00CF16) to the 14-bit PWM circuit is executed at writing data to the DA-L register (address 00CF16). Reading from the DA-H register (address 00CE16) means reading this transferred data. Accordingly, it is possible to confirm the data being output from the D-A output pin by reading the DA register.

(3) Operating of 8-bit PWM The following is the explanation about PWM operation.

At first, set the bit 0 of PWM output control register 1 (address 00D516) to "0" (at reset, bit 0 is already set to "0" automatically), so that the PWM count source is supplied.

PWM0-PWM5 are also used as pins P00-P05 respectively. For PWM0-PWM5, set the corresponding bits of the port P0 direction register to "1" (output mode). And select each output polarity by bit 3 of the PWM output control register 2(address 00D616). Then, set bits 2 to 7 of the PWM output control register 1 to "1" (PWM output). The PWM waveform is output from the PWM output pins by setting these registers.

Figure 14 shows the 8-bit PWM timing. One cycle (T) is composed of 256 (28) segments. The 8 kinds of pulses relative to the weight of each bit (bits 0 to 7) are output inside the circuit during 1 cycle. Refer to Figure 14 (a). The 8-bit PWM outputs waveform which is the logical sum (OR) of pulses corresponding to the contents of bits 0 to 7 of the 8-bit PWM register. Several examples are shown in Figure 14 (b). 256 kinds of output ("H" level area: 0/256 to 255/256) are selected by changing the contents of the PWM register. A length of entirely "H" output cannot be output, i.e. 256/256.

#### (4) Operating of 14-bit PWM

As with 8-bit PWM, set the bit 0 of the PWM output control register 1 (address 00D516) to "0" (at reset, bit 0 is already set to "0" automatically), so that the PWM count source is supplied. Next, select the output polarity by bit 2 of the PWM output control register 2 (address 00D616). Then, the 14-bit PWM outputs from the D-A output pin by setting bit 1 of the PWM output control register 1 to "0" (at reset, this bit already set to "0" automatically) to select the DA output.

The output example of the 14-bit PWM is shown in Figure 15.

The 14-bit PWM divides the data of the DA latch into the low-order 6 bits and the high-order 8 bits.

The fundamental waveform is determined with the high-order 8-bit data "DH." A "H" level area with a length  $\tau \times DH$ ("H" level area of fundamental waveform) is output every short area of "t" =  $256\tau$  = 64 $\mu$ s ( $\tau$  is the minimum resolution bit width of 0.25 $\mu$ s). The "H" level area increase interval (tm) is determined with the low-order 6-bit data "DL." The "H" level are of smaller intervals "tm" shown in Table 2 is longer by  $\tau$  than that of other smaller intervals in PWM repeat period "T" = 64t. Thus, a rectangular waveform with the different "H" width is output from the D-A pin. Accordingly, the PWM output changes by  $\boldsymbol{\tau}$ unit pulse width by changing the contents of the DA-H and DA-L registers. A length of entirely "H" output cannot be output, i. e. 256/ 256.

#### (5) Output after Reset

At reset, the output of port P00-P05 is in the high-impedance state, and the contents of the PWM register and the PWM circuit are undefined. Note that after reset, the PWM output is undefined until setting the PWM register.



Table 2. Relation between the low-order 6-bit data and high-level area increase interval

| Low-order 6 bits of data   | Area longer by $\tau$ than that of other tm (m = 0 to 63)        |
|----------------------------|------------------------------------------------------------------|
| 0 0 0 0 0 0 <sup>LSB</sup> | Nothing                                                          |
| 000001                     | m = 32                                                           |
| 000010                     | m = 16, 48                                                       |
| 000100                     | m = 8, 24, 40, 56                                                |
| 001000                     | m = 4, 12, 20, 28, 36, 44, 52, 60                                |
| 010000                     | m = 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62 |
| 100000                     | m = 1, 3, 5, 7, 57, 59, 61, 63                                   |



Fig. 13. PWM block diagram











**MITSUBISHI MICROCOMPUTERS** 

### M37220M3-XXXSP



Fig. 16. Structure of PWM-related registers



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **A-D COMPARATOR**

A-D comparator consists of 6-bit D-A converter and comparator. A-D comparator block diagram is shown in Figure 19.

The reference voltage "Vref" for D-A conversion is set by bits 0 to 5 of the A-D control register 2 (address 00EF16).

The comparison result of the analog input voltage and the reference voltage "Vref" is stored in bit 4 of the A-D control register 1 (address 00EE16).

For A-D comparison, set "0" to corresponding bits of the direction register to use ports as analog input pins. Write the data for select of analog input pins to bits 0 to 2 of the A-D control register 1 and write the digital value corresponding to Vref to be compared to the bits 0 to 5 of the A-D control register 2. The voltage comparison starts by writing to the A-D control register 2, and it is completed after 16 machine cycles (NOP instruction X 8).



Fig. 17. Structure of A-D control register 1



Table 3. Relation between contents of A-D control register 2 and reference voltage "Vref"

|       |       |           |       | -     |       |                |
|-------|-------|-----------|-------|-------|-------|----------------|
|       | A-D   | Reference |       |       |       |                |
| Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1 | Bit 0 | voltage "Vref" |
| 0     | 0     | 0         | 0     | 0     | 0     | 1/128 Vcc      |
| 0     | 0     | 0         | 0     | 0     | 1     | 3/128 Vcc      |
| 0     | 0     | 0         | 0     | 1     | 0     | 5/128 Vcc      |
|       |       | :         | :     | :     |       |                |
| 1     | 1     | 1         | 1     | 0     | 1     | 123/128 Vcc    |
| 1     | 1     | 1         | 1     | 1     | 0     | 125/128 Vcc    |
| 1     | 1     | 1         | 1     | 1     | 1     | 127/128 Vcc    |



Fig. 19. A-D comparator block diagram



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **D-A CONVERTER**

The M37220M3-XXXSP has 2 D-A converters with 6-bit resolution. D-A converter block diagram is shown in Figure 22.

D-A conversion is performed by setting the value in the DA conversion register. The result of D-A conversion is output from the DA pin by setting "1" to the DA output enable bit of the port P3 output mode control register (bits 2 and 3 at address 00CD16).

The output analog voltage V is determined with the value n (n: decimal number) in the DA conversion register.

$$V = VCC \times \frac{n}{64}$$
 (n = 0 to 63)

The DA output does not build in a buffer, so connect an external buffer when driving a low-impedance load.



Fig.21. Structure of port P3 output mode register



Fig. 20 Structure of D-A converter register

Table 4. Relation between contents of D-A conversion register and output voltage

|       | D-A   | Output |       |       |       |             |
|-------|-------|--------|-------|-------|-------|-------------|
| Bit 5 | Bit 4 | Bit 3  | Bit 2 | Bit 1 | Bit 0 | voltage "V" |
| 0     | 0     | 0      | 0     | 0     | 0     | 0/64 Vcc    |
| 0     | 0     | 0      | 0     | 0     | 1     | 1/64 Vcc    |
| 0     | 0     | 0      | 0     | 1     | 0     | 2/64 Vcc    |
| :     | :     | :      | :     | :     |       | ÷           |
| 1     | 1     | 1      | 1     | 0     | 1     | 61/64 Vcc   |
| 1     | 1     | 1      | 1     | 1     | 0     | 62/64 Vcc   |
| 1     | 1     | 1      | 1     | 1     | 1     | 63/64Vcc    |





# MITSUBISHI MICROCOMPUTERS

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **CRT DISPLAY FUNCTIONS**

#### (1) Outline of CRT Display Functions

Table 5 outlines the CRT display functions of the M37220M3-XXXSP. The M37220M3-XXXSP incorporates a CRT display control circuit of 20 characters X 2 lines. CRT display is controlled by the CRT control register. Up to 128 kinds of characters can be displayed. The colors can be specified for each character and up to 4 kinds of colors can be displayed on one screen. A combination of up to 7 colors can be obtained by using each output signal (R, G, and B).

Characters are displayed in a 12 X 16 dots configuration to obtain smooth character patterns (refer to Figure 23).

The following shows the procedure how to display characters on the CRT screen.

- Write the display character code in the display RAM.
- O Specify the display color by using the color register.
- ③ Write the color register in which the display color is set in the display RAM.
- 4 Specify the vertical position by using the vertical position register.
- 5 Specify the character size by using the character size register.
- <sup>(6)</sup> Specify the horizontal position by using the horizontal position register.
- ⑦ Write the display enable bit to the designated block display flag of the CRT control register. When this is done, the CRT display starts according to the input of the VSYNC signal.

The CRT display circuit has an extended display mode. This mode allows multiple lines (3 lines or more) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software.

Figure 24 shows the structure of the CRT display control register. Figure 25 shows the block diagram of the CRT display control circuit.

| Table 5. | Outline | of CRT | display | functions |
|----------|---------|--------|---------|-----------|
|          |         |        |         |           |

| Para                        | ameter          | Functions                          |
|-----------------------------|-----------------|------------------------------------|
| Number of dia<br>characters | splay           | 24 characters X 2 lines            |
| Dot structure               |                 | 12 X 16 dots (refer to Figure 23)  |
| Kinds of char               | acters          | 128 kinds                          |
| Kinds of char               | acter sizes     | 3 kinds                            |
| Color                       | Kinds of colors | 1 screen: 4 kinds, maximum 7 kinds |
| 000                         | Coloring unit   | A character                        |
| Display expan               | nsion           | Possible (multiline display)       |
| Raster colorir              | ng              | Possible (maximum 7 kinds)         |



Fig. 23. CRT display character configuration



Fig. 24. Structure of CRT control register





Fig. 25. Block diagram of CRT display control circuit



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (2) Display Position

The display positions of characters are specified in units called a "block." There are 2 blocks, block 1 and block 2. Up to 20 characters can be displayed in each block (refer to (4) Memory for display). The display position of each block can be set in both horizontal and

vertical directions by software. The display position in the horizontal direction can be selected for all blocks in common from 64-step display positions in units of 4Tc

(Tc = oscillating cycle for display).

The display position in the vertical direction for each block can be selected from 128-step display positions in units of 4 scanning lines. Block 2 is displayed after the display of block 1 is completed (refer to Figure 26 (a)). Accordingly, if the display of block 2 starts during the display of block 1, only block 1 is displayed. Similarly, when multiline display, block 1 is displayed after the display of block 2 is completed (refer to Figure 26 (b)).

The vertical position can be specified from 128-step positions (4 scanning lines per a step) for each block by setting values "0016" to "7F16" to bits 0 to 6 in the vertical position register (addresses 00E116 and 00E216). Figure 28 shows the structure of the vertical position register.



Fig. 26. Display position



# MITSUBISHI MICROCOMPUTERS

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

The display position in the vertical direction is determined by counting the horizontal sync signal (HSYNC). At this time, it starts to count the rising edge (falling edge) of HSYNC signal from after about 1 machine cycle of rising edge (falling edge) of VSYNC signal. So interval from rising edge (falling edge) of VSYNC signal to rising edge (falling edge) of HSYNC signal needs enough time (2 machine cycles or more) for avoiding jitter. The polarity of HSYNC and VSYNC signals can select with the CRT port control register (address 00EC16). For details. refer to (8) CRT Output Pin Control.

**Note:** When bits 0 and 1 of the CRT port control register (address 00EC16) are set to "1" (negative polarity), the vertical position is determined by counting falling edge of HSYNC signal after rising edge of VSYNC control signal in the microcomputer (refer to Figure 27).



Fig. 27. Supplement explanation for display position



Fig. 28. Structure of vertical position register

The horizontal position is common to all blocks, and can be set in 64 steps (where 1 step is 4Tc, Tc being the display oscillation period) as values "0016" to "3F16" in bits 0 to 5 of the horizontal position register (address 00E016). The structure of the horizontal position register is shown in Figure 29.



Fig. 29. Structure of horizontal position register



# MITSUBISHI MICROCOMPUTERS

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (3) Character Size

The size of characters to be displayed can be from 3 sizes for each block. Use the character size register (address 00E416) to set a character size. The character size of block 1 can be specified by using bits 0 and 1 of the character size register; the character size of block 2 can be specified by using bits 2 and 3. Figure 30 shows the structure of the character size register.

The character size can be selected from 3 sizes: minimum size, medium size and large size. Each character size is determined by the number of scanning lines in the height (vertical) direction and the oscillating cycle for display (Tc) in the width (horizontal) direction. The minimum size consists of [1 scanning line]  $\times$  [1Tc]; the medium size consists of [2 scanning lines]  $\times$  [2Tc]; and the large size consists of [3 scanning lines]  $\times$  [3Tc]. Table 6 shows the relation between the set values in the character size register and the character sizes.



Fig. 30. Structure of character size register



Fig. 31. Display start position of each character size (horizontal direction)

Table 6. Relation between set values in character size register and character sizes

| Set values of cha | racter size register | Character | Width (horizontal) direction      | Height (vertical) direction |
|-------------------|----------------------|-----------|-----------------------------------|-----------------------------|
| CSn1              | CSn0                 | size      | Tc: oscillating cycle for display | scanning lines              |
| 0                 | 0                    | Minimum   | 1Tc                               | 1                           |
| 0                 | 1                    | Medium    | 2Tc                               | 2                           |
| 1                 | 0                    | Large     | 3Tc                               | 3                           |
| 1                 | 1                    |           | This is not available             |                             |

**Note:** The display start position in the horizontal direction is not affected by the character size. In other words, the horizontal display start position is common to all blocks even when the character size varies with each block (refer to Figure 31).



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

(4) Memory for Display There are 2 types of memory for display : CRT display ROM (addresses 1000016 to 10FFF16) used to store character dot data (masked) and CRT display RAM (addresses 060016 to 06B316) used to specify the colors of characters to be displayed. The following describes each type of display memory.

#### ① ROM for display (addresses 1000016 to 10FFF16)

The CRT display ROM contains dot pattern data for characters to be displayed. For characters stored in this ROM to be actually displayed, it is necessary to specify them by writing the character code inherent to each character (code determined based on the addresses in the CRT display ROM) into the CRT display RAM. The character code list is shown in Table 7.

The CRT display ROM has a capacity of 4K bytes. Since 32 bytes are required for 1 character data, the ROM can stores up to 128 kinds of characters.

The CRT display ROM space is broadly divided into 2 areas. The [vertical 16 dots] X [horizontal (left side) 8 dots] data of display characters are stored in addresses 1000016 to 107FF16; the [vertical 16 dots] X [horizontal (right side) 4 dots] data of display characters are stored in addresses 1080016 to 10FFF16 (refer to Figure 32). Note however that the high-order 4 bits in the data to be written to addresses 1080016 to 10FFF16 must be set to "1" (by writing data "FX16").



Fig. 32. Display character stored data



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| Character code | Character data    | storage address    |
|----------------|-------------------|--------------------|
|                | Left 8 dots lines | Right 4 dots lines |
|                | 1000016           | 1080016            |
| 0016           | to                | to                 |
|                | 1000F16           | 1080F16            |
|                | 1001016           | 1081016            |
| 0116           | to                | to                 |
|                | 1001F16           | 1081F16            |
|                | 1002016           | 1082016            |
| 0216           | to                | to                 |
|                | 1002F16           | 1082F16            |
|                | 1003016           | 1083016            |
| 0316           | to                | to                 |
|                | 1003F16           | 1083F16            |
| :              | :                 | :                  |
|                | 107E016           | 10FE016            |
| 7E16           | to                | to                 |
|                | 107EF16           | 10FEF16            |
|                | 107F016           | 10FF016            |
| 7F16           | to                | to                 |
|                | 107FF16           | 10FFF16            |

#### Table 7. Character code list (partially abbreviated)

#### 2 RAM for display (addresses 060016 to 06B316)

The CRT display RAM is allocated at addresses 060016 to 06B316, and is divided into a display character code specification part and display color specification part for each block. Table 8 shows the contents of the CRT display RAM.

For example, to display 1 character position (the left edge) in block 1, write the character code in address 060016 and write the color register No. to the low-order 2 bits (bits 0 and 1) in address 068016. The color register No. to be written here is one of the 4 color registers in which the color to be displayed is set in advance. For details on color registers, refer to (5) Color Registers. The structure of the CRT display RAM is shown in Figure 33.

#### Table 8. Contents of CRT display RAM

| Block     | Display position (from left) | Character code specification | Color specification |
|-----------|------------------------------|------------------------------|---------------------|
|           | 1st character                | 060016                       | 068016              |
|           | 2nd character                | 060116                       | 068116              |
|           | 3rd character                | 060216                       | 068216              |
| Block 1   | :                            | :                            | :                   |
|           | 18nd character               | 061116                       | 069116              |
|           | 19rd character               | 061216                       | 069216              |
|           | 20th character               | 061316                       | 069316              |
| · · · · · |                              | 061416                       | 069416              |
|           | Not used                     | to                           | to                  |
|           |                              | 061F16                       | 069F16              |
|           | 1st character                | 062016                       | 06A016              |
|           | 2nd character                | 062116                       | 06A116              |
|           | 3rd character                | 062216                       | 06A216              |
| Block 2   | :                            | :                            | :                   |
|           | 18nd character               | 063116                       | 06B116              |
|           | 19rd character               | 063216                       | 06B216              |
|           | 20th character               | 063316                       | 06B316              |





Fig. 33. Structure of CRT display RAM



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (5) Color Registers

The color of a displayed character can be specified by setting the color to one of the 4 registers (CO0 to CO3: addresses 00E616 to 00E916) and then specifying that color register with the CRT display RAM. There are 3 color outputs; R, G and B. By using a combination of these outputs, it is possible to set  $2^3$ -1 (when no output) = 7 colors. However, since only 4 color registers are available, up to 4 colors can be disabled at one time.

R, G and B outputs are set by using bits 1 to 3 in the color register. Bit 5 is used to specify whether a character output or blank output. Figure 34 shows the structure of the color register.



Fig. 34. Structure of color registers



#### MITSUBISHI MICROCOMPUTERS

### M37220M3-XXXSP

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (6) Character Border Function

An border of 1 clock (1 dot) equivalent size can be added to a character to be displayed in both horizontal and vertical directions. The border is output from the OUT pin. In this case, set bit 5 of a color register to "0" (character is output).

Border can be specified in units of block by using the border selection register (address 00E516). Figure 35 shows the structure of the border selection register. Table 9 shows the relationship between the values set in the border selection register and the character border function.





Fig. 36. Example of border

Fig. 35. Structure of border selection register

| Table 9. | Relationshi | o between s | et value in | border selection | register and | d character bord | ler function |
|----------|-------------|-------------|-------------|------------------|--------------|------------------|--------------|
|          |             |             |             |                  |              |                  |              |

| Border selection register<br>MDn0 | Functions                  | Example of output            |
|-----------------------------------|----------------------------|------------------------------|
| 0                                 | Ordinary                   | R, G, B output<br>OUT output |
| 1                                 | Border including character | R, G, B output               |



## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (7) Multiline Display

The M37220M3-XXXSP can ordinarily display 2 lines on the CRT screen by displaying 2 blocks at different vertical positions. In addition, it can display up to 16 lines by using CRT interrupts.

A CRT interrupt request occurs at the point at which display of each block has been completed. In other words, when a scanning line reaches the point of the display position (specified by the vertical position registers) of a certain block, the character display of that block starts, and an interrupt occurs at the point at which the scanning line exceeds the block.

**Note:** A CRT interrupt does not occur at the end of display when the block is not displayed. In other words, if a block is set to off display with the display control bit of the CRT control register (address 00EA16), a CRT interrupt request does not occur (refer to Figure 37).

| Block 1 (on display)                                                                    | CRT interrupt request                                  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------|
| Block 2 (on display)                                                                    | CRT interrupt request"                                 |
| Block 1' (on display)                                                                   | CRT interrupt request"                                 |
| Block 2' (on display)                                                                   | "CRT interrupt request"                                |
| display (CRT interrupt request<br>blay)                                                 | 1                                                      |
| display (CRT interrupt request                                                          | occurs at the end of block                             |
| display (CRT interrupt request<br>blay)                                                 | 1                                                      |
| display (CRT interrupt request<br>blay)<br>Block 1 (on display)                         |                                                        |
| display (CRT interrupt request<br>blay)<br>Block 1 (on display)<br>Block 2 (on display) | , "CRT interrupt request"<br>, "CRT interrupt request" |

Fig. 37. Timing of CRT interrupt request



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (8) CRT Output Pin Control

The CRT output pins R, G, B, and OUT can also function as ports P52, P53, P54 and P55. Set the corresponding bit of the port P5 direction register (address 00CB16) to "0" to specify these pins as CRT output pins, or set it to "1" to specify it as a general-purpose port P5 pins.

The input polarity of signals HSYNC and VSYNC and output polarity of signals R, G, B, and OUT can be specified with the bits of the CRT port control register (address 00EC16) . Set a bit to "0" to specify positive polarity; set it to "1" to specify negative polarity. The structure of the CRT port control register is shown in Figure 38.

#### (9) Raster Coloring Function

An entire screen (raster) can be colored by setting the bits 5 to 7 of the CRT port control register. Since each of the R, G, and B pins can be switched to raster coloring output, 7 raster colors can be obtained. If the R, G, and B pins have been set to MUTE signal output, a raster coloring signal is output in the part except a no-raster colored character (in Figure 39, a character "O") during 1 horizontal scanning period. This ensures that character colors do not mix with the raster color. In this case, MUTE signal is output from the OUT pin. An example in which a magenta character "I" and a red character "O" are displayed with blue raster coloring is shown in Figure 39.



Fig. 39. Example of raster coloring



Fig. 38. Structure of CRT port control register



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### (10) Clock for Display

As a clock for display to be used for CRT display, it is possible to select one of the following 4 types.

Main clock supplied from the XIN pin

- Main clock supplied from the XIN pin divided by 1.5
- Clock from the LC or RC supplied from the pins OSC1 and OSC2.
- Clock from the ceramic resonator or quartz-crystal oscillator supplied from the pins OSC1 and OSC2.

This clock for display can be selected for each block by the CRT clock selection register (address 00ED16).

When selecting the main clock, set the oscillation frequency to 8  $\ensuremath{\mathsf{MHz}}$ 



Fig. 40. Structure of CRT clock selection register

#### Table 10. Set value of CRT clock selection register and clock for display

| b1 | b0 | Functions                                                                                                                                                                                                                                               |                                        |  |  |  |  |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|--|--|
| 0  | 0  | The clock for display is supplied by connecting RC or LC across the pins OSC1 and OSC2.                                                                                                                                                                 |                                        |  |  |  |  |
| 0  | 1  | Since the main clock is used as the clock for display, the oscillation frequency is limited. Because                                                                                                                                                    | CRT oscillation frequency =<br>f(XIN)  |  |  |  |  |
| 1  | 0  |                                                                                                                                                                                                                                                         | CRT oscillation frequency = f(XIN)/1.5 |  |  |  |  |
| 1  | 1  | The clock for display is supplied by connecting the following across the pins OSC1 and OSC2.<br>• a ceramic resonator only for CRT display and a feedback resistor<br>• a quartz-crystal oscillator only for CRT display and a feedback resistor (Note) |                                        |  |  |  |  |

Note: It is necessary to connect other ceramic resonator or quartz-crystal oscillator across the pins XIN and XOUT.



### MITSUBISHI MICROCOMPUTERS M37220M3-XXXSP

#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **RESET CIRCUIT**

The M37220M3-XXXSP is reset according to the sequence shown in Figure 41. It starts the program from the address formed by using the content of address FFFF16 as the high-order address and the content of the address FFFE16 as the low-order address, when the RESET pin is held at "L" level for 2  $\mu$ s or more while the power source voltage is 5 V ± 10 % and the oscillation of a quartz-crystal oscillator

or a ceramic resonator is stable and then returned to "H" level. The internal state of microcomputer at reset are shown in Figure 43. An example of the reset circuit is shown in Figure 42. The reset input voltage must be kept 0.6 V or less until the power source voltage surpasses 4.5 V.



Fig. 41. Reset sequence



Fig. 42. Example of reset circuit



# MITSUBISHI MICROCOMPUTERS

# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

|                                      | Address     | Contents of register   |                                   | Address  | Contents of registe       |
|--------------------------------------|-------------|------------------------|-----------------------------------|----------|---------------------------|
| Port P0 direction register           | (00C116)    | 0016                   | CRT control register              | (00EA16) |                           |
| Port P1 direction register           | (00C316)    | 0016                   | CRT port control register         | (00EC16) |                           |
| Port P2 direction register           | (00C516)    | 0016                   | CRT clock selection register      | (00ED16) |                           |
| Port P3 direction register           | (00C716)    |                        | A-D control register 1            | (00EE16) |                           |
| Port P5                              | (00CA16)    |                        | A-D control register 2            | (00EF16) |                           |
| Port P5 direction register           | (00CB16)    |                        | Timer 1                           | (00F016) | FF16                      |
| Port P3 output mode control register | (00CD16)    |                        | Timer 2                           | (00F116) | 0716                      |
| DA-L register                        | (00CF16)    | *****                  | Timer 3                           | (00F216) | FF16                      |
| PWM output control register 1        | (00D516)    | 0016                   | Timer 4                           | (00F316) | 0716                      |
| PWM output control register 2        | (00D616)    |                        | Timer 12 mode register            | (00F416) |                           |
| Serial I/O mode register             | (00DC16)    |                        | Timer 34 mode register            | (00F516) |                           |
| DA1 conversion register              | (00DE16)    | × * * * * *            | Interrupt input polarity register | (00F916) |                           |
| DA2 conversion register              | (00DF16)    | × * * * * * *          | CPU mode register                 | (00FB16) |                           |
| lorizontal register                  | (00E016)    |                        | Interrupt request register 1      | (00FC16) | 0×000000                  |
| /ertical position register 1         | (00E116)    | * * * * * * *          | Interrupt request register 2      | (00FD16) |                           |
| /ertical position register 2         | (00E216)    | × * * * * * *          | Interrupt control register 1      | (00FE16) | 0 0 0 0 0 0 0             |
| Character size register              | (00E416)    | ****                   | Interrupt control register 2      | (00FF16) |                           |
| Border selection register            | (00E516)    |                        | Processor status register         | (PS)     | * * * * * 1 * *           |
| Color register 0                     | (00E616)    |                        | Program counter                   | (PCH)    | Contents of addressFFFF16 |
| Color register 1                     | (00E716)    |                        |                                   | (PCL)    | Contents of addressFFFE16 |
| Color register 2                     | (00E816)    |                        |                                   | ( - )    |                           |
| Color register 3                     | (00E916)    |                        |                                   |          |                           |
| Note : The contents of all other     | registers a | nd RAM are undefined a | t reset, so their initial values. |          |                           |

Fig. 43. Internal state of microcomputer at reset



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER



Fig. 44. I/O pin block diagram (1)



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER



Fig. 45. I/O pin block diagram (2)



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **CLOCK GENERATING CIRCUIT**

The built-in clock generating circuit is shown in Figure 48. When the STP instruction is executed, the internal clock stops at "H" level. At the same time, timers 3 and 4 are connected in hardware and "FF16" is set in the timer 3, "0716" is set in the timer 4. Select f(XIN)/16 as the timer 3 count source (set bit 0 of the timer 34 mode register to "0" before the execution of the STP instruction). And besides, set the timer 3 and timer 4 interrupt enable bits to disabled ("0") before execution of the STP instruction). The oscillator restarts when external interrupt is accepted, however, the internal clock keeps its "H" level until timer 4 overflows. Because this allows time for oscillation stabilizing when a ceramic resonator or a quartz-crystal oscillator is used. When the WIT instruction is executed, the internal clock stops in the "H" level but the oscillator continues running. This wait state is released when an interrupt is accepted (Note). Since the oscillator does not stop, the next instruction can be executed at once.

When returning from the stop or the wait state, to accept an interrupt, set the corresponding interrupt enable bit to "1" before executing the STP or the WIT instructions.

Note: In the wait mode, the following interrupts are invalid.

- (1) VSYNC interrupt
- (2) CRT interrupt
- (3) f(XIN)/4096 interrupt
- (4) Timer 1 interrupt using f(XIN)/4096 as count source
- (5) Timer 2 interrupt using P24/TIM2 pin input as count source
- (6) Timer 3 interrupt using P23/TIM3 pin input as count source
- (7) Timer 4 interrupt using f(XIN)/2 as count source
- (8) Multi-master I<sup>2</sup>C-BUS interface interrupt

The circuit example using a ceramic resonator (or a quartz-crystal oscillator) is shown in Figure 46. Use the circuit constants in accordance with the resonator manufacture's recommended values. The circuit example with external clock input is shown in Figure 47. Input the clock to the XIN pin, and open the XOUT pin.



Fig. 46. Ceramic resonator circuit example



Fig. 47. External clock input circuit example



Fig. 48. Clock generating circuit block diagram



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### **DISPLAY OSCILLATION CIRCUIT**

The CRT display clock oscillation circuit has a built-in clock oscillation circuits, so that a clock for display can be obtained simply by connecting an LC, an RC, a ceramic resonator or a quartz-crystal oscillator circuit across the pins OSC 1 and OSC 2. Select the clock for display with bits 0 and 1 of the CRT clock selection register (address 00ED16).



Fig. 49. Display oscillation circuit

#### **AUTO-CLEAR CIRCUIT**

When power source is supplied, the auto-clear function can be performed by connecting the following circuit to the  $\overrightarrow{\text{RESET}}$  pin.



Fig. 50. Auto-clear circuit example

#### ADDRESSING MODE

The memory access is reinforced with 17 kinds of addressing modes. Refer to the SERIES 740 <Software> User's Manual for details.

#### **MACHINE INSTRUCTIONS**

There are 71 machine instructions. Refer to the SERIES 740 <Software> User's Manual for details.

#### **PROGRAMMING NOTES**

(1) The divide ratio of the timer is 1/(n+1).

- (2) Even though the BBC and BBS instructions are executed immediately after the interrupt request bits are modified (by the program), those instructions are only valid for the contents before the modification. At least one instruction cycle is needed (such as an NOP) between the modification of the interrupt request bits and the execution of the BBC and BBS instructions.
- (3) After the ADC and SBC instructions are executed (in decimal mode), one instruction cycle (such as an NOP) is needed before the SEC, CLC, or CLD instruction is executed.
- (4) An NOP instruction is needed immediately after the execution of a PLP instruction.
- (5) In order to avoid noise and latch-up, connect a bypass capacitor ( $\approx 0.1 \ \mu F$ ) directly between the Vcc pin–Vss pin and the Vcc pin–CNVss pin using a thick wire.

#### DATA REQUIRED FOR MASK ORDERS

The following are necessary when ordering a mask ROM production:

- (1) Mask ROM Order Confirmation Form
- (2) Mark Specification Form
- (3) Data to be written to ROM, in EPROM form (32-pin DIP type 27C101, three identical copies)



# SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| Symbol |                       | Parameter                                                                        | Conditions             | Ratings           | Unit |
|--------|-----------------------|----------------------------------------------------------------------------------|------------------------|-------------------|------|
| Vcc    | Power source voltage  | Vcc                                                                              | All voltages are based | -0.3 to 6         | V    |
| VI     | Input voltage         | CNVss                                                                            | on Vss.                | -0.3 to 6         | V    |
| Vı     | Input voltage         | P00–P07,P10–P17, P20–P27,<br>P30–P3 <u>4, OSC</u> 1, XIN, HSYNC,<br>VSYNC, RESET | cut off.               | -0.3 to Vcc + 0.3 | V    |
| Vo     | Output voltage        | P06, P07, P10–P17, P20–P27,<br>P30–P32, R, G, B, OUT, D-A,<br>XOUT, OSC2         |                        | -0.3 to Vcc + 0.3 | V    |
| Vo     | Output voltage        | P00–P05                                                                          |                        | –0.3 to 13        | V    |
| Юн     | Circuit current       | R, G, B, OUT, P10–P17,<br>P20–P27, P30, P31, D-A                                 |                        | 0 to 1 (Note 1)   | mA   |
| IOL1   | Circuit current       | R, G, B, OUT, P06, P07,<br>P10–P17, P20–P23, P30–P32,<br>D-A                     |                        | 0 to 2 (Note 2)   | mA   |
| IOL2   | Circuit current       | P00-P05                                                                          |                        | 0 to 1 (Note 2)   | mA   |
| IOL3   | Circuit current       | P24–P27                                                                          |                        | 0 to 10 (Note 3)  | mA   |
| Pd     | Power dissipation     |                                                                                  | Ta = 25 °C             | 550               | mW   |
| Topr   | Operating temperature | •                                                                                |                        | -10 to 70         | °C   |
| Tstg   | Storage temperature   |                                                                                  |                        | -40 to 125        | °C   |

#### **ABSOLUTE MAXIMUM RATINGS**

#### RECOMMENDED OPERATING CONDITIONS (Ta = -10 °C to 70 °C, Vcc = 5 V ± 10 %, unless otherwise noted)

| Symbol       | Parameter                            |                                                                                                                           | Limits |      |         | Unit |
|--------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------|------|---------|------|
|              | Farameter                            |                                                                                                                           |        | Тур. | Max.    | Unit |
| Vcc          | Power source voltage (Note 4), Duri  | ing CPU, CRT operation                                                                                                    | 4.5    | 5.0  | 5.5     | V    |
| Vss          | Power source voltage                 |                                                                                                                           | 0      | 0    | 0       | V    |
| VIH1         | "H" input voltage                    | P00–P07,P10–P17, P20–P2 <u>7, P30–</u> P34,<br>SIN, SCLK, HSYNC, VSYNC, RESET, XIN,<br>OSC1, TIM2, TIM3, INT1, INT2, INT3 | 0.8Vcc |      | Vcc     | V    |
| VIL1         | "L" input voltage                    | P00–P07,P10–P17, P20–P27, P30–P34                                                                                         | 0      |      | 0.4 Vcc | V    |
| VIL2         | "L" input voltage                    | HSYNC, VSYNC, RESET, TIM2, TIM3, INT1,<br>INT2, INT3, XIN, OSC1, SIN, SCLK                                                | 0      |      | 0.2 Vcc | V    |
| Юн           | "H" average output current (Note 1)  | R, G, B, OUT, D-A, P10–P17, P20–P27,<br>P30, P31                                                                          |        |      | 1       | mA   |
| IOL1         | "L" average output current (Note 2)  | R, G, B, OUT, D-A, P06, P07,<br>P10–P17, P20–P27, P30–P32                                                                 |        |      | 2       | mA   |
| IOL2         | "L" average output current (Note 2)  | P00–P05                                                                                                                   |        |      | 1       | mA   |
| IOL3         | "L" average output current (Note 3)  | P24–P27                                                                                                                   |        |      | 10      | mA   |
| fCPU         | Oscillation frequency (for CPU oper- | ation) (Note 5) XIN                                                                                                       | 7.9    | 8.0  | 8.1     | MHz  |
| <b>f</b> CRT | Oscillation frequency (for CRT displ | ay) (Note 5) OSC1                                                                                                         | 5.0    |      | 8.0     | MHz  |
| fhs1         | Input frequency                      | TIM2, TIM3                                                                                                                |        |      | 100     | kHz  |
| fhs2         | Input frequency                      | Sclk                                                                                                                      |        |      | 1       | MHz  |

Notes 1: The total current that flows out of the IC must be 20 mA (max.).

2: The total input current to IC (IOL1 + IOL2) must be 30 mA or less.

3: The total average input current for ports P24–P27 to IC must be 20 mA or less.

4: Connect 0.1μF or more capacitor externally across the power source pins Vcc–Vss so as to reduce power source noise. Also connect 0.1μF or more capacitor externally across the pins Vcc–CNVss.

5: Use a quartz-crystal oscillator or a ceramic resonator for the CPU oscillation circuit.



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

| Oursels of | Parameter                                                                      |           | Test conditions                         |                                | Limits   |      |      | 11.22 |    |
|------------|--------------------------------------------------------------------------------|-----------|-----------------------------------------|--------------------------------|----------|------|------|-------|----|
| Symbol     | Parameter                                                                      |           |                                         |                                | Min.     | Тур. | Max. | Unit  |    |
| Icc        | Power source curren                                                            | t         | System operation                        | VCC = 5.5 V,<br>f(XIN) = 8 MHz | CRT OFF  |      | 20   | 40    | mA |
|            |                                                                                |           |                                         |                                | CRT ON   |      | 30   | 60    |    |
|            |                                                                                |           | Stop mode                               | VCC = 5.5 V, f(2               | XIN) = 0 |      |      | 300   | μA |
| Voн        | "H" output voltage R, G, B, OUT, D-A, P10–P17,<br>P20–P27, P30, P31            |           | Vcc = 4.5 V<br>Іон = -0.5 mA            |                                | 2.4      |      |      | V     |    |
| Vol        | "L" output voltage R, G, B, OUT, D-A, P00–P07,<br>P10–P17, P20–P23,<br>P30–P32 |           | VCC = 4.5 V<br>IOL = 0.5 mA             |                                |          |      | 0.4  | V     |    |
|            | "L" output voltage                                                             | P24–P27   |                                         | VCC = 4.5 V<br>IOL = 10.0 mA   |          |      |      | 3.0   | -  |
| VT+-VT-    | Hysteresis                                                                     | RESET     |                                         | Vcc = 5.0 V                    |          |      | 0.5  | 0.7   | V  |
|            | Hysteresis (Note)                                                              | ,         | SYNC, TIM2, TIM3,<br>2, INT3, SIN, SCLK | Vcc = 5.0 V                    |          |      | 0.5  | 1.3   |    |
| lizн       | "H" input leak current                                                         |           | 200–P07, P10–P17,<br>P30–P34, Hsync,    | VCC = 5.5 V<br>VI = 5.5 V      |          |      |      | 5     | μA |
| lızl       | "L" input leak current                                                         |           | 200–Р07, Р10–Р17,<br>Р30–Р34, Нѕүмс,    | VCC = 5.5 V<br>VO = 0 V        |          |      |      | 5     | μA |
| Іоzн       | "H" output leak curre                                                          | nt P00–P0 | 5                                       | VCC = 5.5 V<br>VI = 12 V       |          |      |      | 10    | μA |

#### ELECTRIC CHARACTERISTICS (Vcc = 5 V ± 10 %, Vss = 0 V, f(XIN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted)

Note: P06, P07, P15, P23, P24 have the hysteresis when these pins are used as interrupt input pins or timer input pins. P20–P22 have the hysteresis when these pins are used as serial I/O pins.

#### **A-D COMPARATOR CHARACTERISTICS**

(Vcc = 5 V ± 10 %, Vss = 0 V, f(XiN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted)

| Symbol | Parameter         | Test conditions |      | Linit |      |      |
|--------|-------------------|-----------------|------|-------|------|------|
| Symbol |                   |                 | Min. | Тур.  | Max. | Unit |
| —      | Resolution        |                 |      |       | 6    | bits |
| _      | Absolute accuracy |                 | 0    | ±1    | ±2   | LSB  |

Note: When Vcc = 5 V, 1 LSB = 5/64 V.

#### **D-A CONVERTER CHARACTERISTICS**

(Vcc = 5 V ± 10 %, Vss = 0 V, f(XiN) = 8 MHz, Ta = -10 °C to 70 °C, unless otherwise noted)

| Symbol | Demonster         | Testeseditions  |      | l loit |      |      |
|--------|-------------------|-----------------|------|--------|------|------|
| Symbol | Parameter         | Test conditions | Min. | Тур.   | Max. | Unit |
| —      | Resolution        |                 |      |        | 6    | bits |
| —      | Absolute accuracy |                 |      |        | 2    | %    |
| tsu    | Setting time      |                 |      |        | 3    | μs   |
| Ro     | Output resistor   |                 | 1    | 2.5    | 4    | kΩ   |



SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

#### PACKAGE OUTLINE





#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER for VOLTAGE SYNTHESIZER with ON-SCREEN DISPLAY CONTROLLER

GZZ-SH09-72B < 56A0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37220M3-XXXSP MITSUBISHI ELECTRIC

| Mask ROM number |                        |                      |  |  |  |  |  |
|-----------------|------------------------|----------------------|--|--|--|--|--|
| Date :          |                        |                      |  |  |  |  |  |
|                 | Section head signature | Supervisor signature |  |  |  |  |  |
| Receipt         |                        |                      |  |  |  |  |  |
| Ř               |                        |                      |  |  |  |  |  |
|                 |                        |                      |  |  |  |  |  |

Note : Please fill in all items marked \*.

| * | Customer | Company<br>name |        | TEL<br>( | ) | iance<br>iature | Submitted by | Supervisor |
|---|----------|-----------------|--------|----------|---|-----------------|--------------|------------|
|   | Customer | Date<br>issued  | Date : |          |   | lssu<br>sigr    |              |            |

# 1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted. Three EPROMs are required for each pattern.

If at least two of the three sets of EPROMs submitted contain identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differs from this data. Thus, extreme care must be taken to verify the data in the submitted EPROMs.

Checksum code for entire EPROM

(hexadecimal notation)

EPROM type (indicate the type used)



(1) Set "FF16" in the shaded area.

(2) Write the ASCII codes that indicates the product name of "M37220M3–" to addresses 000016 to 000F16. EPROM data check item (Refer the EPROM data and check "✓" in the appropriate box)

• Do you set "FF<sub>16</sub>" in the shaded area ?  $\rightarrow$  Yes  $\Box$ 

- Do you write the ASCII codes that indicates the product name of "M37220M3–" to addresses 000016 to 000F16? → Yes □
- # 2. Mark specification

Mark specification must be submitted using the correct form for the type package being ordered fill out the appropriate mark specification form (42P4B for M37220M3-XXXSP) and attach to the mask ROM confirmation form.

# 3. Comments



GZZ-SH09-72B <56A0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37220M3-XXXSP MITSUBISHI ELECTRIC

#### Writing the product name and character ROM data onto EPROMs

Addresses 000016 to 000F16 store the product name, and addresses 1000016 to 10FFF16 store the character pattern. If the name of the product contained in the EPROMs does not match the name on the mask ROM confirmation form, the ROM processing is disabled. Write the data correctly.

 Inputting the name of the product with the ASCII code ASCII codes 'M37220M3-' are listed on the right. The addresses and data are in hexadecimal notation.

| Address |                         | Address |                         |
|---------|-------------------------|---------|-------------------------|
| 000016  | 'M' = 4 D <sub>16</sub> | 000816  | '–' = 2 D <sub>16</sub> |
| 000116  | '3' = 3 3 <sub>16</sub> | 000916  | F F <sub>16</sub>       |
| 000216  | '7' = 37 <sub>16</sub>  | 000A16  | F F <sub>16</sub>       |
| 000316  | '2' = 3 2 <sub>16</sub> | 000B16  | F F 16                  |
| 000416  | '2' = 3 2 <sub>16</sub> | 000C16  | F F <sub>16</sub>       |
| 000516  | '0' = 3 0 <sub>16</sub> | 000D16  | F F <sub>16</sub>       |
| 000616  | 'M' = 4 D <sub>16</sub> | 000E16  | FF 16                   |
| 000716  | '3' = 3 3 <sub>16</sub> | 000F16  | F F <sub>16</sub>       |

 Inputting the character ROM Input the character ROM data by dividing it into character ROM1 and character ROM2. For the character ROM data, see the next page and on.





GZZ-SH09-72B< 56A0 >

#### 740 FAMILY MASK ROM CONFIRMATION FORM SINGLE-CHIP MICROCOMPUTER M37220M3-XXXSP **MITSUBISHI ELECTRIC**

The structure of character ROM (divided of 12×16 dots font)



(3/3)

F

F016



0016

#### MITSUBISHI MICROCOMPUTERS

### M37220M3-XXXSP

#### 42P4B (42-PIN SHRINK DIP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).



For the new special character fonts a clean font original (ideally logo drawing) must be submitted.

The standard Mitsubishi font is used for all characters except for a logo.

Special logo required

#### MITSUBISHI DATA BOOK SINGLE-CHIP 8-BIT MICROCOMPUTERS Vol.3

Sep. First Edition 1996 H-DF319-B

Editioned by Committee of editing of Mitsubishi Semiconductor Data Book Published by Mitsubishi Electric Corp., Semiconductor Division

This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation. ©1996 MITSUBISHI ELECTRIC CORPORATION Printed in Japan

### **REVISION DESCRIPTION LIST**

### M37220M3-XXXSP DATA SHEET

| Rev. |                                                                                     | Rev.   |
|------|-------------------------------------------------------------------------------------|--------|
| No.  | Revision Description                                                                | date   |
| 1.0  | First Edition                                                                       | 9708   |
| 2.0  | Information about copywright note, revision number, release data added (last page). | 971130 |
| 2.1  | Correct note (P43)                                                                  | 980731 |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |
|      |                                                                                     |        |