256 Mbit Double Data Rate SDRAM **Memory Products** #### **Edition 2004-04** Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2004. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com). ### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # HYB25D256[40/80/16]0CE(L) HYB25D256[40/80/16]0C[T/C/F] 256 Mbit Double Data Rate SDRAM **Memory Products** # HYB25D256[40/80/16]0CE(L), HYB25D256[40/80/16]0C[T/C/F] | Revision History | ory: Rev. 1.2 | 2004-04 | |------------------|-------------------------------------------------|---------| | 15 | Added Product Types | | | Previous Versi | 2003-12 | | | 83 | Changed HYB25D2561600CEL-6 to HYB25D256800CEL-6 | | ### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc.mp@infineon.com ### **Table of Contents** | 1 | Pin Configuration | . 5 | |-------|-------------------------------------------------------|-----| | 1 | Overview | | | 1.1 | Features | | | 1.2 | Description | 14 | | 2 | Functional Description | | | 2.1 | Initialization | | | 2.2 | Mode Register Definition | | | 2.2.1 | Burst Length | | | 2.2.2 | Burst Type | | | 2.2.3 | Read Latency | | | 2.2.4 | Operating Mode | | | 2.3 | Extended Mode Register | | | 2.3.1 | DLL Enable/Disable | | | 2.3.2 | Output Drive Strength | | | 2.4 | Commands | | | 2.5 | Operations | | | 2.5.1 | Bank/Row Activation | | | 2.5.2 | Reads | | | 2.5.3 | Writes | | | 2.5.4 | Precharge | | | 2.5.5 | Power-Down | | | 2.6 | Simplified State Diagram | | | 3 | Electrical Characteristics | | | 3.1 | Operating Conditions | | | 3.2 | Normal Strength Pull-down and Pull-up Characteristics | | | 3.3 | Weak Strength Pull-down and Pull-up Characteristics | | | 3.4 | AC Characteristics | | | 3.5 | $I_{ extsf{DD}}$ Current Measurement Conditions | | | 4 | Timing Diagrams | 70 | | 4.1 | Write Command: Data Input Timing | 70 | | 4.2 | Read Command: Data Output Timing | | | 4.3 | Initialization and Mode Register Set Command | 72 | | 4.4 | Power: Power Down Mode Command | 73 | | 4.5 | Refresh: Auto Refresh Mode Command | 74 | | 4.6 | Refresh: Self Refresh Mode Command | | | 4.7 | Read: Without Auto Precharge Command | 76 | | 4.8 | Read: With Auto Precharge Command | | | 4.9 | Read: Bank Read Access Command | | | 4.10 | Write: Without Auto Precharge Command | | | 4.11 | Write: With Auto Precharge Command | | | 4.12 | Write: Bank Write Access Command | | | 4.13 | Write: DM Operation | 82 | | 5 | Package Outlines | 83 | # List of Figures | Figure 1 | Pin Configuration P-TFBGA-60 (Top View - see the balls through the package) | . 5 | |-----------|-----------------------------------------------------------------------------------------------|-----| | Figure 2 | Pin Configuration P-TSOPII-66 | . 6 | | Figure 3 | Block Diagram (64 Mbit × 4) | . 8 | | Figure 4 | Block Diagram (32 Mbit × 8) | | | Figure 5 | Block Diagram (16 Mbit × 16) | | | Figure 1 | Required CAS Latencies | 20 | | Figure 2 | Activating a Specific Row in a Specific Bank | 25 | | Figure 3 | $t_{\text{RCD}}$ and $t_{\text{RRD}}$ Definition | | | Figure 4 | Read Command | | | Figure 5 | Read Burst: CAS Latencies (Burst Length = 4) | | | Figure 6 | Consecutive Read Bursts: CAS Latencies (Burst Length = 4 or 8) | 28 | | Figure 7 | Non-Consecutive Read Bursts: CAS Latencies (Burst Length = 4) | 29 | | Figure 8 | Random Read Accesses: CAS Latencies (Burst Length = 2, 4 or 8) | | | Figure 9 | Terminating a Read Burst: CAS Latencies (Burst Length = 8) | | | Figure 10 | Read to Write: CAS Latencies (Burst Length = 4 or 8) | | | Figure 11 | Read to Precharge: CAS Latencies (Burst Length = 4 or 8) | | | Figure 12 | Write Command | | | Figure 13 | Write Burst (Burst Length = 4) | | | Figure 14 | Write to Write (Burst Length = 4) | | | Figure 15 | Write to Write: Max. DQSS, Non-Consecutive (Burst Length = 4) | | | Figure 16 | Random Write Cycles (Burst Length = 2, 4 or 8) | | | Figure 17 | Write to Read: Non-Interrupting (CAS Latency = 2; Burst Length = 4) | | | Figure 18 | Write to Read: Interrupting (CAS Latency = 2; Burst Length = 8) | | | Figure 19 | Write to Read: Min. DQSS, Odd Number of Data (3-bit Write), Interrupting (CL2; BL8) | | | Figure 20 | Write to Read: Nominal DQSS, Interrupting (CAS Latency = 2; Burst Length = 8) | | | Figure 21 | Write to Precharge: Non-Interrupting (Burst Length = 4) | | | Figure 22 | Write to Precharge: Interrupting (Burst Length = 4 or 8) | | | Figure 23 | Write to Precharge: Minimum DQSS, Odd Number of Data (1-bit Write), Interrupting (BL 4 or 8). | | | Figure 24 | Write to Precharge: Nominal DQSS (2-bit Write), Interrupting (Burst Length = 4 or 8) | | | Figure 25 | Precharge Command | | | Figure 26 | Power Down | | | Figure 27 | Simplified State Diagram | | | Figure 28 | Normal Strength Pull-down Characteristics | | | Figure 29 | Normal Strength Pull-up Characteristics | | | Figure 30 | Weak Strength Pull-down Characteristics | 60 | | Figure 31 | Weak Strength Pull-up Characteristics | 60 | | Figure 32 | AC Output Load Circuit Diagram / Timing Reference Load | 62 | | Figure 33 | Data Input (Write), Timing Burst Length = 4 | 70 | | Figure 34 | Data Output (Read), Timing Burst Length = 4 | | | Figure 35 | Initialize and Mode Register Sets | 72 | | Figure 36 | Power Down Mode | 73 | | Figure 37 | Auto Refresh Mode | 74 | | Figure 38 | Self Refresh Mode | | | Figure 39 | Read without Auto Precharge (Burst Length = 4) | 76 | | Figure 40 | Read with Auto Precharge (Burst Length = 4) | 77 | | Figure 41 | Bank Read Access (Burst Length = 4) | | | Figure 42 | Write without Auto Precharge (Burst Length = 4) | 79 | | Figure 43 | Write with Auto Precharge (Burst Length = 4) | | | Figure 44 | Bank Write Access (Burst Length = 4) | 81 | | Figure 45 | Write DM Operation (Burst Length = 4) | | | Figure 46 | P-TFBGA-60 (Plastic Thin Fine-Pitch Ball Grid Array Package) | | | Figure 47 | P-TSOPII-66 (Plastic Thin Small Outline Package Type II) | 84 | ### **List of Tables** | Input/Output Functional Description | 7 | |--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | | | | Truth Table 1b: DM Operation | 24 | | | | | Truth Table 3: Current State Bank n - Command to Bank n (same bank) | 51 | | Truth Table 2: Clock Enable (CKE) | 51 | | Truth Table 4: Current State Bank n - Command to Bank m (different bank) | 53 | | Truth Table 5: Concurrent Auto Precharge | 54 | | Absolute Maximum Ratings | 56 | | Input and Output Capacitances | 56 | | Electrical Characteristics and DC Operating Conditions | 57 | | Evaluation Conditions for I/O Driver Characteristics | 59 | | Normal Strength Pull-down and Pull-up Currents | 59 | | Weak Strength Driver Pull-down and Pull-up Characteristics | 61 | | AC Timing - Absolute Specifications for DDR400A, DDR400B | 63 | | AC Operating Conditions | 63 | | AC Timing - Absolute Specifications for DDR333 and DDR266A | 65 | | I <sub>DD</sub> Conditions | 67 | | | | | | Input/Output Functional Description Performance Ordering Information. Burst Definition Truth Table 1b: DM Operation Truth Table 1a: Commands Truth Table 3: Current State Bank n - Command to Bank n (same bank) Truth Table 2: Clock Enable (CKE) Truth Table 4: Current State Bank n - Command to Bank m (different bank). Truth Table 5: Concurrent Auto Precharge. Absolute Maximum Ratings Input and Output Capacitances Electrical Characteristics and DC Operating Conditions Evaluation Conditions for I/O Driver Characteristics. Normal Strength Pull-down and Pull-up Currents Weak Strength Driver Pull-down and Pull-up Characteristics. AC Timing - Absolute Specifications for DDR400A, DDR400B AC Operating Conditions AC Timing - Absolute Specifications for DDR333 and DDR266A IDD Conditions IDD Specification | # 256 Mbit Double Data Rate SDRAM DDR SDRAM # HYB25D256[40/80/16]0CE(L) HYB25D256[40/80/16]0C[T/C/F] ### 1 Overview #### 1.1 Features - Double data rate architecture: two data transfers per clock cycle - Bidirectional data strobe (DQS) is transmitted and received with data, to be used in capturing data at the receiver - DQS is edge-aligned with data for reads and is center-aligned with data for writes - Differential clock inputs (CK and CK) - Four internal banks for concurrent operation - Data mask (DM) for write data - DLL aligns DQ and DQS transitions with CK transitions - Commands entered on each positive CK edge; data and data mask referenced to both edges of DQS - Burst Lengths: 2, 4, or 8 - CAS Latency: 1.5 (DDR200 only), 2, 2.5, 3 - Auto Precharge option for each burst access - · Auto Refresh and Self Refresh Modes - 7.8 μs Maximum Average Periodic Refresh Interval - 2.5 V (SSTL\_2 compatible) I/O - $V_{\rm DDO}$ = 2.5 V $\pm$ 0.2 V (DDR200, DDR266, DDR333); $V_{\rm DDQ}$ = 2.6 V $\pm$ 0.1 V (DDR400) - $V_{DD} = 2.5 \text{ V} \pm 0.2 \text{ V}$ (DDR200, DDR266, DDR333); $V_{DD} = 2.6 \text{ V} \pm 0.1 \text{ V}$ (DDR400) - P-TFBGA-60 package with 3 depopulated rows (12 × 8 mm²) - P-TSOPII-66 package - Lead- and halogene-free = green product Table 1 Performance | Part Number Speed C | ode | | -5A | <b>-5</b> | <b>–6</b> | -7 | Unit | |----------------------|-----------|---------------|-------------|-------------|-------------|-------------|------| | Speed Grade | Component | | DDR400A | DDR400B | DDR333B | DDR266A | _ | | Module | | | PC3200-2533 | PC3200-3033 | PC2700-2533 | PC2100-2033 | | | max. Clock Frequency | @CL3 | $f_{CK3}$ | 200 | 200 | 166 | _ | MHz | | | @CL2.5 | $f_{CK2.5}$ | 200 | 166 | 166 | 143 | MHz | | | @CL2 | $f_{\rm CK2}$ | 133 | 133 | 133 | 133 | MHz | ### 1.2 Description The 256 Mbit Double Data Rate SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. It is internally configured as a quad-bank DRAM. The 256 Mbit Double Data Rate SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 256 Mbit Double Data Rate SDRAM effectively consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. A bidirectional data strobe (DQS) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR SDRAM during Reads and by the memory controller during Writes. DQS is edge-aligned with data for Reads and center-aligned with data for Writes. Overview The 256 Mbit Double Data Rate SDRAM operates from a differential clock (CK and CK; the crossing of CK going HIGH and $\overline{\text{CK}}$ going LOW is referred to as the positive edge of CK). Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK. Table 2 **Ordering Information** | Part Number <sup>1)</sup> | Org. | CAS-RCD-<br>RP<br>Latencies | Clock<br>(MHz) | CAS-RCD-<br>RP<br>Latencies | Clock<br>(MHz) | Speed | Package | |---------------------------|------|-----------------------------|----------------|-----------------------------|----------------|---------|---------------| | HYB25D256800CT-5 | ×8 | 3-3-3 | 200 | 2.5-3-3 | 166 | DDR400B | P-TSOPII-66 | | HYB25D256160CT-5 | ×16 | | | | | | | | HYB25D256800CT-6 | ×8 | 2.5-3-3 | 166 | 2-3-3 | 133 | DDR333B | | | HYB25D256800CT(L)-6 | ×8 | | | | | | | | HYB25D256160CT-6 | ×16 | | | | | | | | HYB25D256400CT-7 | ×4 | | 143 | | | DDR266A | | | HYB25D256400CC-5 | ×4 | 3-3-3 | 200 | 2.5-3-3 | 166 | DDR400B | P-TFBGA-60-12 | | HYB25D256400CC-6 | ×4 | 2.5-3-3 | 166 | 2-3-3 | 133 | DDR333B | | | HYB25D256800CC-6 | ×8 | | | | | | | | HYB25D256160CC-6 | ×6 | | | | | | | | HYB25D256800CE-5A | ×8 | 2.5-3-3 | 200 | 2-3-3 | 133 | DDR400A | P-TSOPII-66 | |---------------------|-----|---------|-----|---------|-----|---------|---------------| | HYB25D256160CE-5A | ×16 | | | | | | | | HYB25D256800CE-5 | ×8 | 3-3-3 | 200 | 2.5-3-3 | 166 | DDR400B | | | HYB25D256160CE-5 | ×16 | | | | | | | | HYB25D256800CE-6 | ×8 | 2.5-3-3 | 166 | 2-3-3 | 133 | DDR333B | | | HYB25D256800CE(L)-6 | ×8 | | | | | | | | HYB25D256160CE-6 | ×16 | | | | | | | | HYB25D256400CE-7 | ×4 | | 143 | | | DDR266A | | | HYB25D256800CF-6 | ×8 | 2.5-3-3 | 166 | 2-3-3 | 133 | DDR333B | P-TFBGA-60-12 | 1) HYB: designator for memory components 25D: DDR SDRAMs at $V_{\rm DDQ}$ = 2.5 V 256: 256-Mbit density 400/800/160: Product variations x4, x8 and x16 C: Die revision C L: low power T/E/F/C: Package type TSOP(contains Lead), TSOP(Lead & Halone free), FBGA(Lead & Halone free) and FBGA (contains Lead) Overview Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the Active command are used to select the bank and row to be accessed. The address bits registered coincident with the Read or Write command are used to select the bank and the starting column location for the burst access. The DDR SDRAM provides for programmable Read or Write burst lengths of 2, 4 or 8 locations. An Auto Precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard SDRAMs, the pipelined, multibank architecture of DDR SDRAMs allows for concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time. An auto refresh mode is provided along with a power-saving power-down mode. All inputs are compatible with the JEDEC Standard for SSTL\_2. All outputs are SSTL\_2, Class II compatible. Note: The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation. Data Sheet 16 Rev. 1.2, 2004-04 **Pin Configuration** # 1 Pin Configuration | 1 | 2 | 3 | | 7 | 8 | 9 | | 1 | 2 | 2 | 3 | | 7 | 8 | 9 | |------|------|-----|------|------|-------|----------|--------|------|----|--------------|------|--------|-----|--------|------| | vssq | NC | vss | Α | VD | ) NO | VDD | Q | VSSQ | DO | 27 | vss | Α | VDD | DQ0 | VDDQ | | NC | VDDQ | DQ3 | В | DQ | o vss | Q NC | : | NC | VD | DQ | DQ6 | В | DQ1 | vssq | NC | | NC | vssq | NC | С | NC | VDE | Q NO | : | NC | vs | sq | DQ5 | С | DQ2 | VDDQ | NC | | NC | VDDQ | DQ2 | D | DQ | 1 VSS | SQ NO | : | NC | VD | DQ | DQ4 | D | DQ3 | VSSQ | NC | | NC | vssq | DQS | E | NC | VDE | Q NO | : | NC | vs | sQ | DQS | E | NC | VDDQ | NC | | VREF | vss | DM | F | NC | VD | D NO | : | VREF | VS | ss | DM | F | NC | VDD | NC | | | CLK | CLK | G | WE | CA | S | | | CI | LK | CLK | G | WE | CAS | | | | A12 | CKE | н | RA | S CS | 3 | | | A | 12 | CKE | н | RAS | CS | | | | A11 | A9 | J | ВА | 1 BA | 0 | | | A | 11 | A9 | J | BA1 | BA0 | | | | A8 | A7 | K | AC | A10/ | AP | | | Α | 8. | A7 | K | A0 | A10/AP | | | | A6 | A5 | L | A2 | A | <u> </u> | | | Α | .6 | A5 | L | A2 | A1 | | | | A4 | vss | М | VD | ) A | 3 | | | Α | 4 | vss | М | VDD | А3 | | | | | | (x4) | | | | | | | | | ( x8 ) | | | | | | | | | 1 | 2 | 3 | | - | 7 | 8 | 9 | | | | | | | | | | VSSQ | DQ15 | vss | Α | | DD | DQ0 | VDDC | | | | | | | | | | | VDDQ | DQ13 | В | | | VSSC | | = | | | | | | | | | DQ12 | VSSQ | DQ11 | С | | | VDDG | | - | | | | | | | | | | VDDQ | DQ9 | D | | | vssc | | - | | | | | | | | | DQ8 | VSSQ | UDQS | E | LD | | VDDG | | | | | | | | | | | VREF | VSS | UDM | F | LE | M | VDD | NC | | | | | | | | | | | CLK | CLK | G | W | ΙE | CAS | | | | | | | | | | | • | A12 | CKE | н | R | AS | CS | | | | | | | | | | | | A11 | A9 | J | В | 41 | BA0 | | | | | | | | | | | | A8 | Α7 | K | А | .0 | <b>410/A</b> | P | | | | | | | | | | | A6 | A5 | L | А | 2 | <b>A</b> 1 | | | | | | | | | | | | A4 | vss | M | VI | DD | А3 | | | | | | | | | | | | _ | _ | ( x 16 | ) | - | · <u> </u> | | | | | | Figure 1 Pin Configuration P-TFBGA-60 (Top View - see the balls through the package) **Pin Configuration** | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | П | 1 () | | 66 | V <sub>SS</sub> | V <sub>ss</sub> | $V_{ss}$ | |-----------------|-----------------------|-----------------------|---|----------|---------------|--------------|-------------------------------------|------------------------|------------------------| | NC | DQ0 | DQ0 | | 2 | | 65 | DQ15 | DQ7 | NC | | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DDQ}$ | ā | 3 | | 64 | V <sub>SSQ</sub> | $V_{SSQ}$ | $V_{SSQ}$ | | NC | NC | DQ1 | 3 | 4 | | 63 | DQ14 | NC | NC | | DQ0 | DQ1 | DQ2 | | 5 | | 62 🗆 | DQ13 | DQ6 | DQ3 | | $V_{\rm SSQ}$ | $V_{\rm SSQ}$ | $V_{SSQ}$ | П | 6 | | 61 | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DDQ}$ | | NC | NC | DQ3 | | 7 | | 60 | DQ12 | NC | NC | | NC | DQ2 | DQ4 | | 8 | | 59 | DQ11 | DQ5 | NC | | $V_{DDQ}$ | V <sub>DDQ</sub> | V <sub>DDQ</sub> | 9 | 9 | | 58 | V <sub>SSQ</sub> | V <sub>SSQ</sub> | V <sub>ssq</sub> | | NC | NC | DQ5 | | 10 | | 57 | DQ10 | NC | NC | | DQ1 | DQ3 | DQ6 | | 11 | | 56 | DQ9 | DQ4 | DQ2 | | $V_{SSQ}$ | V <sub>SSQ</sub> | V <sub>SSQ</sub> | 디 | 12 | | 55 🗆 | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DDQ}$ | | NC | NC | DQ7 | 9 | 13 | | 54 | DQ8 | NC | NC | | NC | NC | NC | 9 | 14 | | 53 | NC | NC | NC | | $V_{DDQ}$ | V <sub>DDQ</sub> | V <sub>DDQ</sub> | | 15 | | 52 | V <sub>SSQ</sub> | V <sub>SSQ</sub> | V <sub>SSQ</sub> | | NC<br>NC | NC<br>NC | LDQS | | 16 | | 51 | UDQS<br>NC | DQS | DQS | | V <sub>DD</sub> | V <sub>DD</sub> | NC<br>V <sub>DD</sub> | | 17<br>18 | | 50 □<br>49 □ | V <sub>REF</sub> | NC<br>V <sub>REF</sub> | NC<br>V <sub>REF</sub> | | NC | NC | NC | | 19 | | 49 ∐<br>48 □ | V <sub>REF</sub><br>V <sub>SS</sub> | V <sub>REF</sub> | V <sub>REF</sub> | | NC | NC | LDM | | 20 | | 47 | UDM | DM | DM | | WE | WE | WE | Ħ | 21 | | 46 | CK | CK | CK | | CAS | CAS | CAS | 1 | 22 | | 45 | CK | CK | CK | | RAS | RAS | RAS | ∃ | 23 | | 44 🖥 | CKE | CKE | CKE | | CS | CS | <del>CS</del> | | 24 | | 43 | NC | NC | NC | | NC | NC | NC | Д | 25 | | 42 | A12 | A12 | A12 | | BA0 | BA0 | BA0 | 耳 | 26 | | 41 | A11 | A11 | A11 | | BA1 | BA1 | BA1 | 口 | 27 | | 40 | A9 | A9 | A9 | | A10/AP | A10/AP | A10/AP | Д | 28 | | 39 🗆 | A8 | A8 | A8 | | A0 | A0 | A0 | 9 | 29 | | 38 | A7 | A7 | A7 | | A1 | A1 | A1 | | 30 | | 37 📙 | A6 | A6 | A6 | | A2 | A2 | A2 | 9 | 31 | | 36 | A5 | A5 | A5 | | A3<br>\/ | A3<br>V <sub>DD</sub> | A3<br>V <sub>DD</sub> | | 32 | | 35 | A4<br>V | A4<br>V <sub>SS</sub> | A4<br>V | | $V_{DD}$ | v <sub>DD</sub> | v <sub>DD</sub> | 口 | 33 | | 34 | V <sub>SS</sub> | v <sub>SS</sub> | V <sub>ss</sub> | | | | | | | - 16Mb x 16 — | | | | | | | | | | | 32Mb x 8 — | | | 1 | | | | | | | | 64Mb x 4 | | | | $\downarrow$ | Figure 2 Pin Configuration P-TSOPII-66 **Pin Configuration** Table 1 Input/Output Functional Description | Symbol | Туре | Function | | | | | | |----------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | CK, CK | Input | Clock: CK and $\overline{\text{CK}}$ are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\text{CK}}$ . Output (read) data is referenced to the crossings of CK and $\overline{\text{CK}}$ (both directions of crossing). | | | | | | | CKE | Input | Clock Enable: CKE HIGH activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, $\overline{CK}$ and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during self refresh. | | | | | | | <u>CS</u> | Input | Chip Select: All commands are masked when $\overline{CS}$ is registered HIGH. $\overline{CS}$ provides for external bank selection on systems with multiple banks. $\overline{CS}$ is considered part of the command code. The standard pinout includes one $\overline{CS}$ pin. | | | | | | | RAS, CAS, WE | Input | <b>Command Inputs:</b> $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ (along with $\overline{CS}$ ) define the command being entered. | | | | | | | DM | Input | <b>Input Data Mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading. | | | | | | | BA0, BA1 | Input | Bank Address Inputs: BA0 and BA1 define to which bank an Active, Read, Write or Precharge command is being applied. BA0 and BA1 also determines if the mode register or extended mode register is to be accessed during a MRS or EMRS cycle. | | | | | | | A0 - A12 | Input | Address Inputs: Provide the row address for Active commands, and the column address and Auto Precharge bit for Read/Write commands, to select one location out of the memory array in the respective bank. A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). If only one bank is to be precharged, the bank is selected by BA0, BA1. The address inputs also provide the op-code during a Mode Register Set command. | | | | | | | DQ | Input/Output | Data Input/Output: Data bus. | | | | | | | DQS | Input/Output | <b>Data Strobe:</b> Output with read data, input with write data. Edge-aligned with read data, centered in write data. Used to capture write data. | | | | | | | NC | _ | No Connect: No internal electrical connection is present. | | | | | | | $V_{DDQ}$ | Supply | <b>DQ Power Supply:</b> $2.5 \text{ V} \pm 0.2 \text{ V} / 2.6 \text{V} \pm 0.1 \text{V}$ | | | | | | | $V_{\mathtt{SSQ}}$ | Supply | DQ Ground | | | | | | | $V_{DD}$ | Supply | <b>Power Supply:</b> 2.5 V ± 0.2 V. / 2.6V ± 0.1V | | | | | | | $V_{\mathtt{SS}}$ | Supply | Ground | | | | | | | $\overline{V_{REF}}$ | Supply | SSTL_2 Reference Voltage: $(V_{\rm DDQ}/2)$ | | | | | | **Pin Configuration** Figure 3 Block Diagram (64 Mbit $\times$ 4) #### **Notes** - 1. This Functional Block Diagram is intended to facilitate user understanding of the operation of the device; it does not represent an actual circuit implementation. - 2. DM is a unidirectional signal (input only), but is internally loaded to match the load of the bidirectional DQ and DQS signals. Data Sheet 8 Rev. 1.2, 2004-04 **Pin Configuration** Figure 4 Block Diagram (32 Mbit $\times$ 8) #### **Notes** - 1. This Functional Block Diagram is intended to facilitate user understanding of the operation of the device; it does not represent an actual circuit implementation. - 2. DM is a unidirectional signal (input only), but is internally loaded to match the load of the bidirectional DQ and DQS signals. Data Sheet 9 Rev. 1.2, 2004-04 **Pin Configuration** Figure 5 Block Diagram (16 Mbit $\times$ 16) #### **Notes** - 1. This Functional Block Diagram is intended to facilitate user understanding of the operation of the device; it does not represent an actual circuit implementation. - 2. UDM and LDM are unidirectional signals (input only), but is internally loaded to match the load of the bidirectional DQ, UDQS and LDQS signals. Data Sheet 10 Rev. 1.2, 2004-04 **Functional Description** #### 2 **Functional Description** The 256 Mbit Double Data Rate SDRAM is a high-speed CMOS, dynamic random-access memory containing 268,435,456 bits. The 256 Mbit Double Data Rate SDRAM is internally configured as a quad-bank DRAM. The 256 Mbit Double Data Rate SDRAM uses a double-data-rate architecture to achieve high-speed operation. The double-data-rate architecture is essentially a 2n prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 256 Mbit Double Data Rate SDRAM consists of a single 2n-bit wide, one clock cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half clock cycle data transfers at the I/O pins. Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the Active command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A12 select the row). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst access. Prior to normal operation, the DDR SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation. #### 2.1 Initialization DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. The following criteria must be met: No power sequencing is specified during power up or power down given the following criteria: - $V_{ m DD}$ and $V_{ m DDQ}$ are driven from a single power converter output - $V_{\mathsf{TT}}$ meets the specification - A minimum resistance of 42 $\Omega$ limits the input current from the $V_{TT}$ supply into any pin and $V_{REF}$ tracks $V_{DDQ}/2$ or the following relationship must be followed: - $V_{\rm DDQ}$ is driven after or with $V_{\rm DD}$ such that $V_{\rm DDQ}$ < $V_{\rm DD}$ + 0.3 V - $V_{ m TT}$ is driven after or with $V_{ m DDQ}$ such that $V_{ m TT}$ < $V_{ m DDQ}$ + 0.3 V $V_{ m REF}$ is driven after or with $V_{ m DDQ}$ such that $V_{ m REF}$ < $V_{ m DDQ}$ + 0.3 V The DQ and DQS outputs are in the High-Z state, where they remain until driven in normal operation (by a read access). After all power supply and reference voltages are stable, and the clock is stable, the DDR SDRAM requires a 200 µs delay prior to applying an executable command. Once the 200 µs delay has been satisfied, a Deselect or NOP command should be applied, and CKE should be brought HIGH. Following the NOP command, a Precharge ALL command should be applied. Next a Mode Register Set command should be issued for the Extended Mode Register, to enable the DLL, then a Mode Register Set command should be issued for the Mode Register, to reset the DLL, and to program the operating parameters. 200 clock cycles are required between the DLL reset and any executable command. During the 200 cycles of clock for DLL locking, a Deselect or NOP command must be applied. After the 200 clock cycles, a Precharge ALL command should be applied, placing the device in the "all banks idle" state. Once in the idle state, two AUTO REFRESH cycles must be performed. Additionally, a Mode Register Set command for the Mode Register, with the reset DLL bit deactivated (i.e. to program operating parameters without resetting the DLL) must be performed. Following these cycles, the DDR SDRAM is ready for normal operation. **Data Sheet** 17 Rev. 1.2, 2004-04 **Functional Description** # 2.2 Mode Register Definition The Mode Register is used to define the specific mode of operation of the DDR SDRAM. This definition includes the selection of a burst length, a burst type, a CAS latency, and an operating mode. The Mode Register is programmed via the Mode Register Set command (with BA0 = 0 and BA1 = 0) and retains the stored information until it is programmed again or the device loses power (except for bit A8, which is self-clearing). Mode Register bits A0-A2 specify the burst length, A3 specifies the type of burst (sequential or interleaved), A4-A6 specify the CAS latency, and A7-A12 specify the operating mode. The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements results in unspecified operation. | MR<br>Mode R | Register | Defini | tion | | | (BA | [1:0] = ( | 00 <sub>B</sub> ) | | | | | | | |--------------|----------|--------|------|--------|-------|-----|-----------|-------------------|----|----|----|----|----|----| | BA1 | BA0 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 0 | 0 | | 0 | PERATI | NG MO | ÞΕ | ı | | CL | 1 | ВТ | | BL | | | req. | addr | | | ١ | N | | | | W | | W | | W | | | Field | Bits | Type <sup>1)</sup> | Description | |-------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | BL | [2:0] | W | Burst Length Number of sequential bits per DQ related to one read/write command; see Chapter 2.2.1. Note: All other bit combinations are RESERVED. 001 2 010 4 | | | | | 011 8 | | ВТ | 3 | | Burst Type See Table 3 for internal address sequence of low order address bits; see Chapter 2.2.2. 0 Sequential 1 Interleaved | | CL | [6:4] | | CAS Latency Number of full clocks from read command to first data valid window; see Chapter 2.2.3. Note: All other bit combinations are RESERVED. | | | | | 010 2<br>011 3<br>101 1.5<br>Note: DDR200 components only | | MODE | [40.7] | _ | 110 2.5 | | MODE | [12:7] | | Operating Mode See Chapter 2.2.4. | | | | | Note: All other bit combinations are RESERVED. | | | | | 000000 Normal Operation without DLL Reset<br>000010 Normal Operation with DLL Reset | <sup>1)</sup> w = write only register bit **Functional Description** # 2.2.1 Burst Length Read and write accesses to the DDR SDRAM are burst oriented, with the burst length being programmable. The burst length determines the maximum number of column locations that can be accessed for a given Read or Write command. Burst lengths of 2, 4, or 8 locations are available for both the sequential and the interleaved burst types. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a Read or Write command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst wraps within the block if a boundary is reached. The block is uniquely selected by A1-Ai when the burst length is set to two, by A2-Ai when the burst length is set to four and by A3-Ai when the burst length is set to eight (where Ai is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both Read and Write bursts. ## 2.2.2 Burst Type Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit A3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in **Table 3**. **Table 3** Burst Definition | Burst<br>Length | Start | ing Colun | nn Address | Order of Accesses Within a Burst | | | | | | |-----------------|-------|-----------|------------|----------------------------------|--------------------|--|--|--|--| | | A2 | A1 | Α0 | Type = Sequential | Type = Interleaved | | | | | | 2 | | | 0 | 0-1 | 0-1 | | | | | | | | | 1 | 1-0 | 1-0 | | | | | | 4 | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | | | | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | | | | | 8 | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | | | | | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | | | #### **Notes** - 1. For a burst length of two, A1-Ai selects the two-data-element block; A0 selects the first access within the block. - 2. For a burst length of four, A2-Ai selects the four-data-element block; A0-A1 selects the first access within the block. - 3. For a burst length of eight, A3-Ai selects the eight-data- element block; A0-A2 selects the first access within the block. - 4. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. Data Sheet 19 Rev. 1.2, 2004-04 **Functional Description** # 2.2.3 Read Latency The Read latency, or CAS latency, is the delay, in clock cycles, between the registration of a Read command and the availability of the first burst of output data. The latency can be programmed 2, 2.5 and 3 clocks. CAS latency of 1.5 is supported for DDR200 components only. If a Read command is registered at clock edge n, and the latency is m clocks, the data is available nominally coincident with clock edge n + m (see Figure 1). Reserved states should not be used as unknown operation or incompatibility with future versions may result. ### 2.2.4 Operating Mode The normal operating mode is selected by issuing a Mode Register Set Command with bits A7-A12 set to zero, and bits A0-A6 set to the desired values. A DLL reset is initiated by issuing a Mode Register Set command with bits A7 and A9-A12 each set to zero, bit A8 set to one, and bits A0-A6 set to the desired values. A Mode Register Set command issued to reset the DLL should always be followed by a Mode Register Set command to select normal operating mode. All other combinations of values for A7-A12 are reserved for future use and/or test modes. Test modes and reserved states should not be used as unknown operation or incompatibility with future versions may result. Figure 1 Required CAS Latencies **Functional Description** # 2.3 Extended Mode Register The Extended Mode Register controls functions beyond those controlled by the Mode Register; these additional functions include DLL enable/disable, and output drive strength selection (optional). These functions are controlled via the bits shown in the Extended Mode Register Definition. The Extended Mode Register is programmed via the Mode Register Set command (with BA0 = 1 and BA1 = 0) and retains the stored information until it is programmed again or the device loses power. The Extended Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements result in unspecified operation. | EMR Extended Mode Register Definition | | | | | | | $(BA[1:0] = 01_B)$ | | | | | | | | | |---------------------------------------|-----|-----|-----|-----|-----|----|--------------------|----|-----|----|----|----|----|----|----| | | BA1 | BA0 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | | 0 1 Operating Mode | | | | | | | | DS | DLL | | | | | | | | reg. addr | | | | | | W | | | | | | W | W | | | | Field | Bits | Type <sup>1)</sup> | Description | | | | |-------|--------|--------------------|---------------------------------------------------------------------------------------------|--|--|--| | DLL | 0 | w | DLL Status See Chapter 2.3.1. 0 Enabled 1 Disabled | | | | | DS | 1 | | Drive Strength See Chapter 2.3.2, Chapter 3.2 and Chapter 3.3. 0 Normal 1 Weak | | | | | MODE | [12:2] | | Operating Mode Note: All other bit combinations are RESERVED. 00000000000Normal Operation | | | | <sup>1)</sup> w = write only register bit #### 2.3.1 DLL Enable/Disable The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having disabled the DLL for the purpose of debug or evaluation. The DLL is automatically disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time the DLL is enabled, 200 clock cycles must occur before a Read command can be issued. This is the reason 200 clock cycles must occur before issuing a Read or Write command upon exit of self refresh operation. ### 2.3.2 Output Drive Strength The normal drive strength for all outputs is specified to be SSTL\_2, Class II. In addition this design version supports a weak driver mode for lighter load and/or point-to-point environments which can be activated during mode register set. *I-V* curves for the normal and weak drive strength are included in this document. Data Sheet 21 Rev. 1.2, 2004-04 **Functional Description** #### 2.4 Commands #### **Deselect** The Deselect function prevents new commands from being executed by the DDR SDRAM. The DDR SDRAM is effectively deselected. Operations already in progress are not affected. #### No Operation (NOP) The No Operation (NOP) command is used to perform a NOP to a DDR SDRAM. This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. #### **Mode Register Set** The mode registers are loaded via inputs A0-A12, BA0 and BA1. See mode register descriptions in **Chapter 2.2**. The Mode Register Set command can only be issued when all banks are idle and no bursts are in progress. A subsequent executable command cannot be issued until $t_{\text{MRD}}$ is met. #### **Active** The Active command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-A12 selects the row. This row remains active (or open) for accesses until a Precharge (or Read or Write with Auto Precharge) is issued to that bank. A Precharge (or Read or Write with Auto Precharge) command must be issued and completed before opening a different row in the same bank. #### Read The Read command is used to initiate a burst read access to an active (open) row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-Ai, Aj (where $[i=8, j=don't\ care]$ for x16, $[i=9, j=don't\ care]$ for x8 and [i=9, j=11] for x4) selects the starting column location. The value on input A10 determines whether or not Auto Precharge is used. If Auto Precharge is selected, the row being accessed is precharged at the end of the Read burst; if Auto Precharge is not selected, the row remains open for subsequent accesses. #### Write The Write command is used to initiate a burst write access to an active (open) row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0-Ai, Aj (where [i = 9, j = don't care] for x8; where [i = 9, j = 11] for x4) selects the starting column location. The value on input A10 determines whether or not Auto Precharge is used. If Auto Precharge is selected, the row being accessed is precharged at the end of the Write burst; if Auto Precharge is not selected, the row remains open for subsequent accesses. Input data appearing on the DQs is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered low, the corresponding data is written to memory; if the DM signal is registered high, the corresponding data inputs are ignored, and a Write is not executed to that byte/column location. #### **Precharge** The Precharge command is used to deactivate (close) the open row in a particular bank or the open row(s) in all banks. The bank(s) will be available for a subsequent row access a specified time ( $t_{RP}$ ) after the Precharge command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care". Once a bank has been precharged, it is in the idle state and must be activated prior to any Read or Write commands being issued to that bank. A precharge command is treated as a NOP if there is no open row in that bank, or if the previously open row is already in the process of precharging. Data Sheet 22 Rev. 1.2, 2004-04 **Functional Description** #### **Auto Precharge** Auto Precharge is a feature which performs the same individual-bank precharge functions described above, but without requiring an explicit command. This is accomplished by using A10 to enable Auto Precharge in conjunction with a specific Read or Write command. A precharge of the bank/row that is addressed with the Read or Write command is automatically performed upon completion of the Read or Write burst. Auto Precharge is nonpersistent in that it is either enabled or disabled for each individual Read or Write command. Auto Precharge ensures that the precharge is initiated at the earliest valid stage within a burst. The user must not issue another command to the same bank until the precharge ( $t_{RP}$ ) is completed. This is determined as if an explicit Precharge command was issued at the earliest possible time, as described for each burst type in **Chapter 2.5**. #### **Burst Terminate** The Burst Terminate command is used to truncate read bursts (with Auto Precharge disabled). The most recently registered Read command prior to the Burst Terminate command is truncated, as shown in **Chapter 2.5**. #### **Auto Refresh** Auto Refresh is used during normal operation of the DDR SDRAM and is analogous to $\overline{\text{CAS}}$ Before $\overline{\text{RAS}}$ (CBR) Refresh in previous DRAM types. This command is nonpersistent, so it must be issued each time a refresh is required. The refresh addressing is generated by the internal refresh controller. This makes the address bits "Don't Care" during an Auto Refresh command. The 256 Mbit Double Data Rate SDRAM requires Auto Refresh cycles at an average periodic interval of 7.8 μs (maximum). To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight Auto Refresh commands can be posted in the system, meaning that the maximum absolute interval between any Auto Refresh command and the next Auto Refresh command is $9 \times 7.8 \,\mu s$ (70.2 $\mu s$ ). This maximum absolute interval is short enough to allow for DLL updates internal to the DDR SDRAM to be restricted to Auto Refresh cycles, without allowing too much drift in $t_{AC}$ between updates. #### **Self Refresh** The Self Refresh command can be used to retain data in the DDR SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR SDRAM retains data without external clocking. The Self Refresh command is initiated as an Auto Refresh command coincident with CKE transitioning low. The DLL is automatically disabled upon entering Self Refresh, and is automatically enabled upon exiting Self Refresh (200 clock cycles must then occur before a Read command can be issued). Input signals except CKE (low) are "Don't Care" during Self Refresh operation. The procedure for exiting self refresh requires a sequence of commands. CK (and $\overline{\text{CK}}$ ) must be stable prior to CKE returning high. Once CKE is high, the SDRAM must have NOP commands issued for $t_{\text{XSNR}}$ because time is required for the completion of any internal refresh in progress. A simple algorithm for meeting both refresh and DLL requirements is to apply NOPs for 200 clock cycles before applying any other command. Data Sheet 23 Rev. 1.2, 2004-04 Table 4 Truth Table 1a: Commands | Name (Function) | CS | RAS | CAS | WE | Address | MNE | Notes | |--------------------------------------------------------|----|-----|-----|----|----------|-------|--------| | Deselect (NOP) | Н | Χ | Х | Х | X | NOP | 1)2) | | No Operation (NOP) | L | Н | Н | Н | X | NOP | 1)2) | | Active (Select Bank And Activate Row) | L | L | Н | Н | Bank/Row | ACT | 1)3) | | Read (Select Bank And Column, And Start Read Burst) | L | Н | L | Н | Bank/Col | Read | 1)4) | | Write (Select Bank And Column, And Start Write Burst) | L | Н | L | L | Bank/Col | Write | 1)4) | | Burst Terminate | L | Н | Н | L | X | BST | 1)5) | | Precharge (Deactivate Row In Bank Or Banks) | L | L | Н | L | Code | PRE | 1)6) | | Auto Refresh Or Self Refresh (Enter Self Refresh Mode) | L | L | L | Н | X | AR/SR | 1)7)8) | | Mode Register Set | L | L | L | L | Op-Code | MRS | 1)9) | - 1) CKE is HIGH for all commands shown except Self Refresh. - 2) Deselect and NOP are functionally interchangeable. - 3) BA0-BA1 provide bank address and A0-A12 provide row address. - 4) BA0, BA1 provide bank address; A0-Ai provide column address (where i = 8 for x16, i = 9 for x8 and 9, 11 for x4); A10 HIGH enables the Auto Precharge feature (nonpersistent), A10 LOW disables the Auto Precharge feature. - 5) Applies only to read bursts with Auto Precharge disabled; this command is undefined (and should not be used) for read bursts with Auto Precharge enabled or for write bursts. - 6) A10 LOW: BA0, BA1 determine which bank is precharged. A10 HIGH: all banks are precharged and BA0, BA1 are "Don't Care". - 7) This command is Auto Refresh if CKE is HIGH; Self Refresh if CKE is LOW. - 8) Internal refresh counter controls row and bank addressing; all inputs and I/Os are "Don't Care" except for CKE. - 9) BA0, BA1 select either the Base or the Extended Mode Register (BA0 = 0, BA1 = 0 selects Mode Register; BA0 = 1, BA1 = 0 selects Extended Mode Register; other combinations of BA0-BA1 are reserved; A0-A12 provide the op-code to be written to the selected Mode Register). Table 5 Truth Table 1b: DM Operation | Name (Function) | DM | DQs | Notes | |-----------------|----|-------|-------| | Write Enable | L | Valid | 1) | | Write Inhibit | Н | X | 1) | <sup>1)</sup> Used to mask write data; provided coincident with the corresponding data. **Functional Description** # 2.5 Operations #### 2.5.1 Bank/Row Activation Before any Read or Write commands can be issued to a bank within the DDR SDRAM, a row in that bank must be "opened" (activated). This is accomplished via the Active command and addresses A0-A12, BA0 and BA1 (see Figure 2), which decode and select both the bank and the row to be activated. After opening a row (issuing an Active command), a Read or Write command may be issued to that row, subject to the $t_{\rm RCD}$ specification. A subsequent Active command to a different row in the same bank can only be issued after the previous active row has been "closed" (precharged). The minimum time interval between successive Active commands to the same bank is defined by $t_{\rm RC}$ . A subsequent Active command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive Active commands to different banks is defined by $t_{\rm RRD}$ . Figure 2 Activating a Specific Row in a Specific Bank Figure 3 $t_{RCD}$ and $t_{RRD}$ Definition **Functional Description** #### 2.5.2 Reads Subsequent to programming the mode register with CAS latency, burst type, and burst length, Read bursts are initiated with a Read command, as shown on **Figure 4**. The starting column and bank addresses are provided with the Read command and Auto Precharge is either enabled or disabled for that burst access. If Auto Precharge is enabled, the row that is accessed starts precharge at the completion of the burst, provided $t_{\rm RAS}$ has been satisfied. For the generic Read commands used in the following illustrations, Auto Precharge is disabled. During Read bursts, the valid data-out element from the starting column address is available following the CAS latency after the Read command. Each subsequent data-out element is valid nominally at the next positive or negative clock edge (i.e. at the next crossing of CK and $\overline{\text{CK}}$ ). Figure 5 shows general timing for each supported CAS latency setting. DQS is driven by the DDR SDRAM along with output data. The initial low state on DQS is known as the read preamble; the low state coincident with the last data-out element is known as the read postamble. Upon completion of a burst, assuming no other commands have been initiated, the DQs goes High-Z. Data from any Read burst may be concatenated with or truncated with data from a subsequent Read command. In either case, a continuous flow of data can be maintained. The first data element from the new burst follows either the last element of a completed burst or the last desired data element of a longer burst which is being truncated. The new Read command should be issued x cycles after the first Read command, where x equals the number of desired data element pairs (pairs are required by the 2n prefetch architecture). This is shown on Figure 6. A Read command can be initiated on any clock cycle following a previous Read command. Nonconsecutive Read data is illustrated on Figure 7. Full-speed Random Read Accesses: CAS Latencies (Burst Length = 2, 4 or 8) within a page (or pages) can be performed as shown on Figure 8. Figure 4 Read Command Figure 5 Read Burst: CAS Latencies (Burst Length = 4) Figure 6 Consecutive Read Bursts: CAS Latencies (Burst Length = 4 or 8) Figure 7 Non-Consecutive Read Bursts: CAS Latencies (Burst Length = 4) Figure 8 Random Read Accesses: CAS Latencies (Burst Length = 2, 4 or 8) #### **Functional Description** Data from any Read burst may be truncated with a Burst Terminate command, as shown on **Figure 9**. The Burst Terminate latency is equal to the read (CAS) latency, i.e. the Burst Terminate command should be issued x cycles after the Read command, where x equals the number of desired data element pairs. Data from any Read burst must be completed or truncated before a subsequent Write command can be issued. If truncation is necessary, the Burst Terminate command must be used, as shown on **Figure 10**. The example is shown for $t_{DQSS(min)}$ . The $t_{DQSS(max)}$ case, not shown here, has a longer bus idle time. $t_{DQSS(min)}$ and $t_{DQSS(max)}$ are defined in **Chapter 2.5.3**. A Read burst may be followed by, or truncated with, a Precharge command to the same bank (provided that Auto Precharge was not activated). The Precharge command should be issued x cycles after the Read command, where x equals the number of desired data element pairs (pairs are required by the 2n prefetch architecture). This is shown on **Figure 11** for Read latencies of 2 and 2.5. Following the Precharge command, a subsequent command to the same bank cannot be issued until $t_{\rm RP}$ is met. Note that part of the row precharge time is hidden during the access of the last data elements. In the case of a Read being executed to completion, a Precharge command issued at the optimum time (as described above) provides the same operation that would result from the same Read burst with Auto Precharge enabled. The disadvantage of the Precharge command is that it requires that the command and address busses be available at the appropriate time to issue the command. The advantage of the Precharge command is that it can be used to truncate bursts. Data Sheet 31 Rev. 1.2, 2004-04 Figure 9 Terminating a Read Burst: CAS Latencies (Burst Length = 8) Figure 10 Read to Write: CAS Latencies (Burst Length = 4 or 8) Figure 11 Read to Precharge: CAS Latencies (Burst Length = 4 or 8) **Functional Description** #### 2.5.3 Writes Write bursts are initiated with a Write command, as shown in Figure 12. The starting column and bank addresses are provided with the Write command, and Auto Precharge is either enabled or disabled for that access. If Auto Precharge is enabled, the row being accessed is precharged at the completion of the burst. For the generic Write commands used in the following illustrations, Auto Precharge is disabled. During Write bursts, the first valid data-in element is registered on the first rising edge of DQS following the write command, and subsequent data elements are registered on successive edges of DQS. The Low state on DQS between the Write command and the first rising edge is known as the write preamble; the Low state on DQS following the last data-in element is known as the write postamble. The time between the Write command and the first corresponding rising edge of DQS ( $t_{DQSS}$ ) is specified with a relatively wide range (from 75% to 125% of one clock cycle), so most of the Write diagrams that follow are drawn for the two extreme cases (i.e. $t_{DQSS(min)}$ and $t_{DQSS(max)}$ ). Figure 13 shows the two extremes of $t_{DQSS}$ for a burst of four. Upon completion of a burst, assuming no other commands have been initiated, the DQs and DQS enters High-Z and any additional input data is ignored. Data for any Write burst may be concatenated with or truncated with a subsequent Write command. In either case, a continuous flow of input data can be maintained. The new Write command can be issued on any positive edge of clock following the previous Write command. The first data element from the new burst is applied after either the last element of a completed burst or the last desired data element of a longer burst which is being truncated. The new Write command should be issued x cycles after the first Write command, where x equals the number of desired data element pairs (pairs are required by the 2n prefetch architecture). **Figure 14** shows concatenated bursts of 4. An example of non-consecutive Writes is shown in **Figure 15**. Full-speed random write accesses within a page or pages can be performed as shown in **Figure 16**. Data for any Write burst may be followed by a subsequent Read command. To follow a Write without truncating the write burst, $t_{\rm WTR}$ (Write to Read) should be met as shown in **Figure 17**. Data for any Write burst may be truncated by a subsequent Read command, as shown in **Figure 18** to **Figure 20**. Note that only the data-in pairs that are registered prior to the $t_{\text{WTR}}$ period are written to the internal array, and any subsequent data-in must be masked with DM, as shown in the diagrams noted previously. Data for any Write burst may be followed by a subsequent Precharge command. To follow a Write without truncating the write burst, $t_{WR}$ should be met as shown in **Figure 21**. Data for any Write burst may be truncated by a subsequent Precharge command, as shown in **Figure 22** to **Figure 24**. Note that only the data-in pairs that are registered prior to the $t_{\rm WR}$ period are written to the internal array, and any subsequent data in should be masked with DM. Following the Precharge command, a subsequent command to the same bank cannot be issued until $t_{\rm RP}$ is met. In the case of a Write burst being executed to completion, a Precharge command issued at the optimum time (as described above) provides the same operation that would result from the same burst with Auto Precharge. The disadvantage of the Precharge command is that it requires that the command and address busses be available at the appropriate time to issue the command. The advantage of the Precharge command is that it can be used to truncate bursts. Data Sheet 35 Rev. 1.2, 2004-04 Figure 12 Write Command Figure 13 Write Burst (Burst Length = 4) Figure 14 Write to Write (Burst Length = 4) Figure 15 Write to Write: Max. DQSS, Non-Consecutive (Burst Length = 4) Figure 16 Random Write Cycles (Burst Length = 2, 4 or 8) Figure 17 Write to Read: Non-Interrupting (CAS Latency = 2; Burst Length = 4) Figure 18 Write to Read: Interrupting (CAS Latency = 2; Burst Length = 8) Figure 19 Write to Read: Min. DQSS, Odd Number of Data (3-bit Write), Interrupting (CL2; BL8) Figure 20 Write to Read: Nominal DQSS, Interrupting (CAS Latency = 2; Burst Length = 8) Figure 21 Write to Precharge: Non-Interrupting (Burst Length = 4) Figure 22 Write to Precharge: Interrupting (Burst Length = 4 or 8) Figure 23 Write to Precharge: Minimum DQSS, Odd Number of Data (1-bit Write), Interrupting (BL 4 or 8) Figure 24 Write to Precharge: Nominal DQSS (2-bit Write), Interrupting (Burst Length = 4 or 8) **Functional Description** ### 2.5.4 Precharge The Precharge command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time ( $t_{\rm RP}$ ) after the Precharge command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. When all banks are to be precharged, inputs BA0, BA1 are treated as "Don't Care". Once a bank has been precharged, it is in the idle state and must be activated prior to any Read or Write commands being issued to that bank. Figure 25 Precharge Command **Functional Description** #### 2.5.5 Power-Down Power-down is entered when CKE is registered LOW (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, $\overline{\text{CK}}$ and CKE. The DLL is still running in Power Down mode, so for maximum power savings, the user has the option of disabling the DLL prior to entering Power-down. In that case, the DLL must be enabled after exiting power-down, and 200 clock cycles must occur before a Read command can be issued. In power-down mode, CKE Low and a stable clock signal must be maintained at the inputs of the DDR SDRAM, and all other input signals are "Don't Care". However, power-down duration is limited by the refresh requirements of the device, so in most applications, the self refresh mode is preferred over the DLL-disabled power-down mode. The power-down state is synchronously exited when CKE is registered HIGH (along with a NOP or Deselect command). A valid, executable command may be applied one clock cycle later. Figure 26 Power Down Table 6 Truth Table 2: Clock Enable (CKE) | <b>Current State</b> | CKE n-1 | CKEn | Command n | Action n | Notes | |----------------------|-------------------|------------------|-----------------|----------------------------|-------| | | Previous<br>Cycle | Current<br>Cycle | | | | | Self Refresh | L | L | X | Maintain Self-Refresh | _ | | Self Refresh | L | Н | Deselect or NOP | Exit Self-Refresh | 1) | | Power Down | L | L | X | Maintain Power-Down | _ | | Power Down | L | Н | Deselect or NOP | Exit Power-Down | _ | | All Banks Idle | Н | L | Deselect or NOP | Precharge Power-Down Entry | _ | | All Banks Idle | Н | L | AUTO REFRESH | Self Refresh Entry | _ | | Bank(s) Active | Н | L | Deselect or NOP | Active Power-Down Entry | _ | | | Н | Н | See Table 7 | _ | _ | Deselect or NOP commands should be issued on any clock edges occurring during the Self Refresh Exit (t<sub>XSNR</sub>) period. A minimum of 200 clock cycles are needed before applying a read command to allow the DLL to lock to the input clock. - 1. CKEn is the logic state of CKE at clock edge n: CKE n-1 was the state of CKE at the previous clock edge. - 2. Current state is the state of the DDR SDRAM immediately prior to clock edge n. - 3. COMMAND n is the command registered at clock edge n, and ACTION n is a result of COMMAND n. - 4. All states and sequences not shown are illegal or reserved. Table 7 Truth Table 3: Current State Bank n - Command to Bank n (same bank) | <b>Current State</b> | t State CS RAS CAS WE Command | | Action | Notes | | | | |-------------------------|-----------------------------------------|---|--------|-------|----------------------|----------------------------------------|-------------------| | Any | Н | Х | Χ | Х | Deselect | NOP. Continue previous operation. | 1)2)3)4)5)6) | | | L | Н | Н | Н | No Operation | NOP. Continue previous operation. | 1) to 6) | | Idle | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | | L | L | L | Н | AUTO REFRESH | - | 1) to 7) | | | L | L | L | L | MODE<br>REGISTER SET | - | 1) to 7) | | Row Active | L | Н | L | Н | Read | Select column and start Read burst | 1) to 6), 8) | | | L | Н | L | L | Write | Select column and start Write burst | 1) to 6), 8) | | | L | L | Н | L | Precharge | Deactivate row in bank(s) | 1) to 6), 9) | | Read (Auto<br>Precharge | L | Н | L | Н | Read | Select column and start new Read burst | 1) to 6), 8) | | Disabled) | L | L | Н | L | Precharge | Truncate Read burst, start Precharge | 1) to 6), 9) | | | L | Н | Н | L | BURST<br>TERMINATE | BURST TERMINATE | 1) to 6), 10) | | Write (Auto | L | Н | L | Н | Read | Select column and start Read burst | 1) to 6), 8), 11) | | Precharge | L | Н | L | L | Write | Select column and start Write burst | 1) to 6), 8) | | Disabled) | L | L | Н | L | Precharge | Truncate Write burst, start Precharge | 1) to 6), 9), 11) | <sup>1)</sup> This table applies when CKE n-1 was HIGH and CKE n is HIGH (see **Table 6** and after $t_{\text{XSNR}}/t_{\text{XSRD}}$ has been met (if the previous state was self refresh). <sup>2)</sup> This table is bank-specific, except where noted, i.e., the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state. Exceptions are covered in the notes below. #### **Functional Description** 3) Current state definitions: Idle: The bank has been precharged, and $t_{RP}$ has been met. Row Active: A row in the bank has been activated, and $t_{RCD}$ has been met. No data bursts/accesses and no register accesses are in progress. Read: A Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. Write: A Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. 4) The following states must not be interrupted by a command issued to the same bank. Precharging: Starts with registration of a Precharge command and ends when $t_{RP}$ is met. Once $t_{RP}$ is met, the bank is in the idle state. Row Activating: Starts with registration of an Active command and ends when $t_{RCD}$ is met. Once $t_{RCD}$ is met, the bank is in the "row active" state. Read w/Auto Precharge Enabled: Starts with registration of a Read command with Auto Precharge enabled and ends when $t_{RP}$ has been met. Once $t_{RP}$ is met, the bank is in the idle state. Write w/Auto Precharge Enabled: Starts with registration of a Write command with Auto Precharge enabled and ends when $t_{RP}$ has been met. Once $t_{RP}$ is met, the bank is in the idle state. Deselect or NOP commands, or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and according to **Table 8**. - 5) The following states must not be interrupted by any executable command; Deselect or NOP commands must be applied on each positive clock edge during these states. - Refreshing: Starts with registration of an Auto Refresh command and ends when $t_{RFC}$ is met. Once $t_{RFC}$ is met, the DDR SDRAM is in the "all banks idle" state. - Accessing Mode Register: Starts with registration of a Mode Register Set command and ends when $t_{MRD}$ has been met. Once $t_{MRD}$ is met, the DDR SDRAM is in the "all banks idle" state. - Precharging All: Starts with registration of a Precharge All command and ends when $t_{RP}$ is met. Once $t_{RP}$ is met, all banks is in the idle state. - 6) All states and sequences not shown are illegal or reserved. - 7) Not bank-specific; requires that all banks are idle. - 8) Reads or Writes listed in the Command/Action column include Reads or Writes with Auto Precharge enabled and Reads or Writes with Auto Precharge disabled. - 9) May or may not be bank-specific; if all/any banks are to be precharged, all/any must be in a valid state for precharging. - 10) Not bank-specific; BURST TERMINATE affects the most recent Read burst, regardless of bank. - 11) Requires appropriate DM masking. Table 8 Truth Table 4: Current State Bank n - Command to Bank m (different bank) | <b>Current State</b> | CS | RAS | CAS | WE | Command | Action | Notes | |------------------------|----|-----|-----|----|-----------------------------------------------|-----------------------------------------|-------------------| | Any | Н | Χ | Χ | Х | Deselect | NOP. Continue previous operation. | 1)2)3)4)5)6) | | | L | Н | Н | Н | No Operation | NOP. Continue previous operation. | 1) to 6) | | Idle | X | Х | X | X | Any Command<br>Otherwise Allowed<br>to Bank m | _ | 1) to 6) | | Row Activating, | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | Active, or | L | Н | L | Н | Read | Select column and start Read burst | 1) to 7) | | Precharging | L | Н | L | L | Write | Select column and start Write burst | 1) to 7) | | | L | L | Н | L | Precharge | - | 1) to 6) | | Read (Auto | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | Precharge<br>Disabled) | L | Н | L | Н | Read | Select column and start new Read burst | 1) to 7) | | | L | L | Н | L | Precharge | _ | 1) to 6) | | Write (Auto | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | Precharge | L | Н | L | Н | Read | Select column and start Read burst | 1) to 8) | | Disabled) | L | Н | L | L | Write | Select column and start new Write burst | 1) to 7) | | | L | L | Н | L | Precharge | _ | 1) to 6) | | Read (With Auto | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | Precharge) | L | Н | L | Н | Read | Select column and start new Read burst | 1) to 7), 9) | | | L | Н | L | L | Write | Select column and start Write burst | 1) to 7), 9), 10) | | | L | L | Н | L | Precharge | _ | 1) to 6) | | Write (With Auto | L | L | Н | Н | Active | Select and activate row | 1) to 6) | | Precharge) | L | Н | L | Н | Read | Select column and start Read burst | 1) to 7), 9) | | | L | Н | L | L | Write | Select column and start new Write burst | 1) to 7), 9) | | | L | L | Н | L | Precharge | _ | 1) to 6) | - 1) This table applies when CKE n-1 was HIGH and CKE n is HIGH (see **Table 6**: Clock Enable (CKE) and after $t_{XSNR}/t_{XSRD}$ has been met (if the previous state was self refresh). - 2) This table describes alternate bank operation, except where noted, i.e., the current state is for bank n and the commands shown are those allowed to be issued to bank m (assuming that bank m is in such a state that the given command is allowable). Exceptions are covered in the notes below. - 3) Current state definitions: - Idle: The bank has been precharged, and $t_{\rm RP}$ has been met. - Row Active: A row in the bank has been activated, and $t_{RCD}$ has been met. No data bursts/accesses and no register accesses are in progress. - Read: A Read burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. - Write: A Write burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated. Read with Auto Precharge Enabled: See <sup>10)</sup>. - Write with Auto Precharge Enabled: See <sup>10)</sup>. - 4) AUTO REFRESH and Mode Register Set commands may only be issued when all banks are idle. - 5) A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only. - 6) All states and sequences not shown are illegal or reserved. #### **Functional Description** - 7) Reads or Writes listed in the Command/Action column include Reads or Writes with Auto Precharge enabled and Reads or Writes with Auto Precharge disabled. - 8) Requires appropriate DM masking. - 9) Concurrent Auto Precharge: This device supports "Concurrent Auto Precharge". When a read with auto precharge or a write with auto precharge is enabled any command may follow to the other banks as long as that command does not interrupt the read or write data transfer and all other limitations apply (e.g. contention between READ data and WRITE data must be avoided). The minimum delay from a read or write command with auto precharge enable, to a command to a different banks is summarized in Table 9. 10) A Write command may be applied after the completion of data output. Table 9 Truth Table 5: Concurrent Auto Precharge | From Command | To Command (different bank) | Minimum Delay with Concurrent Auto Precharge Support | Unit | |--------------|-----------------------------|------------------------------------------------------|----------| | WRITE w/AP | Read or Read w/AP | 1 + (BL/2) + t <sub>WTR</sub> | $t_{CK}$ | | | Write to Write w/AP | BL/2 | $t_{CK}$ | | | Precharge or Activate | 1 | $t_{CK}$ | | Read w/AP | Read or Read w/AP | BL/2 | $t_{CK}$ | | | Write or Write w/AP | CL (rounded up) + BL/2 | $t_{CK}$ | | | Precharge or Activate | 1 | $t_{CK}$ | Data Sheet 54 Rev. 1.2, 2004-04 **Functional Description** ### 2.6 Simplified State Diagram Figure 27 Simplified State Diagram **Electrical Characteristics** ### 3 Electrical Characteristics ### 3.1 Operating Conditions Table 10 Absolute Maximum Ratings | Parameter | Symbol | Values | | | Unit | <b>Note/ Test Condition</b> | | |-------------------------------------------------------|-------------------|--------|------|-----------------------|------|-----------------------------|--| | | | min. | typ. | max. | | | | | Voltage on I/O pins relative to $V_{\rm SS}$ | $V_{IN}, V_{OUT}$ | -0.5 | _ | V <sub>DDQ</sub> +0.5 | V | _ | | | Voltage on inputs relative to $V_{\rm SS}$ | $V_{IN}$ | -1 | - | +3.6 | V | _ | | | Voltage on $V_{ m DD}$ supply relative to $V_{ m SS}$ | $V_{DD}$ | -1 | _ | +3.6 | V | - | | | Voltage on $V_{DDQ}$ supply relative to $V_{SS}$ | $V_{DDQ}$ | -1 | _ | +3.6 | V | _ | | | Operating temperature (ambient) | $T_{A}$ | 0 | _ | +70 | °C | _ | | | Storage temperature (plastic) | $T_{STG}$ | -55 | _ | +150 | °C | _ | | | Power dissipation (per SDRAM component) | $P_{D}$ | - | 1.5 | _ | W | _ | | | Short circuit output current | $I_{OUT}$ | _ | 50 | _ | mA | _ | | Attention: Permanent damage to the device may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only, and functional operation should be restricted to recommended operation conditions. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability and exceeding only one of the values may cause irreversible damage to the integrated circuit. Table 11 Input and Output Capacitances | Parameter | Symbol $C_{l1}$ | | Value | S | Unit | Note/ | | |----------------------------------------------------|-----------------|------|-------|------|------|------------------|--| | | | Min. | Тур. | Max. | | Test Condition | | | Input Capacitance: CK, CK | | 1.5 | _ | 2.5 | pF | P-TFBGA-60 1) | | | | | 2.0 | _ | 3.0 | pF | P-TSOPII-66 1) | | | Delta Input Capacitance | $C_{dl1}$ | _ | _ | 0.25 | pF | 1) | | | Input Capacitance: | $C_{12}$ | 1.5 | _ | 2.5 | pF | P-TFBGA-60 1) | | | All other input-only pins | | 2.0 | _ | 3.0 | pF | P-TSOPII-66 1) | | | Delta Input Capacitance: All other input-only pins | $C_{dIO}$ | _ | _ | 0.5 | pF | 1) | | | Input/Output Capacitance: DQ, DQS, DM | $C_{IO}$ | 3.5 | _ | 4.5 | pF | P-TFBGA-60 1)2) | | | | | 4.0 | _ | 5.0 | pF | P-TSOPII-66 1)2) | | | Delta Input/Output Capacitance:<br>DQ, DQS, DM | $C_{dIO}$ | _ | _ | 0.5 | pF | 1) | | <sup>1)</sup> These values are guaranteed by design and are tested on a sample base only. $V_{\rm DDQ} = V_{\rm DD} = 2.5 \ \rm V \pm 0.2 \ \rm V$ , $f = 100 \ \rm MHz$ , $T_{\rm A} = 25 \ ^{\circ}\rm C$ , $V_{\rm OUT(DC)} = V_{\rm DDQ}/2$ , $V_{\rm OUT}$ (Peak to Peak) 0.2 V. Unused pins are tied to ground. <sup>2)</sup> DM inputs are grouped with I/O pins reflecting the fact that they are matched in loading to DQ and DQS to facilitate trace matching at the board level. #### **Electrical Characteristics** Table 12 Electrical Characteristics and DC Operating Conditions | Parameter | Symbol | Values | | | | Note/Test Condition 1) | | | |--------------------------------------------------------|------------------------------|-------------------------|---------------------|-------------------------|----|----------------------------------------------------------------------------------------------------------------|--|--| | | | Min. | Тур. | Max. | - | | | | | Device Supply Voltage | $V_{DD}$ | 2.3 | 2.5 | 2.7 | V | | | | | Output Supply Voltage | $V_{DDQ}$ | 2.3 | 2.5 | 2.7 | V | 2) | | | | Supply Voltage, I/O Supply Voltage | $V_{\rm SS}$ , $V_{\rm SSQ}$ | 0 | | 0 | V | _ | | | | Input Reference Voltage | $V_{REF}$ | $0.49 \times V_{DDQ}$ | $0.5 imes V_{DDQ}$ | $0.51 imes V_{ m DDQ}$ | V | 3) | | | | I/O Termination Voltage (System) | $V_{TT}$ | V <sub>REF</sub> – 0.04 | | V <sub>REF</sub> + 0.04 | V | 4) | | | | Input High (Logic1) Voltage | $V_{IH(DC)}$ | $V_{\sf REF}$ + 0.15 | | $V_{\rm DDQ} + 0.3$ | V | 7) | | | | Input Low (Logic0) Voltage | | -0.3 | | V <sub>REF</sub> – 0.15 | V | 7) | | | | Input Voltage Level,<br>CK and CK Inputs | $V_{IN(DC)}$ | -0.3 | | $V_{\rm DDQ}$ + 0.3 | V | 7) | | | | Input Differential Voltage,<br>CK and CK Inputs | $V_{ID(DC)}$ | 0.36 | | $V_{DDQ}$ + 0.6 | V | 7)5) | | | | VI-Matching Pull-up<br>Current to Pull-down<br>Current | VI <sub>Ratio</sub> | 0.71 | | 1.4 | _ | 6) | | | | Input Leakage Current | $I_{I}$ | -2 | | 2 | μΑ | Any input 0 V $\leq V_{\text{IN}} \leq V_{\text{DD}}$ ;<br>All other pins not under test = 0 V <sup>7)8)</sup> | | | | Output Leakage Current | $I_{OZ}$ | <b>-</b> 5 | | 5 | μΑ | DQs are disabled;<br>0 V $\leq V_{\text{OUT}} \leq V_{\text{DDQ}}$ | | | | Output High Current,<br>Normal Strength Driver | $I_{OH}$ | _ | | -16.2 | mA | V <sub>OUT</sub> = 1.95 V | | | | Output Low<br>Current, Normal Strength<br>Driver | $I_{OL}$ | 16.2 | | _ | mA | $V_{OUT} = 0.35 \; V$ | | | - 1) $0 \, ^{\circ}\text{C} \le T_{\text{A}} \le 70 \, ^{\circ}\text{C}$ - 2) Under all conditions, $V_{\rm DDQ}$ must be less than or equal to $V_{\rm DD}$ . - 3) Peak to peak AC noise on $V_{\mathsf{REF}}$ may not exceed $\pm$ 2% $V_{\mathsf{REF}}$ is also expected to track noise variations in $V_{\mathsf{DDQ}}$ . - 4) $V_{\mathsf{TT}}$ is not applied directly to the device. $V_{\mathsf{TT}}$ is a system supply for signal termination resistors, is expected to be set equal to $V_{\mathsf{REF}}$ , and must track variations in the DC level of $V_{\mathsf{REF}}$ . - 5) $V_{\rm ID}$ is the magnitude of the difference between the input level on CK and the input level on $\overline{\rm CK}$ . - 6) The ratio of the pull-up current to the pull-down current is specified for the same temperature and voltage, over the entire temperature and voltage range, for device drain to source voltage from 0.25 to 1.0 V. For a given output, it represents the maximum difference between pull-up and pull-down drivers due to process variation. - 7) Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. - 8) Values are shown per component **Electrical Characteristics** ### 3.2 Normal Strength Pull-down and Pull-up Characteristics - 1. The nominal pull-down *V-I* curve for DDR SDRAM devices is expected, but not guaranteed, to lie within the inner bounding lines of the *V-I* curve. - 2. The full variation in driver pull-down current from minimum to maximum process, temperature, and voltage lie within the outer bounding lines of the *V-I* curve. - 3. The nominal pull-up *V-I* curve for DDR SDRAM devices is expected, but not guaranteed, to lie within the inner bounding lines of the *V-I* curve. - 4. The full variation in driver pull-up current from minimum to maximum process, temperature, and voltage lie within the outer bounding lines of the *V-I* curve. - 5. The full variation in the ratio of the maximum to minimum pull-up and pull-down current does not exceed 1.7, for device drain to source voltages from 0.1 to 1.0. - 6. The full variation in the ratio of the nominal pull-up to pull-down current should be unity $\pm 10\%$ , for device drain to source voltages from 0.1 to 1.0 V. Figure 28 Normal Strength Pull-down Characteristics Figure 29 Normal Strength Pull-up Characteristics #### **Electrical Characteristics** Table 13 Normal Strength Pull-down and Pull-up Currents | Voltage (V) | | Pulldown ( | Current (n | nA) | | Pullup Current (mA) | | | | | |-------------|----------------|-----------------|------------|-------|----------------|---------------------|-------|--------|--|--| | | Nominal<br>Low | Nominal<br>High | Min. | Max. | Nominal<br>Low | Nominal<br>High | Min. | Max. | | | | 0.1 | 6.0 | 6.8 | 4.6 | 9.6 | -6.1 | -7.6 | -4.6 | -10.0 | | | | 0.2 | 12.2 | 13.5 | 9.2 | 18.2 | -12.2 | -14.5 | -9.2 | -20.0 | | | | 0.3 | 18.1 | 20.1 | 13.8 | 26.0 | -18.1 | -21.2 | -13.8 | -29.8 | | | | 0.4 | 24.1 | 26.6 | 18.4 | 33.9 | -24.0 | -27.7 | -18.4 | -38.8 | | | | 0.5 | 29.8 | 33.0 | 23.0 | 41.8 | -29.8 | -34.1 | -23.0 | -46.8 | | | | 0.6 | 34.6 | 39.1 | 27.7 | 49.4 | -34.3 | -40.5 | -27.7 | -54.4 | | | | 0.7 | 39.4 | 44.2 | 32.2 | 56.8 | -38.1 | -46.9 | -32.2 | -61.8 | | | | 0.8 | 43.7 | 49.8 | 36.8 | 63.2 | -41.1 | -53.1 | -36.0 | -69.5 | | | | 0.9 | 47.5 | 55.2 | 39.6 | 69.9 | -43.8 | -59.4 | -38.2 | -77.3 | | | | 1.0 | 51.3 | 60.3 | 42.6 | 76.3 | -46.0 | -65.5 | -38.7 | -85.2 | | | | 1.1 | 54.1 | 65.2 | 44.8 | 82.5 | -47.8 | -71.6 | -39.0 | -93.0 | | | | 1.2 | 56.2 | 69.9 | 46.2 | 88.3 | -49.2 | -77.6 | -39.2 | -100.6 | | | | 1.3 | 57.9 | 74.2 | 47.1 | 93.8 | -50.0 | -83.6 | -39.4 | -108.1 | | | | 1.4 | 59.3 | 78.4 | 47.4 | 99.1 | -50.5 | -89.7 | -39.6 | -115.5 | | | | 1.5 | 60.1 | 82.3 | 47.7 | 103.8 | -50.7 | -95.5 | -39.9 | -123.0 | | | | 1.6 | 60.5 | 85.9 | 48.0 | 108.4 | -51.0 | -101.3 | -40.1 | -130.4 | | | | 1.7 | 61.0 | 89.1 | 48.4 | 112.1 | -51.1 | -107.1 | -40.2 | -136.7 | | | | 1.8 | 61.5 | 92.2 | 48.9 | 115.9 | -51.3 | -112.4 | -40.3 | -144.2 | | | | 1.9 | 62.0 | 95.3 | 49.1 | 119.6 | -51.5 | -118.7 | -40.4 | -150.5 | | | | 2.0 | 62.5 | 97.2 | 49.4 | 123.3 | -51.6 | -124.0 | -40.5 | -156.9 | | | | 2.1 | 62.9 | 99.1 | 49.6 | 126.5 | -51.8 | -129.3 | -40.6 | -163.2 | | | | 2.2 | 63.3 | 100.9 | 49.8 | 129.5 | -52.0 | -134.6 | -40.7 | -169.6 | | | | 2.3 | 63.8 | 101.9 | 49.9 | 132.4 | -52.2 | -139.9 | -40.8 | -176.0 | | | | 2.4 | 64.1 | 102.8 | 50.0 | 135.0 | -52.3 | -145.2 | -40.9 | -181.3 | | | | 2.5 | 64.6 | 103.8 | 50.2 | 137.3 | -52.5 | -150.5 | -41.0 | -187.6 | | | | 2.6 | 64.8 | 104.6 | 50.4 | 139.2 | -52.7 | -155.3 | -41.1 | -192.9 | | | | 2.7 | 65.0 | 105.4 | 50.5 | 140.8 | -52.8 | -160.1 | -41.2 | -198.2 | | | Table 14 Evaluation Conditions for I/O Driver Characteristics | Parameter | Nominal | Minimum | Maximum | |-------------------------------------|---------|-----------|-----------| | Operating Temperature | 25 °C | 0 °C | 70 °C | | $\overline{V_{\rm DD}/V_{\rm DDQ}}$ | 2.5 V | 2.3 V | 2.7 V | | Process Corner | typical | slow-slow | fast-fast | **Electrical Characteristics** #### 3.3 Weak Strength Pull-down and Pull-up Characteristics - 1. The weak pull-down V-I curve for DDR SDRAM devices is expected, but not guaranteed, to lie within the inner bounding lines of the *V-I* curve. - 2. The weak pull-up V-I curve for DDR SDRAM devices is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve. - 3. The full variation in driver pull-up current from minimum to maximum process, temperature, and voltage lie within the outer bounding lines of the *V-I* curve. - 4. The full variation in the ratio of the maximum to minimum pull-up and pull-down current does not exceed 1.7, for device drain to source voltages from 0.1 to 1.0. - 5. The full variation in the ratio of the nominal pull-up to pull-down current should be unity ±10%, for device drain to source voltages from 0.1 to 1.0 V. Weak Strength Pull-down Characteristics **Weak Strength Pull-up Characteristics** Figure 31 **Electrical Characteristics** Table 15 Weak Strength Driver Pull-down and Pull-up Characteristics | Voltage (V) | | Pulldown ( | Current (n | nA) | | Pullup Current (mA) | | | | | |-------------|----------------|-----------------|------------|------|----------------|---------------------|-------|-------|--|--| | | Nominal<br>Low | Nominal<br>High | Min. | Max. | Nominal<br>Low | Nominal<br>High | Min. | Max. | | | | 0.1 | 3.4 | 3.8 | 2.6 | 5.0 | -3.5 | -4.3 | -2.6 | -5.0 | | | | 0.2 | 6.9 | 7.6 | 5.2 | 9.9 | -6.9 | -8.2 | -5.2 | -9.9 | | | | 0.3 | 10.3 | 11.4 | 7.8 | 14.6 | -10.3 | -12.0 | -7.8 | -14.6 | | | | 0.4 | 13.6 | 15.1 | 10.4 | 19.2 | -13.6 | -15.7 | -10.4 | -19.2 | | | | 0.5 | 16.9 | 18.7 | 13.0 | 23.6 | -16.9 | -19.3 | -13.0 | -23.6 | | | | 0.6 | 19.6 | 22.1 | 15.7 | 28.0 | -19.4 | -22.9 | -15.7 | -28.0 | | | | 0.7 | 22.3 | 25.0 | 18.2 | 32.2 | -21.5 | -26.5 | -18.2 | -32.2 | | | | 0.8 | 24.7 | 28.2 | 20.8 | 35.8 | -23.3 | -30.1 | -20.4 | -35.8 | | | | 0.9 | 26.9 | 31.3 | 22.4 | 39.5 | -24.8 | -33.6 | -21.6 | -39.5 | | | | 1.0 | 29.0 | 34.1 | 24.1 | 43.2 | -26.0 | -37.1 | -21.9 | -43.2 | | | | 1.1 | 30.6 | 36.9 | 25.4 | 46.7 | -27.1 | -40.3 | -22.1 | -46.7 | | | | 1.2 | 31.8 | 39.5 | 26.2 | 50.0 | -27.8 | -43.1 | -22.2 | -50.0 | | | | 1.3 | 32.8 | 42.0 | 26.6 | 53.1 | -28.3 | -45.8 | -22.3 | -53.1 | | | | 1.4 | 33.5 | 44.4 | 26.8 | 56.1 | -28.6 | -48.4 | -22.4 | -56.1 | | | | 1.5 | 34.0 | 46.6 | 27.0 | 58.7 | -28.7 | -50.7 | -22.6 | -58.7 | | | | 1.6 | 34.3 | 48.6 | 27.2 | 61.4 | -28.9 | -52.9 | -22.7 | -61.4 | | | | 1.7 | 34.5 | 50.5 | 27.4 | 63.5 | -28.9 | -55.0 | -22.7 | -63.5 | | | | 1.8 | 34.8 | 52.2 | 27.7 | 65.6 | -29.0 | -56.8 | -22.8 | -65.6 | | | | 1.9 | 35.1 | 53.9 | 27.8 | 67.7 | -29.2 | -58.7 | -22.9 | -67.7 | | | | 2.0 | 35.4 | 55.0 | 28.0 | 69.8 | -29.2 | -60.0 | -22.9 | -69.8 | | | | 2.1 | 35.6 | 56.1 | 28.1 | 71.6 | -29.3 | -61.2 | -23.0 | -71.6 | | | | 2.2 | 35.8 | 57.1 | 28.2 | 73.3 | -29.5 | -62.4 | -23.0 | -73.3 | | | | 2.3 | 36.1 | 57.7 | 28.3 | 74.9 | -29.5 | -63.1 | -23.1 | -74.9 | | | | 2.4 | 36.3 | 58.2 | 28.3 | 76.4 | -29.6 | -63.8 | -23.2 | -76.4 | | | | 2.5 | 36.5 | 58.7 | 28.4 | 77.7 | -29.7 | -64.4 | -23.2 | -77.7 | | | | 2.6 | 36.7 | 59.2 | 28.5 | 78.8 | -29.8 | -65.1 | -23.3 | -78.8 | | | | 2.7 | 36.8 | 59.6 | 28.6 | 79.7 | -29.9 | -65.8 | -23.3 | -79.7 | | | **Electrical Characteristics** ### 3.4 AC Characteristics (Notes 1-5 apply to the following Tables; Electrical Characteristics and DC Operating Conditions, AC Operating Conditions, $I_{\rm DD}$ Specifications and Conditions, and Electrical Characteristics and AC Timing.) #### **Notes** - 1. All voltages referenced to $V_{SS}$ . - Tests for AC timing, I<sub>DD</sub>, and electrical, AC and DC characteristics, may be conducted at nominal reference/ supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 3. Figure 32 represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers will use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers will correlate to their production test conditions (generally a coaxial transmission line terminated at the tester electronics). - 4. AC timing and I<sub>DD</sub> tests may use a V<sub>IL</sub> to V<sub>IH</sub> swing of up to 1.5 V in the test environment, but input timing is still referenced to V<sub>REF</sub> (or to the crossing point for CK, CK), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals is 1 V/ns in the range between V<sub>IL(AC)</sub> and V<sub>IH(AC)</sub>. - 5. The AC and DC input level specifications are as defined in the SSTL\_2 Standard (i.e. the receiver effectively switches as a result of the signal crossing the AC input level, and remains in that state as long as the signal does not ring back above (below) the DC input LOW (HIGH) level). - For System Characteristics like Setup & Holdtime Derating for Slew Rate, I/O Delta Rise/Fall Derating, DDR SDRAM Slew Rate Standards, Overshoot & Undershoot specification and Clamp V-I characteristics see the latest JEDEC specification for DDR components. Figure 32 AC Output Load Circuit Diagram / Timing Reference Load #### **Electrical Characteristics** Table 16 AC Operating Conditions<sup>1)</sup> | Parameter | Symbol | | ues | Unit | Note/ | |------------------------------------------------------|--------------|-----------------------------------------------------------|--------------------------------------------------------------|------|-------------------| | | | Min. | Max. | | Test<br>Condition | | Input High (Logic 1) Voltage, DQ, DQS and DM Signals | $V_{IH(AC)}$ | $V_{\sf REF}$ + 0.31 | _ | V | 2)3) | | Input Low (Logic 0) Voltage, DQ, DQS and DM Signals | $V_{IL(AC)}$ | _ | V <sub>REF</sub> - 0.31 | V | 2)3) | | Input Differential Voltage, CK and CK Inputs | $V_{ID(AC)}$ | 0.7 | $V_{\rm DDQ}$ + 0.6 | V | 2)3)4) | | Input Closing Point Voltage, CK and CK Inputs | $V_{IX(AC)}$ | $\begin{array}{c} 0.5 \times V_{DDQ} \\ -0.2 \end{array}$ | $\begin{array}{c} 0.5 \times V_{DDQ} \\ + \ 0.2 \end{array}$ | V | 2)3)5) | <sup>1)</sup> $V_{\rm DDQ}$ = 2.5 V $\pm$ 0.2 V, $V_{\rm DD}$ = +2.5 V $\pm$ 0.2 V (DDR200 - DDR333); $V_{\rm DDQ}$ = 2.6 V $\pm$ 0.1 V, $V_{\rm DD}$ = +2.6 V $\pm$ 0.1 V (DDR400); 0 °C $\leq$ $T_{\rm A}$ $\leq$ 70 °C - 2) Input slew rate = 1 V/ns. - 3) Inputs are not recognized as valid until $V_{\mbox{\scriptsize REF}}$ stabilizes. - 4) $V_{\rm ID}$ is the magnitude of the difference between the input level on CK and the input level on $\overline{\rm CK}$ . - 5) The value of $V_{\rm IX}$ is expected to equal $0.5 \times V_{\rm DDQ}$ of the transmitting device and must track variations in the DC level of the same. Table 17 AC Timing - Absolute Specifications for DDR400A, DDR400B | Parameter | Symbol | Symbol –5A | | | | Unit | | | |----------------------------------------------------------|------------------|--------------------|--------------------------------|--------------------|----------------------------------|----------|---------------------------|--| | | | DDR4 | 100A | DDR4 | 400B | | Condition <sup>1)</sup> | | | | | Min. | Max. | Min. | Max. | | | | | DQ output access time from CK/CK | $t_{AC}$ | -0.7 | +0.7 | -0.5 | +0.5 | ns | 2)3)4)5) | | | DQS output access time from CK/CK | $t_{DQSCK}$ | -0.6 | +0.6 | -0.6 | +0.6 | ns | 2)3)4)5) | | | CK high-level width | $t_{CH}$ | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | 2)3)4)5) | | | CK low-level width | $t_{CL}$ | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | 2)3)4)5) | | | Clock Half Period | $t_{HP}$ | min. ( | $t_{\text{CL}}, t_{\text{CH}}$ | min. ( | $(t_{\text{CL}}, t_{\text{CH}})$ | ns | 2)3)4)5) | | | Clock cycle time | t <sub>CK</sub> | 5 | 8 | 5 | 8 | ns | CL = 3.0<br>2)3)4)5) | | | | | 5 | 12 | 6 | 12 | ns | CL = 2.5<br>2)3)4)5) | | | | | 7.5 | 12 | 7.5 | 12 | ns | CL = 2.0<br>2)3)4)5) | | | DQ and DM input hold time | $t_{DH}$ | 0.4 | _ | 0.4 | _ | ns | 2)3)4)5) | | | DQ and DM input setup time | $t_{DS}$ | 0.4 | _ | 0.4 | _ | ns | 2)3)4)5) | | | Control and Addr. input pulse width (each input) | $t_{IPW}$ | 2.2 | _ | 2.2 | | ns | 2)3)4)5)6) | | | DQ and DM input pulse width (each input) | $t_{DIPW}$ | 1.75 | _ | 1.75 | _ | ns | 2)3)4)5)6) | | | Data-out high-impedance time from CK/CK | $t_{HZ}$ | _ | +0.7 | _ | +0.7 | ns | 2)3)4)5)7) | | | Data-out low-impedance time from CK/CK | $t_{LZ}$ | -0.7 | +0.7 | -0.7 | +0.7 | ns | 2)3)4)5)7) | | | Write command to 1 <sup>st</sup> DQS latching transition | $t_{DQSS}$ | 0.72 | 1.25 | 0.75 | 1.25 | $t_{CK}$ | 2)3)4)5) | | | DQS-DQ skew (DQS and associated DQ | $t_{DQSQ}$ | _ | +0.40 | _ | +0.40 | ns | TFBGA <sup>2)3)4)5)</sup> | | | signals) | | _ | +0.40 | _ | +0.40 | ns | TSOPII 2)3)4)5) | | | Data hold skew factor | t <sub>QHS</sub> | _ | +0.50 | _ | +0.50 | ns | TFBGA <sup>2)3)4)5)</sup> | | | | | _ | +0.50 | _ | +0.50 | ns | TSOPII 2)3)4)5) | | | DQ/DQS output hold time | $t_{QH}$ | t <sub>HP</sub> -t | t <sub>QHS</sub> | t <sub>HP</sub> -i | t <sub>QHS</sub> | ns | 2)3)4)5) | | Data Sheet 63 Rev. 1.2, 2004-04 #### **Electrical Characteristics** Table 17 AC Timing - Absolute Specifications for DDR400A, DDR400B | Parameter | Symbol | DDR400A | | -5<br>DDR400B<br>Min. Max. | | Unit | Note/ Test<br>Condition <sup>1)</sup> | |----------------------------------------------------|---------------------|-----------------------------------------|-------|-----------------------------------------|-------|-----------------|---------------------------------------| | | | | | | | | | | | | | | | | | | | DQS input low (high) pulse width (write cycle) | t <sub>DQSL,H</sub> | 0.35 | _ | 0.35 | _ | $t_{CK}$ | 2)3)4)5) | | DQS falling edge to CK setup time (write cycle) | - | 0.2 | _ | 0.2 | _ | $t_{CK}$ | 2)3)4)5) | | DQS falling edge hold time from CK (write cycle) | t <sub>DSH</sub> | 0.2 | _ | 0.2 | _ | t <sub>CK</sub> | 2)3)4)5) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | 2 | _ | $t_{CK}$ | 2)3)4)5) | | Write preamble setup time | $t_{WPRES}$ | 0 | _ | 0 | _ | ns | 2)3)4)5)8) | | Write postamble | $t_{WPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5)9) | | Write preamble | $t_{WPRE}$ | 0.25 | _ | 0.25 | _ | $t_{CK}$ | 2)3)4)5) | | Address and control input setup time | $t_{IS}$ | 0.6 | _ | 0.6 | _ | ns | fast slew rate 3)4)5)6)10) | | | | 0.7 | _ | 0.7 | _ | ns | slow slew rate<br>3)4)5)6)10) | | Address and control input hold time | $t_{IH}$ | 0.6 | _ | 0.6 | _ | ns | fast slew rate 3)4)5)6)10) | | | | 0.7 | _ | 0.7 | _ | ns | slow slew rate<br>3)4)5)6)10) | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | 0.9 | 1.1 | $t_{CK}$ | 2)3)4)5) | | Read postamble | $t_{RPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5) | | Active to Precharge command | $t_{RAS}$ | 40 | 70E+3 | 40 | 70E+3 | ns | 2)3)4)5) | | Active to Active/Auto-refresh command period | $t_{RC}$ | 55 | _ | 55 | _ | ns | 2)3)4)5) | | Auto-refresh to Active/Auto-refresh command period | t <sub>RFC</sub> | 70 | _ | 70 | _ | ns | 2)3)4)5) | | Active to Read or Write delay | $t_{\sf RCD}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | Precharge command period | $t_{RP}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | Active to Autoprecharge delay | $t_{RAP}$ | t <sub>RCD</sub> or t <sub>RASmin</sub> | | t <sub>RCD</sub> or t <sub>RASmin</sub> | | ns | 2)3)4)5) | | Active bank A to Active bank B command | $t_{RRD}$ | 10 | _ | 10 | _ | ns | 2)3)4)5) | | Write recovery time | $t_{WR}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | Auto precharge write recovery + precharge time | $t_{DAL}$ | _ | _ | _ | _ | $t_{CK}$ | 2)3)4)5)11) | | Internal write to read command delay | $t_{WTR}$ | 2 | _ | 2 | _ | $t_{CK}$ | 2)3)4)5) | | Exit self-refresh to non-read command | t <sub>XSNR</sub> | 75 | _ | 75 | _ | ns | 2)3)4)5) | | Exit self-refresh to read command | $t_{XSRD}$ | 200 | _ | 200 | _ | $t_{CK}$ | 2)3)4)5) | | Average Periodic Refresh Interval | $t_{REFI}$ | _ | 7.8 | _ | 7.8 | μs | 2)3)4)5)12) | <sup>1)</sup> $0 \,{}^{\circ}\text{C} \le T_{\text{A}} \le 70 \,{}^{\circ}\text{C}$ ; $V_{\text{DDQ}} = 2.5 \,\,\text{V} \pm 0.2 \,\,\text{V}$ , $V_{\text{DD}} = +2.5 \,\,\text{V} \pm 0.2 \,\,\text{V}$ (DDR333); $V_{\text{DDQ}} = 2.6 \,\,\text{V} \pm 0.1 \,\,\text{V}$ , $V_{\text{DD}} = +2.6 \,\,\text{V} \pm 0.1 \,\,\text{V}$ (DDR400) Data Sheet 64 Rev. 1.2, 2004-04 <sup>2)</sup> Input slew rate ≥ 1 V/ns for DDR400, DDR333 <sup>3)</sup> The CK/ $\overline{\text{CK}}$ input reference level (for timing reference to CK/ $\overline{\text{CK}}$ ) is the point at which CK and $\overline{\text{CK}}$ cross: the input reference level for signals other than CK/ $\overline{\text{CK}}$ , is $V_{\text{REF}}$ . CK/ $\overline{\text{CK}}$ slew rate are $\geq$ 1.0 V/ns. <sup>4)</sup> Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. <sup>5)</sup> The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is $V_{\rm TT}$ . <sup>6)</sup> These parameters guarantee device timing, but they are not necessarily tested on each device. #### **Electrical Characteristics** - 7) $t_{HZ}$ and $t_{LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). - 8) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on t<sub>DQSS</sub>. - 9) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 10) Fast slew rate $\geq$ 1.0 V/ns , slow slew rate $\geq$ 0.5 V/ns and < 1 V/ns for command/address and CK & $\overline{\text{CK}}$ slew rate > 1.0 V/ns, measured between $V_{\text{IH(ac)}}$ and $V_{\text{IL(ac)}}$ . - 11) For each of the terms, if not already an integer, round to the next highest integer. $t_{\rm CK}$ is equal to the actual system clock cycle time. - 12) A maximum of eight Autorefresh commands can be posted to any given DDR SDRAM device. Table 18 AC Timing - Absolute Specifications for DDR333 and DDR266A | Parameter | Symbol | -6 | | <b>-7</b> | | Unit | Note/ Test<br>Condition <sup>1)</sup> | |--------------------------------------------------|------------------|-----------------------------------|-------|-----------------------------------|-------|-----------------|---------------------------------------| | | | DDR333 | | DDR266A | | | | | | | Min. | Max. | Min. | Max. | | | | DQ output access time from CK/CK | $t_{AC}$ | -0.7 | +0.7 | -0.75 | +0.75 | ns | 2)3)4)5) | | DQS output access time from CK/CK | $t_{DQSCK}$ | -0.6 | +0.6 | -0.75 | +0.75 | ns | 2)3)4)5) | | CK high-level width | $t_{CH}$ | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | 2)3)4)5) | | CK low-level width | $t_{CL}$ | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | 2)3)4)5) | | Clock Half Period | $t_{HP}$ | min. $(t_{CL}, t_{CH})$ | | min. $(t_{CL}, t_{CH})$ | | ns | 2)3)4)5) | | Clock cycle time | t <sub>CK</sub> | 6 | 12 | 7.5 | 12 | ns | CL = 2.5<br>2)3)4)5) | | | | 7.5 | 12 | 7.5 | 12 | ns | CL = 2.0<br>2)3)4)5) | | DQ and DM input hold time | $t_{DH}$ | 0.45 | _ | 0.5 | _ | ns | 2)3)4)5) | | DQ and DM input setup time | $t_{DS}$ | 0.45 | _ | 0.5 | _ | ns | 2)3)4)5) | | Control and Addr. input pulse width (each input) | $t_{IPW}$ | 2.2 | _ | 2.2 | _ | ns | 2)3)4)5)6) | | DQ and DM input pulse width (each input) | $t_{DIPW}$ | 1.75 | _ | 1.75 | _ | ns | 2)3)4)5)6) | | Data-out high-impedance time from CK/CK | $t_{HZ}$ | _ | +0.7 | _ | +0.75 | ns | 2)3)4)5)7) | | Data-out low-impedance time from CK/CK | $t_{LZ}$ | -0.7 | +0.7 | -0.75 | +0.75 | ns | 2)3)4)5)7) | | Write command to 1st DQS latching transition | $t_{DQSS}$ | 0.75 | 1.25 | 0.75 | 1.25 | $t_{CK}$ | 2)3)4)5) | | DQS-DQ skew (DQS and associated DQ signals) | $t_{DQSQ}$ | | +0.40 | _ | +0.5 | ns | TFBGA 2)3)4)5) | | | | _ | +0.45 | _ | +0.5 | ns | TSOPII<br>2)3)4)5) | | Data hold skew factor | t <sub>QHS</sub> | _ | +0.50 | _ | +0.75 | ns | TFBGA<br>2)3)4)5) | | | | _ | +0.55 | _ | +0.75 | ns | TSOPII<br>2)3)4)5) | | DQ/DQS output hold time | $t_{QH}$ | t <sub>HP</sub> -t <sub>QHS</sub> | | t <sub>HP</sub> -t <sub>QHS</sub> | | ns | 2)3)4)5) | | DQS input low (high) pulse width (write cycle) | $t_{DQSL,H}$ | 0.35 | _ | 0.35 | _ | t <sub>CK</sub> | 2)3)4)5) | | DQS falling edge to CK setup time (write cycle) | | 0.2 | _ | 0.2 | _ | t <sub>CK</sub> | 2)3)4)5) | **Electrical Characteristics** Table 18 AC Timing - Absolute Specifications for DDR333 and DDR266A | Parameter | Symbol | -6<br>DDR333<br>Min. Max. | | DDR266A Min. Max. | | Unit | Note/ Test<br>Condition 1) | |----------------------------------------------------|-------------------|-----------------------------------------|-------|-----------------------------------------|--------|-----------------|----------------------------------| | | | | | | | | | | | | | | | | | | | DQS falling edge hold time from CK (write cycle) | t <sub>DSH</sub> | 0.2 | _ | 0.2 | _ | $t_{CK}$ | 2)3)4)5) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | .2 | _ | $t_{CK}$ | 2)3)4)5) | | Write preamble setup time | $t_{WPRES}$ | 0 | _ | 0. | _ | ns | 2)3)4)5)8) | | Write postamble | $t_{WPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5)9) | | Write preamble | $t_{WPRE}$ | 0.25 | _ | 0.25 | _ | $t_{CK}$ | 2)3)4)5) | | Address and control input setup time | $t_{IS}$ | 0.75 | _ | 0.9 | _ | ns | fast slew rate<br>3)4)5)6)10) | | | | 0.8 | _ | 1.0 | _ | ns | slow slew<br>rate<br>3)4)5)6)10) | | Address and control input hold time | t <sub>IH</sub> | 0.75 | _ | 0.9 | _ | ns | fast slew rate<br>3)4)5)6)10) | | | | 8.0 | _ | 1.0 | _ | ns | slow slew<br>rate<br>3)4)5)6)10) | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | 0.9 | 1.1 | $t_{CK}$ | 2)3)4)5) | | Read postamble | $t_{RPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 2)3)4)5) | | Active to Precharge command | $t_{RAS}$ | 42 | 70E+3 | 45 | 120E+3 | ns | 2)3)4)5) | | Active to Active/Auto-refresh command period | $t_{RC}$ | 60 | _ | 65 | _ | ns | 2)3)4)5) | | Auto-refresh to Active/Auto-refresh command period | t <sub>RFC</sub> | 72 | _ | 75 | _ | ns | 2)3)4)5) | | Active to Read or Write delay | $t_{RCD}$ | 18 | _ | 20 | _ | ns | 2)3)4)5) | | Precharge command period | $t_{RP}$ | 18 | _ | 20 | _ | ns | 2)3)4)5) | | Active to Autoprecharge delay | $t_{RAP}$ | t <sub>RCD</sub> or t <sub>RASmin</sub> | | t <sub>RCD</sub> or t <sub>RASmin</sub> | | ns | 2)3)4)5) | | Active bank A to Active bank B command | $t_{RRD}$ | 12 | _ | 15 | _ | ns | 2)3)4)5) | | Write recovery time | $t_{WR}$ | 15 | _ | 15 | _ | ns | 2)3)4)5) | | Auto precharge write recovery + precharge time | $t_{DAL}$ | _ | _ | _ | _ | t <sub>CK</sub> | 2)3)4)5)11) | | Internal write to read command delay | $t_{WTR}$ | 1 | _ | 1 | _ | $t_{CK}$ | 2)3)4)5) | | Exit self-refresh to non-read command | t <sub>XSNR</sub> | 75 | _ | 75 | _ | ns | 2)3)4)5) | | Exit self-refresh to read command | $t_{XSRD}$ | 200 | _ | 200 | _ | $t_{CK}$ | 2)3)4)5) | | Average Periodic Refresh Interval | $t_{REFI}$ | _ | 7.8 | _ | 7.8 | μs | 2)3)4)5)12) | - 1) 0 °C $\leq$ $T_{\rm A}$ $\leq$ 70 °C; $V_{\rm DDQ}$ = 2.5 V $\pm$ 0.2 V, $V_{\rm DD}$ = +2.5 V $\pm$ 0.2 V (DDR333) - 2) Input slew rate ≥ 1 V/ns for DDR333 - 3) The CK/ $\overline{\text{CK}}$ input reference level (for timing reference to CK/ $\overline{\text{CK}}$ ) is the point at which CK and $\overline{\text{CK}}$ cross: the input reference level for signals other than CK/ $\overline{\text{CK}}$ , is $V_{\text{REF}}$ . CK/ $\overline{\text{CK}}$ slew rate are $\geq$ 1.0 V/ns. - 4) Inputs are not recognized as valid until $V_{\mathsf{REF}}$ stabilizes. - 5) The Output timing reference level, as measured at the timing reference point indicated in AC Characteristics (note 3) is $V_{\rm TT}$ . - 6) These parameters guarantee device timing, but they are not necessarily tested on each device. - 7) $t_{HZ}$ and $t_{LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are not referred to a specific voltage level, but specify when the device is no longer driving (HZ), or begins driving (LZ). #### **Electrical Characteristics** - 8) The specific requirement is that DQS be valid (HIGH, LOW, or some point on a valid transition) on or before this CK edge. A valid transition is defined as monotonic and meeting the input slew rate specifications of the device. When no writes were previously in progress on the bus, DQS will be transitioning from Hi-Z to logic LOW. If a previous write was in progress, DQS could be HIGH, LOW, or transitioning from HIGH to LOW at this time, depending on to the progress of the logic LOW. - 9) The maximum limit for this parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 10) Fast slew rate $\geq$ 1.0 V/ns , slow slew rate $\geq$ 0.5 V/ns and < 1 V/ns for command/address and CK & $\overline{\text{CK}}$ slew rate > 1.0 V/ns, measured between $V_{\text{IH(ac)}}$ and $V_{\text{IL(ac)}}$ . - 11) For each of the terms, if not already an integer, round to the next highest integer. $t_{\rm CK}$ is equal to the actual system clock cycle time. - 12) A maximum of eight Autorefresh commands can be posted to any given DDR SDRAM device. ## Table 19 $I_{\mathrm{DD}}$ Conditions | Parameter | Symbol | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | <b>Operating Current:</b> one bank; active/ precharge; $t_{RC} = t_{RCMIN}$ ; $t_{CK} = t_{CKMIN}$ ; DQ, DM, and DQS inputs changing once per clock cycle; address and control inputs changing once every two clock cycles. | $I_{DD0}$ | | Operating Current: one bank; active/read/precharge; Burst = 4; Refer to the following page for detailed test conditions. | $I_{DD1}$ | | Precharge Power-Down Standby Current: all banks idle; power-down mode; CKE $\leq V_{\text{ILMAX}}$ ; $t_{\text{CK}} = t_{\text{CKMIN}}$ | $I_{DD2P}$ | | Precharge Floating Standby Current: $\overline{\text{CS}} \geq V_{\text{IHMIN}}$ , all banks idle; $\text{CKE} \geq V_{\text{IHMIN}}$ ; $t_{\text{CK}} = t_{\text{CKMIN}}$ , address and other control inputs changing once per clock cycle, $V_{\text{IN}} = V_{\text{REF}}$ for DQ, DQS and DM. | I <sub>DD2F</sub> | | Precharge Quiet Standby Current: $\overline{\text{CS}} \geq V_{\text{IHMIN}}$ , all banks idle; CKE $\geq V_{\text{IHMIN}}$ ; $t_{\text{CK}} = t_{\text{CKMIN}}$ , address and other control inputs stable at $\geq V_{\text{IHMIN}}$ or $\leq V_{\text{ILMAX}}$ ; $V_{\text{IN}} = V_{\text{REF}}$ for DQ, DQS and DM. | $I_{DD2Q}$ | | Active Power-Down Standby Current: one bank active; power-down mode; $CKE \le V_{ILMAX}$ ; $t_{CK} = t_{CKMIN}$ ; $V_{IN} = V_{REF}$ for DQ, DQS and DM. | $I_{DD3P}$ | | <b>Active Standby Current:</b> one bank active; $\overline{\text{CS}} \geq V_{\text{IHMIN}}$ ; $\text{CKE} \geq V_{\text{IHMIN}}$ ; $t_{\text{RC}} = t_{\text{RASMAX}}$ ; $t_{\text{CK}} = t_{\text{CKMIN}}$ ; DQ, DM and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle. | $I_{DD3N}$ | | <b>Operating Current:</b> one bank active; Burst = 2; reads; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; $CL = 2$ for DDR200 and DDR266A, $CL = 3$ for DDR333; $t_{CK} = t_{CKMIN}$ ; $t_{OUT} = 0$ mA | $I_{DD4R}$ | | <b>Operating Current:</b> one bank active; Burst = 2; writes; continuous burst; address and control inputs changing once per clock cycle; 50% of data outputs changing on every clock edge; $CL = 2$ for DDR200 and DDR266A, $CL = 3$ for DDR333; $t_{CK} = t_{CKMIN}$ | $I_{DD4W}$ | | Auto-Refresh Current: $t_{RC} = t_{RFCMIN}$ , burst refresh | $I_{DD5}$ | | <b>Self-Refresh Current:</b> CKE $\leq$ 0.2 V; external clock on; $t_{CK} = t_{CKMIN}$ | $I_{DD6}$ | | <b>Operating Current:</b> four bank; four bank interleaving with BL = 4; Refer to the following page for detailed test conditions. | $I_{DD7}$ | #### **Electrical Characteristics** Table 20 $I_{DD}$ Specification | Symbol | -5A, -5 | | -6 | | <b>-7</b> | | Unit | Note/Test Condition <sup>1)</sup> | |-----------------------|------------------|------|--------|------|-----------|---------|------|-----------------------------------| | | DDR400A, DDR400B | | DDR333 | | DDR266 | DDR266A | | | | | Тур. | Max. | Тур. | Max. | Тур. | Max. | | | | $\overline{I_{DD0}}$ | 70 | 90 | 60 | 75 | 50 | 65 | mA | x4/x8 <sup>2)3)</sup> | | | 75 | 90 | 65 | 75 | 55 | 65 | mA | x16 <sup>3)</sup> | | $I_{DD1}$ | 80 | 100 | 70 | 85 | 65 | 75 | mA | x4/x8 <sup>3)</sup> | | | 95 | 110 | 80 | 95 | 70 | 85 | mA | x16 <sup>3)</sup> | | $I_{DD2P}$ | 4 | 5 | 4 | 5 | 3 | 4 | mA | 3) | | $\overline{I_{DD2F}}$ | 30 | 36 | 25 | 30 | 20 | 24 | mA | 3) | | $I_{DD2Q}$ | 20 | 28 | 17 | 24 | 15 | 21 | mA | 3) | | $\overline{I_{DD3P}}$ | 13 | 18 | 11 | 15 | 9 | 13 | mA | 3) | | $I_{DD3N}$ | 38 | 45 | 32 | 38 | 28 | 36 | mA | 3) | | | 43 | 54 | 36 | 45 | 30 | 40 | mA | x16 <sup>3)</sup> | | $I_{DD4R}$ | 85 | 100 | 70 | 85 | 60 | 70 | mA | x4/x8 <sup>3)</sup> | | | 100 | 120 | 85 | 100 | 70 | 85 | mA | x16 <sup>3)</sup> | | $I_{DD4W}$ | 90 | 105 | 75 | 90 | 65 | 75 | mA | x4/x8 <sup>3)</sup> | | | 100 | 130 | 90 | 110 | 75 | 90 | mA | x16 <sup>3)</sup> | | $I_{DD5}$ | 140 | 190 | 120 | 160 | 100 | 140 | mA | 3) | | $\overline{I_{DD6}}$ | 1.4 | 2.8 | 1.4 | 2.8 | 1.4 | 2.8 | mA | standard power <sup>3)4)</sup> | | | _ | _ | 1.0 | 1.1 | _ | _ | mA | low power | | $I_{DD7}$ | 210 | 250 | 180 | 215 | 140 | 170 | mA | x4/x8 <sup>3)</sup> | | | 210 | 250 | 180 | 215 | 140 | 170 | mA | x16 <sup>3)</sup> | <sup>1)</sup> Test conditions for typical values: $V_{DD}$ = 2.5 V (DDR333), $V_{DD}$ = 2.6 V (DDR400), $T_A$ = 25 °C, test conditions for maximum values: $V_{DD}$ = 2.7 V, $T_A$ = 10 °C ### 3.5 $I_{DD}$ Current Measurement Conditions Legend: A = Activate, R = Read, RA = Read with Autoprecharge, P = Precharge, N = NOP or DESELECT ### $I_{\rm DD1}$ : Operating Current: One Bank Operation - 1. General test condition - a) Only one bank is accessed with $t_{\rm RC,MIN}$ . - b) Burst Mode, Address and Control inputs are changing once per NOP and DESELECT cycle. - c) 50% of data changing at every transfer - d) $I_{OUT} = 0$ mA. - 2. Timing patterns - a) **DDR266A** (133 MHz, CL = 2): $t_{\text{CK}}$ = 7.5 ns, BL = 4, $t_{\text{RCD}}$ = 3 × $t_{\text{CK}}$ , $t_{\text{RC}}$ = 9 × $t_{\text{CK}}$ , $t_{\text{RAS}}$ = 5 × $t_{\text{CK}}$ Setup: A0 N N R0 N P0 N N N - Read: A0 N N R0 N P0 N NN repeat the same timing with random address changing - b) **DDR333B** (166 MHz, CL = 2.5): $t_{CK}$ = 6 ns, BL = 4, $t_{RCD}$ = $3 \times t_{CK}$ , $t_{RC}$ = $9 \times t_{CK}$ , $t_{RAS}$ = $5 \times t_{CK}$ Setup: A0 N N R0 N P0 N N N Read: A0 N N R0 N P0 N N N - repeat the same timing with random address changing <sup>2)</sup> $I_{\rm DD}$ specifications are tested after the device is properly initialized and measured at 133 MHz for DDR266, 166 MHz for DDR333, and 200 MHz for DDR400. <sup>3)</sup> Input slew rate = 1 V/ns. <sup>4)</sup> Enables on-chip refresh and address counters. #### **Electrical Characteristics** c) **DDR400B** (200 MHz, CL = 3): $t_{\text{CK}}$ = 5 ns, BL = 4, $t_{\text{RCD}}$ = 3 × $t_{\text{CK}}$ , $t_{\text{RC}}$ = 11 × $t_{\text{CK}}$ , $t_{\text{RAS}}$ = 8 × $t_{\text{CK}}$ Setup:A0 N N R0 N N N P0 N N Read: A0 N N R0 N N N P0 N N -repeat the same timing with random address changing ### $I_{\rm DD7}$ : Operating Current: Four Bank Operation - 1. General test condition - a) Four banks are being interleaved with $t_{\rm RCMIN}$ . - b) Burst Mode, Address and Control inputs on NOP edge are not changing. - c) 50% of data changing at every transfer - d) $I_{OUT} = 0$ mA. - 2. Timing patterns - a) **DDR266A** (133 MHz, CL = 2): $t_{\text{CK}}$ = 7.5 ns, BL = 4, $t_{\text{RRD}}$ = 2 × $t_{\text{CK}}$ , $t_{\text{RCD}}$ = 3 × $t_{\text{CK}}$ , $t_{\text{RAS}}$ = 5 × $t_{\text{CK}}$ Setup: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 - Read: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 repeat the same timing with random address changing - b) **DDR333B** (166 MHz, CL = 2.5): $t_{\text{CK}}$ = 6 ns, BL = 4, $t_{\text{RRD}}$ = 2 × $t_{\text{CK}}$ , $t_{\text{RCD}}$ = 3 × $t_{\text{CK}}$ , $t_{\text{RAS}}$ = 5 × $t_{\text{CK}}$ Setup: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 - Read: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 repeat the same timing with random address changing - c) **DDR400B** (200 MHz, CL = 3): $t_{\text{CK}}$ = 5 ns, BL = 4, $t_{\text{RRD}}$ = 2 × $t_{\text{CK}}$ , $t_{\text{RCD}}$ = 3 \*× $t_{\text{CK}}$ , $t_{\text{RAS}}$ = 8 × $t_{\text{CK}}$ Setup: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 N - Read: A0 N A1 RA0 A2 RA1 A3 RA2 N RA3 N repeat the same timing with random address **Timing Diagrams** ## 4 Timing Diagrams The timing diagrams in this chapter give an overview of possible and recommended command sequences. ### 4.1 Write Command: Data Input Timing Figure 33 shows DQS versus DQ and DM Timing during write burst. Figure 33 Data Input (Write), Timing Burst Length = 4 **Timing Diagrams** ## 4.2 Read Command: Data Output Timing Figure 34 shows DQS versus DQ Timing during read burst. Figure 34 Data Output (Read), Timing Burst Length = 4 **Timing Diagrams** #### 4.3 **Initialization and Mode Register Set Command** Figure 35 shows the timing diagram for initialization and Mode Register Sets. Figure 35 **Initialize and Mode Register Sets** #### 4.4 Power: Power Down Mode Command Figure 36 shows the timing diagram for Power Down Mode. Figure 36 Power Down Mode #### 4.5 Refresh: Auto Refresh Mode Command Figure 37 shows the timing diagram for Auto Refresh Mode. Figure 37 Auto Refresh Mode #### 4.6 Refresh: Self Refresh Mode Command Figure 38 shows the timing diagram for Self Refresh Mode. Figure 38 **Self Refresh Mode** ## 4.7 Read: Without Auto Precharge Command Figure 39 Read without Auto Precharge (Burst Length = 4) ## 4.8 Read: With Auto Precharge Command Figure 40 shows the timing diagram for Read with Auto Precharge. Figure 40 Read with Auto Precharge (Burst Length = 4) #### 4.9 Read: Bank Read Access Command Figure 41 shows the timing diagram for Read Bank Read Access. Figure 41 Bank Read Access (Burst Length = 4) ## 4.10 Write: Without Auto Precharge Command Figure 42 shows the timing diagram for Write without Auto Precharge. Figure 42 Write without Auto Precharge (Burst Length = 4) ## 4.11 Write: With Auto Precharge Command Figure 43 shows the timing diagram for Write with Auto Precharge. Figure 43 Write with Auto Precharge (Burst Length = 4) #### 4.12 Write: Bank Write Access Command Figure 44 shows the timing diagram for Bank Write Access. Figure 44 Bank Write Access (Burst Length = 4) ## 4.13 Write: DM Operation Figure 45 shows the timing diagram for DM Operation. Figure 45 Write DM Operation (Burst Length = 4) **Package Outlines** # 5 Package Outlines Figure 46 P-TFBGA-60 (Plastic Thin Fine-Pitch Ball Grid Array Package) # HYB25D256[16/40/80]0C[E/C/F/T](L) 256Mbit Double Data Rate SDRAM **Package Outlines** Figure 47 P-TSOPII-66 (Plastic Thin Small Outline Package Type II) www.infineon.com Published by Infineon Technologies AG