

# **STW20NM50**

## N-CHANNEL 500V - 0.20Ω - 20A TO-247 MDmesh™Power MOSFET

| TYPE      | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|-----------|------------------|---------------------|----------------|
| STW20NM50 | 500V             | < 0.25Ω             | 20 A           |

- TYPICAL  $R_{DS}(on) = 0.20\Omega$
- HIGH dv/dt AND AVALANCHE CAPABILITIES
- 100% AVALANCHE TESTED
- LOW INPUT CAPACITANCE AND GATE CHARGE
- LOW GATE INPUT RESISTANCE
- TIGHT PROCESS CONTROL AND HIGH MANUFACTURING YIELDS



The MDmesh™ is a new revolutionary MOSFET technology that associates the Multiple Drain process with the Company's PowerMESH™ horizontal layout. The resulting product has an outstanding low on-resistance, impressively high dv/dt and excellent avalanche characteristics. The adoption of the Company's proprietary strip technique yields overall dynamic performance that is significantly better than that of similar competition's products.



The MDmesh<sup>™</sup> family is very suitable for increasing power density of high voltage converters allowing system miniaturization and higher efficiencies.





#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol              | Parameter                                            | Value      | Unit |
|---------------------|------------------------------------------------------|------------|------|
| V <sub>DS</sub>     | Drain-source Voltage (V <sub>GS</sub> = 0)           | 500        | V    |
| $V_{DGR}$           | Drain-gate Voltage (R <sub>GS</sub> = 20 kΩ)         | 500        | V    |
| V <sub>GS</sub>     | Gate- source Voltage                                 | ±30        | V    |
| I <sub>D</sub>      | Drain Current (continuous) at T <sub>C</sub> = 25°C  | 20         | А    |
| ID                  | Drain Current (continuous) at T <sub>C</sub> = 100°C | 12.6       | А    |
| I <sub>DM</sub> (•) | Drain Current (pulsed)                               | 80         | А    |
| Ртот                | Total Dissipation at T <sub>C</sub> = 25°C           | 214        | W    |
|                     | Derating Factor                                      | 1.44       | W/°C |
| dv/dt (1)           | Peak Diode Recovery voltage slope                    | 15         | V/ns |
| T <sub>stg</sub>    | Storage Temperature                                  | -65 to 150 | °C   |
| Tj                  | Max. Operating Junction Temperature                  | 150        | °C   |

(•)Pulse width limited by safe operating area

(1)  $I_{SD}$   $\leq\!\!20A,\,di/dt$   $\leq\!\!400A/\mu s,\,V_{DD}$   $\leq\!V_{\left(BR\right)DSS},\,T_{j}$   $\leq\!T_{JMAX.}$ 

## **STW20NM50**

## THERMAL DATA

| Ī | Rthj-case | Thermal Resistance Junction-case Max           | 0.585 | °C/W |
|---|-----------|------------------------------------------------|-------|------|
| ĺ | Rthj-amb  | Thermal Resistance Junction-ambient Max        | 30    | °C/W |
|   | $T_I$     | Maximum Lead Temperature For Soldering Purpose | 300   | °C   |

## **AVALANCHE CHARACTERISTICS**

| Symbol          | Parameter                                                                            | Max Value | Unit |
|-----------------|--------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by $T_j$ max)   | 10        | А    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = 5$ A, $V_{DD} = 35$ V) | 650       | mJ   |

# **ELECTRICAL CHARACTERISTICS** (T<sub>CASE</sub> = 25 °C UNLESS OTHERWISE SPECIFIED)

| Symbol               | Parameter                                          | Test Conditions                                       | Min. | Тур. | Max. | Unit |
|----------------------|----------------------------------------------------|-------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source<br>Breakdown Voltage                  | $I_D = 250 \mu A, V_{GS} = 0$                         | 500  |      |      | V    |
| I <sub>DSS</sub>     | Zero Gate Voltage                                  | V <sub>DS</sub> = Max Rating                          |      |      | 1    | μA   |
|                      | Drain Current (V <sub>GS</sub> = 0)                | V <sub>DS</sub> = Max Rating, T <sub>C</sub> = 125 °C |      |      | 100  | μΑ   |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0) | $V_{GS} = \pm 30V$                                    |      |      | ±100 | nA   |

## ON (1)

| Symbol              | Parameter                            | Test Conditions                              | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>GS(th)</sub> | Gate Threshold Voltage               | $V_{DS} = V_{GS}$ , $I_D = 250\mu A$         | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub> | Static Drain-source On<br>Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 10A |      | 0.20 | 0.25 | Ω    |

## **DYNAMIC**

| Symbol                   | Parameter                        | Test Conditions                                                    | Min. | Тур. | Max. | Unit |
|--------------------------|----------------------------------|--------------------------------------------------------------------|------|------|------|------|
| g <sub>fs</sub> (1)      | Forward Transconductance         | $V_{DS} > I_{D(on)} \times R_{DS(on)max},$<br>$I_{D} = 10A$        |      | 10   |      | S    |
| C <sub>iss</sub>         | Input Capacitance                | $V_{DS} = 25V, f = 1 \text{ MHz}, V_{GS} = 0$                      |      | 1480 |      | pF   |
| Coss                     | Output Capacitance               |                                                                    |      | 285  |      | pF   |
| C <sub>rss</sub>         | Reverse Transfer<br>Capacitance  |                                                                    |      | 34   |      | pF   |
| C <sub>oss eq.</sub> (2) | Equivalent Output<br>Capacitance | $V_{GS} = 0V, V_{DS} = 0V \text{ to } 400V$                        |      | 130  |      | pF   |
| R <sub>G</sub>           | Gate Input Resistance            | f=1 MHz Gate DC Bias = 0<br>Test Signal Level = 20mV<br>Open Drain |      | 1.6  |      | Ω    |

**47**/<sub>0</sub> 2/8

Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %.
 C<sub>oss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSs</sub>.

## **ELECTRICAL CHARACTERISTICS** (CONTINUED)

## **SWITCHING ON**

| Symbol             | Parameter          | Test Conditions                                              | Min. | Тур. | Max. | Unit |
|--------------------|--------------------|--------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub> | Turn-on Delay Time | V <sub>DD</sub> = 250V, I <sub>D</sub> = 10 A                |      | 24   |      | ns   |
| t <sub>r</sub>     | Rise Time          | $R_G = 4.7\Omega V_{GS} = 10 V$ (see test circuit, Figure 3) |      | 16   |      | ns   |
| Qg                 | Total Gate Charge  | $V_{DD} = 400 \text{ V}, I_D = 20 \text{ A},$                |      | 40   | 56   | nC   |
| Q <sub>gs</sub>    | Gate-Source Charge | V <sub>GS</sub> = 10 V                                       |      | 13   |      | nC   |
| $Q_{gd}$           | Gate-Drain Charge  |                                                              |      | 19   |      | nC   |

### **SWITCHING OFF**

| Symbol         | Parameter             | Test Conditions                                                          | Min. | Тур. | Max. | Unit |
|----------------|-----------------------|--------------------------------------------------------------------------|------|------|------|------|
| $t_{r(Voff)}$  | Off-voltage Rise Time | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 20 A,                          |      | 9    |      | ns   |
| t <sub>f</sub> | Fall Time             | $R_G = 4.7\Omega$ , $V_{GS} = 10 \text{ V}$ (see test circuit, Figure 5) |      | 8.5  |      | ns   |
| $t_{c}$        | Cross-over Time       | (eee teet en eart, 1 igare e)                                            |      | 23   |      | ns   |

## SOURCE DRAIN DIODE

| Symbol                                                 | Parameter                                                                    | Test Conditions                                                                                             | Min. | Тур.             | Max. | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------------------|------|---------------|
| I <sub>SD</sub>                                        | Source-drain Current                                                         |                                                                                                             |      |                  | 20   | Α             |
| I <sub>SDM</sub> (2)                                   | Source-drain Current (pulsed)                                                |                                                                                                             |      |                  | 80   | Α             |
| V <sub>SD</sub> (1)                                    | Forward On Voltage                                                           | I <sub>SD</sub> = 20 A, V <sub>GS</sub> = 0                                                                 |      |                  | 1.5  | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>rrm</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 20 A, di/dt = 100 A/ $\mu$ s,<br>$V_{DD}$ = 100 V, $T_j$ = 25°C<br>(see test circuit, Figure 5)  |      | 350<br>4.6<br>26 |      | ns<br>µC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>rrm</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 20 A, di/dt = 100 A/ $\mu$ s,<br>$V_{DD}$ = 100 V, $T_j$ = 150°C<br>(see test circuit, Figure 5) |      | 435<br>5.9<br>27 |      | ns<br>µC<br>A |

Note: 1. Pulsed: Pulse duration = 300  $\mu$ s, duty cycle 1.5 %.

Pulse width limited by safe operating area.

## Safe Operating Area



## **Thermal Impedance**



## **Output Characteristics**



## **Transfer Characteristics**



### **Transconductance**



## **Static Drain-source On Resistance**



## **Gate Charge vs Gate-source Voltage**



## **Capacitance Variations**



4/8

# Normalized Gate Thereshold Voltage vs Temp.



# Normalized On Resistance vs Temperature HV06375



## **Source-drain Diode Forward Characteristics**



**A**7/.

Fig. 1: Unclamped Inductive Load Test Circuit



Fig. 3: Switching Times Test Circuit For Resistive Load



Fig. 5: Test Circuit For Inductive Load Switching And Diode Recovery Times



Fig. 2: Unclamped Inductive Waveform



Fig. 4: Gate Charge test Circuit



6/8

## **TO-247 MECHANICAL DATA**

| DIM  |       | mm.   |       |       | inch |       |
|------|-------|-------|-------|-------|------|-------|
| DIM. | MIN.  | TYP   | MAX.  | MIN.  | TYP. | MAX.  |
| Α    | 4.85  |       | 5.15  | 0.19  |      | 0.20  |
| D    | 2.20  |       | 2.60  | 0.08  |      | 0.10  |
| Е    | 0.40  |       | 0.80  | 0.015 |      | 0.03  |
| F    | 1     |       | 1.40  | 0.04  |      | 0.05  |
| F1   |       | 3     |       |       | 0.11 |       |
| F2   |       | 2     |       |       | 0.07 |       |
| F3   | 2     |       | 2.40  | 0.07  |      | 0.09  |
| F4   | 3     |       | 3.40  | 0.11  |      | 0.13  |
| G    |       | 10.90 |       |       | 0.43 |       |
| Н    | 15.45 |       | 15.75 | 0.60  |      | 0.62  |
| L    | 19.85 |       | 20.15 | 0.78  |      | 0.79  |
| L1   | 3.70  |       | 4.30  | 0.14  |      | 0.17  |
| L2   |       | 18.50 |       |       | 0.72 |       |
| L3   | 14.20 |       | 14.80 | 0.56  |      | 0.58  |
| L4   |       | 34.60 |       |       | 1.36 |       |
| L5   |       | 5.50  |       |       | 0.21 |       |
| М    | 2     |       | 3     | 0.07  |      | 0.11  |
| V    |       | 5°    |       |       | 5°   |       |
| V2   |       | 60°   |       |       | 60°  |       |
| Dia  | 3.55  |       | 3.65  | 0.14  |      | 0.143 |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© The ST logo is a registered trademark of STMicroelectronics

© 2002 STMicroelectronics - Printed in Italy - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco
Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. © http://www.st.com

**477**°