# Advanced Micro Devices ## Am79533I/Am79534I ## **Subscriber Line Interface Circuit** #### **DISTINCTIVE CHARACTERISTICS** - Programmable constant current feed - Programmable loop detect threshold - Performs polarity reversal - Tip open state for ground start lines - Line feed characteristics independent of battery variations - On-chip switching regulator for low power dissipation - Two-wire impedance set by single external impedance - On-hook transmission ### **BLOCK DIAGRAM** ## **ORDERING INFORMATION** #### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. | Valid Combinations | | | | | | | |--------------------|------------|--|--|--|--|--| | AM7953XI | DC, JC, PC | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### Note: \* Specifications in this data sheet are guaranteed by testing from 0°C to +70°C. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units.. ## CONNECTION DIAGRAM ## **Top View** #### Am79534I #### Note: Pin 1 is marked for orientation. #### **PIN DESCRIPTION** #### AGND/DGND (Ground) Analog and Digital ground. **Note:** Analog and digital ground are connected internally to a single pin. #### A(TIP) (Output) Output of A(TIP) power amplifier. #### **BGND** (Ground) Battery (power) ground. ## B(RING) (Output) Output of B(RING) power amplifier. #### C3-C1 #### **Decoder (Inputs)** TTL compatible. C3 is MSB and C1 is LSB. #### **C**4 #### **Test Relay Driver Command (Input)** TTL compatible. A logic High enables the driver. #### CHCLK #### **Chopper Clock (Input)** Input to switching regulator (TTL compatible). Frequency = 256 kHz (Nominal). #### CHS #### **Chopper Stabilization (Input)** Connection for external stabilization components. #### DA #### Ring Trip Negative (Input) Negative input to ring trip comparator. ### DB #### **Ring Trip Positive (Input)** Positive input to ring trip comparator. #### **DET** #### **Detector (Output)** When enabled, a logic Low indicates that the selected detector is tripped. The detector is selected by the logic inputs (C3–C1, E0, and E1). The output is open-collector with a built-in pull-up resistor. #### **E0** ### Read Enable (Input) A logic High enables DET. A logic Low disables DET. #### **E**1 #### **Ground Key Enable (Input)** When E0 is High, E1 = High connects the ground-key detector to $\overline{DET}$ , and E1 = Low connects the off-hook or ring trip detector to $\overline{DET}$ . #### **HPA** A(TIP) side of high-pass filter capacitor. #### **HPB** B(RING) side of high-pass filter capacitor. #### L #### **Switching Regulator Power Transistor (Output)** Connection point for filter inductor and anode of catch diode. This pin will have up to 60 volts of pulse waveform on it and must be isolated from sensitive circuits. Extreme care must be taken to keep the diode connections short because of the high currents and high di/dt. ### **Q**BAT #### **Quiet Battery** Filtered battery supply for the signal processing circuits. #### RD #### **Detect Resistor Pin** Threshold modification and filter point for the off-hook detector. #### **RDC** #### **DC Feed Resistor Pin** Connection point for the DC feed current programming network. The other end of the network connects to the receiver summing node (RSN). The sign of $V_{RDC}$ is minus for normal polarity and plus for reverse polarity. The magnitude is typically 2.5 V. #### RINGOUT #### Ring Relay Driver (Output) Sourcing from V<sub>CC</sub> with internal diode to Q<sub>BAT</sub>. #### **RSN** ## **Receive Summing Node (Input)** The metallic current (both AC and DC) between A(TIP) and B(RING) is equal to 1000 times the current into this pin. The networks that program receive gain, two-wire impedance, and feed current all connect to this node. FINAL ## **TESTOUT** ## **Test Relay Driver (Output)** Sourcing from V<sub>CC</sub> with internal diode to Q<sub>BAT</sub>. ## $V_{BAT}$ Battery supply. ## $V_{CC}$ +5-V power supply. ## **VEE** -5-V power supply. ## **V<sub>REG</sub>** ## Regulated Voltage (Input) Provides negative power supply for power amplifiers, connection point for inductor, filter capacitor and chopper stabilization. ## $V_{\mathsf{TX}}$ ## **Transmit Audio (Output)** This output is a unity gain version of the A(TIP) and B(RING) metallic voltage. The other end of the two-wire input impedance programming network connects here. ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature –55°C to +150°C | |-----------------------------------------------------------------------| | Ambient temperature, operating 0°C to +70°C | | $V_{CC}$ with respect to AGND/DGND $-0.4~V$ to +7 $V$ | | $V_{\text{EE}}$ with respect to AGND/DGND $\ldots$ +0.4 V to -7 V | | $V_{BAT}$ with respect to AGND/DGND +0.4 V to -70 V | | AGND/DGND with respect to BGND+1 V to -3 V | | A(TIP) or B(RING) to BGND: | | Continuous | | 10 ms (F = 0.1 Hz) | | 1 $\mu s$ (F = 0.1 Hz)90 V to +10 V | | 250 ns (F = 0.1 Hz) $-120 \text{ V to } +15 \text{ V}$ | | Current from A(TIP) or B(RING) $\dots \pm 150$ mA | | Voltage on RINGOUT $V_{BAT}$ to $V_{CC}$ | | Voltage on TESTOUT $V_{BAT}$ to $V_{CC}$ | | Current through relay drivers or | | internal driver catch diodes 60 mA | | Voltage on ring trip inputs DA and DB $\dots$ V <sub>BAT</sub> to 0 V | | Current into ring trip inputs $\dots \pm 10 \text{ mA}$ | | Peak current into regulator switch (L pin) 150 mA | | Switcher transient peak off voltage on L pin +1.0 V | | Voltage on chopper stabilization | | pin CHS V <sub>BAT</sub> to 0 V | | C1, C2, C3, C4, E0, E1, CHCLK, | | to AGND/DGND $-0.4 \text{ V}$ to $V_{CC} + 0.4 \text{ V}$ | | Maximum power dissipation, $T_A = 70^{\circ}C$ (See note): | | In 28-pin ceramic DIP 1.5 W | | In 28-pin plastic DIP 1.0 W | **Note:** Thermal limiting circuitry on chip will shut down the circuit at a junction temperature of about 165°C. The device should never be exposed to this temperature. Operation above 145°C junction temperature may degrade device reliability. See SLIC Packaging Considerations section for more information. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. ### **OPERATING RANGES** #### Commercial (C) Devices | Ambient Temperature 0°C to +70°C* | |------------------------------------------------------------| | V <sub>CC</sub> 4.75 V to 5.25 V | | V <sub>EE</sub> | | V <sub>BAT</sub> –40.5 V to –58 V | | AGND 0 V | | BGND with respect to AGND/DGND100 mV to +100 mV | | Load resistance on $V_{TX}$ to ground 10 $k\Omega$ minimum | Operating Ranges define those limits between which the functionality of the device is guaranteed. <sup>\*</sup> Specifications in this data sheet are guaranteed by testing from 0°C to +70°C. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units. ## **ELECTRICAL CHARACTERISTICS (See Note 1)** | | | Final | | | | | |--------------------------------------------|--------------------------------------------------------------------------|----------------|------------|----------------|----------|--------| | Description | Test Conditions | Min | Тур | Max | Unit | Note | | Analog (V <sub>TX</sub> ) output impedance | | | 3 | | Ω | | | Analog (V <sub>TX</sub> ) output offset | 0°C to +70°C<br>-40°C to +85°C | –35<br>–40 | | +35<br>+40 | mV | 5 | | Analog (RSN) input impedance | 300 Hz to 3.4 kHz | | 1 | 20 | Ω | | | Longitudinal impedance at A or B | - 300 HZ (0 3.4 KHZ | | | 35 | 22 | | | Overload level | 4-wire | -2.2 | | +2.2 | Vpk | 2 | | $Z_{2WIN} = 600 \Omega$ to 900 $\Omega$ | 2-wire | -2.2 | | +2.2 | | | | Transmission Performance, 2-Wire | e Impedance | | | | | | | Two-wire return loss | 300 Hz to 500 Hz | 26 | | | | | | (See Test Circuit D) | 500 Hz to 2500 Hz | 26 | | | dB | 5 | | | 2500 Hz to 3400 Hz | 20 | | | | | | Longitudinal Balance (2-Wire and | 4-Wire, See Test Circuit C) | | • | | - | • | | Longitudinal to metallic L-T, L-4 | | | | | | | | $R_L = 600 \Omega$ | 300 Hz to 3400 Hz | 48 | | | dB | | | Longitudinal signal generation 4-L | 300 Hz to 800 Hz | 40 | | | dB | | | Longitudinal current capability | Active state | | 25 | | mArms | | | per wire | OHT state | | 18 | | | | | Insertion Loss (2-Wire to 4-Wire a | nd 4-Wire to 2-Wire, See Test Circ | cuits A and | В) | | | | | Gain accuracy | 0 dBm, 1 kHz 0°C to +70°C<br>0 dBm, 1 kHz -40°C to +85°C | -0.15<br>-0.20 | | +0.15<br>+0.20 | dB<br>dB | 5 | | Variation with frequency | 300 Hz to 3400 Hz<br>Relative to 1 kHz<br>0°C to +70°C<br>-40°C to +85°C | -0.1<br>-0.15 | | +0.1<br>+0.15 | dB<br>dB | 5 | | Gain tracking | +7 dBm to -55 dBm<br>-4 dBm Reference<br>0°C to +70°C<br>-40°C to +85°C | -0.1<br>-0.15 | | +0.1<br>+0.15 | dB<br>dB | 5<br>5 | | Balance Return Signal (4-Wire to | I-Wire, See Test Circuit B) | | | | | | | Gain accuracy | 0 dBm, 1 kHz 0°C to +70°C<br>0 dBm, 1 kHz -40°C to +85°C | -0.15<br>-0.20 | | +0.15<br>+0.20 | dB<br>dB | 5 | | Variation with frequency | 300 Hz to 3400 Hz<br>Relative to 1 kHz<br>0°C to +70°C<br>-40°C to +85°C | -0.1<br>-0.15 | | +0.1<br>+0.15 | dB<br>dB | 5 | | Gain tracking | +7 dBm to -55 dBm<br>-4 dBm Reference<br>0°C to +70°C<br>-40°C to +85°C | -0.1<br>-0.15 | | +0.1<br>+0.15 | dB<br>dB | 5 | | Group delay | F = 1 kHz | | 5.3 | | μs | | | Total Harmonic Distortion (2-Wire | to 4-Wire or 4-Wire to 2-Wire, Se | e Test Circu | uits A an | d B) | | | | Total harmonic distortion | 0 dBm, 300 Hz to 3400 Hz<br>+6 dBm, 300 Hz to 3400 Hz | | -64<br>-55 | -50<br>-40 | dB<br>dB | | | | | _ | | | | _ | ## **ELECTRICAL CHARACTERISTICS (continued)** | | | | Final | | | | |--------------------------------------------|----------------------------------------------------|----------|-------------|------|------------|--------------------| | Description | Test Conditions | Min | Тур | Max | Unit | Note | | Idle Channel Noise | <b> </b> | _ | | • | • | | | C-message | 2-wire | | | +15 | al Duna a | 5, 7 | | weighted noise | 4-wire | | | +15 | dBrnc | 5, 7 | | Psophometric | 2-wire | | | -75 | alD use us | | | weighted noise | 4-wire | | | -75 | dBmp | | | Single Frequency Out-of-Band I | Noise (See Test Circuit E) | | | • | | | | Metallic | 4 kHz to 9 kHz<br>9 kHz to 1 MHz | | -76<br>-76 | | dBm | 4, 5, 8<br>4, 5, 8 | | | 256 kHz and harmonics | | <b>–</b> 57 | | dBm | 4,5 | | Longitudinal | 1 kHz to 15 kHz<br>Above 15 kHz | | -70<br>-85 | | dBm | 4, 5, 8<br>4, 5, 8 | | | 256 kHz and harmonics | | -57 | | dBm | 4, 5 | | DC Feed Currents (See Figure 1 | ) V <sub>BAT</sub> = -48 V | <b>-</b> | | | | | | Active mode loop current accuracy | $I_{LOOP}$ (nominal) = 33 mA, $R_L$ = 600 $\Omega$ | -8 | | +8 | % | | | Active mode loop current | $R_L = 1240 \Omega$ | 30 | | | mA | | | OHT mode | R <sub>L</sub> = 600 Ω | 14.5 | 16.5 | 18.5 | | | | Tip open mode | $R_L = 600 \Omega$ | | | 1.0 | mA | | | Disconnect mode | $R_L = 0 \Omega$ | | | 1.0 | | | | Power Dissipation V <sub>BAT</sub> = -48 V | • | _ | | | | | | On-hook open circuit | | | 40 | 120 | | | | On-hook OHT mode | | | 150 | 250 | | | | On-hook active mode | | | 210 | 400 | mW | | | Off-hook OHT mode | $R_L = 600 \Omega$ | | 400 | 750 | | | | Off-hook active mode | $R_L = 600 \Omega$ | | 550 | 1000 | | | | Supply Current | | | | | | | | V <sub>CC</sub> On-hook supply current | Open circuit mode | | 3 | 4.5 | | | | | OHT mode | | 6 | 10 | | | | | Active mode | | 7.5 | 12 | | | | V <sub>EE</sub> On-hook supply current | Open circuit mode | | 1.0 | 2.3 | | | | | OHT mode | | 2.2 | 3.5 | mA | | | | Active mode | | 2.7 | 6.0 | | | | V <sub>BAT</sub> On-hook supply current | Open circuit mode | | 0.4 | 1.0 | | | | | OHT mode | | 3.0 | 5.0 | | | | | Active mode | | 4.0 | 6.0 | | | ## **ELECTRICAL CHARACTERISTICS (continued)** | | | | Final | | | | |---------------------------|-------------------------------------------------------------------------|------|-------|-----|------|----------| | Description | Test Conditions | Min | Тур | Max | Unit | Note | | Power Supply Rejection | Ratio (Vripple = 50 mVrms) | • | • | | • | | | V <sub>CC</sub> | 40 Hz to 3400 Hz | 20 | 35 | | | | | | 3.4 kHz to 50 kHz | 20 | 30 | | 1 | | | V <sub>EE</sub> | 40 Hz to 3400 Hz | 20 | 30 | | alD | | | | 3.4 kHz to 50 kHz | 15 | 25 | | dBm | 6, 7 | | $V_{BAT}$ | 40 Hz to 3400 Hz | 27 | 30 | | 1 | | | | 3.4 kHz to 50 kHz | 20 | 30 | | 1 | | | Off-Hook Detector | • | | · | | • | | | Current threshold | I <sub>DET</sub> = 365 / R <sub>D</sub> ;<br>I <sub>DET</sub> = 7.14 mA | -20 | | +20 | % | | | Ring Trip Detector Inputs | s | • | • | | • | • | | Bias current | | -25 | 4 | | μΑ | | | Offset voltage | Source resistance = 0 to 200K | -50 | 0 | +50 | mV | | | Logic Inputs (C1, C2, C3 | , C4, E0, E1, and CHCLK) | • | • | | • | <u> </u> | | Input High voltage | | 2.0 | | | ٧ | | | Input Low voltage | | | | 0.8 | 1 | | | Input High current | All inputs except E1 | -75 | | 40 | μΑ | 1 | | Input High current | Input E1 | -75 | | 45 | μΑ | | | Input Low current | | -0.4 | -0.2 | | mA | | | Logic Output (DET) | | - | | | - | • | | Output Low voltage | I <sub>OUT</sub> = 0.8 mA | | | 0.4 | ٧ | | | Output High voltage | I <sub>OUT</sub> = -0.1 mA | 2.4 | | | 1 | | Table 1. SLIC Decoding | | | | | | DET Output | | | |-------|------------|----|----|--------------------------|------------------|------------------|--| | State | <b>C</b> 3 | C2 | C1 | Two-Wire Status | E0 = 1<br>E1 = 0 | E0 = 1<br>E1 = 1 | | | 0 | 0 | 0 | 0 | Open circuit | Ring trip | Ring trip | | | 1 | 0 | 0 | 1 | Ringing | Ring trip | Ring trip | | | 2 | 0 | 1 | 0 | Active | Loop det. | Ground key | | | 3 | 0 | 1 | 1 | On-hook TX (OHT) | Loop det. | Ground key | | | 4 | 1 | 0 | 0 | Tip open | Loop det. | _ | | | 5 | 1 | 0 | 1 | Reserved | Loop det. | _ | | | 6 | 1 | 1 | 0 | Active polarity reversal | Loop det. | Ground key | | | 7 | 1 | 1 | 1 | OHT polarity reversal | Loop det. | Ground key | | ## **SWITCHING CHARACTERISTICS** ## Am79533I/Am79534I | Symbol | Parameter | Test Conditions | Temperature<br>Range | Min | Тур | Max | Unit | Note | |--------|------------------------------|------------------------------------------------------------------------|--------------------------------|-----|-----|------------|------|--------| | | E1 Low to DET High (E0 = 1) | | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | | 5<br>5 | | tgkde | E1 Low to DET Low (E0 = 1) | Ground key detect mode | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | μs | 5<br>5 | | tgkdd | E0 High to DET Low (E1 = 0) | R <sub>L</sub> open, R <sub>G</sub> connected<br>(See Figure H) | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | | 5<br>5 | | tgkd0 | E0 Low to DET High (E1 = 0) | | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | | 5<br>5 | | | E1 High to DET Low (E0 = 1) | | 0°C to +70°C<br>-40°C to +85°C | | | 1.2<br>1.7 | | 5<br>5 | | tshde | E1 High to DET High (E0 = 1) | Conitale la alla data et una da | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | μs | 5<br>5 | | tshdd | E0 High to DET Low (E1 = 1) | Switch hook detect mode $R_L = 600 \Omega$ , $R_G$ open (See Figure G) | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | | 5<br>5 | | tshd0 | E0 Low to DET High (E1 = 1) | - , | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | | 5<br>5 | ## SWITCHING WAVEFORMS Am79533I/Am79534I #### E1 to DET ## E0 to DET Note: All delays measured at 1.4-V level. 11701B-002 #### RELAY DRIVER SPECIFICATIONS | Description | Test Conditions | Min | Тур | Max | Unit | Note | |-----------------------------------------|-----------------|---------------------|-----------------------|-----|------|------| | Relay Driver Outputs (RINGOUT, TESTOUT) | | | | | | | | On voltage | 50-mA source | V <sub>CC</sub> -2 | | | ٧ | | | Off leakage | | | 0.5 | 100 | μΑ | | | Clamp voltage | 50-mA sink | Q <sub>BAT</sub> –2 | Q <sub>BAT</sub> -1.3 | | ٧ | | #### Notes: - 1. Unless otherwise noted, test conditions are: $V_{BAT} = -48 \text{ V}$ , $V_{CC} = +5 \text{ V}$ , $V_{EE} = -5 \text{ V}$ , $R_L = 600 \Omega$ , $C_{HP} = 0.22 \,\mu\text{F}$ , $R_{DC1} = 37.4 \text{ K}$ , $R_{DC2} = 38.3 \text{ K}$ , $C_{DC} = 0.1 \,\mu\text{F}$ , $R_d = 51.1 \text{ K}$ , No fuse resistors, Two-Wire AC output impedance programming impedance ( $Z_{T}$ ) = 600K resistive, Receive input summing impedance ( $Z_{RX}$ ) = 300 K resistive. (See Table 1 for component formulas.) - 2. Overload level is defined when THD = 1%. - 3. Balance return signal is the signal generated at $V_{TX}$ by $V_{RX}$ . This spec assumes that the two-wire AC load impedance matches the impedance programmed by $Z_T$ . - 4. These tests are performed with a longitudinal impedance of $90\Omega$ and metallic impedance of $300\Omega$ for frequencies below 12 kHz and $135\Omega$ for frequencies greater than 12 kHz. These tests are extremely sensitive to circuit board layout. Please refer to application notes for details. - 5. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests. - 6. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization. - 7. When the SLIC is in the Anti-sat 2 operating region, this parameter will be degraded. The exact degradation will depend on system design. The Anti-sat 2 region occurs at high loop resistances when $|V_{BAT}| |V_{AX} V_{BX}|$ is less than approximately 15 V. - 8. Fundamental and harmonics from 256-kHz switch regulator chopper are not included. ## **Table 2. User-Programmable Components** | $Z_{T} = 1000 (Z_{2WIN} - 2R_{F})$ | Where $Z_T$ is connected between the $V_{TX}$ and RSN pins. The fuse resistors are $R_F$ and $Z_{2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_T$ , any external stray capacitance between $V_{TX}$ and RSN must be taken into account. | |-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Z_{RX} = \frac{1}{2Z_{T}}$ | Where $Z_{RX}$ is connected from $V_{RX}$ to the RSN pin, $Z_T$ is defined above. This equation sets the receive gain to 0 dB when the SLIC is terminated with an impedance equal to $Z_{2WIN}$ . | | $R_{DC1} + R_{DC2} = \frac{2500}{I_{FEED}}$ | Where $R_{DC1}$ , $R_{DC2}$ , and $C_{DC}$ form the network connected to the RDC pin. $R_{DC1}$ and $R_{DC2}$ are approximately equal. | | $C_{DC} = 1.5 \text{ ms} \bullet \frac{R_{DC1} + R_{DC2}}{R_{DC1} \bullet R_{DC2}}$ | | | $R_{\rm D} = \frac{365}{I_{\rm T}}, C_{\rm D} = \frac{0.5 \text{ ms}}{R_{\rm D}}$ | Where $R_D$ and $C_D$ form the network connected from RD to $-5~\rm V$ and $I_T$ is the threshold current between on-hook and off-hook. | #### Notes: 1. Constant current region: active state, $$I_L = \frac{2500}{R_{DC}}$$ OHT state, $$I_L = \frac{1}{2} \bullet \frac{2500}{R_{DC}}$$ 2. Anti-sat cut-in: $$V_{AB} = 1.067 |V_{BAT}| - 13.57,$$ $$|V_{BAT}| \le 55.7 \ V$$ $$V_{AB} = 45.81 \ V_{,}$$ $$|V_{BAT}| > 55.7 V$$ 3. Open-circuit voltage (active state): $$V_{AB} = 1.067 |V_{BAT}| - 11.78,$$ $$|V_{BAT}| \le 58.9~V$$ $$V_{AB}=51.1\ V,$$ $$|V_{BAT}| > 58.9 \ V$$ 4. Anti-sat -1 region: $$V_{AB} = 51.1 - I_L \frac{R_{DC}}{470.4}$$ Anti-sat -2 region: $$V_{AB} = 1.067 |V_{BAT}| - 11.78 - I_L \frac{R_{DC}}{1385}$$ a. $V_A$ – $V_B$ ( $V_{AB}$ ) Voltage vs Loop Current (Typical) $V_{BAT} = 64.0 \text{ V}$ $R_{DC} = 75.7 \text{ K}$ ## b. Loop Current vs Load Resistance (Typical) c. Feed Programming ## Note: Current programmed by $R_{DC1}$ and $R_{DC2}$ . Figure 1. DC Feed Characteristics ## **TEST CIRCUITS** #### A. Two-to-Four-Wire Insertion Loss #### B. Four-to-Two-Wire Insertion Loss and Balance Return Signal #### C. Longitudinal Balance (IEEE) D. Two-Wire Return Loss Test Circuit ## **TEST CIRCUITS (continued)** E. Single Frequency Noise F. Loop Detect Switching