# N-Channel Enhancement-Mode Vertical DMOS FETs ### **Ordering Information** | BV <sub>DSS</sub> / | R <sub>DS(ON)</sub> | I <sub>D(ON)</sub> | Order Number / Package | | | |---------------------|---------------------|--------------------|------------------------|--|--| | BV <sub>DGS</sub> | (max) | (min) | TO-39 | | | | 60V | 3.0Ω | 1.5A | 2N6660 | | | | 90V | 4.0Ω | 1.5A | 2N6661 | | | #### **High Reliability Devices** ☐ Free from secondary breakdown See pages 5-4 and 5-5 for MILITARY STANDARD Process Flows and Ordering Information. #### **Features** | _ | , | |---|------------------------------------------------------------| | | Low power drive requirement | | | Ease of paralleling | | | Low $C_{\mbox{\scriptsize ISS}}$ and fast switching speeds | | | Excellent thermal stability | | | Integral Source-Drain diode | | | High input impedance and high gain | ### **Applications** | _ | ppiications | |---|------------------------------------------------------------------------------------------| | | Motor controls | | | Converters | | | Amplifiers | | | Switches | | | Power supply circuits | | | Drivers (relays, hammers, solenoids, lamps memories, displays, bipolar transistors, etc. | ☐ Complementary N- and P-channel devices # **Absolute Maximum Ratings** | Drain-to-Source Voltage | $BV_{DSS}$ | |-----------------------------------|-------------------| | Drain-to-Gate Voltage | BV <sub>DGS</sub> | | Gate-to-Source Voltage | ± 20V | | Operating and Storage Temperature | -55°C to +150°C | | Soldering Temperature* | 300°C | <sup>\*</sup> Distance of 1.6 mm from case for 10 seconds. # **Advanced DMOS Technology** These enhancement-mode (normally-off) transistors utilize a vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces devices with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, these devices are free from thermal runaway and thermally-induced secondary breakdown. Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired. ## **Package Options** ### **Thermal Characteristics** | Package | I <sub>D</sub> (continuous)* | I <sub>D</sub> (pulsed) | | | θ <sub>ja</sub><br>°C/W | I <sub>DR</sub> * | I <sub>DRM</sub> | |---------|------------------------------|-------------------------|-------|----|-------------------------|-------------------|------------------| | 2N6660 | 1.1A | 3A | 6.25W | 20 | 125 | 1.1A | 3.0A | | 2N6661 | 0.9A | 3A | 6.25W | 20 | 125 | 0.9A | 3.0A | <sup>\*</sup> $I_D$ (continuous) is limited by max rated $T_j$ . # Electrical Characteristics (@ 25°C unless otherwise specified) | Symbol | Parameter | | Min | Тур | Max | Unit | Conditions | | |---------------------|----------------------------------------------------|--------|-----|------|------|-------|--------------------------------------------------------------|--| | BV <sub>DSS</sub> | Drain-to-Source | 2N6660 | 60 | | | V | $V_{GS} = 0V, I_{D} = 10\mu A$ | | | | Breakdown Voltage | 2N6661 | 90 | | | V | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | | 0.8 | | 2.0 | V | $V_{GS} = V_{DS}$ , $I_D = 1 \text{mA}$ | | | $\Delta V_{GS(th)}$ | Change in V <sub>GS(th)</sub> with Temperature | | | -3.8 | -5.5 | mV/°C | $V_{GS} = V_{DS}$ , $I_D = 1 \text{mA}$ | | | I <sub>GSS</sub> | Gate Body Leakage | | | | 100 | nA | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | | | | 10 | μΑ | $V_{GS} = 0V$ , $V_{DS} = Max$ Rating | | | | | | | | 500 | | $V_{GS} = 0V$ , $V_{DS} = 0.8$ Max Rating,<br>$T_A = 125$ °C | | | I <sub>D(ON)</sub> | ON-State Drain Current | | 1.5 | | | А | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 10V | | | R <sub>DS(ON)</sub> | (ON) Static Drain-to-Source<br>ON-State Resistance | All | | | 5.0 | | $V_{GS} = 5V, I_{D} = 0.3A$ | | | | | 2N6660 | | | 3.0 | Ω | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1A | | | | | 2N6661 | | | 4.0 | | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1A | | | G <sub>FS</sub> | Forward Transconductance | | 170 | | | m℧ | $V_{DS} = 25V, I_{D} = 0.5A$ | | | C <sub>ISS</sub> | Input Capacitance | | | | 50 | pF | $V_{GS} = 0V$ , $V_{DS} = 24V$<br>f = 1 MHz | | | C <sub>OSS</sub> | Common Source Output Capacitance | | | | 40 | | | | | C <sub>RSS</sub> | Reverse Transfer Capacitance | | | | 10 | | | | | t <sub>(ON)</sub> | Turn-ON Time | | | | 10 | | $V_{DD} = 25V$ , | | | t <sub>(OFF)</sub> | Turn-OFF Time | | | | 10 | ns | $I_D = 1A, R_{GEN} = 25\Omega$ | | | V <sub>SD</sub> | Diode Forward Voltage Drop | | | 1.2 | | V | $V_{GS} = 0V$ , $I_{SD} = 1A$ | | | t <sub>rr</sub> | Reverse Recovery Time | | | 350 | | ns | $V_{GS} = 0V$ , $I_{SD} = 1A$ | | #### Notes: # **Switching Waveforms and Test Circuit** <sup>1:</sup> All D.C. parameters 100% tested at $25^{\circ}$ C unless otherwise stated. (Pulse test: $300\mu$ s pulse, 2% duty cycle.) <sup>2:</sup> All A.C. parameters sample tested.