## INTEGRATED CIRCUITS



Preliminary specification

2002 Sep 13



#### CONTENTS

| 1              | FEATURES                                      | 10 |
|----------------|-----------------------------------------------|----|
| 2              | GENERAL DESCRIPTION                           | 11 |
| 3              |                                               | 12 |
| 4              |                                               | 13 |
|                |                                               | 14 |
| 5              | BLOCK DIAGRAM                                 | 15 |
| 6              | PINNING                                       | 16 |
| 7              | FUNCTIONAL DESCRIPTION                        | 16 |
| 7.1            | Low-noise RF amplifier                        | 10 |
| 7.2            | FM mixer                                      | 16 |
| 7.3<br>7.4     | VCO                                           | 16 |
| 7.4<br>7.5     | Crystal oscillator<br>PLL tuning system       | 16 |
| 7.6            | RF AGC                                        | 16 |
| 7.7            | IF filter                                     |    |
| 7.8            | FM demodulator                                | 17 |
| 7.9            | Level voltage generator and analog-to-digital | 18 |
|                | converter                                     | 19 |
| 7.10           | IF counter                                    | 20 |
| 7.11<br>7.12   | Soft mute<br>MPX decoder                      |    |
| 7.12           | Signal dependent mono to stereo blend         |    |
| 7.14           | Signal dependent AF response                  |    |
| 7.15           | Software programmable ports                   |    |
| 7.16           | I <sup>2</sup> C-bus and 3-wire bus           |    |
| 8              | I <sup>2</sup> C-BUS, 3-WIRE BUS AND          |    |
|                | BUS-CONTROLLED FUNCTIONS                      |    |
| 8.1            | I <sup>2</sup> C-bus specification            |    |
| 8.1.1          | Data transfer                                 |    |
| 8.1.2          | Power-on reset                                |    |
| 8.2            | I <sup>2</sup> C-bus protocol                 |    |
| 8.3            | 3-wire bus specification                      |    |
| 8.3.1<br>8.3.2 | Data transfer<br>Power-on reset               |    |
| o.s.z<br>8.4   | Writing data                                  |    |
| U.T            |                                               |    |

- Reading data 8.5
- 8.6 Bus timing

| 9    | LIMITING VALUES                                                                |
|------|--------------------------------------------------------------------------------|
| 10   | THERMAL CHARACTERISTICS                                                        |
| 11   | DC CHARACTERISTICS                                                             |
| 12   | AC CHARACTERISTICS                                                             |
| 13   | INTERNAL PIN CONFIGURATION                                                     |
| 14   | APPLICATION INFORMATION                                                        |
| 15   | PACKAGE OUTLINE                                                                |
| 16   | SOLDERING                                                                      |
| 16.1 | Introduction to soldering surface mount packages                               |
| 16.2 | Reflow soldering                                                               |
| 16.3 | Wave soldering                                                                 |
| 16.4 | Manual soldering                                                               |
| 16.5 | Suitability of surface mount IC packages for wave and reflow soldering methods |
| 17   | DATA SHEET STATUS                                                              |
| 18   | DEFINITIONS                                                                    |
| 19   | DISCLAIMERS                                                                    |
| 20   | PURCHASE OF PHILIPS I <sup>2</sup> C COMPONENTS                                |
|      |                                                                                |

#### **1 FEATURES**

- High sensitivity due to integrated low-noise RF input amplifier
- FM mixer for conversion to IF of the US/Europe (87.5 to 108 MHz) and Japanese (76 to 91MHz) FM band
- Preset tuning to receive Japanese TV audio up to 108 MHz
- RF Automatic Gain Control (AGC) circuit
- LC tuner oscillator operating with low cost fixed chip inductors
- FM IF selectivity performed internally
- No external discriminator needed due to fully integrated FM demodulator
- Crystal reference frequency oscillator; the oscillator operates with a 32.768 kHz clock crystal or with a 13 MHz crystal and with an externally applied 6.5 MHz reference frequency
- PLL synthesizer tuning system
- I<sup>2</sup>C-bus and 3-wire bus, selectable via pin BUSMODE
- 7-bit IF counter output via the bus

ORDERING INFORMATION

- 4-bit level information output via the bus
- Soft mute

3

- Signal dependent mono to stereo blend [Stereo Noise Cancelling (SNC)]
- Signal dependent High Cut Control (HCC)



- Soft mute, SNC and HCC can be switched off via the bus
- Adjustment-free stereo decoder
- Autonomous search tuning function
- Standby mode
- Two software programmable ports
- Bus enable line to switch the bus input and output lines into 3-state mode
- Automotive temperature range (at V<sub>CCA</sub>, V<sub>CC(VCO)</sub> and V<sub>CCD</sub> = 5 V).

#### 2 GENERAL DESCRIPTION

The TEA5767HN is a single-chip electronically tuned FM stereo radio for low-voltage application with fully integrated IF selectivity and demodulation. The radio is completely adjustment-free and only requires a minimum of small and low cost external components. The radio can be tuned to the European, US and Japanese FM bands.

| TYPE      | PACKAGE |                                                                                                            |          |  |  |  |  |
|-----------|---------|------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| NUMBER    | NAME    | DESCRIPTION                                                                                                | VERSION  |  |  |  |  |
| TEA5767HN | HVQFN40 | plastic, heatsink very thin quad flat package; no leads; 40 terminals; body $6\times6\times0.85~\text{mm}$ | SOT618-1 |  |  |  |  |

### TEA5767HN

#### 4 QUICK REFERENCE DATA

 $V_{CCA} = V_{CC(VCO)} = V_{CCD}.$ 

| SYMBOL                              | PARAMETER                                       | CONDITIONS                                                                                                                                                                                                       | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>CCA</sub>                    | analog supply voltage                           |                                                                                                                                                                                                                  | 2.5  | 3.0  | 5.0  | V    |
| V <sub>CC(VCO)</sub>                | voltage controlled oscillator<br>supply voltage |                                                                                                                                                                                                                  | 2.5  | 3.0  | 5.0  | V    |
| V <sub>CCD</sub>                    | digital supply voltage                          |                                                                                                                                                                                                                  | 2.5  | 3.0  | 5.0  | V    |
| I <sub>CCA</sub>                    | analog supply current                           | operating; V <sub>CCA</sub> = 3 V                                                                                                                                                                                | 6.0  | 8.4  | 10.5 | mA   |
|                                     |                                                 | standby mode; V <sub>CCA</sub> = 3 V                                                                                                                                                                             | -    | 3    | 6    | μA   |
| I <sub>CC(VCO)</sub>                | voltage controlled oscillator                   | operating; $V_{VCOTANK1} = V_{VCOTANK2} = 3 V$                                                                                                                                                                   | 560  | 750  | 940  | μA   |
|                                     | supply current                                  | standby mode; $V_{VCOTANK1} = V_{VCOTANK2} = 3 V$                                                                                                                                                                | -    | 1    | 2    | μA   |
| I <sub>CCD</sub>                    | digital supply current                          | operating; V <sub>CCD</sub> = 3 V                                                                                                                                                                                | 2.1  | 3.0  | 3.9  | mA   |
|                                     |                                                 | standby mode; V <sub>CCD</sub> = 3 V                                                                                                                                                                             |      |      |      |      |
|                                     |                                                 | bus enable line HIGH                                                                                                                                                                                             | 30   | 56   | 80   | μA   |
|                                     |                                                 | bus enable line LOW                                                                                                                                                                                              | 11   | 19   | 26   | μA   |
| f <sub>FM(ant)</sub>                | FM input frequency                              |                                                                                                                                                                                                                  | 76   | -    | 108  | MHz  |
| T <sub>amb</sub>                    | ambient temperature                             | $V_{CCA} = V_{CC(VCO)} = V_{CCD} = 2.5 V$                                                                                                                                                                        | -10  | _    | +75  | °C   |
|                                     |                                                 | $V_{CCA} = V_{CC(VCO)} = V_{CCD} = 5 V$                                                                                                                                                                          | -40  | _    | +85  | °C   |
| FM overall                          | system parameters; see Fig.7                    | ,                                                                                                                                                                                                                |      |      |      |      |
| V <sub>RF</sub>                     | RF sensitivity input voltage                    |                                                                                                                                                                                                                  | _    | 2    | 3.5  | μV   |
| S <sub>-200</sub>                   | LOW side 200 kHz selectivity                    | $\Delta f = -200 \text{ kHz}; f_{RF} = 76 \text{ to } 108 \text{ MHz}; \text{ note } 1$                                                                                                                          | 32   | 36   | -    | dB   |
| S <sub>+200</sub>                   | HIGH side 200 kHz<br>selectivity                | $\Delta f$ = +200 kHz; f <sub>RF</sub> = 76 to 108 MHz; note 1                                                                                                                                                   | 39   | 43   | -    | dB   |
| V <sub>AFL</sub> ; V <sub>AFR</sub> | left and right audio frequency output voltage   | $V_{RF}$ = 1 mV; L = R; $\Delta f$ = 22.5 kHz;<br>f <sub>mod</sub> = 1 kHz; de-emphasis = 75 µs                                                                                                                  | 60   | 75   | 90   | mV   |
| (S+N)/N                             | maximum signal plus<br>noise-to-noise ratio     | $ \begin{array}{l} V_{RF} = 1 \text{ mV; } L = R; \ \Delta f = 22.5 \text{ kHz;} \\ f_{mod} = 1 \text{ kHz; } de\text{-emphasis} = 75 \ \mu\text{s;} \\ B_{AF} = 300 \text{ Hz to } 15 \text{ kHz} \end{array} $ | 54   | 60   | -    | dB   |
| α <sub>cs(stereo)</sub>             | stereo channel separation                       | $V_{RF} = 1 \text{ mV}$ ; R = L = 0 or R = 0 and L = 1<br>including 9% pilot; $\Delta f = 75 \text{ kHz}$ ; $f_{mod} = 1 \text{ kHz}$ ;<br>data byte 3 bit 3 = 0; data byte 4 bit 1 = 1                          | 24   | 30   | -    | dB   |
| THD                                 | total harmonic distortion                       | $V_{RF}$ = 1 mV; L = R; $\Delta f$ = 75 kHz; $f_{mod}$ = 1 kHz; de-emphasis = 75 $\mu$ s                                                                                                                         | -    | 0.4  | 1    | %    |

#### Note

1. LOW side and HIGH side selectivity can be switched by changing the mixer from HIGH side to LOW side LO injection.

Philips Semiconductors

# Preliminary specification

# handheld applications Low-power FM stereo radio for

# TEA5767HN





2002 Sep 13

\_

σī

### TEA5767HN

#### 6 PINNING

| SYMBOL               | PIN | DESCRIPTION                                          |
|----------------------|-----|------------------------------------------------------|
| n.c.                 | 1   | not connected                                        |
| CPOUT                | 2   | charge pump output of synthesizer PLL                |
| VCOTANK1             | 3   | voltage controlled oscillator tuned circuit output 1 |
| VCOTANK2             | 4   | voltage controlled oscillator tuned circuit output 2 |
| V <sub>CC(VCO)</sub> | 5   | voltage controlled oscillator supply voltage         |
| DGND                 | 6   | digital ground                                       |
| V <sub>CCD</sub>     | 7   | digital supply voltage                               |
| DATA                 | 8   | bus data line input/output                           |
| CLOCK                | 9   | bus clock line input                                 |
| n.c.                 | 10  | not connected                                        |
| WRITE/READ           | 11  | write/read control input for the 3-wire bus          |
| BUSMODE              | 12  | bus mode select input                                |
| BUSENABLE            | 13  | bus enable input                                     |
| SWPORT1              | 14  | software programmable port 1                         |
| SWPORT2              | 15  | software programmable port 2                         |
| XTAL1                | 16  | crystal oscillator input 1                           |
| XTAL2                | 17  | crystal oscillator input 2                           |
| PHASEFIL             | 18  | phase detector loop filter                           |
| PILFIL               | 19  | pilot detector low-pass filter                       |
| n.c.                 | 20  | not connected                                        |
| n.c.                 | 21  | not connected                                        |
| V <sub>AFL</sub>     | 22  | left audio frequency output voltage                  |
| V <sub>AFR</sub>     | 23  | right audio frequency output voltage                 |
| TMUTE                | 24  | time constant for soft mute                          |
| MPXO                 | 25  | FM demodulator MPX signal output                     |
| V <sub>ref</sub>     | 26  | reference voltage                                    |
| TIFC                 | 27  | time constant for IF centre adjust                   |
| LIMDEC1              | 28  | decoupling IF limiter 1                              |
| LIMDEC2              | 29  | decoupling IF limiter 2                              |
| n.c.                 | 30  | not connected                                        |
| n.c.                 | 31  | not connected                                        |
| I <sub>gain</sub>    | 32  | gain control current for IF filter                   |
| AGND                 | 33  | analog ground                                        |
| V <sub>CCA</sub>     | 34  | analog supply voltage                                |
| RFI1                 | 35  | RF input 1                                           |
| RFGND                | 36  | RF ground                                            |
| RFI2                 | 37  | RF input 2                                           |
| TAGC                 | 38  | time constant RF AGC                                 |
| LOOPSW               | 39  | switch output of synthesizer PLL loop filter         |
| n.c.                 | 40  | not connected                                        |

### TEA5767HN



#### 7 FUNCTIONAL DESCRIPTION

#### 7.1 Low-noise RF amplifier

The LNA input impedance together with the LC RF input circuit defines an FM band filter. The gain of the LNA is controlled by the RF AGC circuit.

#### 7.2 FM mixer

The FM quadrature mixer converts the FM RF (76 to 108 MHz) to an IF of 225 kHz.

#### 7.3 VCO

The varactor tuned LC VCO provides the Local Oscillator (LO) signal for the FM quadrature mixer. The VCO frequency range is 150 to 217 MHz.

#### 7.4 Crystal oscillator

The crystal oscillator can operate with a 32.768 kHz clock crystal or a 13 MHz crystal. The temperature drift of standard 32.768 kHz clock crystals limits the operational temperature range from -10 to +60 °C.

The PLL synthesizer can be clocked externally with a 32.768 kHz, a 6.5 MHz or a 13 MHz signal via pin XTAL2.

The crystal oscillator generates the reference frequency for:

- The reference frequency divider for the synthesizer PLL
- The timing for the IF counter
- The free-running frequency adjustment of the stereo decoder VCO
- The centre frequency adjustment of the IF filters.

#### 7.5 PLL tuning system

The PLL synthesizer tuning system is suitable to operate with a 32.768 kHz or a 13 MHz reference frequency generated by the crystal oscillator or applied to the IC from an external source. The synthesizer can also be clocked via pin XTAL2 at 6.5 MHz. The PLL tuning system can perform an autonomous search tuning function.

#### 7.6 RF AGC

The RF AGC prevents overloading and limits the amount of intermodulation products created by strong adjacent channels.

### TEA5767HN

#### 7.7 IF filter

Fully integrated IF filter.

#### 7.8 FM demodulator

The FM quadrature demodulator has an integrated resonator to perform the phase shift of the IF signal.

# 7.9 Level voltage generator and analog-to-digital converter

The FM IF analog level voltage is converted to 4 bits digital data and output via the bus.

#### 7.10 IF counter

The IF counter outputs a 7-bit count result via the bus.

#### 7.11 Soft mute

The low-pass filtered level voltage drives the soft mute attenuator at low RF input levels. The soft mute function can be switched off via the bus.

#### 7.12 MPX decoder

The PLL stereo decoder is adjustment-free. The stereo decoder can be switched to mono via the bus.

#### 7.13 Signal dependent mono to stereo blend

With a decreasing RF input level the MPX decoder blends from stereo to mono to limit the output noise. The continuous mono to stereo blend can also be programmed via the bus to an RF level depending switched mono to stereo transition. Stereo Noise Cancelling (SNC) can be switched off via the bus.

#### 7.14 Signal dependent AF response

The audio bandwidth will be reduced with a decreasing RF input level. The function can be switched off via the bus.

#### 7.15 Software programmable ports

Two software programmable ports (open-collector) can be addressed via the bus.

The port 1 (pin SWPORT1) function can be changed with write data byte 4 bit 0 (see Table 13). Pin SWPORT1 is then output for the ready flag of read byte 1.

#### 7.16 I<sup>2</sup>C-bus and 3-wire bus

The 3-wire bus operates with a maximum clock frequency of 1 MHz.

The I $^2$ C-bus operates with a maximum clock frequency of 400 kHz.

The I<sup>2</sup>C-bus mode is selected when pin BUSMODE is LOW, when pin BUSMODE is HIGH the 3-wire bus mode is selected.

#### 8 I<sup>2</sup>C-BUS, 3-WIRE BUS AND BUS-CONTROLLED FUNCTIONS

#### 8.1 I<sup>2</sup>C-bus specification

Information about the l<sup>2</sup>C-bus can be found in the brochure *"The l<sup>2</sup>C-bus and how to use it"* (order number 9398 393 40011).

The standard I<sup>2</sup>C-bus specification is expanded by the following definitions.

IC address C0: 1100000.

Structure of the I<sup>2</sup>C-bus logic: slave transceiver.

Subaddresses are not used.

The maximum LOW-level input and the minimum HIGH-level input are specified to  $0.2 V_{CCD}$  and  $0.45 V_{CCD}$  respectively.

The pin BUSMODE must be connected to ground to operate the IC with the  $l^2$ C-bus.

**Note**: The bus operates at a maximum clock frequency of 400 kHz. It is not allowed to connect the IC to a bus operating at a higher clock rate.

#### 8.1.1 DATA TRANSFER

Data sequence: address, byte 1, byte 2, byte 3, byte 4 and byte 5 (the data transfer has to be in this order). The LSB = 0 of the address indicates a WRITE operation to the TEA5767HN.

Bit 7 of each byte is considered as the MSB and has to be transferred as the first bit of the byte.

The data becomes valid bitwise at the appropriate falling edge of the clock. A STOP condition after any byte can shorten transmission times.

When writing to the transceiver by using the STOP condition before completion of the whole transfer:

- The remaining bytes will contain the old information
- If the transfer of a byte is not completed, the new bits will be used, but a new tuning cycle will not be started.

### TEA5767HN

The IC can be switched into a low current standby mode with the standby bit; the bus is then still active. The standby current can be reduced by deactivating the bus interface (pin BUSENABLE LOW). If the bus interface is deactivated (pin BUSENABLE LOW) without the standby mode being programmed, the IC maintains normal operation, but is isolated from the bus lines.

The software programmable output (SWPORT1) can be programmed to operate as a tuning indicator output. As long as the IC has not completed a tuning action, pin SWPORT1 remains LOW. The pin becomes HIGH, when a preset or search tuning is completed or when a band limit is reached. The reference frequency divider of the synthesizer PLL is changed when the MSB in byte 5 is set to logic 1. The tuning system can then be clocked via pin XTAL2 at 6.5 MHz.

#### 8.1.2 POWER-ON RESET

At Power-on reset the mute is set, all other bits are set to LOW. To initialize the IC all bytes have to be transferred.

#### 8.2 I<sup>2</sup>C-bus protocol

#### Table 1 Write mode

| S <sup>(1)</sup> address (write)A <sup>(2)</sup> data byte(s)A <sup>(2)</sup> P <sup>(3)</sup> |
|------------------------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------|

#### Notes

- 1. S = START condition.
- 2. A = acknowledge.
- 3. P = STOP condition.

#### Table 2 Read mode

| S <sup>(1)</sup> | address (read) | A <sup>(2)</sup> | data byte 1 |  |
|------------------|----------------|------------------|-------------|--|

#### Notes

- 1. S = START condition.
- 2. A = acknowledge.

#### Table 3 IC address byte

| IC ADDRESS |   |   |   |   |   |   | MODE               |
|------------|---|---|---|---|---|---|--------------------|
| 1          | 1 | 0 | 0 | 0 | 0 | 0 | R/W <sup>(1)</sup> |

#### Note

- 1. Read or write mode:
  - a) 0 = write operation to the TEA5767HN
  - b) 1 = read operation from the TEA5767HN.

#### 8.3 3-wire bus specification

The 3-wire bus controls the write/read, clock and data lines and operates at a maximum clock frequency of 1 MHz.

**Hint**: By using the standby bit the IC can be switched into a low current standby mode. In standby mode the IC must be in the WRITE mode. When the IC is switched to READ mode, during standby, the IC will hold the data line down. The standby current can be reduced by deactivating the bus interface (pin BUSENABLE LOW). If the bus interface is deactivated (pin BUSENABLE LOW) without the standby mode being programmed, the IC maintains normal operation, but is isolated from the clock and data line.

#### 8.3.1 DATA TRANSFER

Data sequence: byte 1, byte 2, byte 3, byte 4 and byte 5 (the data transfer has to be in this order).

A positive edge at pin WRITE/READ enables the data transfer into the IC. The data has to be stable at the positive edge of the clock. Data may change while the clock is LOW and is written into the IC on the positive edge of the clock. Data transfer can be stopped after the transmission of new tuning information with the first two bytes or after each following byte.

A negative edge at pin WRITE/READ enables the data transfer from the IC. The WRITE/READ pin changes while the clock is LOW. With the negative edge at pin WRITE/READ the MSB of the first byte occurs at pin DATA. The bits are shifted on the negative clock edge to pin DATA and can be read on the positive edge. To do two consecutive read or write actions,

pin WRITE/READ has to be toggled for at least one clock period. When a search tuning request is sent, the IC autonomously starts searching the FM band; the search direction and search stop level can be selected. When a station with a field-strength equal to or greater than the stop level is found, the tuning system stops and the ready flag bit is set to HIGH. When, during search, a band limit is reached, the tuning system stops at the band limit and the band limit flag bit is set to HIGH. The ready flag is also set to HIGH in this case.

The software programmable output (SWPORT1) can be programmed to operate as a tuning indicator output. As long as the IC has not completed a tuning action pin SWPORT1 remains LOW. The pin becomes HIGH, when a preset or search tuning is completed or when a band limit is reached.

The reference frequency divider of the synthesizer PLL is changed when the MSB in byte 5 is set to logic 1. The tuning system can then be clocked via pin XTAL2 at 6.5 MHz.

#### 8.3.2 POWER-ON RESET

At Power-on reset the mute is set, all other bits are random. To initialize the IC all bytes have to be transferred.

### TEA5767HN

#### 8.4 Writing data



#### Table 4 Write mode

| DATA BYTE 1 | DATA BYTE 2 | DATA BYTE 3 | DATA BYTE 4 | DATA BYTE 5 |
|-------------|-------------|-------------|-------------|-------------|
| BRANDITET   | Branceriez  | Brancerie   | BRANDITET   | BAARBITES   |

#### Table 5 Format of 1st data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| MUTE        | SM    | PLL13 | PLL12 | PLL11 | PLL10 | PLL9  | PLL8        |

#### Table 6 Description of 1st data byte bits

| BIT    | SYMBOL    | DESCRIPTION                                                                            |
|--------|-----------|----------------------------------------------------------------------------------------|
| 7      | MUTE      | if MUTE = 1 then L and R audio are muted; if MUTE = 0 then L and R audio are not muted |
| 6      | SM        | Search Mode: if SM = 1 then in search mode; if SM = 0 then not in search mode          |
| 5 to 0 | PLL[13:8] | setting of synthesizer programmable counter for search or preset                       |

#### Table 7 Format of 2nd data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| PLL7        | PLL6  | PLL5  | PLL4  | PLL3  | PLL2  | PLL1  | PLL0        |

#### Table 8 Description of 2nd data byte bits

| BIT    | SYMBOL   | DESCRIPTION                                                      |
|--------|----------|------------------------------------------------------------------|
| 7 to 0 | PLL[7:0] | setting of synthesizer programmable counter for search or preset |

### TEA5767HN

Table 9Format of 3rd data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| SUD         | SSL1  | SSL0  | HLSI  | MS    | ML    | MR    | SWP1        |

#### Table 10 Description of 3rd data byte bits

| BIT     | SYMBOL   | DESCRIPTION                                                                                                                              |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7       | SUD      | Search Up/Down: if SUD = 1 then search up; if SUD = 0 then search down                                                                   |
| 6 and 5 | SSL[1:0] | Search Stop Level: see Table 11                                                                                                          |
| 4       | HLSI     | <b>HIGH/LOW Side Injection:</b> if HLSI = 1 then HIGH side LO injection; if HLSI = 0 then LOW side LO injection                          |
| 3       | MS       | Mono to Stereo: if MS = 1 then forced mono; if MS = 0 then stereo ON                                                                     |
| 2       | ML       | <b>Mute Left:</b> if $ML = 1$ then the left audio channel is muted and forced mono; if $ML = 0$ then the left audio channel is not muted |
| 1       | MR       | <b>Mute Right:</b> if MR = 1 then the right audio channel is muted and forced mono; if MR = 0 then the right audio channel is not muted  |
| 0       | SWP1     | <b>Software programmable port 1:</b> if SWP1 = 1 then port 1 is HIGH; if SWP1 = 0 then port 1 is LOW                                     |

#### Table 11 Search stop level setting

| SSL1 | SSL0 | SEARCH STOP LEVEL           |  |  |
|------|------|-----------------------------|--|--|
| 0    | 0    | not allowed in search mode  |  |  |
| 0    | 1    | low; level ADC output = 5   |  |  |
| 1    | 0    | mid; level ADC output = 7   |  |  |
| 1    | 1    | high; level ADC output = 10 |  |  |

#### Table 12 Format of 4th data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| SWP2        | STBY  | BL    | XTAL  | SMUTE | HCC   | SNC   | SI          |

#### Table 13 Description of 4th data byte bits

| BIT | SYMBOL | DESCRIPTION                                                                                                                                  |  |  |  |  |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   | SWP2   | <b>Software programmable port 2:</b> if SWP2 = 1 then port 2 is HIGH; if SWP2 = 0 then port 2 is LOW                                         |  |  |  |  |
| 6   | STBY   | andby: if STBY = 1 then in standby mode; if STBY = 0 then not in standby mode                                                                |  |  |  |  |
| 5   | BL     | Band Limits: if BL = 1 then Japanese FM band; if BL = 0 then US/Europe FM band                                                               |  |  |  |  |
| 4   | XTAL   | if XTAL = 1 then $f_{xtal}$ = 32.768 kHz; if XTAL = 0 then $f_{xtal}$ = 13 MHz                                                               |  |  |  |  |
| 3   | SMUTE  | Soft MUTE: if SMUTE = 1 then soft mute is ON; if SMUTE = 0 then soft mute is OFF                                                             |  |  |  |  |
| 2   | HCC    | <b>High Cut Control:</b> if HCC = 1 then high cut control is ON; if HCC = 0 then high cut control is OFF                                     |  |  |  |  |
| 1   | SNC    | <b>Stereo Noise Cancelling:</b> if SNC = 1 then stereo noise cancelling is ON; if SNC = 0 then stereo noise cancelling is OFF                |  |  |  |  |
| 0   | SI     | <b>Search Indicator:</b> if SI = 1 then pin SWPORT1 is output for the ready flag; if SI = 0 then pin SWPORT1 is software programmable port 1 |  |  |  |  |

### TEA5767HN

#### Table 14 Format of 5th data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| PLLREF      | DTC   | —     | -     | —     | —     | —     | -           |

#### Table 15 Description of 5th data byte bits

| BIT    | SYMBOL | DESCRIPTION                                                                                                                                              |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | PLLREF | if PLLREF = 1 then the 6.5 MHz reference frequency for the PLL is enabled;<br>if PLLREF = 0 then the 6.5 MHz reference frequency for the PLL is disabled |
| 6      | DTC    | if DTC = 1 then the de-emphasis time constant is 75 $\mu$ s; if DTC = 0 then the de-emphasis time constant is 50 $\mu$ s                                 |
| 5 to 0 | _      | not used; position is don't care                                                                                                                         |

#### 8.5 Reading data



### TEA5767HN

#### Table 16 Read mode

| DATA BYTE 1 | DATA BYTE 2 | DATA BYTE 3 | DATA BYTE 4 | DATA BYTE 5 |
|-------------|-------------|-------------|-------------|-------------|
|             | l           | ł           |             | 1           |

#### Table 17 Format of 1st data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| RF          | BLF   | PLL13 | PLL12 | PLL11 | PLL10 | PLL9  | PLL8        |

#### Table 18 Description of 1st data byte bits

| BIT    | SYMBOL    | DESCRIPTION                                                                           |
|--------|-----------|---------------------------------------------------------------------------------------|
| 7      | RF        | <b>Ready Flag:</b> if RF = 1 then a station has been found or the band limit has been |
|        |           | reached; if RF = 0 then no station has been found                                     |
| 6      | BLF       | Band Limit Flag: if BLF = 1 then the band limit has been reached; if BLF = 0 then the |
|        |           | band limit has not been reached                                                       |
| 5 to 0 | PLL[13:8] | setting of synthesizer programmable counter after search or preset                    |

#### Table 19 Format of 2nd data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| PLL7        | PLL6  | PLL5  | PLL4  | PLL3  | PLL2  | PLL1  | PLL0        |

#### Table 20 Description of 2nd data byte bits

| BIT    | SYMBOL   | DESCRIPTION                                                        |
|--------|----------|--------------------------------------------------------------------|
| 7 to 0 | PLL[7:0] | setting of synthesizer programmable counter after search or preset |

#### Table 21 Format of 3rd data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| STEREO      | IF6   | IF5   | IF4   | IF3   | IF2   | IF1   | IF0         |

#### Table 22 Description of 3rd data byte bits

| BIT    | SYMBOL    | DESCRIPTION                                                                                      |
|--------|-----------|--------------------------------------------------------------------------------------------------|
| 7      | STEREO    | <b>Stereo indication:</b> if STEREO = 1 then stereo reception; if STEREO = 0 then mono reception |
| 6 to 0 | PLL[13:8] | IF counter result                                                                                |

#### Table 23 Format of 4th data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| LEV3        | LEV2  | LEV1  | LEV0  | CI3   | Cl2   | CI1   | 0           |

#### Table 24 Description of 4th data byte bits

| BIT    | SYMBOL   | DESCRIPTION                                               |
|--------|----------|-----------------------------------------------------------|
| 7 to 4 | LEV[3:0] | level ADC output                                          |
| 3 to 1 | CI[3:1]  | Chip Identification: these bits have to be set to logic 0 |
| 0      | _        | this bit is internally set to logic 0                     |

### TEA5767HN

 Table 25
 Format of 5th data byte

| BIT 7 (MSB) | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 (LSB) |
|-------------|-------|-------|-------|-------|-------|-------|-------------|
| 0           | 0     | 0     | 0     | 0     | 0     | 0     | 0           |

 Table 26
 Description of 5th data byte bits

| BIT    | SYMBOL | DESCRIPTION                                                              |
|--------|--------|--------------------------------------------------------------------------|
| 7 to 0 | _      | reserved for future extensions; these bits are internally set to logic 0 |

#### 8.6 Bus timing

Table 27 Digital levels and timing

| SYMBOL                 | PARAMETER                       | CONDITIONS                   | MIN.                 | MAX.                | UNIT |
|------------------------|---------------------------------|------------------------------|----------------------|---------------------|------|
| Digital input          | S                               |                              | 1                    |                     |      |
| V <sub>IH</sub>        | HIGH-level input voltage        |                              | 0.45V <sub>CCD</sub> | -                   | V    |
| V <sub>IL</sub>        | LOW-level input voltage         |                              | -                    | 0.2V <sub>CCD</sub> | V    |
| Digital outpu          | its                             |                              |                      |                     |      |
| I <sub>sink(L)</sub>   | LOW-level sink current          |                              | 500                  | -                   | μA   |
| V <sub>OL</sub>        | LOW-level output voltage        | I <sub>OL</sub> = 500 μA     | -                    | 450                 | mV   |
| Timing                 |                                 | -                            | *                    | •                   | •    |
| f <sub>clk</sub>       | clock input frequency           | I <sup>2</sup> C-bus enabled | -                    | 400                 | kHz  |
|                        |                                 | 3-wire bus enabled           | -                    | 1                   | MHz  |
| t <sub>HIGH</sub>      | clock HIGH time                 | I <sup>2</sup> C-bus enabled | 1                    | -                   | μs   |
|                        |                                 | 3-wire bus enabled           | 300                  | -                   | ns   |
| t <sub>LOW</sub>       | clock LOW time                  | I <sup>2</sup> C-bus enabled | 1                    | -                   | μs   |
|                        |                                 | 3-wire bus enabled           | 300                  | -                   | ns   |
| t <sub>W(write)</sub>  | pulse width for write enable    | 3-wire bus enabled           | 1                    | -                   | μs   |
| t <sub>W(read)</sub>   | pulse width for read enable     | 3-wire bus enabled           | 1                    | -                   | μs   |
| t <sub>su(clk)</sub>   | clock set-up time               | 3-wire bus enabled           | 300                  | -                   | ns   |
| t <sub>h(out)</sub>    | read mode data output hold time | 3-wire bus enabled           | 10                   | -                   | ns   |
| t <sub>d(out)</sub>    | read mode output delay time     | 3-wire bus enabled           | -                    | 100                 | ns   |
| t <sub>su(write)</sub> | write mode set-up time          | 3-wire bus enabled           | 100                  | -                   | ns   |
| t <sub>h(write)</sub>  | write mode hold time            | 3-wire bus enabled           | 100                  | -                   | ns   |

### TEA5767HN

#### 9 LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                | PARAMETER                          | CONDITIONS | MIN.  | MAX.  | UNIT |
|-----------------------|------------------------------------|------------|-------|-------|------|
| V <sub>VCOTANK1</sub> | VCO tuned circuit output voltage 1 |            | -0.3  | +8    | V    |
| V <sub>VCOTANK2</sub> | VCO tuned circuit output voltage 2 |            | -0.3  | +8    | V    |
| V <sub>CCD</sub>      | digital supply voltage             |            | -0.3  | +5    | V    |
| V <sub>CCA</sub>      | analog supply voltage              |            | -0.3  | +8    | V    |
| T <sub>stg</sub>      | storage temperature                |            | -55   | +150  | °C   |
| T <sub>amb</sub>      | ambient temperature                |            | -40   | +85   | °C   |
| V <sub>es</sub>       | electrostatic handling voltage     |            |       |       |      |
|                       | for all pins except pin DATA       | note 1     | -200  | +200  | V    |
|                       |                                    | note 2     | -2000 | +2000 | V    |
|                       | for pin DATA                       | note 1     | -150  | +200  | V    |
|                       |                                    | note 2     | -2000 | +2000 | V    |

#### Notes

- 1. Machine model (R = 0  $\Omega$ , C = 200 pF).
- 2. Human body model (R = 1.5 k $\Omega$ , C = 100 pF).

#### **10 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 29    | K/W  |

### TEA5767HN

#### 11 DC CHARACTERISTICS

 $V_{CCA} = V_{VCOTANK1} = V_{VCOTANK2} = V_{CCD} = 2.7 \text{ V}; \text{ } T_{amb} = 25 \text{ }^{\circ}\text{C}; \text{ unless otherwise specified}.$ 

| SYMBOL               | PARAMETER                                       | CONDITIONS                          | MIN. | TYP. | MAX. | UNIT |
|----------------------|-------------------------------------------------|-------------------------------------|------|------|------|------|
| Supply volt          | ages                                            | 1                                   |      | 4    |      |      |
| V <sub>CCA</sub>     | analog supply voltage                           |                                     | 2.5  | 3.0  | 5.0  | V    |
| V <sub>CC(VCO)</sub> | voltage controlled<br>oscillator supply voltage |                                     | 2.5  | 3.0  | 5.0  | V    |
| V <sub>CCD</sub>     | digital supply voltage                          |                                     | 2.5  | 3.0  | 5.0  | V    |
| Supply cur           | rents                                           |                                     |      |      |      |      |
| I <sub>CCA</sub>     | analog supply current                           | operating                           |      |      |      |      |
|                      |                                                 | $V_{CCA} = 3 V$                     | 6.0  | 8.4  | 10.5 | mA   |
|                      |                                                 | $V_{CCA} = 5 V$                     | 6.2  | 8.6  | 10.7 | mA   |
|                      |                                                 | standby mode                        |      |      |      |      |
|                      |                                                 | $V_{CCA} = 3 V$                     | -    | 3    | 6    | μA   |
|                      |                                                 | $V_{CCA} = 5 V$                     | -    | 3.2  | 6.2  | μA   |
| I <sub>CC(VCO)</sub> | voltage controlled                              | operating                           |      |      |      |      |
|                      | oscillator supply current                       | $V_{VCOTANK1} = V_{VCOTANK2} = 3 V$ | 560  | 750  | 940  | μA   |
|                      |                                                 | $V_{VCOTANK1} = V_{VCOTANK2} = 5 V$ | 570  | 760  | 950  | μA   |
|                      |                                                 | standby mode                        |      |      |      |      |
|                      |                                                 | $V_{VCOTANK1} = V_{VCOTANK2} = 3 V$ | -    | 1    | 2    | μA   |
|                      |                                                 | $V_{VCOTANK1} = V_{VCOTANK2} = 5 V$ | -    | 1.2  | 2.2  | μA   |
| I <sub>CCD</sub>     | digital supply current                          | operating                           |      |      |      |      |
|                      |                                                 | $V_{CCD} = 3 V$                     | 2.1  | 3.0  | 3.9  | mA   |
|                      |                                                 | $V_{CCD} = 5 V$                     | 2.25 | 3.15 | 4.05 | mA   |
|                      |                                                 | standby mode; $V_{CCD} = 3 V$       |      |      |      |      |
|                      |                                                 | bus enable line HIGH                | 30   | 56   | 80   | μA   |
|                      |                                                 | bus enable line LOW                 | 11   | 19   | 26   | μA   |
|                      |                                                 | standby mode; $V_{CCD} = 5 V$       |      |      |      |      |
|                      |                                                 | bus enable line HIGH                | 50   | 78   | 105  | μA   |
|                      |                                                 | bus enable line LOW                 | 20   | 33   | 45   | μA   |

| SYMBOL               | PARAMETER           | CONDITIONS                                       | MIN. | TYP. | MAX.                   | UNIT |
|----------------------|---------------------|--------------------------------------------------|------|------|------------------------|------|
| DC operation         | ng points           |                                                  | I    |      | •                      | 4    |
| V <sub>CPOUT</sub>   | unloaded DC voltage |                                                  | 0.1  | -    | $V_{CC(VCO)} - 0.1$    | V    |
| V <sub>XTAL1</sub>   |                     | data byte 4 bit 4 = 1                            | 1.64 | 1.72 | 1.8                    | V    |
|                      |                     | data byte 4 bit 4 = 0                            | 1.68 | 1.75 | 1.82                   | V    |
| V <sub>XTAL2</sub>   |                     | data byte 4 bit 4 = 1                            | 1.64 | 1.72 | 1.8                    | V    |
|                      |                     | data byte 4 bit 4 = 0                            | 1.68 | 1.75 | 1.82                   | V    |
| VPHASEFIL            |                     |                                                  | 0.4  | 1.2  | V <sub>CCA</sub> - 0.4 | V    |
| V <sub>PILFIL</sub>  |                     |                                                  | 0.65 | 0.9  | 1.3                    | V    |
| V <sub>VAFL</sub>    |                     | f <sub>RF</sub> = 98 MHz; V <sub>RF</sub> = 1 mV | 720  | 850  | 940                    | mV   |
| V <sub>VAFR</sub>    |                     | f <sub>RF</sub> = 98 MHz; V <sub>RF</sub> = 1 mV | 720  | 850  | 940                    | mV   |
| V <sub>TMUTE</sub>   |                     | V <sub>RF</sub> = 0 V                            | 1.5  | 1.65 | 1.8                    | V    |
| V <sub>MPXO</sub>    |                     | f <sub>RF</sub> = 98 MHz; V <sub>RF</sub> = 1 mV | 680  | 815  | 950                    | mV   |
| V <sub>Vref</sub>    |                     |                                                  | 1.45 | 1.55 | 1.65                   | V    |
| V <sub>TIFC</sub>    |                     |                                                  | 1.34 | 1.44 | 1.54                   | V    |
| V <sub>LIMDEC1</sub> |                     |                                                  | 1.86 | 1.98 | 2.1                    | V    |
| V <sub>LIMDEC2</sub> |                     |                                                  | 1.86 | 1.98 | 2.1                    | V    |
| V <sub>Igain</sub>   |                     |                                                  | 480  | 530  | 580                    | mV   |
| V <sub>RFI1</sub>    | ]                   |                                                  | 0.93 | 1.03 | 1.13                   | V    |
| V <sub>RFI2</sub>    |                     |                                                  | 0.93 | 1.03 | 1.13                   | V    |
| V <sub>TAGC</sub>    |                     | V <sub>RF</sub> = 0 V                            | 1    | 1.57 | 2                      | V    |

### TEA5767HN

#### 12 AC CHARACTERISTICS

 $V_{CCA} = V_{VCOTANK1} = V_{VCOTANK2} = V_{CCD} = 2.7 \text{ V}; T_{amb} = 25 \text{ °C};$  measured in the circuit of Fig.7; all AC values are given in RMS; unless otherwise specified.

| SYMBOL                         | PARAMETER                      | CONDITIONS                                        | MIN.                   | TYP.   | MAX.                   |     |
|--------------------------------|--------------------------------|---------------------------------------------------|------------------------|--------|------------------------|-----|
| Voltage cor                    | ntrolled oscillator            | -                                                 |                        |        |                        |     |
| f <sub>osc</sub>               | oscillator frequency           |                                                   | 150                    | _      | 217                    | MHz |
| Crystal osc                    | illator                        |                                                   |                        |        |                        |     |
| CIRCUIT INPL                   | JT: PIN XTAL2                  |                                                   |                        |        |                        |     |
| V <sub>i(osc)</sub>            | oscillator input voltage       | oscillator externally clocked                     | 140                    | _      | 350                    | mV  |
| R <sub>i</sub>                 | input resistance               | oscillator externally clocked                     |                        |        |                        |     |
| ·                              |                                | data byte 4 bit 4 = 0                             | 2                      | 3      | 4                      | kΩ  |
|                                |                                | data byte 4 bit 4 = 1                             | 230                    | 330    | 430                    | kΩ  |
| Ci                             | input capacitance              | oscillator externally clocked                     |                        |        |                        |     |
|                                |                                | data byte 4 bit 4 = 0                             | 3.9                    | 5.6    | 7.3                    | pF  |
|                                |                                | data byte 4 bit 4 = 1                             | 5                      | 6      | 7                      | pF  |
| CRYSTAL: 32                    |                                |                                                   |                        |        |                        |     |
| f <sub>r</sub>                 | series resonance frequency     | data byte 4 bit 4 = 1                             | _                      | 32.768 | _                      | kHz |
| $\Delta f/f_r$                 | frequency deviation            |                                                   | -20 × 10 <sup>-6</sup> | _      | +20 × 10 <sup>-6</sup> |     |
| C <sub>0</sub>                 | shunt capacitance              |                                                   | _                      | _      | 3.5                    | pF  |
| R <sub>S</sub>                 | series resistance              |                                                   | _                      | _      | 80                     | kΩ  |
| $\Delta f_r/f_{r(25 \circ C)}$ | temperature drift              | –10 °C < T <sub>amb</sub> < +60 °C                | -50 × 10 <sup>-6</sup> | _      | +50 × 10 <sup>-6</sup> |     |
| CRYSTAL: 13                    | 5 MHz                          |                                                   | -                      |        | I                      |     |
| f <sub>r</sub>                 | series resonance frequency     | data byte 4 bit 4 = 0                             | -                      | 13     | _                      | MHz |
| $\Delta f/f_r$                 | frequency deviation            |                                                   | -30 × 10 <sup>-6</sup> | _      | +30 × 10 <sup>-6</sup> |     |
| C <sub>0</sub>                 | shunt capacitance              |                                                   | _                      | _      | 4.5                    | pF  |
| C <sub>mot</sub>               | motional capacitance           |                                                   | 1.5                    | _      | 3.0                    | fF  |
| R <sub>S</sub>                 | series resistance              |                                                   | _                      | _      | 100                    | Ω   |
| $\Delta f_r/f_{r(25 \circ C)}$ | temperature drift              | –40 °C < T <sub>amb</sub> < +85 °C                | -30 × 10 <sup>-6</sup> | _      | +30 × 10 <sup>-6</sup> |     |
| Synthesize                     | r                              |                                                   |                        |        |                        |     |
| PROGRAMMA                      | ABLE DIVIDER                   |                                                   |                        |        |                        |     |
| N <sub>prog</sub>              | programmable divider ratio     | data byte 1 = XX111111;                           | _                      | _      | 8191                   |     |
| prog                           |                                | data byte 2 = 11111111                            |                        |        |                        |     |
|                                |                                | data byte 1 = XX010000;<br>data byte 2 = 00000000 | 2048                   | _      | _                      |     |
| $\Delta N_{step}$              | programmable divider step size |                                                   | -                      | 1      | _                      |     |
| REFERENCE                      | FREQUENCY DIVIDER              |                                                   |                        |        |                        |     |
| N <sub>ref</sub>               | crystal oscillator divider     | data byte 4 bit 4 = 0                             | _                      | 260    | _                      |     |
|                                | ratio                          | data byte 5 bit 7 = 1;<br>data byte 4 bit 4 = 0   | -                      | 130    | _                      |     |
|                                |                                | data byte 4 bit 4 = 1                             |                        | 1      |                        |     |

| SYMBOL                 | PARAMETER                                           | CONDITIONS                                                                                                           | MIN.     | TYP.   | MAX. | UNIT |
|------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------|--------|------|------|
| CHARGE PUN             | IP: PIN CPOUT                                       |                                                                                                                      | I        | -      | 1    |      |
| I <sub>sink</sub>      | charge pump peak sink<br>current                    | $\begin{array}{l} 0.2 \ V < V_{CPOUT} \\ < V_{VCOTANK2} - 0.2 \ V; \\ f_{VCO} > f_{ref} \times N_{prog} \end{array}$ | -        | 0.5    | _    | μΑ   |
| I <sub>source</sub>    | charge pump peak source current                     | $\begin{array}{l} 0.2 \ V < V_{CPOUT} \\ < V_{VCOTANK2} - 0.2 \ V; \\ f_{VCO} < f_{ref} \times N_{prog} \end{array}$ | _        | -0.5   | _    | μA   |
| IF counter             |                                                     |                                                                                                                      |          |        |      |      |
| V <sub>RF</sub>        | RF input voltage for correct<br>IF count            |                                                                                                                      | -        | 12     | 18   | μV   |
| N <sub>IF</sub>        | IF counter length                                   |                                                                                                                      | _        | 7      | _    | bit  |
| N <sub>precount</sub>  | IF counter prescaler ratio                          |                                                                                                                      | _        | 64     | _    |      |
| T <sub>count(IF)</sub> | IF counter period                                   | f <sub>xtal</sub> = 32.768 kHz                                                                                       | _        | 15.625 | _    | ms   |
|                        |                                                     | f <sub>xtal</sub> = 13 MHz                                                                                           | _        | 15.754 | _    | ms   |
| $RES_{count(IF)}$      | IF counter resolution                               | f <sub>xtal</sub> = 32.768 kHz                                                                                       | _        | 4.096  | _    | kHz  |
|                        |                                                     | f <sub>xtal</sub> = 13 MHz                                                                                           | _        | 4.0625 | _    | kHz  |
| IF <sub>count</sub>    | IF counter result for search                        | f <sub>xtal</sub> = 32.768 kHz                                                                                       | 31       | _      | 3E   | HEX  |
|                        | tuning stop                                         | f <sub>xtal</sub> = 13 MHz                                                                                           | 32       | -      | 3D   | HEX  |
| Pins DATA,             | CLOCK, WRITE/READ, BUS                              | MODE and BUSENABLE                                                                                                   |          |        |      |      |
| R <sub>i</sub>         | input resistance                                    |                                                                                                                      | 10       | -      | _    | MΩ   |
| Software pr            | ogrammable ports                                    |                                                                                                                      | ·        | ·      |      |      |
| PIN SWPOR              | .T1                                                 |                                                                                                                      |          |        |      |      |
| I <sub>sink(max)</sub> | maximum sink current                                | data byte 4 bit $0 = 0$ ;<br>data byte 5 bit $0 = 0$ ;<br>V <sub>SWPORT1</sub> < 0.5 V                               | 500      | -      | -    | μΑ   |
| I <sub>leak(max)</sub> | maximum leakage current                             | data byte 4 bit 0 = 1;<br>V <sub>SWPORT1</sub> < 5 V                                                                 | -1       | -      | +1   | μA   |
| PIN SWPOR              | T2                                                  | •                                                                                                                    | •        | •      |      | •    |
| I <sub>sink(max)</sub> | maximum sink current                                | data byte 5 bit 7 = 0;<br>V <sub>SWPORT1</sub> < 0.5 V                                                               | 500      | -      | _    | μA   |
| I <sub>leak(max)</sub> | maximum leakage current                             | data byte 5 bit 1 = 1;<br>V <sub>SWPORT1</sub> < 5 V                                                                 | -1       | -      | +1   | μA   |
| FM signal c            | hannel                                              |                                                                                                                      | <b>i</b> | •      |      |      |
| FM RF INPU             | Т                                                   |                                                                                                                      |          |        |      |      |
| R <sub>i</sub>         | input resistance at pins<br>RFI1 and RFI2 to RFGND  |                                                                                                                      | 75       | 100    | 125  | Ω    |
| C <sub>i</sub>         | input capacitance at pins<br>RFI1 and RFI2 to RFGND |                                                                                                                      | 2.5      | 4      | 6    | pF   |

| SYMBOL                    | PARAMETER                                                                               | CONDITIONS                                                                                                                                                                                                                                                           | MIN. | TYP. | MAX. | UNIT               |
|---------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------------------|
| V <sub>RF</sub>           | RF sensitivity input voltage                                                            |                                                                                                                                                                                                                                                                      | -    | 2    | 3.5  | μV                 |
| IP3 <sub>in</sub>         | in-band 3rd-order intercept<br>point related to V <sub>RFI1-RFI2</sub><br>(peak value)  | $\Delta f_1 = 200 \text{ kHz}; \Delta f_2 = 400 \text{ kHz}; f_{tune} = 76 \text{ to } 108 \text{ MHz}$                                                                                                                                                              | 81   | 84   | -    | dBμV               |
| IP3 <sub>out</sub>        | out-band 3rd-order<br>intercept point related to<br>V <sub>RFI1-RFI2</sub> (peak value) |                                                                                                                                                                                                                                                                      | 82   | 85   | -    | dBμV               |
| RF AGC                    |                                                                                         |                                                                                                                                                                                                                                                                      |      | ·    | ·    |                    |
| V <sub>RF1</sub>          | RF input voltage for start of AGC                                                       | $ \begin{vmatrix} f_{RF1} = 93 \text{ MHz}; f_{RF2} = 98 \text{ MHz}; \\ V_{RF2} = 50 \text{ dB}\mu\text{V}; \\ \left  \frac{\Delta\text{V}_{\text{TMUTE}}}{\text{V}_{RF1}} \right  < \frac{14 \text{ mV}}{3 \text{ dB}\mu\text{V}}; \text{ note } 1 \end{aligned} $ | 66   | 72   | 78   | dBμV               |
| IF filter                 |                                                                                         |                                                                                                                                                                                                                                                                      | 1    | ļ    |      | I                  |
| f <sub>IF</sub>           | IF filter centre frequency                                                              |                                                                                                                                                                                                                                                                      | 215  | 225  | 235  | kHz                |
| B <sub>IF</sub>           | IF filter bandwidth                                                                     |                                                                                                                                                                                                                                                                      | 85   | 94   | 102  | kHz                |
| S <sub>+200</sub>         | HIGH side 200 kHz<br>selectivity                                                        | $      \Delta f = +200 \text{ kHz}; \\       f_{tune} = 76 \text{ to } 108 \text{ MHz}; \text{ note } 2 $                                                                                                                                                            | 39   | 43   | -    | dB                 |
| S <sub>-200</sub>         | LOW side 200 kHz<br>selectivity                                                         | $      \Delta f = -200 \text{ kHz}; \\       f_{tune} = 76 \text{ to } 108 \text{ MHz}; \text{ note } 2 $                                                                                                                                                            | 32   | 36   | -    | dB                 |
| S <sub>+100</sub>         | HIGH side 100 kHz<br>selectivity                                                        | $      \Delta f = +100 \text{ kHz}; \\       f_{tune} = 76 \text{ to } 108 \text{ MHz}; \text{ note } 2 $                                                                                                                                                            | 8    | 12   | -    | dB                 |
| S <sub>-100</sub>         | LOW side 100 kHz<br>selectivity                                                         | $      \Delta f = -100 \text{ kHz}; \\       f_{tune} = 76 \text{ to } 108 \text{ MHz}; \text{ note } 2 $                                                                                                                                                            | 8    | 12   | -    | dB                 |
| IR                        | image rejection                                                                         | $f_{tune}$ = 76 to 108 MHz;<br>V <sub>RF</sub> = 50 dBµV                                                                                                                                                                                                             | 24   | 30   | -    | dB                 |
| FM IF level               | detector and mute voltage                                                               |                                                                                                                                                                                                                                                                      |      |      | •    | •                  |
| $V_{RF}$                  | RF input voltage for start of level ADC                                                 | read mode data byte 4 bit 4 = 1                                                                                                                                                                                                                                      | 2    | 3    | 5    | μV                 |
| $\Delta V_{step}$         | level ADC step size                                                                     |                                                                                                                                                                                                                                                                      | 2    | 3    | 5    | dB                 |
| PIN TMUTE                 |                                                                                         |                                                                                                                                                                                                                                                                      |      | -    |      | •                  |
| V <sub>level</sub>        | level output DC voltage                                                                 | $V_{RF} = 0 \mu V$                                                                                                                                                                                                                                                   | 1.55 | 1.65 | 1.80 | V                  |
|                           |                                                                                         | $V_{RF} = 3 \mu V$                                                                                                                                                                                                                                                   | 1.60 | 1.70 | 1.85 | V                  |
| V <sub>level(slope)</sub> | slope of level voltage                                                                  | $V_{RF}$ = 10 to 500 $\mu$ V                                                                                                                                                                                                                                         | 150  | 165  | 180  | $\frac{mV}{20 dB}$ |
| R <sub>o</sub>            | output resistance                                                                       |                                                                                                                                                                                                                                                                      | 280  | 400  | 520  | kΩ                 |
|                           | •                                                                                       | •                                                                                                                                                                                                                                                                    |      |      |      |                    |

| SYMBOL                                             | PARAMETER                                                      | CONDITIONS                                                                                                                                                                                                                             | MIN. | TYP. | MAX. | UNIT |
|----------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| FM demodu                                          | lator: pin MPXO                                                |                                                                                                                                                                                                                                        |      |      |      |      |
| V <sub>MPXO</sub>                                  | demodulator output voltage                                     | $\label{eq:VRF} \begin{array}{l} V_{RF} = 1 \mbox{ mV}; \mbox{ L} = R; \\ \Delta f = 22.5 \mbox{ kHz}; \mbox{ f}_{mod} = 1 \mbox{ kHz}; \\ de-emphasis = 75  \mu s; \\ B_{AF} = 300 \mbox{ Hz} \mbox{ to } 15 \mbox{ kHz} \end{array}$ | 60   | 75   | 90   | mV   |
| (S+N)/N                                            | maximum signal plus<br>noise-to-noise ratio                    | $V_{RF} = 1 \text{ mV}; \text{ L} = \text{R};$<br>$\Delta f = 22.5 \text{ kHz}; f_{mod} = 1 \text{ kHz};$<br>de-emphasis = 75 µs;<br>$B_{AF} = 300 \text{ Hz}$ to 15 kHz                                                               | 54   | 60   | -    | dB   |
| THD                                                | total harmonic distortion                                      | $\label{eq:V_RF} \begin{array}{l} V_{RF} = 1 \mbox{ mV}; L = R; \Delta f = 75 \mbox{ kHz}; \\ f_{mod} = 1 \mbox{ kHz}; \\ de-emphasis = 75  \mu s \end{array}$                                                                         | -    | 0.5  | 1.5  | %    |
| α <sub>AM</sub>                                    | AM suppression                                                 |                                                                                                                                                                                                                                        | 40   | -    | -    | dB   |
| R <sub>o</sub>                                     | demodulator output resistance                                  |                                                                                                                                                                                                                                        | -    | -    | 500  | Ω    |
| l <sub>sink</sub>                                  | demodulator output sink current                                |                                                                                                                                                                                                                                        | _    | -    | 30   | μA   |
| Soft mute                                          |                                                                |                                                                                                                                                                                                                                        |      | ·    |      |      |
| $V_{RF}$                                           | RF input voltage for soft mute start                           | $\alpha_{mute} = 3 \text{ dB}; \text{ data byte 4}$<br>bit 3 = 1                                                                                                                                                                       | 3    | 5    | 10   | μV   |
| α <sub>mute</sub>                                  | mute attenuation                                               | $V_{RF} = 1 \ \mu$ V; L = R;<br>$\Delta f = 22.5 \ kHz$ ; $f_{mod} = 1 \ kHz$<br>de-emphasis = 75 $\mu$ s;<br>$B_{AF} = 300 \ Hz$ to 15 kHz;<br>data byte 4 bit 3 = 1                                                                  | 10   | 20   | 30   | dB   |
| MPX decod                                          | er                                                             |                                                                                                                                                                                                                                        |      |      | •    | •    |
| V <sub>AFL</sub> ; V <sub>AFR</sub>                | left and right audio<br>frequency output voltage               | $V_{RF}$ = 1 mV; L = R;<br>$\Delta f$ = 22.5 kHz; f <sub>mod</sub> = 1 kHz;<br>de-emphasis = 75 µs                                                                                                                                     | 60   | 75   | 90   | mV   |
| R <sub>AFL</sub> ; R <sub>AFR</sub>                | left and right audio<br>frequency output resistance            |                                                                                                                                                                                                                                        | -    | _    | 50   | Ω    |
| I <sub>sink(AFL)</sub> ;<br>I <sub>sink(AFR)</sub> | left and right audio<br>frequency output sink<br>current       |                                                                                                                                                                                                                                        | 170  | -    | -    | μΑ   |
| V <sub>MPXIN(max)</sub>                            | input overdrive margin                                         | THD < 3%                                                                                                                                                                                                                               | 4    | -    | -    | dB   |
| V <sub>AFL</sub> /V <sub>AFR</sub>                 | left and right audio<br>frequency output voltage<br>difference | $\label{eq:V_RF} \begin{split} V_{RF} &= 1 \ mV; L = R; \Delta f = 75 \ kHz; \\ f_{mod} &= 1 \ kHz; \\ de-emphasis &= 75 \ \mu s \end{split}$                                                                                          | -1   | -    | +1   | dB   |
| $\alpha_{cs(stereo)}$                              | stereo channel separation                                      | $V_{RF} = 1 \text{ mV}; \text{ R} = L = 0 \text{ or } \text{R} = 0$<br>and L = 1 including 9% pilot;<br>$\Delta f = 75 \text{ kHz}; f_{mod} = 1 \text{ kHz};$<br>data byte 3 bit 3 = 0;<br>data byte 4 bit 1 = 1                       | 24   | 30   | _    | dB   |

| SYMBOL                                        | PARAMETER                                                                                        | CONDITIONS                                                                                                                                                                                                                                                                                              | MIN. | TYP. | MAX. | UNIT |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| (S+N)/N                                       | maximum signal plus<br>noise-to-noise ratio                                                      | $V_{RF} = 1 \text{ mV}; \text{ L} = \text{R};$<br>$\Delta f = 22.5 \text{ kHz}; f_{mod} = 1 \text{ kHz};$<br>de-emphasis = 75 µs;<br>$B_{AF} = 300 \text{ Hz}$ to 15 kHz                                                                                                                                | 54   | 60   | -    | dB   |
| THD                                           | total harmonic distortion                                                                        | $V_{RF} = 1 \text{ mV}; L = R; \Delta f = 75 \text{ kHz};$<br>$f_{mod} = 1 \text{ kHz};$<br>de-emphasis = 75 µs                                                                                                                                                                                         | _    | 0.4  | 1    | %    |
| $\alpha_{\text{pilot}}$                       | pilot suppression measured at pins $V_{\mbox{\scriptsize AFL}}$ and $V_{\mbox{\scriptsize AFR}}$ | related to ∆f = 75 kHz;<br>f <sub>mod</sub> = 1 kHz;<br>de-emphasis = 75 μs                                                                                                                                                                                                                             | 40   | 50   | -    | dB   |
| $\Delta f_{pilot}$                            | stereo pilot frequency deviation                                                                 | V <sub>RF</sub> = 1 mV; read mode;<br>data byte 3                                                                                                                                                                                                                                                       |      |      |      |      |
|                                               |                                                                                                  | bit 7 = 1                                                                                                                                                                                                                                                                                               | -    | 3.6  | 5.8  | kHz  |
|                                               |                                                                                                  | bit 7 = 0                                                                                                                                                                                                                                                                                               | 1    | 3    | -    | kHz  |
| $\frac{\Delta f_{pilot1}}{\Delta f_{pilot2}}$ | pilot switch hysteresis                                                                          | V <sub>RF</sub> = 1 mV                                                                                                                                                                                                                                                                                  | 2    | -    | -    | dB   |
| Нідн сит со                                   | ONTROL                                                                                           |                                                                                                                                                                                                                                                                                                         |      |      |      |      |
| TC <sub>de-em</sub>                           | de-emphasis time constant                                                                        | V <sub>RF</sub> = 1 mV                                                                                                                                                                                                                                                                                  |      |      |      |      |
|                                               |                                                                                                  | data byte 5 bit 2 = 0                                                                                                                                                                                                                                                                                   | 38   | 50   | 62   | μs   |
|                                               |                                                                                                  | data byte 5 bit 2 = 1                                                                                                                                                                                                                                                                                   | 57   | 75   | 93   | μs   |
|                                               |                                                                                                  | $V_{RF} = 1 \ \mu V$                                                                                                                                                                                                                                                                                    |      |      |      |      |
|                                               |                                                                                                  | data byte 5 bit 2 = 0                                                                                                                                                                                                                                                                                   | 114  | 150  | 186  | μs   |
|                                               |                                                                                                  | data byte 5 bit 2 = 1                                                                                                                                                                                                                                                                                   | 171  | 225  | 279  | μs   |
| MONO TO ST                                    | EREO BLEND CONTROL                                                                               |                                                                                                                                                                                                                                                                                                         |      |      |      | •    |
| $\alpha_{cs(stereo)}$                         | stereo channel separation                                                                        | $\label{eq:KF} \begin{array}{l} V_{RF} = 45 \; \mu V;  R = L = 0 \; \text{or} \; R = 0 \\ \text{and} \; L = 1 \; \text{including} \; 9\% \; \text{pilot}; \\ \Delta f = 75 \; \text{kHz}; \; f_{mod} = 1 \; \text{kHz}; \\ \text{data byte 3 bit } 3 = 0; \\ \text{data byte 4 bit } 1 = 1 \end{array}$ | 4    | 10   | 16   | dB   |
| MONO TO ST                                    | EREO SWITCHED                                                                                    |                                                                                                                                                                                                                                                                                                         |      |      |      |      |
| α <sub>cs(stereo)</sub>                       | stereo channel separation<br>switching from mono to<br>stereo with increasing RF<br>input level  | $\label{eq:KF} \begin{array}{l} V_{RF}=1 \; \mu V; \; R=L=0 \; or \; R=0 \\ \text{and } L=1 \; \text{including } 9\% \; \text{pilot}; \\ \Delta f=75 \; \text{kHz}; \; f_{mod}=1 \; \text{kHz}; \\ \text{data byte } 3 \; \text{bit } 3=0; \\ \text{data byte } 4 \; \text{bit } 1=0 \end{array}$       | 24   | _    | _    | dB   |
| $\alpha_{cs(stereo)}$                         | stereo channel separation<br>switching from stereo to<br>mono with decreasing RF<br>input level  | $\label{eq:V_RF} \begin{array}{l} V_{RF} = 20 \; \mu V; \; R = L = 0 \; or \; R = 0 \\ \text{and } L = 1 \; \text{including } 9\% \; \text{pilot}; \\ \Delta f = 75 \; \text{kHz}; \; f_{mod} = 1 \; \text{kHz}; \\ \text{data byte 3 bit } 3 = 0; \\ \text{data byte 4 bit } 1 = 0 \end{array}$        | -    | -    | 1    | dB   |

### TEA5767HN

| SYMBOL               | PARAMETER                                          | CONDITIONS            | MIN. | TYP. | MAX. | UNIT |  |  |
|----------------------|----------------------------------------------------|-----------------------|------|------|------|------|--|--|
| BUS-DRIVEN           | BUS-DRIVEN MUTE FUNCTIONS                          |                       |      |      |      |      |  |  |
| Tuning mute          | ļ                                                  |                       |      |      |      |      |  |  |
| α <sub>mute</sub>    | V <sub>AFL</sub> and V <sub>AFR</sub> muting depth | data byte 1 bit 7 = 1 | -60  | _    | -    | dB   |  |  |
| α <sub>mute(R)</sub> | V <sub>AFR</sub> muting depth                      | data byte 3 bit 1 = 1 | -80  | _    | -    | dB   |  |  |
| $\alpha_{mute(L)}$   | V <sub>AFL</sub> muting depth                      | data byte 3 bit 2 = 1 | -80  | -    | -    | dB   |  |  |

#### Notes

- 1.  $V_{RF}$  in Fig.7 is replaced by  $V_{RF1}$  +  $V_{RF2}$ . The radio is tuned to 98 MHz (HIGH side injection).
- 2. LOW side and HIGH side selectivity can be switched by changing the mixer from HIGH side to LOW side LO injection.



Fig.5 FM characteristics 1.

**TEA5767HN** 

# Low-power FM stereo radio for handheld applications



### TEA5767HN

#### **13 INTERNAL PIN CONFIGURATION**

| PIN | SYMBOL               | EQUIVALENT CIRCUIT     |
|-----|----------------------|------------------------|
| 1   | n.c.                 |                        |
| 2   | CPOUT                | 270 Ω<br>(2)<br>MHC285 |
| 3   | VCOTANK1             | (3) (4)                |
| 4   | VCOTANK2             |                        |
| 5   | V <sub>CC(VCO)</sub> |                        |
| 6   | DGND                 |                        |
| 7   | V <sub>CCD</sub>     |                        |
| 8   | DATA                 |                        |
| 9   | CLOCK                | 270 Ω<br>9 6 MHC288    |
| 10  | n.c.                 |                        |

| PIN | SYMBOL     | EQUIVALENT CIRCUIT                |
|-----|------------|-----------------------------------|
| 11  | WRITE/READ | 270 Ω<br>(1)<br>(6) MHC289        |
| 12  | BUSMODE    | 270 Ω<br>12<br>6<br><i>MHC290</i> |
| 13  | BUSENABLE  | 150 Ω<br>(13) (6) MHC291          |
| 14  | SWPORT1    | 150 Ω<br>(14)<br>6 MHC292         |
| 15  | SWPORT2    | 150 Ω<br>(5)<br>(6)<br>MHC293     |
| 16  | XTAL1      |                                   |
| 17  | XTAL2      |                                   |

| PIN | SYMBOL           | EQUIVALENT CIRCUIT          |
|-----|------------------|-----------------------------|
| 18  | PHASEFIL         | Т (18)<br>(33) мнс295       |
| 19  | PILFIL           | 270 Ω<br>19<br>33<br>MHC296 |
| 20  | n.c.             |                             |
| 21  | n.c.             |                             |
| 22  | V <sub>AFL</sub> |                             |
| 23  | V <sub>AFR</sub> | 10 Ω<br>(23)<br>(33) МНС298 |
| 24  | TMUTE            |                             |

### TEA5767HN



2002 Sep 13

### TEA5767HN

| PIN | SYMBOL            | EQUIVALENT CIRCUIT |
|-----|-------------------|--------------------|
| 32  | I <sub>gain</sub> |                    |
| 33  | AGND              |                    |
| 34  | V <sub>CCA</sub>  |                    |
| 35  | RFI1              | L J                |
| 36  | RFGND             |                    |
| 37  | RFI2              | 35<br>36<br>MHC306 |
| 38  | TAGC              | Зв мнсзот          |
| 39  | LOOPSW            | 5<br>              |
| 40  | n.c.              |                    |

#### 14 APPLICATION INFORMATION

 Table 28
 Component list for Figs 1 and 7

| COMPONENT         | PARAMETER                                 | VALUE  | TOLERANCE | TYPE                  | MANUFACTURER |
|-------------------|-------------------------------------------|--------|-----------|-----------------------|--------------|
| R1                | resistor with low temperature coefficient | 18 kΩ  | ±1%       | RC12G                 | Philips      |
| D1 and D2         | varicap for VCO tuning                    | -      | _         | BB202                 | Philips      |
| L1                | RF band filter coil                       | 120 nH | ±2%       | Q <sub>min</sub> = 40 |              |
| L2 and L3         | VCO coil                                  | 33 nH  | ±2%       | Q <sub>min</sub> = 40 |              |
| XTAL13            | 13 MHz crystal                            | -      | -         | NX4025GA              |              |
| C <sub>pull</sub> | pulling capacitor for NX4025GA            | 10 pF  | _         |                       |              |
| XTAL32.768        | 32.768 kHz crystal                        | -      | _         |                       |              |

Philips Semiconductors

Preliminary specification

Low-power FM stereo radio for handheld applications





\_

 $\underline{\omega}$ 

#### 15 PACKAGE OUTLINE

## HVQFN40: plastic, heatsink very thin quad flat package; no leads; 40 terminals; body 6 x 6 x 0.85 mm



SOT618-1

#### 16 SOLDERING

# 16.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### 16.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### 16.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 16.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### TEA5767HN

#### 16.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                             | SOLDERING METHOD                  |                       |  |
|-----------------------------------------------------|-----------------------------------|-----------------------|--|
| FACKAGE                                             | WAVE                              | REFLOW <sup>(1)</sup> |  |
| BGA, HBGA, LFBGA, SQFP, TFBGA                       | not suitable                      | suitable              |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, SMS | not suitable <sup>(2)</sup>       | suitable              |  |
| PLCC <sup>(3)</sup> , SO, SOJ                       | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                     | not recommended <sup>(3)(4)</sup> | suitable              |  |
| SSOP, TSSOP, VSO                                    | not recommended <sup>(5)</sup>    | suitable              |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

| DATA SHEET STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                                        |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                                        |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Changes will be<br>communicated according to the Customer Product/Process Change<br>Notification (CPCN) procedure SNW-SQ-650A. |

#### 17 DATA SHEET STATUS

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### TEA5767HN

#### **18 DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 20 PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS

#### 19 DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/01/pp**36** 

Date of release: 2002 Sep 13

Document order number: 9397 750 09626

SCA74

Let's make things better.





Philips Semiconductors