# Preliminary Information Low Voltage 1:22 Differential HSTL Clock Fanout Buffer

The Motorola MC100ES8223 is a bipolar monolithic differential clock fanout buffer. Designed for the most demanding clock distribution systems, the MC100ES8223 supports various applications that require the distribution of precisely aligned differential clock signals. Using SiGe technology and a fully differential architecture, the device offers very low skew outputs and superior digital signal characteristics. Target applications for this clock driver are high performance clock distribution in computing, networking and telecommunication systems.

#### Features

- 1:22 differential clock fanout buffer
- 50 ps maximum device skew1
- SiGe technology
- Supports DC to 800 MHz operation<sup>1</sup> of clock or data signals
- 1.5V HSTL compatible differential clock outputs
- PECL and HSTL compatible differential clock inputs
- 3.3V power supply for device core, 1.5V or 1.8V HSTL output supply
- Standard 64 lead LQFP package with exposed pad for enhanced thermal characteristics
- · Supports industrial temperature range
- Pin and function compatible to the MC100EP223

#### **Functional Description**

The MC100ES8223 is designed for low skew clock distribution systems and supports clock frequencies up to 800 MHz<sup>1</sup>. The device accepts two clock sources. The HCLK input can be driven by HSTL compatible signals, the PCLK input accepts PECL compatible signals. The selected input signal is distributed to 22 identical, differential HSTL outputs.

In order to meet the tight skew specification of the device, both outputs of a differential output pair should be terminated, even if only one output is used. In the case where not all 22 outputs are used, the output pairs on the same package side as the parts being used on that side should be terminated.

The HSTL compatible output levels are generated with an open emitter architecture. This minimizes part-to-part and output-to-output skew. The open-emitter outputs require a  $50\Omega$  DC termination to GND (0V). The output supply voltage can be either 1.5V or 1.8V, the core voltage supply is 3.3V. The output enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. In the case of an asynchronous control, there is a chance of generating a 'runt' clock pulse when the device is enabled/disabled.

The MC100ES8223 is pin and function compatible to the MC100EP223.

1. AC specifications are design targets and subject to change

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

# LOW-VOLTAGE 1:22 DIFFERENTIAL HSTL CLOCK FANOUT DRIVER





IOTOROLA

intelligence everywhere



Figure 1. MC100ES8223 Logic Diagram

Figure 2. 64–Lead Package Pinout (Top View)

### Table 1. Pin Configuration

| Pin              | I/O    | Туре   | Function                                                                                                                                                            |
|------------------|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HCLK1, HCLK      | Input  | HSTL   | Differential HSTL reference clock signal input                                                                                                                      |
| PCLK, PCLK0      | Input  | PECL   | Differential PECL reference clock signal input                                                                                                                      |
| CLK_SEL          | Input  | LVCMOS | Reference clock input select                                                                                                                                        |
| OE               | Input  | LVCMOS | Output enable/disable. OE is synchronous to the input reference clock which eliminates possible output runt pulses when the OE state is changed.                    |
| Q[0-21], Q[0-21] | Output | HSTL   | Differential clock outputs                                                                                                                                          |
| GND              | Supply |        | Negative power supply                                                                                                                                               |
| VCC              | Supply |        | Positive power supply of the device core (3.3V)                                                                                                                     |
| Vcco             | Supply |        | Positive power supply of the HSTL outputs. All V <sub>CCO</sub> pins must be connected to the positive power supply (1.5V or 1.8V) for correct DC and AC operation. |

## Table 2. Function Table

| Pin     | 0                                                                      | 1                                                                      |
|---------|------------------------------------------------------------------------|------------------------------------------------------------------------|
| CLK_SEL | HCLK, HCLK input pair is the reference clock. HCLK is HSTL compatible. | PCLK, PCLK input pair is the reference clock. PCLK is PECL compatible. |
| OE      | Outputs disabled, Q[0:21]=L, Q[0:21]=H                                 | Outputs enabled                                                        |

#### Table 3. Absolute Maximum Ratings<sup>a</sup>

| Symbol | Characteristics     | Min  | Мах                   | Unit | Condition |
|--------|---------------------|------|-----------------------|------|-----------|
| VCC    | Supply Voltage      | -0.3 | 3.6                   | V    |           |
| Vcco   | Supply Voltage      | -0.3 | 3.6                   | V    |           |
| VIN    | DC Input Voltage    | -0.3 | V <sub>CC</sub> + 0.3 | V    |           |
| VOUT   | DC Output Voltage   | -0.3 | V <sub>CC</sub> + 0.3 | V    |           |
| IIN    | DC Input Current    |      | ±20                   | mA   |           |
| IOUT   | DC Output Current   |      | ±50                   | mA   |           |
| TS     | Storage temperature | -65  | 125                   | °C   |           |

a. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.

#### **Table 4. General Specifications**

| Symbol          | Characteristics                                                                        | Min            | Тур              | Мах            | Unit | Condition |
|-----------------|----------------------------------------------------------------------------------------|----------------|------------------|----------------|------|-----------|
| V <sub>TT</sub> | Output termination voltage                                                             |                | 0                |                | V    |           |
| MM              | ESD Protection (Machine model)                                                         | 200            |                  |                | V    |           |
| HBM             | ESD Protection (Human body model)                                                      | 2000           |                  |                | V    |           |
| CDM             | ESD Protection (Charged device model)                                                  | TBD            |                  |                | V    |           |
| LU              | Latch-up immunity                                                                      | 200            |                  |                | mA   |           |
| CIN             | Input Capacitance                                                                      |                | 4.0              |                | pF   | Inputs    |
| θJA,θJB,θJC     | Thermal resistance (junction-to-ambient, junction-to-board, junction-to-case)          | See Table 7 "1 | Thermal Resistan | ice" on page 6 | °C/W |           |
| Тј              | Operating junction temperature <sup>a</sup><br>(continuous operation) MTBF = 9.1 years | 0              |                  | 110            | °C   |           |

a. Operating junction temperature impacts device life time. Maximum continuous operating junction temperature should be selected according to the application life time requirements (See application note AN1545 for more information). The device AC and DC parameters are specified up to 110°C junction temperature allowing the MC100ES8223 to be used in applications requiring industrial temperature range. It is recommended that users of the MC100ES8223 employ thermal modeling analysis to assist in applying the junction temperature specifications to their particular application.

| Symbol          | Characteristics                                                        | Min                    | Тур  | Max                    | Unit | Condition                            |  |  |
|-----------------|------------------------------------------------------------------------|------------------------|------|------------------------|------|--------------------------------------|--|--|
| Clock input     | Clock input pair HCLK, HCLK (HSTL differential signals)                |                        |      |                        |      |                                      |  |  |
| VDIF            | Differential input voltage <sup>b</sup>                                | 0.2                    |      |                        | V    |                                      |  |  |
| VX, IN          | Differential cross point voltage <sup>C</sup>                          | 0.68                   |      | 0.9                    | V    |                                      |  |  |
| VIH             | Input high voltage                                                     | V <sub>X</sub> +0.1    |      |                        | V    |                                      |  |  |
| VIL             | Input low voltage                                                      |                        |      | V <sub>X</sub> -0.1    | V    |                                      |  |  |
| I <sub>IN</sub> | Input Current                                                          |                        |      | ±150                   | μΑ   | $V_{IN} = V_X \pm 0.1 V$             |  |  |
| Clock input     | pair PCLK, PCLK (PECL differential signals                             | s)                     |      |                        |      |                                      |  |  |
| V <sub>PP</sub> | Differential input voltaged                                            | 0.15                   |      | 1.0                    | V    | Differential operation               |  |  |
| VCMR            | Differential cross point voltage <sup>e</sup>                          | 1.0                    |      | V <sub>CC</sub> -0.6   | V    | Differential operation               |  |  |
| VIH             | Input voltage high                                                     | V <sub>CC</sub> -1.165 |      | V <sub>CC</sub> -0.880 | V    |                                      |  |  |
| VIL             | Input voltage low                                                      | V <sub>CC</sub> -1.810 |      | V <sub>CC</sub> -1.475 | V    |                                      |  |  |
| I <sub>IN</sub> | Input Current <sup>a</sup>                                             |                        |      | ±150                   | μA   | $V_{IN} = V_{IH} \text{ or } V_{IN}$ |  |  |
| LVCMOS c        | ontrol inputs OE, CLK_SEL                                              |                        |      |                        |      |                                      |  |  |
| VIL             | Input voltage low                                                      |                        |      | 0.8                    | V    |                                      |  |  |
| VIH             | Input voltage high                                                     | 2.0                    |      |                        | V    |                                      |  |  |
| IIN             | Input Current                                                          |                        |      | ±150                   | μΑ   | $V_{IN} = V_{IH} \text{ or } V_{IN}$ |  |  |
| HSTL clock      | coutputs (Q[0-21], Q[0-21])                                            |                        |      |                        |      |                                      |  |  |
| VX, OUT         | Output differential crosspoint                                         | 0.68                   | 0.75 | 0.9                    | V    |                                      |  |  |
| VOH             | Output High Voltage                                                    | 1.1                    |      |                        | V    |                                      |  |  |
| VOL             | Output Low Voltage                                                     |                        |      | 0.4                    | V    |                                      |  |  |
| Supply curi     | Supply current                                                         |                        |      |                        |      |                                      |  |  |
| ICC             | Maximum Quiescent Supply Current without output termination current    |                        | TBD  | TBD                    | mA   | V <sub>CC</sub> pin (core)           |  |  |
| Iccof           | Maximum Quiescent Supply Current, outputs terminated $50\Omega$ to VTT |                        | TBD  | TBD                    | mA   | V <sub>CCO</sub> pins (outputs)      |  |  |

|                               |                         |                       |                    | 000 ( 44000)0                           |
|-------------------------------|-------------------------|-----------------------|--------------------|-----------------------------------------|
| Table 5. DC Characteristics ( | $VCC = 3.3V \pm 5\%, V$ | 'CCO = 1.5V±0.1V or V | CCO=1.8V±0.1V, IJ: | $= 0^{\circ}C$ to $+ 110^{\circ}C)^{a}$ |

a.

b.

DC characteristics are design targets and pending characterization. V<sub>DIF</sub> (DC) is the minimum differential HSTL input voltage swing required for device functionality. V<sub>X</sub> (DC) is the crosspoint of the differential HSTL input signal. Functional operation is obtained when the crosspoint is within the V<sub>X</sub> (DC) c. range and the input swing lies within the VPP (DC) specification.

Vpp (DC) is the minimum differential input voltage swing required to maintain device functionality. d.

 $V_{CMR}$  (DC) is the crosspoint of the differential input votage using required to maintain device tabletanaly.  $V_{CMR}$  (DC) is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the  $V_{CMR}$  (DC) range and the input swing lies within the  $V_{PP}$  (DC) specification.  $I_{CC}$  includes current through the output resistors (all outputs terminated to  $V_{TT}$ ). e.

f.

| Symbol                                                  | Characteristics                                        | Min  | Тур   | Мах                  | Unit | Condition                |
|---------------------------------------------------------|--------------------------------------------------------|------|-------|----------------------|------|--------------------------|
| Clock input pair HCLK, HCLK (HSTL differential signals) |                                                        |      |       |                      |      |                          |
| VDIF                                                    | Differential input voltage <sup>C</sup> (peak-to-peak) | 0.4  |       |                      | V    |                          |
| VX, IN                                                  | Differential cross point voltaged                      | 0.68 |       | 0.9                  | V    |                          |
| <sup>f</sup> CLK                                        | Input Frequency                                        |      | 0-800 | TBD                  | MHz  |                          |
| <sup>t</sup> PD                                         | Propagation Delay HCLK0 to Q[0-21]                     |      |       | TBD                  | ps   |                          |
| Clock inpu                                              | It pair PCLK, PCLK (PECL differential signals)         |      |       |                      |      |                          |
| VPP                                                     | Differential input voltage <sup>e</sup> (peak-to-peak) | 0.2  |       | 1.0                  | V    |                          |
| VCMR                                                    | Differential input crosspoint voltage <sup>f</sup>     | 1    |       | V <sub>CC</sub> -0.6 | V    |                          |
| <sup>f</sup> CLK                                        | Input Frequency                                        |      | 0-800 |                      | MHz  | Differential             |
| <sup>t</sup> PD                                         | Propagation Delay PCLK0 to Q[0-21]                     |      |       | TBD                  | ps   | Differential             |
| HSTL cloc                                               | k outputs (Q[0-21], Q[0-21])                           |      |       |                      |      |                          |
| VX, OUT                                                 | Output differential crosspoint                         | 0.68 | 0.75  | 0.9                  | V    |                          |
| VOH                                                     | Output High Voltage                                    | 1    |       |                      | V    |                          |
| VOL                                                     | Output Low Voltage                                     |      |       | 0.5                  | V    |                          |
| VO(P-P)                                                 | Differential output voltage (peak-to-peak)             | 0.5  |       |                      | V    |                          |
| <sup>t</sup> sk(O)                                      | Output-to-output skew                                  |      |       | 50                   | ps   | Differential             |
| <sup>t</sup> sk(PP)                                     | Output-to-output skew (part-to-part)                   |      |       | TBD                  | ps   | Differential             |
| tJIT(CC)                                                | Output cycle-to-cycle jitter                           |      |       | TBD                  |      |                          |
| DCO                                                     | Output duty cycle                                      | TBD  | 50    | TBD                  | %    | DC <sub>fref</sub> = 50% |
| t <sub>r</sub> , t <sub>f</sub>                         | Output Rise/Fall Time                                  | 0.05 |       | TBD                  | ns   | 20% to 80%               |

Table 6. AC Characteristics (V<sub>CC</sub> = 3.3V±5%, V<sub>CCO</sub> = 1.5V±0.1V or V<sub>CCO</sub> = 1.8V±0.1V, T<sub>J</sub> = 0°C to + 110°C)<sup>a b</sup>

a. DC characteristics are design targets and pending characterization.

b. AC characteristics apply for parallel output termination of  $50\Omega$  to V<sub>TT</sub>.

c. V<sub>DIF</sub> (DC) is the minimum differential HSTL input voltage swing required for device functionality.

d.  $V_{\chi}$  (DC) is the crosspoint of the differential HSTL input signal. Functional operation is obtained when the crosspoint is within the V<sub>X</sub> (DC) range and the input swing lies within the V<sub>DIF</sub> (DC) specification.

e. Vpp (AC) is the minimum differential PECL input voltage swing required to maintain AC characteristics including tpd and device-to-device skew.

f. V<sub>CMR</sub> (AC) is the crosspoint of the differential HSTL input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> (AC) range and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> (AC) or V<sub>PP</sub> (AC) impacts the device propagation delay, device and part-to-part skew.







# **APPLICATIONS INFORMATION**

# Using the thermally enhanced package of the MC100ES8223

The MC100ES8223 uses a thermally enhanced exposed pad (EP) 64 lead LQFP package. The package is molded so that the leadframe is exposed at the surface of the package bottom side. The exposed metal pad will provide the low thermal impedance that supports the power consumption of the MC100ES8223 high-speed bipolar integrated circuit and eases the power management task for the system design. A thermal land pattern on the printed circuit board and thermal vias are recommended in order to take advantage of the enhanced thermal capabilities of the MC100ES8223. Direct soldering of the exposed pad to the thermal land will provide an efficient thermal path. In multilayer board designs, thermal vias thermally connect the exposed pad to internal copper planes. Number of vias, spacing, via diameters and land pattern design depend on the application and the amount of heat to be removed from the package. A nine thermal via array, arranged in a 3 x 3 array and using a 1.2 mm pitch in the center of the thermal land is the absolute minimum requirement for MC100ES8223 applications on multi-layer boards. The recommended thermal land design comprises a 5 x 5 thermal via array as shown in Figure 6. "Recommended thermal land pattern", providing an efficient heat removal path.



#### Figure 6. Recommended thermal land pattern

The via diameter is should be approx. 0.3 mm with 1 oz. copper via barrel plating. Solder wicking inside the via resulting in voids during the solder process must be avoided. If the copper plating does not plug the vias, stencil print solder paste onto the printed circuit pad. This will supply enough solder paste to fill those vias and not starve the solder joints. The attachment process for exposed pad package is equivalent to standard surface mount packages. Figure 7. "Recommended solder mask openings" shows a recommend solder mask opening with respect to the

recommended 5 x 5 thermal via array. Because a large solder mask opening may result in a poor release, the opening should be subdivided as shown in Figure 7. For the nominal package standoff 0.1 mm, a stencil thickness of 5 to 8 mils should be considered.



Figure 7. Recommended solder mask openings

For thermal system analysis and junction temperature calculation the thermal resistance parameters of the package is provided. For thermal system analysis and junction temperature calculation the thermal resistance parameters of the package is provided:

#### Table 7. Thermal Resistancea

| Convection-<br>LFPM | RTHJA <sup>b</sup><br>°C/W | RTHJA <sup>C</sup><br>°C/W | <sup>R</sup> THJC <sup>d</sup><br>°C/W | <sup>R</sup> THJB <sup>e</sup><br>°C/W |  |
|---------------------|----------------------------|----------------------------|----------------------------------------|----------------------------------------|--|
| Natural             | 57.1                       | 24.9                       |                                        |                                        |  |
| 100                 | 50.0                       | 21.3                       |                                        |                                        |  |
| 200                 | 46.9                       | 20.0                       | 15.8                                   | 9.7                                    |  |
| 400                 | 43.4                       | 18.7                       |                                        |                                        |  |
| 800                 | 38.6                       | 16.9                       |                                        |                                        |  |

- a. Thermal data pattern with a 3 x 3 thermal via array on 2S2P boards (based on empirical results)
- b. Junction to ambient, single layer test board, per JESD51-6
- c. Junction to ambient, four conductor layer test board (2S2P), per JES51-6
- d. Junction to case, per MIL-SPEC 883E, method 1012.1
- e. Junction to board, four conductor layer test board (2S2P) per JESD 51-8

It is recommended that users employ thermal modeling analysis to assist in applying the general recommendations to their particular application. The exposed pad of the MC100ES8223 package does not have an electrical low impedance path to the substrate of the integrated circuit and its terminals. The thermal land should be connected to GND through connection of internal board layers.

### **OUTLINE DIMENSIONS**



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employee. MOTOROLA and the log or are registered in the US Patent & Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2001.

How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1–303–675–2140 or 1–800–441–2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3–20–1, Minami–Azabu. Minato-ku, Tokyo 106–8573 Japan. 81–3–3440–3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852–26668334

Technical Information Center: 1-800-521-6274

HOME PAGE: http://www.motorola.com/semiconductors/

