# VCSO BASED CLOCK PLL WITH AUTOSWITCH ### GENERAL DESCRIPTION The M1025/26 is a VCSO (Voltage Controlled SAW Oscillator) based clock jitter attenuator PLL designed for clock jitter attenuation and frequency translation. The device is ideal for generating the transmit reference clock for optical network systems supporting up to 2.5Gb data rates. It can serve to jitter attenuate a stratum reference clock or a recovered clock in loop timing mode. The M1025/26 module includes a proprietary SAW (surface acoustic wave) delay line as part of the VCSO. This results in a high frequency, high-Q, low phase noise oscillator that assures low intrinsic output jitter. ### **FEATURES** - ◆ Integrated SAW delay line; low phase jitter of < 0.5ps rms, typical (12kHz to 20MHz) - Output frequencies of 62.5 to 175 MHz (Specify VCSO output frequency at time of order) - ◆ LVPECL clock output (CML and LVDS options available) - Reference clock inputs support differential LVDS, LVPECL, as well as single-ended LVCMOS, LVTTL - Loss of Lock (LOL) output pin; Narrow Bandwidth control input (NBW pin) - AutoSwitch (AUTO pin) automatic (non-revertive) reference clock reselection upon clock failure - Acknowledge pin (REF\_ACK pin) indicates the actively selected reference input - Hitless Switching (HS) options with or without Phase Build-out (PBO) to enable SONET (GR-253) /SDH (G.813) MTIE and TDEV compliance during reselection - ♦ Pin-selectable feedback and reference divider ratios - ♦ Single 3.3V power supply - ◆ Small 9 x 9 mm SMT (surface mount) package ## SIMPLIFIED BLOCK DIAGRAM # PIN ASSIGNMENT (9 x 9 mm SMT) Figure 1: Pin Assignment # Example I/O Clock Frequency Combinations Using M1025-11-155.5200 or M1026-11-155.5200 | Input Reference<br>Clock (MHz) | PLL Ratio<br>(Pin Selectable) | Output Clock<br>(MHz)<br>(Pin Selectable) | |-----------------------------------|-------------------------------|-------------------------------------------| | (M1025) (M1026)<br>19.44 or 38.88 | (M1025) (M1026)<br>8 or 4 | 155.52 | | 77.76 | 2 | or | | 155.52 | 1 | 77.76 | | 622.08 | 0.25 | | Table 1: Example I/O Clock Frequency Combinations Figure 2: Simplified Block Diagram M1025/26 Datasheet Rev 1.0 Revised 28Jul2004 # VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet Table 2: Pin Descriptions # PIN DESCRIPTIONS | Number | Name | I/O | Configuration | Description | |----------------------|------------------------------------------|---------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 3, 10, 14, 26 | GND | Ground | | Power supply ground connections. | | 4<br>9 | OP_IN<br>nOP_IN | Input | | | | 5<br>8 | nOP_OUT<br>OP_OUT | Output | - | External loop filter connections. See Figure 5, External Loop Filter, on pg. 9. | | 6<br>7 | nVC<br>VC | Input | - | | | 11, 19, 33 | VCC | Power | | Power supply connection, connect to +3.3V. | | 12 | AUTO | Input | Internal pull-down resistor <sup>1</sup> | Automatic/manual reselection mode for clock input: Logic 1 automatic reselection upon clock failure (non-revertive) Logic 0 manual selection only (using REF_SEL) | | 13 | REF_ACK | Output | | Reference Acknowledgement pin for input mux state; outputs the currently selected reference input pair: Logic 1 indicates nDIF_REF1, DIF_REF1 Logic 0 indicates nDIF_REF0, DIF_REF0 | | 15<br>16 | FOUT<br>nFOUT | Output | No internal terminator | Clock output pair. Differential LVPECL (CML, LVDS available). | | 17<br>18 | P_SEL1<br>P_SEL0 | | Internal pull-down resistor <sup>1</sup> | Post-PLL , P divider selection. LVCMOS/LVTTL. See Table 5, P Divider Look-Up Table (LUT), on pg. 4. | | 20 | nDIF_REF1 | - Input | Biased to Vcc/2 <sup>2</sup> | Reference clock input pair 1. Differential LVPECL or LVDS. | | 21 | DIF_REF1 | при | Internal pull-down resistor <sup>1</sup> | Resistor bias on inverting terminal supports TTL or LVCMOS. | | 22 | REF_SEL | Input | Internal pull-down resistor <sup>1</sup> | Reference clock input selection. LVCMOS/LVTTL: Logic 1 selects DIF_REF1, nDIF_REF1. Logic 0 selects DIF_REF0, nDIF_REF0. | | 23 | nDIF_REF0 | lanet | Biased to Vcc/2 <sup>2</sup> | Reference clock input pair 0. Differential LVPECL or LVDS. | | 24 | DIF_REF0 | – Input | Internal pull-down resistor 1 | Resistor bias on inverting terminal supports TTL or LVCMOS. | | 25 | NC | | | No internal connection. | | 27<br>28<br>29<br>30 | MR_SEL3<br>MR_SEL2<br>MR_SEL0<br>MR_SEL1 | Input | Internal pull-down resistor <sup>1</sup> | M and R divider value selection. LVCMOS/LVTTL.<br>See Tables 3 and 4, M and R Divider Look-Up Tables (LUT) on pg. 3. | | 31 | LOL | Output | | Loss of Lock indicator output. Asserted when internal PLL is not tracking the input reference for frequency and phase. <sup>3</sup> Logic 1 indicates loss of lock. Logic 0 indicates locked condition. | | 32 | NBW | Input | Internal pull-UP resistor <sup>1</sup> | Narrow Bandwidth enable. LVCMOS/LVTTL: Logic 1 - Narrow loop bandwidth, $R_{\rm IN}$ = 2100k $\Omega$ Logic 0 - Wide bandwidth, $R_{\rm IN}$ = 100k $\Omega$ | | 34, 35, 36 | DNC | | Do Not Connect. | | Note 1: For typical values of internal pull-down and pull-UP resistors, see DC Characteristics on pg. 11. Note 2: Biased to Vcc/2, with $50k\Omega$ to Vcc and $50k\Omega$ to ground. See **Differential Inputs Biased to VCC/2** on pg. 11. Note 3: See LVCMOS Output in DC Characteristics on pg. 11. # **DETAILED BLOCK DIAGRAM** Figure 3: Detailed Block Diagram # **DIVIDER SELECTION TABLES** ### M and R Divider Look-Up Tables (LUT) The MR\_SEL3:0 pins select the feedback and reference divider values M and R to enable adjustment of loop bandwidth and jitter tolerance. The look-up tables vary by device variant. M1025 and M1026 are defined in Tables 3 and 4 respectively. M1025 M/R Divider LUT | MR_SEL3:0 | M Div R Div | | Total<br>PLL<br>Ratio | Fin for<br>155.52MHz<br>VCSO (MHz) | Phase Det.<br>Freq. for<br>155.52MHz<br>VCSO (MHz) | | |-----------|-------------|--------------------|-----------------------|------------------------------------|----------------------------------------------------|--| | 0000 | 8 | 1 | 8 | 19.44 | 19.44 | | | 0001 | 32 | 4 | 8 | 19.44 | 4.86 | | | 0010 | 128 | 16 | 8 | 19.44 | 1.215 | | | 0011 | 512 | 64 | 8 | 19.44 | 0.30375 | | | 0100 | 2 | 1 | 2 | 77.76 | 77.76 | | | 0101 | 8 | 4 | 2 | 77.76 | 19.44 | | | 0110 | 32 | 16 | 2 | 77.76 | 4.86 | | | 0111 | 128 | 64 | 2 | 77.76 | 1.215 | | | 1000 | 1 | 1 | 1 | 155.52 | 155.52 | | | 1001 | 4 | 4 | 1 | 155.52 | 38.88 | | | 1010 | 16 | 16 | 1 | 155.52 | 9.72 | | | 1011 | 64 | 64 | 1 | 155.52 | 2.43 | | | 1100 | Test N | ∕lode <sup>1</sup> | N/A | N/A | N/A | | | 1101 | 1 | 4 | 0.25 | 622.08 | 155.52 | | | 1110 | 4 | 16 | 0.25 | 622.08 | 38.88 | | | 1111 | 16 | 64 | 0.25 | 622.08 | 9.72 | | Table 3: M1025 M/R Divider LUT See "Ordering Information" on pg. 14. ables 3 and 4 provide example Fin and phase detector frequencies with 155.52MHz VCSO devices (M1025-11-155.5200 and M1026-11-155.5200). ### M1026 M/R Divider LUT | MR_SEL3:0 | M Div | R Div | Total<br>PLL<br>Ratio | Fin for<br>155.52MHz<br>VCSO (MHz) | Phase Det.<br>Freq. for<br>155.52MHz<br>VCSO (MHz) | | |-----------|--------|--------------------|-----------------------|------------------------------------|----------------------------------------------------|--| | 0000 | 4 | 1 | 4 | 38.88 | 38.88 | | | 0001 | 16 | 4 | 4 | 38.88 | 9.72 | | | 0010 | 64 | 16 | 4 | 38.88 | 2.43 | | | 0011 | 256 | 64 | 4 | 38.88 | 0.6075 | | | 0100 | 2 | 1 | 2 | 77.76 | 77.76 | | | 0101 | 8 | 4 | 2 | 77.76 | 19.44 | | | 0110 | 32 | 16 | 2 | 77.76 | 4.86 | | | 0111 | 128 | 64 | 2 | 77.76 | 1.215 | | | 1000 | 1 | 1 | 1 | 155.52 | 155.52 | | | 1001 | 4 | 4 | 1 | 155.52 | 38.88 | | | 1010 | 16 | 16 | 1 | 155.52 | 9.72 | | | 1011 | 64 | 64 | 1 | 155.52 | 2.43 | | | 1100 | Test N | √lode <sup>1</sup> | N/A | N/A | N/A | | | 1101 | 1 | 4 | 0.25 | 622.08 | 155.52 | | | 1110 | 4 | 16 | 0.25 | 622.08 | 38.88 | | | 1111 | 16 | 64 | 0.25 | 622.08 | 9.72 | | Table 4: M1026 M/R Divider LUT Note 1: Factory test mode; do not use. Note 1: Factory test mode; do not use. ## General Guidelines for M and R Divider Selection General guidelines for M/R divider selection (see following pages for more detail): - A lower phase detector frequency should be used for loop timing applications to assure PLL tracking, especially during GR-253 jitter tolerance testing. The recommended maximum phase detector frequency for loop timing mode is 19.44MHz. The LOL pin should not be used during loop timing mode. - When LOL is to be used for system health monitoring, the phase detector frequency should be 5MHz or greater. Low phase detector frequencies make LOL overly sensitive, and higher phase detector frequencies make LOL less sensitive. - The preceding guideline also applies when using the AutoSwitch Mode, since AutoSwitch uses the LOL output for clock fault detection. ### P Divider Look-Up Table (LUT) The P\_SEL1 and P\_SEL0 pins select the post-PLL divider value P. The output frequency of the SAW can be divided by 1 or 2 or the output can be TriStated as specified in Table 5. | P_SE | L1:0 | P Value | M1025-155.5200 or M1026-155.5200<br>Output Frequency (MHz) | |------|------|----------|------------------------------------------------------------| | 0 | 0 | 2 | 77.76 | | 0 | 1 | 1 | 155.52 | | 1 | 0 | 2 | 77.76 | | 1 | 1 | TriState | N/A | Table 5: P Divider Look-Up Table (LUT) ## **FUNCTIONAL DESCRIPTION** The M1025/26 is a PLL (Phase Locked Loop) based clock generator that generates an output clock synchronized to one of two selectable input reference clocks. An internal high "Q" SAW delay line provides low jitter signal performance. A pin-selected look-up table is used to select the PLL feedback divider (M Div) and reference divider (R Div) as shown in Tables 3 and 4 on pg. 3. These look-up tables provide flexibility in both the overall frequency multiplication ratio (total PLL ratio) and phase detector frequency. The M1025/26 includes a Loss of Lock (LOL) indicator, which provides status information to system management software. A Narrow Bandwidth (NBW) control pin is provided as an additional mechanism for adjusting PLL loop bandwidth without affecting the phase detector frequency. An automatic input reselection feature, or "AutoSwitch" is also included in the M1025/26. When the AutoSwitch mode is enabled, the device will automatically switch to the other reference clock input when the currently selected reference clock fails. Reference selection is non-revertive, meaning that only one reference reselection will be made each time that AutoSwitch is re-enabled. In addition to the AutoSwitch feature, Hitless Switching and Phase Build-out options can be ordered with the device. The Hitless Switching and Phase Build-out options help assure SONET/SDH MTIE and TDEV compliance during either a manual or automatic input reference reselection. ### **Input Reference Clocks** Two clock reference inputs and a selection mux are provided. Either reference clock input can accept a differential clock signal (such as LVPECL or LVDS) or a single-ended clock input (LVCMOS or LVTTL on the non-inverting input). A single-ended reference clock on the unselected reference input can cause an increase in output clock jitter. For this reason, differential reference inputs are preferred; interference from a differential input on the non-selected input is minimal. Implementation of single-ended input has been facilitated by biasing nDIF\_REF0 and nDEF\_REF1 to Vcc/2, with $50k\Omega$ to Vcc and $50k\Omega$ to ground. Figure 4 shows the input clock structure and how it is used with either LVCMOS / LVTTL inputs or a DC- coupled LVPECL clock. Figure 4: Input Reference Clocks ### **Differential LVPECL Inputs** Differential LVPECL inputs are connected to both reference input pins in the usual manner. The external load termination resistors shown in Figure 4 (the $127\Omega$ and $82\Omega$ resistors) will work for both AC and DC coupled LVPECL reference clock lines. These provide the $50\Omega$ load termination and the VTT bias voltage. ### Single-ended Inputs Single-ended inputs (LVCMOS or LVTTL) are connected to the non-inverting reference input pin (DIF\_REF0 or DIF\_REF1). The inverting reference input pin (nDIF\_REF0 or nDIF\_REF1) must be left unconnected. In single-ended operation, when the unused inverting input pin (nDIF\_REF0 or nDEF\_REF1) is left floating (not connected), the input will self-bias at VCC/2. ### **PLL Operation** The M1025/26 is a complete clock PLL. It uses a phase detector and configurable dividers to synchronize the output of the VCSO with the selected reference clock. The "M" divider divides the VCSO output frequency, feeding the result into the plus input of the phase detector. The output of the "R" divider is fed into the minus input of the phase detector. The phase detector compares its two inputs. The phase detector output, filtered externally, causes the VCSO to increase or decrease in speed as needed to phase- and frequency-lock the VCSO to the reference input. The value of the M divider directly affects closed loop bandwidth. The relationship between the nominal VCSO center frequency (Fvcso), the M divider, the R divider, and the input reference frequency (Fin) is: $$Fvcso = Fin \times \frac{M}{R}$$ For the available M divider and R divider look-up table combinations, Tables 3 and 4 on pg. 3 list the Total PLL Ratio as well as Fin when using the M1025-11-155.5200 or the M1026-11-155.5200. ("Ordering Information", pg. 14.) Due to the narrow tuning range of the VCSO (±200ppm), appropriate selection of all of the following are required for the PLL be able to lock: VCSO center frequency, input frequency, and divider selections. ### **Post-PLL Divider** The M1025/26 features a post-PLL (P) divider. By using the P Divider, the device's output frequency (Fout) can be the VCSO center frequency (Fvcso) or 1/2 Fvcso. The P\_SEL pin selects the value for the P divider: logic 1 sets P to 2, logic 0 sets P to 1. (See Table 5 on pg. 4.) When the P divider is included, the complete relationship for the output frequency (Fout) is defined as: $$Fout = \frac{Fvcso}{P} = Fin \times \frac{M}{R \times P}$$ Due to the narrow tuning range of the VCSO (±200ppm), appropriate selection of all of the following are required for the PLL be able to lock: VCSO center frequency, input frequency, and divider selections. VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ### **TriState** The TriState feature puts the LVPECL output driver into a high impedance state, effectively disconnecting the driver from the FOUT and nFOUT pins of the device. A logic 0 is then present on the clock net. The impedance of the clock net is then set to $50\Omega$ by the external circuit resistors. (This is in distinction to a CMOS output in TriState, in which case the net goes to a high impedance and the logic value floats.) The $50\Omega$ impedance level of the LVPECL TriState allows manufacturing In-circuit Test to drive the clock net with an external $50\Omega$ generator to validate the integrity of clock net and the clock load. Any unused output (single-ended or differential) should be left unconnected (floating) in system application. This minimizes output switching current and therefore minimizes noise modulation of the VCSO. ### Loss of Lock Indicator (LOL) Output Pin Under normal device operation, when the PLL is locked, the LOL Phase Detector drives LOL to logic 0. Under circumstances when the VCSO cannot lock to the input (as measured by a greater than 4 ns discrepancy between the feedback and reference clock rising edges at the LOL Phase Detector) the LOL output goes to logic 1. The LOL pin will return back to logic 0 when the phase detector error is less than 2 ns. The loss of lock indicator is a low current LVCMOS output. ### **Guidelines Using LOL** As described, the LOL pin indicates when the PLL is out-of-lock with the input reference. The LOL condition is also used by the AutoSwitch circuit to detect a lost reference, as described in following sections. LOL is also used by the Hitless Switching and Phase Build-out functions (optional device features). To ensure reliable operation of LOL and guard against false out-of-lock indications, the following conditions should be met: - The phase detector frequency should be no less than 5MHz, and preferably it should be 10MHz or greater. Phase detector frequency is defined by Fin / R. A higher phase detector frequency will result in lower phase error and less chance of false triggering the LOL phase detector. Refer to Tables 3 and 4 on pg. 3 for phase detector frequency when using the M1025-11-155.5200 or the M1026-11-155.5200. - The input reference should have an intrinsic jitter of less than 1 ns pk-pk. If reference jitter is greater than 1 ns pk-pk, the LOL circuit might falsely trigger. Due to this limitation, the LOL circuit should not be used in loop timing mode, nor should it be used with a noisy reference clock. Likewise, the AutoSwitch, Hitless Switching, or Phase Build-out features should not be used in loop timing mode or with a noisy reference clock, since these features depend on LOL. ### Reference Acknowledgement (REF\_ACK) Output The REF\_ACK (reference acknowledgement) pin outputs the value of the reference clock input that is routed to the phase detector. Logic 1 indicates input pair 1 (nDIF\_REF1, DIF\_REF1); logic 0 indicates input pair 0 (nDIF\_REF0, DIF\_REF0). The REF\_ACK indicator is an LVCMOS output. # VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ### **AutoSwitch (AUTO) Reference Clock Reselection** This device offers an automatic reference clock reselection feature for switching input reference clocks upon a reference clock failure. With the AUTO input pin set to high and the LOL output low, the device is placed into automatic reselection (AutoSwitch) mode. Once in AutoSwitch mode, when LOL then goes high (due to a reference clock fault), the input clock reference is automatically reselected internally, as indicated by the state change of the REF\_ACK output. Automatic clock reselection is made only once (it is non-revertive). Re-arming of automatic mode requires placing the device into manual selection (Manual Select) mode (AUTO pin low) before returning to AutoSwitch mode (AUTO pin high). ### **Using the AutoSwitch Feature** See alsoTable 6, Example AutoSwitch Sequence. In application, the system is powered up with the device in Manual Select mode (AUTO pin is set low), allowing sufficient time for the reference clock and device PLL to settle. The REF\_SEL input selects the reference clock to be used in Manual Select mode and the initial reference clock used in AutoSwitch mode. The REF\_SEL input state must be maintained when switching to AutoSwitch mode (AUTO pin high) and must still be maintained until a reference fault occurs. Once a reference fault occurs, the LOL output goes high and the input reference is automatically reselected. The REF\_ACK output always indicates the reference selection status and the LOL output always indicates the PLL lock status. A successful automatic reselection is indicated by a change of state of the REF\_ACK output and a momentary level high of the LOL output (minimum high time is 10 ns). If an automatic reselection is made to a non-valid reference clock (one to which the PLL cannot lock), the REF\_ACK output will change state but the LOL output will remain high. No further automatic reselection is made; only one reselection is made each time the AutoSwitch mode is armed. AutoSwitch mode is re-armed by placing the device into Manual Select mode (AUTO pin low) and then into AutoSwitch mode again (AUTO pin high). Following an automatic reselection and prior to selecting Manual Select mode (AUTO pin low), the REF\_SEL pin has no control of reference selection. To prevent an unintential reference reselection, AutoSwitch mode must not be re-enabled until the desired state of the REF\_SEL pin is set and the LOL output is low. It is recommended to delay the re-arming of AutoSwitch mode, following an automatic reselection, to ensure the PLL is fully locked on the new reference. In most system configurations, where loop bandwidth is in the range of 100-1000 Hz and damping factor below 10, a delay of 500 ms should be sufficient. Until the PLL is fully locked intermittent LOL pulses may occur. ### **Example AutoSwitch Sequence** 0 = Low; 1 = High. Example with REF\_SEL initially set to 0 (i.e., DIF\_REF0 selected) | REF_SEL<br>Input | Selected<br>Clock Input | REF_ACK<br>Output | AUTO<br>Input | LOL<br>Output | Conditions | |------------------|-------------------------|-------------------|---------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | Initialization | | 0 | DIF_REF0 | 0 | 0 | 1 | Device power-up. Manual Select mode. DIF_REF0 input selected reference, not yet locked to. | | 0 | DIF_REF0 | 0 | 0 | -0- | LOL to 0: Device locked to reference (may get intermittent LOL pulses until fully locked). | | 0 | DIF_REF0 | 0 | -1- | 0 | AUTO set to 1: Device placed in AutoSwitch mode (with DIF_REF0 as initial reference clock). | | | | | | | Operation & Activation | | 0 | DIF_REF0 | 0 | 1 | 0 | Normal operation with AutoSwitch mode armed, with DIF_REF0 as initial reference clock. | | 0 | DIF_REF0 | 0 | 1 | -1- | LOL to 1: Clock fault on DIF_REF0, loss of lock indicated by LOL pin, | | 0 | -DIF_REF1- | -1- | 1 | 1 | and immediate automatic reselection to DIF_REF1 (indicated by REF_ACK pin). | | 0 | DIF_REF1 | 1 | 1 | -0- | LOL to 0: Device locks to DIF_REF1 (assuming valid clock on DIF_REF1). | | | | | | | Re-initialization | | -1- | DIF_REF1 | 1 | 1 | 0 | REF_SEL set to 1: Prepares for Manual Selection of DIF_REF1 before then re-arming AutoSwitch. | | 1 | DIF_REF1 | 1 | -0- | 0 | AUTO set to 0: Manual Select mode entered briefly, manually selecting DIF_REF1 as reference. | | 1 | DIF_REF1 | 1 | -1- | 0 | AUTO set to 1: Device is placed in AutoSwitch mode (delay recommended to ensure device fully locked), re-initializing AutoSwitch with DIF_REF1 now specified as the initial reference clock. | Table 6: Example AutoSwitch Sequence # VCSO BASED CLOCK PLL WITH AUTOSWITCH Product Data Sheet ## Optional Hitless Switching and Phase Build-out The M1025/26 is available with a Hitless Switching feature that is enabled during device manufacturing. In addition, a Phase Build-out feature is also offered. These features are offered as device options and are specified by device order code. Refer to "Ordering Information" on pg. 14. The Hitless Switching feature (with or without Phase Build-out) is designed for applications where switching occurs between two stable system reference clocks. It should not be used in loop timing applications, or when reference clock jitter is greater than 1 ns pk-pk. Hitless Switching is triggered by the LOL circuit, which is activated by a 4 ns phase transient. This magnitude of phase transient can generated by the CDR (Clock & Data Recovery unit) in loop timing mode, especially during a system jitter tolerance test. It can also be generated by some types of Stratum clock DPLLs (digital PLL), especially those that do not include a post de-jitter APLL (analog PLL). When the Hitless Switching feature is enabled, it is always triggered by LOL, whether in AutoSwitch mode (AUTO pin high) or Select mode (AUTO pin low). For example, in Manual mode, the Hitless Switching feature operates when LOL goes high even if there is no reselection of the input mux. This enables the use of an upstream clock mux (such as on the host card), while still providing MTIE compliance when readjusting to the resultant phase change. When the M1025/26 is operating in wide bandwidth mode (NBW=0), the optional Hitless Switching function puts the device into narrow bandwidth mode when activated. This allows the PLL to lock the new input clock phase gradually. With proper configuration of the external loop filter, the output clock complies with MTIE and TDEV specifications for GR-253 (SONET) and ITU G.813 (SDH) during input reference clock changes. The optional proprietary Phase Build-out (PBO) function enables the PLL to absorb most of the phase change of the input clock. The PBO function selects a new VCSO clock edge for the PLL Phase Detector feedback clock, selecting the edge closest in phase to the new input clock phase. This reduces re-lock time, the generation of wander, and extra output clock cycles. The Hitless Switching and Phase Build-out functions are triggered by the LOL circuit. For proper operation, a low phase detector frequency must be avoided. See "Guidelines Using LOL" on pg. 6 for information regarding the phase detector frequency. ### **HS/PBO Triggers** The HS function (or the combined HS/PBO function) is armed after the device locks to the input clock reference. Once armed, HS is triggered by the occurance of a Loss of Lock condition. This would typically occur as a consequence of a clock reference failure, a clock failure upstream to the M1025/26, or a M1025/26 clock reference mux reselection. When pin AUTO = 1 (automatic reference reselection mode) HS is used in conjunction with input reselection. When AUTO = 0 (manual mode), HS will still occur upon an input phase transient, however the clock input is not reselected (this enables hitless switching when using an external MUX for clock selection). ### **HS/PBO Operation** Once triggered, the following HS/PBO sequence occurs: - 1. The HS function disables the PLL Phase Detector and puts the device into NBW (narrow bandwidth) mode. The internal resistor Rin is changed to $2100 k\Omega$ . See the Narrow Bandwidth (NBW) Control Pin on pg. 8. - If included, the PBO function adds to (builds out) the phase in the clock feedback path (in VCSO clock cycle increments) to align the feedback clock with the (new) reference clock input phase. - 3. The PLL Phase Detector is enabled, allowing the PLL to re-lock. - 4. Once the PLL Phase Detector feedback and input clocks are locked to within 2 ns for eight consecutive cycles, a timer (WBW timer) for resuming wide bandwidth (in 175 ns) is started. - 5. When the WBW timer times out, the device reverts to wide loop bandwidth mode (*i.e.*, Rin is returned to $100k\Omega$ ) and the HS/PBO function is re-armed. ### Narrow Bandwidth (NBW) Control Pin A Narrow Loop Bandwidth control pin (NBW pin) is included to adjust the PLL loop bandwidth. In wide bandwidth mode (NBW=0), the internal resistor Rin is $100k\Omega.$ With the NBW pin asserted, the internal resistor Rin is changed to $2100k\Omega.$ This lowers the loop bandwidth by a factor of about 21 (approximately 2100 / 100) and lowers the damping factor by a factor of about 4.6 (the square root of 21), assuming the same loop filter components. ### **External Loop Filter** To provide stable PLL operation, the M1025/26 requires the use of an external loop filter. This is provided via the provided filter pins (see Figure 5). Due to the differential signal path design, the implementation requires two identical complementary RC filters as shown here. Figure 5: External Loop Filter See Table 7, Example External Loop Filter Component Values, below. PLL Bandwidth is affected by loop filter component values, the "M" value, and the "PLL Loop Constants" listed in AC Characteristics on pg. 12. The MR\_SEL3:0 settings can be used to actively change PLL loop bandwidth in a given application. See "M and R Divider Look-Up Tables (LUT)" on pg. 3. ### **PLL Simulator Tool Available** A free PC software utility is available on the ICS website (www.icst.com). The M2000 Timing Modules PLL Simulator is a downloadable application that simulates PLL jitter and wander transfer characteristics. This enables the user to set appropriate external loop component values in a given application. For guidance on device or loop filter implementation, contact CMBU (Commercial Business Unit) Product Applications at (508) 852-5400. # Example External Loop Filter Component Values<sup>1</sup> for M1025-yz-155.5200 and M1026-yz-155.5200 VCSO Parameters: $K_{VCO} = 200 kHz/V$ , $R_{IN} = 100 k\Omega$ (pin NBW = 0), VCSO Bandwidth = 700kHz. | | Device Configuration | | | | Example E | Example External Loop Filter Comp. Values | | | Nominal Performance Using These Values | | | | |---------------------------|----------------------------|-----------|------|-----|-------------------|-------------------------------------------|-------------------|-------------------|----------------------------------------|-------------------|--------------------------|--| | F <sub>REF</sub><br>(MHz) | F <sub>vcso</sub><br>(MHz) | MR_SEL3:0 | MDiv | NBW | R <sub>LOOP</sub> | C <sub>LOOP</sub> | R <sub>POST</sub> | C <sub>POST</sub> | PLL Loop<br>Bandwidth | Damping<br>Factor | Passband<br>Peaking (dB) | | | 19.44 <sup>2</sup> | 155.52 | 0000 | 8 | 0 | $6.8$ k $\Omega$ | 10μF | 82kΩ | 1000pF | 315Hz | 5.4 | 0.068 | | | 38.88 <sup>3</sup> | 155.52 | 0001 | 16 | 0 | 12kΩ | 10μF | 82k $\Omega$ | 1000pF | 270Hz | 6.7 | 0.044 | | | 77.76 <sup>4</sup> | 155.52 | 0101 | 8 | 0 | 6.8kΩ | 10μF | 82kΩ | 1000pF | 315Hz | 5.4 | 0.068 | | | 77.76 <sup>5</sup> | 155.52 | 0110 | 32 | 0 | 22kΩ | 4.7μF | 82k $\Omega$ | 1000pF | 250Hz | 6.0 | 0.05 | | | 155.52 <sup>4</sup> | 155.52 | 1010 | 16 | 0 | 12kΩ | 10μF | 82k $\Omega$ | 1000pF | 270Hz | 6.7 | 0.044 | | | 155.52 <sup>5</sup> | 155.52 | 1011 | 64 | 0 | 47kΩ | 2.2μF | 82k $\Omega$ | 1000pF | 266Hz | 6.2 | 0.05 | | Table 7: Example External Loop Filter Component Values Note 1: K<sub>VCO</sub>, VCSO Bandwidth, M Divider Value, and External Loop Filter Component Values determine Loop Bandwidth, Damping Factor, and Passband Peaking. For PLL Simulator software, go to www.icst.com. Note 2: This row is for the M1025 only. Note 3: This row is for the M1026 only. Note 4: Optimal for system clock filtering. Note 5: Optimal for loop timing mode (LOL, AutoSwitch, or Hitless Switching should not be used). # ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Symbol | Parameter | Rating | Unit | |-----------------|----------------------|------------------------------|------| | V <sub>I</sub> | Inputs | -0.5 to $V_{\rm CC}$ +0.5 | ٧ | | V <sub>o</sub> | Outputs | -0.5 to V <sub>CC</sub> +0.5 | V | | V <sub>cc</sub> | Power Supply Voltage | 4.6 | V | | T <sub>s</sub> | Storage Temperature | -45 to +100 | °C | Table 8: Absolute Maximum Ratings Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in Recommended Conditions of Operation, DC Characteristics, or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. # RECOMMENDED CONDITIONS OF OPERATION | Symbol | Parameter | | Min | Тур | Max | Unit | |-----------------|-------------------------------|------------|-------|-----|-------|------| | V <sub>CC</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | Τ <sub>Λ</sub> | Ambient Operating Temperature | | | | | | | | , , | Commercial | 0 | | +70 | °C | | | | Industrial | -40 | | +85 | °C | **Table 9: Recommended Conditions of Operation** # **ELECTRICAL SPECIFICATIONS** ### **DC Characteristics** Unless stated otherwise, $V_{CC}$ = 3.3V $\pm$ 5%, $T_A$ = 0 °C to +70 °C (commercial), $T_A$ = -40 °C to +85 °C (industrial), $F_{VCSO}$ = $F_{OUT}$ = 150-175MHz, LVPECL outputs terminated with 50 $\Omega$ to $V_{CC}$ - 2V | \$ | Symbol | Parameter | | Min | Тур | Max | Unit | Conditions | |----------------------|-----------------------|--------------------------------|---------------------------------------------|-----------------------|-----|-----------------------|------|-------------------------------------------------| | Power Supply | V <sub>CC</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | | | I <sub>CC</sub> | Power Supply Current | | | 175 | 225 | mA | <del>_</del> | | All | V <sub>P-P</sub> | Peak to Peak Input Voltage | DIE DEES DIE DEES | 0.15 | | | V | | | Differential | V <sub>CMR</sub> | Common Mode Input | DIF_REF0, nDIF_REF0,<br>DIF_REF1, nDIF_REF1 | 0.5 | | V <sub>cc</sub> 85 | ٧ | | | Inputs | C <sub>IN</sub> | Input Capacitance | _ , _ | | | 4 | pF | | | Differential | I <sub>IH</sub> | Input High Current (Pull-down) | | | | 150 | μΑ | V <sub>CC</sub> = V <sub>IN</sub> = | | Inputs with | I <sub>IL</sub> | Input Low Current (Pull-down) | DIF_REF0, DIF_REF1 | -5 | | | μΑ | <sup>—</sup> 3.456V | | Pull-down | R <sub>pulldown</sub> | Internal Pull-down Resistance | | | 50 | | kΩ | | | Differential | I <sub>IH</sub> | Input High Current (Biased) | | | | 150 | μΑ | V <sub>IN</sub> = | | Inputs<br>Biased to | I <sub>IL</sub> | Input Low Current (Biased) | nDIF_REF0, nDIF_REF1 | -150 | | | μΑ | — 0 to 3.456V | | VCC/2 | R <sub>bias</sub> | Biased to Vcc/2 | | See Figure 4 | | | | _ | | All LVCMOS | V <sub>IH</sub> | Input High Voltage | AUTO, REF_SEL, | 2 | | $V_{cc} + 0.3$ | V | | | / LVTTL | V <sub>IL</sub> | Input Low Voltage | MR_SEL3, MR_SEL2, MR_SEL1, MR_SEL0, | -0.3 | | 0.8 | V | | | Inputs | C <sub>IN</sub> | Input Capacitance | P_SEL1, P_SEL0, NBW | | | 4 | pF | | | LVCMOS / | I <sub>IH</sub> | Input High Current (Pull-down) | AUTO, REF_SEL, | | | 150 | μΑ | V <sub>CC</sub> = V <sub>IN</sub> =<br>— 3.456V | | LVTTL<br>Inputs with | I <sub>IL</sub> | Input Low Current (Pull-down) | MR_SEL3, MR_SEL2,<br>MR_SEL1, MR_SEL0, | -5 | | | μΑ | _ 0.430V | | Pull-down | R <sub>pulldown</sub> | Internal Pull-down Resistance | P_SEL1, P_SEL0 | | 50 | | kΩ | | | LVCMOS / | I <sub>IH</sub> | Input High Current (Pull-UP) | | | | 5 | μΑ | $V_{CC} = 3.456V$<br>- $V_{IN} = 0 V$ | | LVTTL<br>Inputs with | I <sub>IL</sub> | Input Low Current (Pull-UP) | NBW | -150 | | | μΑ | — V <sub>IN</sub> – O V | | Pull-UP | R <sub>pullup</sub> | Internal Pull-UP Resistance | | | 50 | | kΩ | | | Differential | V <sub>OH</sub> | Output High Voltage | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 1.0 | V | | | Outputs | V <sub>OL</sub> | Output Low Voltage | FOUT, nFOUT | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | | | V <sub>P-P</sub> | Peak to Peak Output Voltage 1 | | 0.4 | | 0.85 | V | | | LVCMOS | $V_{OH}$ | Output High Voltage | LOL, REF_ACK | 2.4 | | $V_{CC}$ | V | I <sub>OH</sub> = 1mA | | Output | $V_{OL}$ | Output Low Voltage | | GND | | 0.4 | V | $I_{OL} = 1 mA$ | Note 1: Single-ended measurement. See Figure 6, Output Rise and Fall Time, on pg. 12. Table 10: DC Characteristics # **ELECTRICAL SPECIFICATIONS (CONTINUED)** **AC Characteristics**Unless stated otherwise, $V_{CG} = 3.3V \pm 5\%$ , $T_A = 0$ °C to +70 °C (commercial), $T_A = -40$ °C to +85 °C (industrial), $F_{VCSO} = F_{OUT} = 150$ -175MHz, LVPECL outputs termnated with $50\Omega$ to $V_{CC}$ - 2V | | Symbol | Parameter | | Min | Тур | Max | Unit | Conditions | |------------------------|--------------------|-----------------------------------------------|---------------------------------------------|------|------|-----|--------|-----------------------------------| | | F <sub>IN</sub> | Input Frequency | DIF_REF0, nDIF_REF0,<br>DIF_REF1, nDIF_REF1 | 15 | | 700 | MHz | | | | F <sub>OUT</sub> | Output Frequency | FOUT, nFOUT | 62.5 | | 175 | MHz | | | | APR | Absolute Pull-Range | Commercial | ±120 | ±200 | | ppm | | | | 71111 | of VCSO | Industrial | ±50 | ±150 | | ppm | | | | $K_{VCO}$ | VCO Gain | | | 200 | | kHz/V | | | PLL Loop | R <sub>IN</sub> | Internal Loop Resistor | Wide Bandwidth | | 100 | | kΩ | - | | Constants <sup>1</sup> | | | Narrow Bandwidth | | 2100 | | kΩ | - | | | BW <sub>VCSO</sub> | VCSO Bandwidth | | | 700 | | kHz | - | | | Φn | Phase Noise | 1kHz Offset | | -83 | | dBc/Hz | Fin=19.44 or | | Phase Noise | | | 10kHz Offset | | -113 | | dBc/Hz | 38.88_MHz<br>- Tot. PLL ratio = 8 | | and Jitter | , | @ 155.52MHz | 100kHz Offset | | -136 | | dBc/Hz | or 4. See pg. 3 | | | J(t) | Jitter (rms)<br>@155.52MHz | 12kHz to 20MHz | | 0.4 | 0.6 | ps | | | | odc | Output Duty Cycle <sup>2</sup> | | 45 | 50 | 55 | % | | | | t <sub>R</sub> | Output Rise Time <sup>2</sup> for FOUT, nFOUT | | 350 | 450 | 550 | ps | 20% to 80% | | | t <sub>F</sub> | Output Fall Time <sup>2</sup> for FOUT, nFOUT | | 350 | 450 | 550 | ps | 20% to 80% | Table 11: AC Characteristics Note 1: Parameters needed for PLL Simulator software; see Table 7, Example External Loop Filter Component Values, on pg. 9. Note 2: See Parameter Measurement Information on pg. 12. # PARAMETER MEASUREMENT INFORMATION ### **Output Rise and Fall Time** Figure 6: Output Rise and Fall Time ### **Output Duty Cycle** Figure 7: Output Duty Cycle # DEVICE PACKAGE - 9 x 9mm CERAMIC LEADLESS CHIP CARRIER ### **Mechanical Dimensions:** Refer to the SAW PLL application notes web page at www.icst.com/products/appnotes/SawPllAppNotes.htm for application notes, including recommended PCB footprint, solder mask, and furnace profile. ### NOTES: - 1. DIMENSIONS ARE IN INCHES, DIMENSIONS IN [ ] ARE MM. - 2. UNLESS OTHERWISE SPECIFIED ALL DIMENSIONS ARE ±.005 [.13] Figure 8: Device Package - 9 x 9mm Ceramic Leadless Chip Carrier # **ORDERING INFORMATION** ### **Part Numbering Scheme** | Part Number: M102x-1z-xxx.xxxx | |--------------------------------------------------------------------------------------------------| | Frequency Input Divider Option ———————————————————————————————————— | | 5 = Fin can equal Fvcso divided by: 8, 2, or 1<br>6 = Fin can equal Fvcso divided by: 4, 2, or 1 | | Output type 1 = LVPECL | | (For CML or LVDS clock output, consult factory) | | Hitless Switching / Phase Build-out Options 1 = none | | 2 = Hitless Switching | | 3 = Hitless Switching with Phase Build-out 4 = Phase Build-out (without Hitless Switching) | | 4 = Phase Build-out (without Hitless Switching) Temperature | | "=" = 0 to +70 °C (commercial) | | $I = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (industrial)}$ | | VCSO Frequency (MHz) | | See Table 12, right. Consult ICS for other frequencies. | ### Standard VCSO Output Frequencies (MHz) | 125.0000 | 167.3280 | |----------|----------| | 155.5200 | 167.3316 | | 156.2500 | 167.7097 | | 156.8324 | 168.0400 | | 161.1328 | 172.6423 | | 166.6286 | 173.3708 | | 167.2820 | | Table 12: Standard VCSO Output Frequencies (MHz) Figure 9: Part Numbering Scheme Note \*: Fout can equal Fvcso divided by: 1 or 2 Consult ICS for the availability of other VCSO frequencies. ### **Example Part Numbers** | VCSO Frequency (MHz) | Temperature | Order Part Number (Examples) | |----------------------|-------------|----------------------------------------| | 155.52 | commercial | M1025-11-155.5200 or M1026-11-155.5200 | | 155.52 | industrial | M1025-11I155.5200 or M1026-11I155.5200 | | 156.25 | commercial | M1025-11-156.2500 or M1026-11-156.2500 | | 130.23 | industrial | M1025-11I156.2500 or M1026-11I156.2500 | Table 13: Example Part Numbers While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems (ICS) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.