#### **General Description** The MAX1272/MAX1273 multirange 12-bit data-acquisition systems (DAS) operate with a single 5V supply. The software-programmable analog input accepts a variety of voltage ranges: ±10V, ±5V, 0 to 10V, 0 to 5V for the MAX1272; ±VREF, ±VREF / 2, 0 to VREF, 0 to VREF / 2 for the MAX1273. The software-selectable extended analog input range increases the effective dynamic range to 14 bits and provides the flexibility to interface 4-20mA powered sensors directly to a single 5V system. In addition, the MAX1272 provides fault protection to ±12V. Other features include a 5MHz track/hold (T/H) bandwidth, 87ksps throughput rate, and internal (4.096V) or external (2.40V to 4.18V) reference. The MAX1272/MAX1273 serial interfaces connect directly to SPITM/QSPITM/MICROWIRETM-compatible devices without any external logic. Four software-programmable power-down modes (delayed standby, immediate standby, delayed full powerdown, and immediate full power-down) provide low-current shutdown between conversions. In standby mode, the internal reference buffer remains active, thus eliminating startup delay. The MAX1272/MAX1273 are available in 8-pin PDIP and µMAX packages. Both devices are available in the commercial (0°C to +70°C) or extended (-40°C to +85°C) temperature range. ## **Applications** Industrial Control Systems **Data-Acquisition Systems** Robotics **Automatic Testing Battery-Powered Instruments** Medical Instruments #### **Features** - ♦ Four Software-Selectable Input Ranges MAX1272: 0 to 10V. 0 to 5V. ±10V. ±5V MAX1273: 0 to VREF, 0 to VREF / 2, ±VREF, ±V<sub>REF</sub> / 2 - ♦ 12-Bit Resolution, No Missing Codes - **♦ 5V Single-Supply Operation** - ♦ SPI/QSPI/MICROWIRE-Compatible 3-Wire Interface - ♦ 87ksps Sampling Rate - ♦ ±12V Fault-Protected Analog Input (MAX1272) - ♦ Internal (4.096V) or External (2.4V to 4.18V) Reference - **♦ Low Power** 1.5mA at 87ksps 0.4mA at 10ksps 0.2mA at 1ksps - **♦ Four Power-Down Modes** - ♦ 8-Pin µMAX and PDIP Packages ## **Ordering Information** | PART | TEMP<br>RANGE | PIN-<br>PACKAGE | INL<br>(LSB) | |--------------------|----------------|-----------------|--------------| | MAX1272CPA | 0°C to +70°C | 8 Plastic DIP | ±1 | | MAX1272CUA | 0°C to +70°C | 8 µMAX | ±1 | | MAX1272EPA | -40°C to +85°C | 8 Plastic DIP | ±1 | | MAX1272EUA | -40°C to +85°C | 8 µMAX | ±1 | | <b>MAX1273</b> CPA | 0°C to +70°C | 8 Plastic DIP | ±1 | | MAX1273CUA | 0°C to +70°C | 8 µMAX | ±1 | | MAX1273EPA | -40°C to +85°C | 8 Plastic DIP | ±1 | | MAX1273EUA | -40°C to +85°C | 8 µMAX | ±1 | ## Pin Configuration #### Typical Application Circuit appears at end of data sheet. SPI and QSPI are trademarks of Motorola. Inc. MICROWIRE is a trademark of National Semiconductor Corp. MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to GND0.3V to - | L6\/ | |-------------------------------------------------------|------| | | | | AIN to GND (MAX1272) ± | | | AIN to GND (MAX1273) | ±6V | | DOUT, CS, DIN, SCLK, REF to GND0.3V to (VDD + 0. | 3V) | | Maximum Current into Any Pin50 | mΑ | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | | 8-Pin Plastic DIP (derate 9.1mW/°C above +70°C)727 | ηW | | 8-Pin μMAX (derate 4.5mW/°C above +70°C)362r | тW | | Operating Temperature Ranges | | |-----------------------------------|----------------| | MAX127_ C | 0°C to +70°C | | MAX127_ E | 40°C to +85°C | | Storage Temperature Range | 65°C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | Junction Temperature | +150°C | | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = 4.75V \text{ to } 5.25V, \text{ unipolar/bipolar input range, external reference mode, } V_{REF} = 4.096V, C_{REF} = 1.0\mu\text{F}, f_{SCLK} = 1.4MHz, 50% duty cycle, C_{LOAD} = 50p\text{F}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|-------------|--------------------------------------------------------------------|---------|------------|-----------|--------| | ACCURACY (Note 1) | l . | - | 1 | | | u. | | Resolution | | | 12 | | | Bits | | Integral Nonlinearity | INL | | | ±0.3 | ±1.0 | LSB | | Differential Nonlinearity | DNL | No missing codes over temperature | | ±0.35 | ±1.00 | LSB | | Official Error | | Unipolar | | | ±5 | LCD | | Offset Error | | Bipolar | | | ±10 | LSB | | Coin Frank (Note 2) | | Unipolar | | | ±10 | LCD | | Gain Error (Note 2) | | Bipolar | | | ±10 | LSB | | Gain Error Temperature | | Unipolar | | ±3 | | 100 | | Coefficient (Note 2) | | Bipolar | | ±5 | | ppm/°C | | <b>DYNAMIC SPECIFICATIONS (10)</b> | Hz sine-wav | ve input, ±10V <sub>P-P</sub> (MAX1272), or ±4.096V <sub>P-P</sub> | (MAX127 | 3), fsampi | LE = 87ks | ps) | | Signal-to-Noise + Distortion Ratio | SINAD | | 69 | 72 | | dB | | Total Harmonic Distortion | THD | Up to the 5th harmonic | | -87 | -78 | dB | | Spurious-Free Dynamic Range | SFDR | | 80 | 88 | | dB | | Aperture Delay | tad | | | 15 | | ns | | Aperture Jitter | taj | | | <50 | | ps | | ANALOG INPUT | | • | | | | • | | T/H Acquisition Time | tacq | | | | 2.85 | μs | ## **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = 4.75V \text{ to } 5.25V, \text{ unipolar/bipolar input range, external reference mode, } V_{REF} = 4.096V, C_{REF} = 1.0\mu\text{F}, f_{SCLK} = 1.4MHz, 50\% duty cycle, C_{LOAD} = 50p\text{F}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ | PARAMETERS | SYMBOL | CONDITIONS | | | MIN | TYP | MAX | UNITS | |------------------------------|---------------------|---------------------------|-----------------------------------------------------|---------------------------------|-----------------------|----------|-----------------------|----------| | | | ±10V (MA)<br>range | ±10V (MAX1272) or ±V <sub>REF</sub> (MAX1273) range | | | 5 | | | | Small-Signal Bandwidth | BW <sub>-3dB</sub> | ±5V (MAX1 range | 1272) or ±V <sub>RE</sub> | F / 2 (MAX1273) | | 2.5 | | MHz | | Shair-Sighai Bahawidin | DVV-30B | 0 to 10V (M<br>range | 1AX1272) or 0 | to V <sub>REF</sub> (MAX1273) | | 2.5 | | 1711 12 | | | | 0 to 5V (MAX 1273) | AX1272) or 0 t<br>range | o V <sub>REF</sub> / 2 | | 1.25 | | | | | | | MAX1272 | RNG = 1 | 0 | | 10 | | | | | Unipolar | IVIAA 1272 | RNG = 0 | 0 | | 5 | | | | | Unipolar | MAX1273 | RNG = 1 | 0 | | V <sub>REF</sub> | | | Input Voltage Range | \/ | | IVIAA 1273 | RNG = 0 | 0 | | V <sub>REF</sub> / 2 | V | | (Tables 2, 3) | VIN | | MAX1272 | RNG = 1 | -10 | | +10 | V | | | | Bipolar | IVIAN 1212 | RNG = 0 | -5 | | +5 | | | | | | MAX1273 | RNG = 1 | -V <sub>REF</sub> | | +V <sub>REF</sub> | | | | | | | RNG = 0 | -V <sub>REF</sub> / 2 | <u>-</u> | +V <sub>REF</sub> / 2 | | | | | Unipolar | MAX1272 | 0 to 10V range | -10 | | +860 | μΑ | | | | | IVII OCIZIZ | 0 to 5V range | -10 | | +430 | | | | | | MAX1273 | 0 to V <sub>REF</sub> range | -10 | | +10 | | | Input Current | I <sub>IN</sub> | | | 0 to V <sub>REF</sub> / 2 range | -10 | | +10 | | | input Guirent | IIIN | Dipolor | MAX1272 | ±10V range | -1400 | | +860 | | | | | | | ±5V range | -720 | | +430 | | | | | Біроіаі | Sipolar MAX1273 | ±V <sub>REF</sub> range | -1400 | | +10 | | | | | | IVII OCIZIO | ±V <sub>REF</sub> / 2 range | -720 | | +10 | | | Input Capacitance | | | | | | 40 | | рF | | INTERNAL REFERENCE | | | | | | | | | | REF Output Voltage | V <sub>REF</sub> | | | | 4.036 | 4.096 | 4.156 | V | | REF Output Tempco | TC V <sub>REF</sub> | | MAX127_ C | | | ±15 | | ppm/°C | | | I O V KEF | MAX127_ E | | | | ±30 | | PP111/ U | | Output Short-Circuit Current | | REF shorted to GND | | | | 40 | | mA | | Load Regulation | | 0 to 0.5mA output current | | | | 0.7 | 10 | mV | | Capacitive Bypass at REF | | | | | 1 | | | μF | | REFERENCE INPUT (Reference | buffer disabl | ed, referenc | e input appl | ed to REF) | 0.15 | | 1 | , , | | Input Voltage Range | | | | | 2.40 | | 4.18 | V | #### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = 4.75V \text{ to } 5.25V, \text{ unipolar/bipolar input range, external reference mode, } V_{REF} = 4.096V, C_{REF} = 1.0\mu\text{F}, f_{SCLK} = 1.4MHz, 50\% duty cycle, C_{LOAD} = 50p\text{F}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C.})$ | PARAMETERS | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------|------|------|-------| | | | | Converting | | 400 | 850 | | | Input Current | | V <sub>REF</sub> = 4.096V | Standby power-down | | 5 | 10 | | | input Current | | VREF = 4.090V | mode | | 5 | 10 | μΑ | | | | | Full power-down mode | | | 1 | | | POWER REQUIREMENTS | T | T | | 1 | | | T | | Supply Voltage | V <sub>DD</sub> | | 1 | 4.75 | 5 | 5.25 | V | | | | Converting | Bipolar | | 2.4 | 4 | mA | | Supply Current | I <sub>DD</sub> | , and the second | Unipolar | | 2.2 | 3 | | | (Internal Reference Mode) | 100 | Standby power- | -down mode | | 400 | 700 | μA | | | | Full power-dow | n mode | | 1 | | μ, τ | | | | Converting | Bipolar | | 1.5 | 2.5 | mA | | Supply Current | I <sub>DD</sub> | Converting | Unipolar | | 1.2 | 2.0 | mA | | (External Reference Mode) | טטי | Standby power- | -down mode | | 200 | 450 | ПΔ | | | | Full power-dow | n mode | | 1 | | μΑ | | Power-Supply Rejection | PSRR | External referen | ice = 4.096V | ±0.3 | | ±1.0 | LSB | | Ratio (Note 3) | ronn | Internal reference | | | ±0.5 | | LSD | | TIMING | | 1 | | _ | | | | | Clock Frequency Range | fsclk | | | 0.1 | | 1.4 | MHz | | T/H Acquisition Time | tACQ | (Note 4) | | 2.85 | | | μs | | Conversion Time | tCONV | (Note 4) | | 8.57 | | | μs | | Throughput Rate | | | | | | 87.5 | ksps | | Internal Reference Settling Time | | REF bypass car | pacitor initially discharged | | 2 | | ms | | Device Power-Up Time | | External referen | ice mode | | 10 | | μs | | DIGITAL INPUTS (DIN, SCLK, ar | nd CS) | | | | | | | | Input High-Threshold Voltage | VIH | | | | | 2.4 | V | | Input Low-Threshold Voltage | V <sub>I</sub> L | | | 0.8 | | | V | | Input Hysteresis | V <sub>HYS</sub> | | | | 0.2 | | V | | Input Leakage Current | I <sub>IN</sub> | $V_{IN} = 0$ to $V_{DD}$ | | -10 | | +10 | μΑ | | Input Capacitance | CIN | | | | 15 | | рF | | DIGITAL OUTPUT (DOUT) | | | | | | | | | · · · | 1/ | I <sub>SINK</sub> = 10mA | | | | 0.4 | | | Output Voltage Low | V <sub>OL</sub> | ISINK = 16mA | | | 0.6 | | V | | Output Voltage High | Vari | January O.F. | ο Λ | $V_{DD}$ | | | V | | Output Voltage High | VoH | ISOURCE = 0.5mA | | - 0.5 | | | V | | Three-State Leakage Current | ΙL | $\overline{\text{CS}} = V_{\text{DD}}$ | | -10 | | +10 | μΑ | | Three-State Output Capacitance | Cout | $\overline{\text{CS}} = V_{\text{DD}}$ | | | 15 | | pF | NIXI/N \_\_\_\_\_\_ #### TIMING CHARACTERISTICS $(V_{DD} = 4.75V \text{ to } 5.25V, \text{ unipolar/bipolar input range, external reference mode, } V_{REF} = 4.096V, C_{REF} = 1.0\mu\text{F}, f_{SCLK} = 1.4MHz, 50% duty cycle, C_{LOAD} = 50p\text{F}, T_A = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted. Typical values are at } T_A = +25^{\circ}\text{C}.)$ (Figures 1 and 4) | PARAMETERS | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|-----------------|------------|-----|-----|-----|-------| | DIN to SCLK Setup | tDS | | 100 | | | ns | | DIN to SCLK Hold | tDH | | | | 0 | ns | | SCLK Fall to Output Data Valid | tDO | | 20 | | 250 | ns | | CS Fall to Output Enable | t <sub>DV</sub> | | | | 100 | ns | | CS Rise to Output Disable | tTR | | | | 100 | ns | | CS to SCLK Rise Setup | tcss | | 100 | | | ns | | CS to SCLK Rise Hold | tcsh | | 0 | | | ns | | SCLK Pulse Width High | tch | | 200 | | | ns | | SCLK Pulse Width Low | t <sub>CL</sub> | | 200 | | | ns | - **Note 1:** Accuracy specifications tested at V<sub>DD</sub> = 5V. Performance at power-supply tolerance limit is guaranteed by power-supply rejection test. - Note 2: Offset error nulled. The ideal last-code transition is (FS 1.5 LSB). - Note 3: PSRR measured at full scale. Tested at ±10V (MAX1272) and ±4.096V (MAX1273) input ranges. - **Note 4:** Acquisition and conversion times are dependent on the clock speed. ## **Typical Operating Characteristics** (Typical operating circuit, BIP = RNG = 1, $V_{DD}$ = 5V, external reference mode, $V_{REF}$ = 4.096V, $C_{REF}$ = 1.0 $\mu$ F, $f_{SCLK}$ = 1.4MHz, 50% duty cycle, 87ksps, $T_A$ = +25°C, unless otherwise noted.) #### Typical Operating Characteristics (continued) (Typical operating circuit, BIP = RNG = 1, VDD = 5V, external reference mode, VREF = 4.096V, CREF = 1.0μF, fSCLK = 1.4MHz, 50% duty cycle, 87ksps, T<sub>A</sub> = +25°C, unless otherwise noted.) #### **NORMALIZED INTERNAL REFERENCE VOLTAGE vs. TEMPERATURE** ## **Typical Operating Characteristics (continued)** (Typical operating circuit, BIP = RNG = 1, $V_{DD}$ = 5V, external reference mode, $V_{REF}$ = 4.096V, $C_{REF}$ = 1.0 $\mu$ F, $f_{SCLK}$ = 1.4MHz, 50% duty cycle, 87ksps, $T_A$ = +25°C, unless otherwise noted.) #### **Pin Description** | PIN | NAME | FUNCTION | |-----|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCLK | Serial Clock Input. Clocks data in and out of serial interface. SCLK sets the conversion speed. | | 2 | DIN | Serial Data Input. Data clocks in on the rising edge of SCLK. | | 3 | V <sub>DD</sub> | 5V Supply. Bypass with a 0.1μF capacitor to GND. | | 4 | GND | Ground | | 5 | AIN | Analog Input | | 6 | REF | Reference Buffer Output/Reference Input. Bypass REF with a 1µF capacitor to GND. In internal reference mode, the reference buffer provides a 4.096V nominal output. For external reference mode, disable the internal reference buffer through the serial interface and apply an external reference to REF. | | 7 | CS | Active-Low Chip-Select Input. Drive $\overline{\text{CS}}$ low to clock data into the MAX1272/MAX1273. See the Input Data Format section. | | 8 | DOUT | Serial Data Output. Data clocks out on the falling edge of SCLK. DOUT is high impedance when $\overline{\text{CS}}$ is high. | Figure 1. Output Load Circuit for Timing Characteristics ## **Detailed Description** #### **Converter Operation** The MAX1272/MAX1273 multirange ADCs use successive approximation and internal track/hold (T/H) circuitry to convert an analog signal to a 12-bit digital output. Figure 2 shows a block diagram of the MAX1272/MAX1273. #### **Analog-Input Track/Hold** The T/H tracking/acquisition mode begins on the falling edge of the fourth clock cycle in the 8-bit input control word and enters hold/conversion mode on the falling edge of the eighth clock cycle. The MAX1272/MAX1273 input architecture includes a resistor-divider and a T/H system (Figure 3). When operating in bipolar or unipolar mode, the resistor-divider network formed by R1, R2, and R3 scales the signal applied at the input channel. Use a low source impedance ( $<4\Omega$ ) to minimize gain error. #### **Input Bandwidth** The ADC's small-signal input bandwidth depends on the selected input range and varies from 1.25MHz to 5MHz (see the *Electrical Characteristics*). The maximum sampling rate for the MAX1272/MAX1273 is 87ksps (16 clocks per conversion). Use undersampling techniques to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate. Use anti-alias filtering to avoid the aliasing of high-frequency signals into the frequency band of interest. An anti-aliasing filter must limit the input bandwidth to no more than one half of the sampling frequency. Figure 2. Simplified Block Diagram #### Table 1. Control-Byte Format | BIT 7<br>(MSB) | BIT 6 | BIT 5 | BIT 4 | Bit 3 | BIT 2 | BIT 1 | BIT 0<br>(LSB) | | |----------------|----------|-----------------|-----------------------------------------------------------------------------------------|---------------------|-----------------|----------|----------------|--| | START | RNG | BIP | PD | MODE1 | MODE0 | RESERVED | REF | | | | | | | | | | | | | BIT | NAME | | | DES | CRIPTION | | | | | 7 (MSB) | START | Write a logic 1 | Write a logic 1 (see the Input Data Format section) | | | | | | | 6 | RNG | Selects the ful | l-scale input vol | tage range (Tab | les 2, 3) | | | | | 5 | BIP | Selects unipol | ar or bipolar cor | nversion mode (1 | Tables 2, 3) | | | | | 4 | PD | Selects norma | Selects normal operation $(\overline{PD} = 1)$ or power-down $(\overline{PD} = 0)$ mode | | | | | | | 3 | MODE1 | Selects stand | Selects standby power-down (STBYPD) or full power-down (FULLPD) mode (Table 4) | | | | | | | 2 | MODE0 | Selects delaye | Selects delayed or immediate power-down mode (Table 4) | | | | | | | 1 | RESERVED | Write a logic C | Write a logic 0 | | | | | | | 0 (LSB) | REF | Selects extern | al (REF = 0, def | ault) or internal ( | REF = 1) refere | nce mode | | | #### **Input Range and Protection** The MAX1272/MAX1273 provide software-selectable analog input voltage ranges. Program the analog input to one of four ranges by setting the appropriate control bits (RNG, BIP) in the control byte (Table 1). The MAX1272 has selectable input voltage ranges extending to $\pm 10V$ ( $\pm V_{REF} \times 2.4414$ ), while the MAX1273 has selectable input voltage ranges extending to $\pm V_{REF}$ . Figure 3 shows the equivalent input circuit. Overvoltage circuitry at the analog input provides $\pm 12V$ fault protection for the MAX1272. This circuit limits the current going into or out of the device to less than 2mA, providing an added layer of protection from momentary over/undervoltages at the analog input. The overvoltage protection activates when the device enters power-down mode or if $V_{DD} = 0$ . **Table 2. Input Range and Polarity Selection for MAX1272** | INPUT RANGE | RNG | BIP | NEGATIVE<br>FULL SCALE | ZERO SCALE | FULL SCALE | |-------------|-----|-----|----------------------------|------------|---------------------------| | 0 to 5V | 0 | 0 | _ | 0 | V <sub>REF</sub> × 1.2207 | | ±5V | 0 | 1 | -V <sub>REF</sub> × 1.2207 | 0 | V <sub>REF</sub> × 1.2207 | | 0 to 10V | 1 | 0 | _ | 0 | V <sub>REF</sub> × 2.4414 | | ±10V | 1 | 1 | -V <sub>REF</sub> × 2.4414 | 0 | V <sub>REF</sub> × 2.4414 | #### Table 3. Input Range and Polarity Selection for MAX1273 | INPUT RANGE | RNG | BIP | NEGATIVE<br>FULL SCALE | ZERO SCALE | FULL SCALE | |---------------------------|-----|-----|------------------------|------------|----------------------| | 0 to V <sub>REF</sub> / 2 | 0 | 0 | _ | 0 | V <sub>REF</sub> / 2 | | ±V <sub>REF</sub> / 2 | 0 | 1 | -V <sub>REF</sub> / 2 | 0 | V <sub>REF</sub> / 2 | | 0 to V <sub>REF</sub> | 1 | 0 | _ | 0 | V <sub>REF</sub> | | ±V <sub>REF</sub> | 1 | 1 | -V <sub>REF</sub> | 0 | V <sub>REF</sub> | **Table 4. Power-Down Selection** | PD | MODE1 | MODE0 | MODE | |----|-------|-------|------------------------------------------------------------------------------------------------------------------| | 1 | X | X | Normal operation (ADCs always active). Automatically enters delayed standby power-down mode between conversions. | | | 0 | 0 | Delayed standby power-down mode. | | 0 | U | 1 | Immediate standby power-down mode. | | Ü | -1 | 0 | Delayed full power-down mode. | | | | 1 | Immediate full power-down mode. | Figure 3. Equivalent Input Circuit #### **Input Data Format** Input data (control byte) clocks in at DIN on the rising edge of SCLK. $\overline{CS}$ enables communication with the MAX1272/MAX1273. After $\overline{CS}$ falls, the first arriving 1 represents the start bit (MSB) of the input control byte. The start bit is defined as follows: - 1) The first high bit clocked into DIN with $\overline{\text{CS}}$ low any time the converter is idle (e.g., after applying VDD). - 2) The first high bit clocked into DIN after bit 4 (D4) of a conversion in progress clocks out on DOUT. See Table 1 for programming the control byte. Figure 4 shows the detailed serial interface timing. #### **Output Data Format** Output data (DOUT) clocks out MSB first on the falling edge of SCLK. The unipolar mode provides a straight binary output. The bipolar mode provides a two's complement binary output. For output binary codes, see the *Transfer Function* section. Figure 4. Detailed Serial Interface Timing Figure 5. Conversion Timing, 21 Clocks/Conversion Figure 6. Conversion Timing, 16 Clocks/Conversion #### Starting a Conversion The MAX1272/MAX1273 use the serial clock to complete an acquisition. The falling edge of $\overline{\text{CS}}$ does not start a conversion on the MAX1272/MAX1273. Each conversion requires a control byte. Programming the fourth bit in the control byte starts the acquisition sequence. Conversion starts on the falling edge of the eighth clock cycle after the start bit. Keep $\overline{\text{CS}}$ low during successive conversions. If a start bit is received after $\overline{\text{CS}}$ transitions from high to low, but before the output bit 4 (D4) becomes available, the current conversion terminates and a new conversion begins. DOUT enters high-impedance state when $\overline{\text{CS}}$ transitions high. SCLK shifts data in and out of the MAX1272/MAX1273 and controls both acquisition and conversion timing. Conversion begins immediately after the end of the acquisition cycle. Successive-approximation bit decisions appear at DOUT on each of the following 12 clock falling edges (Figure 5). Additional clock falling edges result in trailing zeros at DOUT. The maximum running rate of the MAX1272/MAX1273 is 16 clocks per conversion. A clock speed of 1.4MHz allows for a maximum sampling rate of 87ksps (Figure 6). To achieve the maximum throughput, keep $\overline{\text{CS}}$ low, and start the control byte after bit 4 (D4) of the conversion in progress clocks out on DOUT. If $\overline{\text{CS}}$ is low and SCLK is continuous, guarantee a start bit by first clocking in 16 zeros. ## Applications Information #### **Power-On Reset** The MAX1272/MAX1273 power-up in normal operating mode (all internal circuitry active), and external reference mode. The MAX1272/MAX1273 require a start bit to initiate a conversion. The contents of the output data register clear during power-up. #### **Internal or External Reference** Operate the MAX1272/MAX1273 with an internal or an external reference. Configure REF as an internal reference output or an external reference input using the serial interface. When changing from external reference mode to internal reference mode, allow 2ms (C<sub>REF</sub> = 1µF) for the reference to stabilize before taking any measurement. #### Internal Reference The internally trimmed reference provides 4.096V at REF. Bypass REF to GND with a 1.0µF capacitor (Figure 7a). Figure 7a. Internal Reference Configuration #### External Reference To use an external reference, disable the internal buffer by setting the REF bit in the 8-bit control word to zero (see Table 1), and apply a reference voltage to REF. Use an external reference voltage ranging from 2.40V to 4.18V. External reference voltages less than 4.096V increase the ratio of RMS noise to the LSB value (full scale / 4096) resulting in performance degradation (loss of effective bits—ENOB). The REF input impedance is a minimum of $4.8k\Omega$ for DC currents; therefore, the external reference must be able to source $850\mu\text{A}$ during conversions and have an output impedance of less than $10\Omega$ . Bypass REF with a $1\mu\text{F}$ capacitor to GND as close to REF as possible (Figure 7b). #### **Power-Down Modes** To save power, configure the $\overline{ADC}$ for a low-current shutdown mode by setting the $\overline{PD}$ bit in the control byte. The MAX1272/MAX1273 features four programmable power-down modes: delayed standby power-down, immediate standby power-down, delayed full power-down, and immediate full power-down. Select standby or full power-down by programming MODE1 in the input control byte (Table 4). Select delayed or immediate power-down by programming MODE0 in the input control byte. Use the MODE0 bit to choose when the part enters the power-down state. For example, when MODE0 of the control byte is 0, the device remains powered up until after the current conversion ends (Figure 8). On the other hand, if MODE0 = 1, the device powers down on the falling edge of the eighth Figure 7b. External Reference Configuration serial clock cycle and no conversion takes place (Figure 9). In all power-down modes, the interface remains active with the conversion results available at DOUT. Additionally, the input overvoltage protection remains active in all power-down modes (MAX1272). The first high bit on DIN after $\overline{\text{CS}}$ falls (start condition) powers up the MAX1272/MAX1273 from any software-selected power-down condition. With external reference mode, device power-up time from full power-down is typically 10µs. Send a control byte and allow 10µs for the device to wake up from full power-down. The next received control byte initiates a conversion. When in internal reference mode, full power-down mode disables the internal reference and reference buffer. Only the interface circuitry remains active for reading conversion results. Send a control byte and allow 2ms ( $C_{REF} = 1\mu F$ ) for the internal reference to settle and the MAX1272/MAX1273 to wake up from full power-down mode. The next received control byte initiates a conversion. #### AutoShutdown™ The MAX1272/MAX1273 automatically enter standby power-down mode after each conversion without requiring any startup time on the next conversion. #### **Digital Interface** The MAX1272/MAX1273 feature a fully compatible SPI/QSPI and MICROWIRE serial interface. For SPI and QSPI, clear CPOL and CPHA in the microcontroller's SPI control registers. AutoShutdown is a trademark of Maxim Integrated Products, Inc. Figure 8. Delayed Power-Down Timing Figure 9. Immediate Power-Down Timing #### **SPI and MICROWIRE Interface** When using the SPI (Figure 10a) or MICROWIRE (Figure 10b) interfaces, set CPOL = 0 and CPHA = 0 in the $\overline{SPI}$ master. Conversion begins with a falling edge on $\overline{CS}$ . Three consecutive 8-bit readings are necessary to obtain the entire 12-bit result from the ADC. DOUT data transitions on the serial clock's falling edge. The first 8- bit data stream contains all leading zeros. The second 8-bit data stream contains a leading zero followed by the MSB through D5. The third 8-bit data stream contains D4-D0 followed by trailing zeros. #### **QSPI** Interface Using the high-speed QSPI interface with CPOL = 0 and CPHA = 0, the MAX1272/MAX1273 support a maximum $f_{SCLK}$ of 1.4MHz. Figure 11 shows the MAX1272/MAX1273 connected to a QSPI master. ## PIC16 with SSP Module and PIC17 Interface The MAX1272/MAX1273 are compatible with a PIC16/PIC17 controller ( $\mu$ C) using the synchronous serial-port (SSP) module. To establish SPI communication, connect the controller as shown in Figure 12 and configure the PIC16/PIC17 as system master by initializing its synchronous serial-port control register (SSPCON) and synchronous serial-port status register (SSPSTAT) to the bit patterns shown in Tables 5 and 6. In SPI mode, the PIC16/PIC17 $\mu$ Cs allow 8 bits of data to be transmitted and received simultaneously. Three consecutive 8-bit readings are necessary to obtain the entire 12-bit result from the ADC. DOUT data transitions on the serial clock's falling edge and is clocked into the μC on SCLK's rising edge. The first 8-bit data stream contains all zeros. The second 8-bit data stream contains a leading zero followed by the MSB through D5. The third 8-bit data stream contains bits D4–D0 followed by trailing zeros. #### **Transfer Function** Output data coding for the MAX1272/MAX1273 is binary in unipolar mode with: $$1LSB = \frac{FS}{4096}$$ and two's complement binary in bipolar mode with: $$1LSB = \frac{2 \times IFSI}{4096}$$ Code transitions occur halfway between successive integer LSB values. Figures 13a and 13b show the input/output transfer functions for uni-polar and bipolar operations, respectively. For full-scale (FS) values, see Tables 2 and 3. Figure 10a. SPI Connections Figure 11. QSPI Connections Figure 10b. MICROWIRE Connections Figure 12. SPI Interface Connection for a PIC16/PIC17 ## Table 5. Detailed SSPCON Register Contents—PIC16/PIC17 | CONTROL BIT | | | SYNCHRONOUS SERIAL-PORT CONTROL REGISTER (SSPCON) | |-------------|------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WCOL | BIT7 | Χ | Write Collision Detection Bit | | SSPOV | BIT6 | Χ | Receive Overflow Detection Bit | | SSPEN | BIT5 | 1 | Synchronous Serial-Port Enable Bit: 0: Disables serial port and configures these pins as I/O port pins. 1: Enables serial port and configures SCK, SDO, and SCI pins as serial port pins. | | CKP | BIT4 | 0 | Clock Polarity Select Bit. CKP = 0 for SPI master mode section. | | SSPM3 | BIT3 | 0 | Synchronous Serial-Port Mode-Select Bit. Sets SPI master mode and selects f <sub>CLK</sub> = f <sub>OSC</sub> / 16. | | SSPM2 | BIT2 | 0 | | | SSPM1 | BIT1 | 0 | | | SSPM0 | BIT0 | 1 | | X = Don't care. ## Table 6. Detailed SSPSTAT Register Contents—PIC16/PIC17 | CONTROL BIT | | | SYNCHRONOUS SERIAL-PORT STATUS REGISTER (SSPSTAT) | |-------------|------|---|-------------------------------------------------------------------------------------------| | SMP | BIT7 | 0 | SPI Data Input Sample Phase. Input data is sampled at the middle of the data output time. | | CKE | BIT6 | 1 | SPI Clock Edge-Select Bit. Data is transmitted on the rising edge of the serial clock. | | D/A | BIT5 | Х | Data Address Bit | | Р | BIT4 | Χ | Stop Bit | | S | BIT3 | Χ | Start Bit | | R/W | BIT2 | Χ | Read/Write Bit Information | | UA | BIT1 | Χ | Update Address | | BF | BIT0 | Χ | Buffer Full Status Bit | X = Don't care. Figure 13a. Unipolar Transfer Function Figure 13b. Bipolar Transfer Function #### Layout, Grounding, and Bypassing For best performance, use printed circuit (PC) boards. Wire-wrap configurations are not recommended since the layout should ensure proper separation of analog and digital traces. Do not run analog and digital lines parallel to each other, and do not lay out digital signal paths underneath the ADC package. Use separate analog and digital PC board ground sections with only one star point (Figure 14), connecting the two ground systems (analog and digital). For lowest-noise operation, ensure that the ground return to the star ground's power supply is low impedance and as short as possible. Route digital signals far away from sensitive analog and reference inputs. High-frequency noise in the power supply ( $V_{DD}$ ) can degrade the performance of the ADC's fast comparator. Bypass $V_{DD}$ to the star ground with a 0.1 $\mu$ F capacitor located as close as possible to the MAX1272/MAX1273's power-supply input. Minimize capacitor lead length for best supply-noise rejection. Add an attenuation resistor ( $5\Omega$ ) to extremely noisy power supplies. #### \_Definitions #### **Integral Nonlinearity** Integral nonlinearity (INL) is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1272/MAX1273 are measured using the endpoint method. #### **Differential Nonlinearity** Differential nonlinearity (DNL) is the difference between an actual step-width and the ideal value of 1 LSB. A DNL error specification of 1 LSB guarantees no missing codes and a monotonic transfer function. #### **Aperture Definitions** Aperture jitter $(t_{AJ})$ is the sample-to-sample variation in the time between samples. Aperture delay $(t_{AD})$ is the time between the falling edge of the sampling clock and the instant when the actual sample is taken. #### Signal-to-Noise Ratio For a waveform perfectly reconstructed from digital samples, signal-to-noise ratio (SNR) is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization noise error only and results directly from the ADC's resolution (N-bits): $$SNR = (6.02 \times N + 1.76) dB$$ In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset. #### Signal-to-Noise Plus Distortion Signal-to-noise plus distortion (SINAD) is the ratio of the fundamental input frequency's RMS amplitude to the RMS equivalent of all the other ADC output signals: SINAD (dB) = 20 × log [Signal<sub>RMS</sub> / (Noise + Distortion)<sub>RMS</sub>] #### **Effective Number of Bits** Effective number of bits (ENOB) indicates the global accuracy of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. With an input range equal to the full-scale range of the ADC, calculate the effective number of bits as follows: $$ENOB = (SINAD - 1.76) / 6.02$$ #### **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the RMS sum of the first five harmonics of the input signal to the fundamental itself. This is expressed as: THD = $$20 \times log \left[ \frac{\sqrt{(V_2^2 + V_3^2 + V_4^2 + V_5^2)}}{V_1} \right]$$ where $V_1$ is the fundamental amplitude and $V_2$ through $V_5$ are the 2nd- through 5th-order harmonics. #### **Spurious-Free Dynamic Range** Spurious-free dynamic range (SFDR) is the ratio of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest frequency component, excluding DC offset. Figure 14. Power-Supply Grounding Connections # Typical Operating Circuit O.1µF O. \_\_Chip Information TRANSISTOR COUNT: 6146 PROCESS: BiCMOS #### Package Information (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) #### Package Information (continued) (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.) Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.