# Si530/531

#### PRELIMINARY DATA SHEET

# CRYSTAL OSCILLATOR (XO) (10 MHz to 1.4 GHz)

#### **Features**

- Available with any-rate output frequencies from 10 MHz to 945 MHz and select frequencies to 1.4 GHz
- 3rd generation DSPLL<sup>®</sup> with superior jitter performance
- 3x better frequency stability than SAW-based oscillators
- Internal fixed crystal frequency ensures high reliability and low aging
- Available CMOS, LVPECL, LVDS, and CML outputs
- 3.3, 2.5, and 1.8 V supply options
- Industry-standard 5 x 7 mm package and pinout
- Pb-free/RoHS-compliant



#### **Applications**

- SONET/SDH
- Networking
- SD/HD video

- Clock and data recovery
- FPGA/ASIC clock generation

#### Description

The Si530/531 XO utilizes Silicon Laboratories' advanced DSPLL® circuitry to provide a low jitter clock at high frequencies. The Si530/531 is available with any-rate output frequency from 10 to 945 MHz and select frequencies to 1400 MHz. Unlike a traditional XO, where a different crystal is required for each output frequency, the Si530/531 uses one fixed crystal to provide a wide range of output frequencies. This IC based approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments typically found in communication systems. The Si530/531 IC based XO is factory configurable for a wide variety of user specifications including frequency, supply voltage, output format, and temperature stability. Specific configurations are factory programmed at time of shipment, thereby eliminating long lead times associated with custom oscillators.

#### **Functional Block Diagram**





# 1. Electrical Specifications

**Table 1. Recommended Operating Conditions** 

| Parameter                       | Symbol          | Test Condition  | Min                    | Тур | Max  | Units |
|---------------------------------|-----------------|-----------------|------------------------|-----|------|-------|
| Supply Voltage <sup>1</sup>     | V <sub>DD</sub> | 3.3 V option    | 2.97                   | 3.3 | 3.63 |       |
|                                 |                 | 2.5 V option    | 2.25                   | 2.5 | 2.75 | V     |
|                                 |                 | 1.8 V option    | 1.71                   | 1.8 | 1.89 |       |
| Supply Current                  | I <sub>DD</sub> | Output enabled  | _                      | 90  | _    | A     |
|                                 |                 | TriState mode   | _                      | 60  | _    | mA    |
| Output Enable (OE) <sup>2</sup> |                 | V <sub>IH</sub> | 0.75 x V <sub>DD</sub> | _   | _    | V     |
|                                 |                 | V <sub>IL</sub> | _                      | _   | 0.5  | V     |
| Operating Temperature Range     | T <sub>A</sub>  |                 | -40                    | _   | 85   | °C    |

#### Notes:

- 1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 6 for further details.
- 2. OE pin includes a 17  $k\Omega$  pullup resistor to  $V_{DD}$ . Pulling OE to ground causes outputs to tristate.

**Table 2. CLK± Output Frequency Characteristics** 

| Parameter                            | Symbol            | Test Condition                              | Min        | Тур  | Max        | Units  |
|--------------------------------------|-------------------|---------------------------------------------|------------|------|------------|--------|
| Nominal Frequency <sup>1,2</sup>     | f <sub>O</sub>    | LVPECL/LVDS/CML                             | 10         | _    | 945        | MHz    |
|                                      |                   | CMOS                                        | 10         | _    | 160        | IVITIZ |
| Initial Accuracy                     | f <sub>i</sub>    | Measured at +25 °C at time of shipping      | _          | ±1.5 | _          | ppm    |
| Temperature Stability <sup>1,3</sup> | Δf/f <sub>O</sub> |                                             | -20<br>-50 | _    | +20<br>+50 | ppm    |
| Aging                                | f <sub>a</sub>    | Frequency drift over projected 15 year life | _          | _    | ±10        | ppm    |
| Powerup Time <sup>4</sup>            | tosc              |                                             | _          | _    | 10         | ms     |

#### Notes:

- 1. See Section 3. "Ordering Information" on page 6 for further details.
- 2. Specified at time of order by part number. Also available in frequencies from 970 to 1134 MHz and 1213 to 1417 MHz.
- 3. Selectable parameter specified by part number.
- 4. Time from powerup or tristate mode to fo.



Table 3. CLK± Output Levels and Symmetry

| Parameter                         | Symbol                         | Test Condition          | Min                    | Тур                    | Max                    | Units           |
|-----------------------------------|--------------------------------|-------------------------|------------------------|------------------------|------------------------|-----------------|
| LVPECL Output Option <sup>1</sup> | Vo                             | mid-level               | V <sub>DD</sub> – 1.42 | _                      | V <sub>DD</sub> – 1.25 | V               |
|                                   | V <sub>OD</sub>                | swing (diff)            | 1.1                    | _                      | 1.9                    | V <sub>PP</sub> |
|                                   | V <sub>SE</sub>                | swing (single-ended)    | 0.5                    | _                      | 0.93                   | V <sub>PP</sub> |
| LVDS Output Option <sup>2</sup>   | Vo                             | mid-level               | 1.125                  | 1.20                   | 1.275                  | ٧               |
|                                   | V <sub>OD</sub>                | swing (diff)            | 0.32                   | 0.40                   | 0.50                   | V <sub>PP</sub> |
| CML Output Option <sup>2</sup>    | Vo                             | mid-level               | _                      | V <sub>DD</sub> – 0.75 | _                      | ٧               |
|                                   | V <sub>OD</sub>                | swing (diff)            | 0.70                   | 0.95                   | 1.20                   | V <sub>PP</sub> |
| CMOS Output Option <sup>3</sup>   | V <sub>OH</sub>                | I <sub>OH</sub> = 32 mA | 0.8 x V <sub>DD</sub>  | _                      | $V_{DD}$               | V               |
|                                   | V <sub>OL</sub>                | I <sub>OL</sub> = 32 mA | _                      | _                      | 0.4                    | V               |
| Rise/Fall time (20/80%)           | t <sub>R,</sub> t <sub>F</sub> | LVPECL/LVDS/CML         | _                      | _                      | 350                    | ps              |
|                                   |                                | CMOS with CL = 15 pF    | _                      | 1                      | _                      | ns              |
| Symmetry (duty cycle)             | SYM                            |                         | 45                     | _                      | 55                     | %               |

#### Notes:

- **1.** 50  $\Omega$  to V<sub>DD</sub> 2.0 V. **2.** R<sub>term</sub> = 100  $\Omega$  (differential). **3.** C<sub>L</sub> = 15 pF

Table 4. CLK± Output Phase Jitter

| Parameter                                                                           | Symbol | Test Condition                                        | Min | Тур          | Max | Units |
|-------------------------------------------------------------------------------------|--------|-------------------------------------------------------|-----|--------------|-----|-------|
| Phase Jitter (RMS)*<br>for F <sub>OUT</sub> ≥ 500 MHz                               | φЈ     | 12 kHz to 20 MHz (OC-48)<br>50 kHz to 80 MHz (OC-192) | -   | 0.27<br>0.30 | _   | ps    |
| Phase Jitter (RMS)*<br>for F <sub>OUT</sub> of 125 to 500 MHz                       | фл     | 12 kHz to 20 MHz (OC-48)                              |     | 0.50         |     | ps    |
| *Note: Differential Modes: LVPECL/LVDS/CML. Refer to AN256 for further information. |        |                                                       |     |              |     |       |

Table 5. CLK± Output Period Jitter

| Parameter                                                                   | Symbol           | Test Condition | Min | Тур | Max | Units |
|-----------------------------------------------------------------------------|------------------|----------------|-----|-----|-----|-------|
| Period Jitter*                                                              | J <sub>PER</sub> | RMS            | _   | 1   | _   | ps    |
| for F <sub>OUT</sub> ≤ 160 MHz                                              |                  | Peak-to-Peak   | _   | 5   | _   |       |
| *Note: Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles. |                  |                |     |     |     |       |



Table 6. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                     | Symbol            | Rating                        | Units   |
|-------------------------------------------------------------------------------|-------------------|-------------------------------|---------|
| Supply Voltage                                                                | $V_{DD}$          | -0.5 to +3.8                  | Volts   |
| Input Voltage (any input pin)                                                 | V <sub>I</sub>    | -0.5 to V <sub>DD</sub> + 0.3 | Volts   |
| Storage Temperature                                                           | T <sub>S</sub>    | -55 to +125                   | °C      |
| ESD Sensitivity (HBM, per JESD22-A114)                                        | ESD               | >2500                         | Volts   |
| Soldering Temperature (Pb-free profile) <sup>2</sup>                          | T <sub>PEAK</sub> | 260                           | °C      |
| Soldering Temperature Time @ T <sub>PEAK</sub> (Pb-free profile) <sup>2</sup> | t <sub>P</sub>    | 10                            | seconds |

#### Notes:

- 1. Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation or specification compliance is not implied at these conditions.
- 2. Refer to Si5xx Packaging FAQ available for download at www.silabs.com/VCXO for further information, including soldering profiles.

#### **Table 7. Environmental Compliance**

The Si530/531 meets the following qualification test requirements.

| Parameter              | Conditions/ Test Method       |
|------------------------|-------------------------------|
| Mechanical Shock       | MIL-STD-883F, Method 2002.3 B |
| Mechanical Vibration   | MIL-STD-883F, Method 2007.3 A |
| Solderability          | MIL-STD-883F, Method 203.8    |
| Gross & Fine Leak      | MIL-STD-883F, Method 1014.7   |
| Resistance to Solvents | MIL-STD-883F, Method 2016     |



# 2. Pin Descriptions



Table 8. Pinout for Si530 Series

| Pin | Symbol                      | LVDS/LVPECL/CML Function                                                             | CMOS Function                                                                        |
|-----|-----------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 1   | OE (CMOS only)              | No connection                                                                        | Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled |
| 2   | OE<br>(LVPECL,LVDS,<br>CML) | Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled | No connection                                                                        |
| 3   | GND                         | Electrical and Case Ground                                                           | Electrical and Case Ground                                                           |
| 4   | CLK+                        | Oscillator Output                                                                    | Oscillator Output                                                                    |
| 5   | CLK-                        | Complementary output                                                                 | No connection                                                                        |
| 6   | $V_{DD}$                    | Power Supply Voltage                                                                 | Power Supply Voltage                                                                 |

Table 9. Pinout for Si531 Series

| Pin | Symbol                 | LVDS/LVPECL/CML Function                                                             |
|-----|------------------------|--------------------------------------------------------------------------------------|
| 1   | OE (LVPECL, LVDS, CML) | Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled |
| 2   | No connection          | No connection                                                                        |
| 3   | GND                    | Electrical and Case Ground                                                           |
| 4   | CLK+                   | Oscillator Output                                                                    |
| 5   | CLK-                   | Complementary output                                                                 |
| 6   | $V_{DD}$               | Power Supply Voltage                                                                 |

## 3. Ordering Information

The Si530/531 XO was designed to support a variety of options including frequency, temperature stability, output format, and  $V_{DD}$ . Specific device configurations are programmed into the Si530/531 at time of shipment. Configurations can be specified using the Part Number Configuration chart below. Silicon Laboratories provides a web browser-based part number configuration utility to simplify this process. Refer to www.silabs.com/VCXOPartNumber to access this tool and for further ordering instructions. The Si530 and Si531 XO series are supplied in an industry-standard, RoHS compliant, 6-pad, 5 x 7 mm package. The 531 Series supports an alternate OE pinout (pin #1) for the LVPECL, LVDS, and CML output formats. See Tables 8 and 9 for the pinout differences between the Si530 and Si531 series.



Example P/N: 530AB622M080BGR is a 5 x 7 XO in a 6 pad package. The frequency is 622.080 MHz, with a 3.3 V supply and PECL output. Temperature stability is specified as  $\pm 20$  ppm. The part is specified for -40 to +85 °C ambient temperature range operation and is shipped in tape and reel format.

**Figure 1. Part Number Convention** 



# 4. Outline Diagram and Suggested Pad Layout

Figure 2 illustrates the package details for the Si530/531. Table 10 lists the values for the dimensions shown in the illustration.





Figure 2. Si530/531 Outline Diagram

**Table 10. Package Diagram Dimensions (mm)** 

| Dimension | Min       | Nom        | Max  |  |  |
|-----------|-----------|------------|------|--|--|
| А         | 1.45      | 1.65       | 1.85 |  |  |
| b         | 1.2       | 1.4        | 1.6  |  |  |
| С         |           | 0.60 TYP.  |      |  |  |
| D         |           | 7.00 BSC.  |      |  |  |
| D1        | 6.10      | 6.2        | 6.30 |  |  |
| е         | 2.54 BSC. |            |      |  |  |
| E         | 5.00 BSC. |            |      |  |  |
| E1        | 4.30      | 4.40       | 4.50 |  |  |
| L         | 1.07      | 1.27       | 1.47 |  |  |
| S         |           | 1.815 BSC. |      |  |  |
| R         |           | 0.7 REF.   |      |  |  |
| aaa       | _         |            |      |  |  |
| bbb       | _         | _          | 0.15 |  |  |
| ccc       | _         | _          | 0.10 |  |  |
| ddd       | _         | _          | 0.10 |  |  |

# 5. 6-Pin PCB Land Pattern

Figure 3 illustrates the 6-pin PCB land pattern for the Si530/531. Table 11 lists the values for the dimensions shown in the illustration.



Figure 3. Si530/531 PCB Land Pattern

**Table 11. PCB Land Pattern Dimensions (mm)** 

| Dimension | Min         | Max  |  |  |
|-----------|-------------|------|--|--|
| D2        | 5.08        | REF  |  |  |
| е         | 2.54        | BSC  |  |  |
| E2        | 4.15        | REF  |  |  |
| GD        | 0.84 —      |      |  |  |
| GE        | 2.00 —      |      |  |  |
| VD        | 8.20 REF    |      |  |  |
| VE        | 7.30 REF    |      |  |  |
| X         | 1.70 TYP    |      |  |  |
| Y         | 2.15 REF    |      |  |  |
| ZD        | <del></del> |      |  |  |
| ZE        | _           | 6.30 |  |  |

#### Notes:

- **1.** Dimensioning and tolerancing per the ANSI Y14.5M-1994 specification.
- 2. Land pattern design based on IPC-7351 guidelines.
- 3. All dimensions shown are at maximum material condition (MMC).
- 4. Controlling dimension is in millimeters (mm).



# **DOCUMENT CHANGE LIST**

## Revision 0.3 to Revision 0.4

- Updated references from Si530 to Si530/531.
- Added Table 9, "Pinout for Si531 Series," on page 5.
- Updated 3. "Ordering Information" on page 6 to add the Si531 series.
- Added Table 7, "Environmental Compliance," on page 4.



# Si530/531

# **CONTACT INFORMATION**

Silicon Laboratories Inc.

4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032

Email: VCXOinfo@silabs.com Internet: www.silabs.com

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application. Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.

Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

