# **TDA9110** # LOW-COST DEFLECTION PROCESSOR FOR MULTISYNC MONITORS #### PRODUCT PREVIEW #### **HORIZONTAL** - EXTREMELY LOW JITTER LEVEL - SELF-ADAPTATIVE - DUAL PLL CONCEPT - 150kHz MAXIMUM FREQUENCY - X-RAY PROTECTION INPUT - I<sup>2</sup>C CONTROLS : HORIZONTAL DUTY-CYCLE, H-POSITION #### **VERTICAL** - VERTICAL RAMP GENERATOR - 50 TO 165Hz AGC LOOP - GEOMETRY TRACKING WITH V-POS & AMP - I<sup>2</sup>C CONTROLS: - V-AMP, V-POS, S-CORR, C-CORR - DC BREATHING COMPENSATION #### I<sup>2</sup>C GEOMETRY CORRECTIONS - VERTICAL PARABOLA GENERATOR (Pincushion, Keystone) - HORIZONTAL SIZE CONTROL (Amplitude) - HORIZONTAL DYNAMIC PHASÈ (Side Pin Balance & Parallelogram) - HORIZONTAL AND VERTICAL DYNAMIC FO-CUS (Horizontal Focus Amplitude, Horizontal Focus Symmetry, Vertical Focus Amplitude) #### **GENERAL** - SYNCHRO PROCESSOR - 12V SUPPLY VOLTAGE - 8V REFERENCE VOLTAGE - HOR. & VERT. LOCK UNLOCK OUTPUTS - READ/WRITE I<sup>2</sup>C INTERFACE - HORIZONTAL AND VERTICAL MOIRE #### **DESCRIPTION** The TDA9110 is a monolithic integrated circuit assembled in 32-pin shrunk dual in line plastic package. This IC controls all the functions related to the horizontal and vertical deflection in multimode or multi-frequency computer display monitors. The internal synchro processor, combined with the very powerful geometry correction block make the TDA9110 suitable for very high performance monitors with very few external components. The horizontal jitter level is extremely low. (Typical standard deviation: 300ps @ 31kHz). It is particularly well suited for high-end 15" and 17" monitors. Combined with ST7275 Microcontroller family, TDA9206 (Video preamplifier) and STV942x (On-Screen Display controller) the TDA9110 allows to built fully I<sup>2</sup>C bus controlled computer display monitors, with a reduce number of external components. #### PIN CONNECTIONS December 1997 1/29 This is advance information on a new product now in development or undergoing evaluation. Details are subject to change without notice # **TDA9110** # **PIN CONNECTIONS** | Pin | Name | Function | |-----|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | H/HVIN | TTL compatible Horizontal Synchro Input | | 2 | VSYNCIN | TTL compatible Vertical Synchro Input (for separated H&V) | | 3 | HMOIRE | Horizontal Moire Output (to be connected to PLL2C through a resistor divider) | | 4 | HLOCKOUT | First PLL Lock/Unlock Output (0V unlocked - 5V locked) | | 5 | PLL2C | Second PLL Loop Filter | | 6 | FC1 | High Threshold VCO Decoupling Filter | | 7 | C0 | Horizontal Oscillator Capacitor | | 8 | R0 | Horizontal Oscillator Resistor | | 9 | PLL1F | First PLL Loop Filter | | 10 | HPOS | Horizontal Position Decoupling Filter | | 11 | HGND | Horizontal Section Ground | | 12 | HFLY | Horizontal Flyback Input (positive polarity) | | 13 | HREF | Horizontal Section Reference Voltage (to be filtered) | | 14 | HLOCKCAP | First PLL Lock/Unlock Time Constant Capacitor | | 15 | FOCUSOUT | Mixed Horizontal and Vertical Dynamic Focus Output | | 16 | HFOCUSCAP | Horizontal Dynamic Focus Oscillator Capacitor | | 17 | GND | Ground (related internal reference) | | 18 | BREATH | DC Breathing Input Control | | 19 | VGND | Vertical Section Ground | | 20 | VAGCCAP | Memory Capacitor for Automatic Gain Control Loop in Vertical Ramp Generator | | 21 | $V_{REF}$ | Vertical Section Reference Voltage (to be filtered) | | 22 | VCAP | Vertical Sawtooth Generator Capacitor | | 23 | VOUT | Vertical Ramp Output (with frequency independant amplitude and S or C Corrections if any). It is mixed with vertical position reference voltage output and vertical moire. | | 24 | EWOUT | East/West Pincushion Correction Parabola Output | | 25 | XRAY | X-RAY protection input (with internal latch function) | | 26 | HOUT | Horizontal Drive Output (int. trans. open collector) | | 27 | GND | General Ground (referenced to V <sub>CC</sub> ) | | 28 | HSIZE | DC HSize Control Output | | 29 | V <sub>CC</sub> | Supply Voltage (12V Typ) | | 30 | SCL | I <sup>2</sup> C Clock Input | | 31 | SDA | I <sup>2</sup> C Data Input | | 32 | 5V | Supply Voltage (5V Typ.) | 10-01.TBL # QUICK REFERENCE DATA | Parameter | Value | Unit | |------------------------------------------------------------------------------|-------------|------| | Horizontal Frequency | 15 to 150 | kHz | | Autosynch Frequency (for given R0 and C0) | 1 to 4.5 F0 | | | ± Horizontal Synchro Polarity Input | YES | | | Polarity Detection (on both Horizontal and Vertical Sections) | YES | | | TTL Composite Synchro | YES | | | Lock/Unlock Identification (on both Horizontal 1st PLL and Vertical Section) | YES | | | I <sup>2</sup> C Control for H-Position | ± 10 | % | | XRay Protection | YES | | | I <sup>2</sup> C Horizontal Duty Adjust | 30 to 60 | % | | I <sup>2</sup> C Free Running Adjustment | NO | | | Stand-by Function | YES | | | Two Polarities H-Drive Outputs | NO | | | Supply Voltage Monitoring | YES | | | PLL1 Inhibition Possibility | NO | | | Horizontal Blanking Output | YES | | | Vertical Frequency | 35 to 200 | Hz | | Vertical Autosync (for 150nF) | 50 to 150 | Hz | | Vertical S-Correction | YES | | | Vertical C-Correction | YES | | | Vertical Amplitude Adjustment | YES | | | DC Breathing Control on Vertical Amplitude | YES | | | Vertical Position Adjustment | YES | | | East/West Parabola Output | YES | | | Pin Cushion Correction Amplitude Adjustment | YES | | | Keystone Adjustment | YES | | | Internal Dynamic Horizontal Phase Control | YES | | | Side Pin Balance Amplitude Adjustment | YES | | | Parallelogram Adjustment | YES | | | Tracking of Geometric Corrections | YES | | | Reference Voltage (both on Horizontal and Vertical) | YES | | | Dynamic Focus (both Horizontal and Vertical) | YES | | | I <sup>2</sup> C Horizontal Dynamic Focus Amplitude Adjustment | YES | | | I <sup>2</sup> C Horizontal Dynamic Focus Keystone Adjustment | YES | | | I <sup>2</sup> C Vertical Dynamic Focus Amplitude Adjustment | YES | | | Type of Input Synchro Detection (supplied by 5V Digital Supply) | YES | | | Vertical Moiré Output | YES | | | I <sup>2</sup> C Controlled V-Moiré Amplitude | YES | | | Frequency Generator for Burn-in | NO | | | Fast I <sup>2</sup> C Read/Write | 400 | kHz | | Horizontal Moiré Output | YES | | | I <sup>2</sup> C controlled H-Moiré Amplitude | YES | | | DC HSize Output Amplitude Control | YES | | 0-02.TBL #### **BLOCK DIAGRAM** SGS-THOMSON MICROELECTRONICS # **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|----------------------------------------| | V <sub>CC</sub> | Supply Voltage (Pin 29) | 13.5 | V | | <b>V</b> <sub>DD</sub> | Supply Voltage (Pin 32) | 5.7 | V | | V <sub>IN</sub> | Max Voltage on Pin 12 Pin 5 Pin 16 Pin 7 Pins 8, 9, 14, 20, 22 Pin 15, 18, 23, 24, 25, 26, 28 Pins 1, 2, 3, 4, 30, 31 | 1.8<br>4.0<br>5.5<br>6.4<br>8.0<br>Vcc<br>V <sub>DD</sub> | >>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> | | VESD | ESD susceptibility Human Body Model,100pF Discharge through 1.5kΩ<br>EIAJ Norm,200pF Discharge through 0Ω | 2<br>300 | kV<br>V | | HSize Cur | Max. Sourced Current (Pin 28) Max. Sunk Current (Pin 28) | 2.5<br>100 | mΑ<br>μΑ | | T <sub>stg</sub> | Storage Temperature | -40, +150 | °C | | Tj | Junction Temperature | +150 | °C | | Toper | Operating Temperature | 0, +70 | °C | 9110-03.TBL #### THERMAL DATA | Symbol | Parameter | | Value | Unit | ATRI | |-----------------------|----------------------------------------|-----|-------|------|------| | R <sub>th (i-a)</sub> | Junction-ambient Thermal Resistance Ma | ıx. | 65 | °C/W | 1 0 | 0-04.TBL #### SYNCHRO PROCESSOR **Operating Conditions** $(V_{DD} = 5V, T_{amb} = 25^{\circ}C)$ | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------|----------------------------------------------------|-----------------|------|------|------|------| | HsVR | Horizontal Synchro Input Voltage | Pin 1 | 0 | | 5 | ٧ | | MinD | Minimum Horizontal Input Pulses Duration | Pin 1 | 0.7 | | | μs | | Mduty | Maximum Horizontal Input Signal Duty Cycle | Pin 1 | | | 25 | % | | VsVR | Vertical Synchro Input Voltage | Pin 2 | 0 | | 5 | ٧ | | VSW | Minimum Vertical Synchro Pulse Width | Pin 2 | 5 | | | μs | | VSmD | Maximum Vertical Synchro Input Duty Cycle | Pin 2 | | | 15 | % | | VextM | Maximum Vertical Synchro Width on TTL H/Vcomposite | Pin 1 | | | 750 | μs | # **Electrical Characteristics** ( $V_{DD} = 5V$ , $T_{amb} = 25^{\circ}C$ ) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------|-------------------------------------------------------------------|-------------------------|------|--------|------|------| | VINTH | Horizontal and Vertical Input Threshold Voltage (Pins 1, 2) | Low Level<br>High Level | 2.2 | | 8.0 | >> | | RIN | Horizontal and Vertical Pull-Up Resistor | Pins 1, 2 | | 200 | | kΩ | | VOut | Output Voltage (Pin 4) | Low level<br>High Level | | 0<br>5 | | >> | | TfrOut | Falling and Rising Output CMOS Buffer | Pin 4, Cout = 20pF | | | 200 | ns | | VHlock | Horizontal 1st PLL Lock Output Status (Pin 4) | Locked<br>Unlocked | | 0<br>5 | | >> | | VoutT | Extracted Vsync Integration Time (% of $T_H$ ) on $H/V$ Composite | C0 = 820pF | 26 | 35 | | % | # I<sup>2</sup>C READ/WRITE **Electrical Characteristics** (V<sub>DD</sub> = 5V, T<sub>amb</sub> = 25°C) | | The tribute of the control co | | | | | | | | | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|------|------|--|--|--|--| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | | | | I <sup>2</sup> C PROCE | ESSOR | | | | | | | | | | | Fscl | Maximum Clock Frequency | Pin 30 | | | 400 | kHz | | | | | | Tlow | Low period of the SCL Clock | Pin 30 | 1.3 | | | μs | | | | | | Thigh | High period of the SCL Clock | Pin 30 | 0.6 | | | μs | | | | | | Vinth | SDA and SCL Input Threshold | Pins 30,31 | | 2.2 | | V | | | | | | VACK | Acknowledge Output Voltage on SDA input with 3mA | Pin 31 | | | 0.4 | V | | | | | See also I<sup>2</sup>C Table Control and I2C Sub Address Control SGS-THOMSON MICROELECTRONICS # HORIZONTAL SECTION Operating Conditions | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------|-----------------------------------------|----------------------|------|------|------|------| | vco | | | | | | | | R <sub>0(Min.)</sub> | Minimum Oscillator Resistor | Pin 8 | 4 | | | kΩ | | C <sub>0(Min.)</sub> | Minimum Oscillator Capacitor | Pin 7 | 390 | | | рF | | F <sub>(Max.)</sub> | Maximum Oscillator Frequency | | | | 150 | kHz | | OUTPUT | SECTION | | | | | | | l12m | Maximum Input Peak Current | Pin 12 | | | 2 | mA | | HOI | Horizontal Drive Output Maximum Current | Pin 26, Sunk current | | | 30 | mA | # **Electrical Characteristics** (V<sub>CC</sub> = 12V, T<sub>amb</sub> = 25°C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | | | | |--------------------|--------------------------------------------|-----------------|------|------|------|------|--|--|--|--|--| | SUPPLY A | SUPPLY AND REFERENCE VOLTAGES | | | | | | | | | | | | V <sub>CC</sub> | Supply Voltage | Pin 29 | 10.8 | 12 | 13.2 | V | | | | | | | $V_{DD}$ | Supply Voltage | Pin 32 | 4.5 | 5 | 5.5 | V | | | | | | | Icc | Supply Current | Pin 29 | | 50 | | mA | | | | | | | $I_{DD}$ | Supply Current | Pin 32 | | 5 | | mA | | | | | | | $V_{REF-H}$ | Horizontal Reference Voltage | Pin 13, I = 5mA | 7.4 | 8 | 8.6 | V | | | | | | | V <sub>REF-V</sub> | Vertical Reference Voltage | Pin 21, I = 5mA | 7.4 | 8 | 8.6 | ٧ | | | | | | | I <sub>REF-H</sub> | Max. Sourced Current on V <sub>REF-H</sub> | Pin 13 | | | 5 | mA | | | | | | | I <sub>REF-V</sub> | Max. Sourced Current on V <sub>REF-V</sub> | Pin 21 | | | 5 | mA | | | | | | # 1st PLL SECTION | HpolT | Polarity Integration Delay | | 0.75 | | | ms | |----------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------|----|------------| | Vvco | VCO Control Voltage (Pin9) | $V_{REF-H} = 8V$ $f_0$ $f_H(Max.)$ | V <sub>REF-H</sub> / 6<br>6.2 | | 6 | V V | | Vcog | VCO Gain (Pin 9) | $R_0 = 5.9k\Omega, C_0 = 820pF, dF/dV = 1/11R_0C_0$ | | 18.8 | | kHz | | Hph | Horizontal Phase Adjustment | % of Horizontal Period | | ±10 | | % | | Hphmin<br>Hphtyp<br>Hphmax | Horizontal Phase Setting Value<br>Minimum Value<br>Typical Value<br>Maximum Value | Sub-Address 01 Byte x1111111 Byte x1000000 Byte x0000000 | | 2.6<br>3.2<br>3.8 | | <<< | | f <sub>0</sub> | Free Running Frequency | $R_0 = 5.9k\Omega, C_0 = 820pF,$<br>$f_0 = 0.97/8R_0C_0$ | | 25 | | kHz | | dF0/dT | Free Running Frequency Thermal Drift (No drift on external components) | See Note | | -150 | | ppm/C | | CR | PLL1 Capture Range | $\begin{tabular}{ll} R_0 = 6.49k\Omega, \ C_0 = 820pF, \\ from \ f_0 + 0.5kHz \ to \ 4.5F_0 \\ f_H(Min.) \\ f_H(Max.) \\ Component \ accuracy : \\ C_0 = 2\%, \ R_0 = 1\% \\ \end{tabular}$ | 100 | | 28 | kHz<br>kHz | $Note: This \ parameter \ is \ not \ tested \ on \ each \ unit. \ It \ is \ measured \ during \ our \ internal \ qualification.$ # HORIZONTAL SECTION (continued) **Electrical Characteristics** ( $V_{CC} = 12V$ , $T_{amb} = 25^{\circ}C$ ) (continued) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|------|-------------------|------|-------------------------------------------------------| | nd PLL SE | CTION AND HORIZONTAL OUTPUT SECTION | NC | | • | • | • | | FBth | Flyback Input Threshold Voltage (Pin 12) | | 0.65 | 0.75 | | V | | Hjit | Horizontal Jitter | Horizontal Freq. = 31kHz | | 60 | | ppm | | HDmin<br>HDmax | Horizontal Drive Output Duty-Cycle<br>(Pin 26) (see Notes 1 & 2)<br>Low Level<br>High Level | Sub-Address 00 Byte xxx11111 Byte xxx00000 | | 30<br>60 | | %<br>% | | XRAYth | X-RAY Protection Input Threshold Voltage | Pin 25 | | 8 | | V | | Vphi2 | Internal Clamping Levels on 2nd PLL Loop<br>Filter (Pin 5) | Low Level<br>High Level | | 1.6<br>3.7 | | V | | VSCinh | Threshold Voltage To Stop H-Out, V-Out when $V_{CC}$ < VSCinh | Pin 29 | | 7.5 | | V | | HDvd | Horizontal Drive Output (low level) | Pin 26 I <sub>OUT</sub> = 30mA | | | 0.4 | V | | HORIZONTA | AL DYNAMIC FOCUS FUNCTION | | | | | | | HDFst | Horizontal Dynamic Focus Sawtooth<br>Minimum Level<br>Maximum Level | HfocusCap = C <sub>0</sub> = 820pF,<br>TH=TBD, Pin 16 | | 2<br>4.7 | | V | | HDFdis | Horizontal Dynamic Focus Sawtooth<br>Discharge Width | Start by HDFstart | | 400 | | ns | | HDFstart | Internal fixed Phase Advance versus Hfly Middle | Fixed for each frequency (Pin 16) | | 860 | | ns | | HDFDC | Bottom DC Output Level | $R_{LOAD} = 10k\Omega$ , Pin 15 | | 2 | | V | | TDHDF | DC Output Voltage Thermal Drift | | | 200 | | ppm/C | | HDFamp | Horizontal Dynamic Focus Amplitude<br>Min Byte x11111111<br>Typ Byte x1000000<br>Max Byte x0000000 | Sub-Address 03, Pin 15,<br>FH = 50kHz, Keystone Typ | | 1.1<br>1.7<br>3.5 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | HDFKeyst | Horizontal Dynamic Focus Keystone Min A/B Byte xxx111111 Typ Byte xxx10000 Max A/B Byte xxx00000 | Sub-Address 04,<br>FH = 50kHz, Typ Amp<br>B/A<br>A/B<br>A/B | | 2.5<br>1.0<br>2.5 | | | | /ERTICAL [ | DYNAMIC FOCUS FUNCTION (positive paral | oola) | | | | | | AMPVDF | Vertical Dynamic Focus Parabola (added<br>to horizontal one) Amplitude with VOUT<br>and VPOS Typical<br>Min. Byte 000000<br>Typ. Byte 100000<br>Max. Byte 111111 | Sub-Address 0F | | 0<br>0.5<br>1 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | VDFAMP | Parabola Amplitude Function of VAMP (tracking between VAMP and VDF) with VPOS Typ. (see Figure 1 and Note 3) | Sub-Address 05<br>Byte 10000000<br>Byte 11000000<br>Byte 11111111 | | 0.6<br>1<br>1.5 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | VHDFKeyt | Parabola Assymetry Function of VPOS Control (tracking between VPOS and VDF) with VAMP Max. | Sub-Address 06<br>Byte x0000000<br>Byte x1111111 | | 0.52<br>0.52 | | | Notes: 1. Duty Cycle is the ratio of power transistor OFF time period. Power transistor is OFF when output transistor is OFF. 2. Initial Condition for Safe Operation Start Up 3. S and C correction are inhibited so the output sawtooth has a linear shape. #### **VERTICAL SECTION Operating Conditions** | Symbol | Parameter | Test Conditions | Min. | Тур. | Мах. | Unit | |-------------------|--------------------------------------------------------|-----------------|------|------|------|------| | OUTPUTS SECTION | | | | | | | | VEWM | Maximum EW Output Voltage | Pin 24 | | | 6.5 | ٧ | | VEWm | Minimum EW Output Voltage | Pin 24 | 1.8 | | | ٧ | | R <sub>LOAD</sub> | Minimum Load for less than 1% Vertical Amplitude Drift | Pin 20 | 65 | | | МΩ | # **Electrical Characteristics** ( $V_{CC} = 12V, T_{amb} = 25^{\circ}C$ ) | | | | _ | | | | |----------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|-------------------|------|-------------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | VERTICAL | RAMP SECTION | • | • | | • | | | VRB | Voltage at Ramp Bottom Point | V <sub>REF-V</sub> =8V, Pin 22 | | 2 | | ٧ | | VRT | Voltage at Ramp Top Point (with Synchro) VREF-V | Pin 22 | | 5 | | V | | VRTF | Voltage at Ramp Top Point (without Synchro) | Pin 22 | | VRT-<br>0.1 | | V | | VSTD | Vertical Sawtooth Discharge Time Duration (Pin 22) | With 150nF Cap | | 70 | | μs | | VFRF | Vertical Free Running Frequency (see Notes 4 & 5) | C <sub>OSC (Pin 22)</sub> = 150nF<br>Measured on Pin22 | | 100 | | Hz | | ASFR | AUTO-SYNC Frequency | C <sub>22</sub> = 150nF ±5%<br>See Note 6 | 50 | | 165 | Hz | | RAFD | Ramp Amplitude Drift versus Frequency at Maximum Vertical Amplitude | C <sub>22</sub> = 150nF<br>50Hz < f and f < 165Hz | | 200 | | ppm/Hz | | Rlin | Ramp Linearity on Pin 22 (see Notes 4 & 5) | $2.5 < V_{22}$ and $V_{22} < 4.5V$ | | 0.5 | | % | | Vpos | Vertical Position Adjustment Voltage<br>(Pin23 - VOUT centering) | Sub Address 06 Byte x0000000 Byte x1000000 Byte x1111111 | 3.65 | 3.2<br>3.5<br>3.8 | 3.3 | <<< | | VOR | Vertical Output Voltage<br>(peak-to-peak on Pin 23) | Sub Address 05 Byte x0000000 Byte x1000000 Byte x1111111 | 3.5 | 2.25<br>3<br>3.75 | 2.5 | >>> | | VOI | Vertical Output Maximum Current (Pin23) | | | ±5 | | mA | | dVS | Max Vertical S-Correction Amplitude<br>x0xxxxxx inhibits S-CORR<br>x1111111 gives max S-CORR | Subaddress 07<br>ΔV/V <sub>PP</sub> at T/4<br>ΔV/V <sub>PP</sub> at 3T/4 | | -4<br>+4 | | % | | Ccorr | Vertical C-Corr Amplitude<br>x0xxxxxx inhibits C-CORR | SubAddress 08<br>Byte x1000000<br>Byte x1100000<br>Byte x1111111 | | -3<br>0<br>3 | | %<br>%<br>% | Notes: 4. With Register 07 at Byte x0xxxxxx (Vertical S-Correction Control) then the S correction is inhibited, consequently the sawtooth has a linear shape. <sup>a linear shape. With Register 08 at Byte x0xxxxxx (Vertical C - Correction Control) then the C correction is inhibited, consequenty the sawtooth has a linear shape. It is the frequency range for which the VERTICAL OSCILLATOR will automatically synchronize, using a single capacitor value on Pin 22 and with a constant ramp amplitude.</sup> $\begin{array}{l} \textbf{VERTICAL SECTION} \, (continued) \\ \textbf{Electrical Characteristics} \, (V_{CC} = 12V, T_{amb} = 25^{o}C) \, (continued) \end{array}$ | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|------------------------------------| | EAST/WEST FL | JNCTION | | | | | | | E <b>W</b> <sub>DC</sub> | DC Output Voltage with Typ Vpos,Keystone,<br>Corner and Corner Balance Inhibited | Pin 24, see Figure 2 | | 2.5 | | ٧ | | $TDEW_DC$ | DC Output Voltage Thermal Drift | See Note 7 | | 100 | | ppm/C | | EWpara | Parabola Amplitude with Vamp Max,<br>V-Pos Typ, Keystone Inhibited | Subaddress 0A<br>Byte 11111111<br>Byte 10100000<br>Byte 10000000 | | 2.5<br>1.25<br>0 | | >>> | | EWtrack | Parabola Amplitude Function of V-AMP Control (tracking between V-AMP and E/W) with Typ Vpos, Keystone, EW Typ Amplitude (see Note 8) | Subaddress 05<br>Byte 10000000<br>Byte 11000000<br>Byte 11111111 | | 0.45<br>0.8<br>1.25 | | >>> | | KeyAdj | Keystone Adjustment Capability with Typ Vpos, EW Inhibited and Vertical Amplitude Max. (see Note 8 and Figure 4) | Subaddress 09<br>Byte 1x000000<br>Byte 1x111111 | | 0.9<br>0.9 | | V <sub>PP</sub><br>V <sub>PP</sub> | | KeyTrack | Intrinsic Keystone Function of V-POS Control (tracking between V-POS and EW) with EW Max Amplitude and Vertical Amplitude Max. (see Note 8) A/B Ratio B/A Ratio | Subaddress 06 Byte x0000000 Byte x1111111 | | 0.52<br>0.52 | | | | C HSIZE OUT | PUT CONTROL | | - | • | • | | | HSize out | DC HSize Output Level (Pin 28) | Subaddress 0B<br>Byte 00000000<br>Byte 01000000<br>Byte 01111111 | | 0.5<br>2.5<br>4.5 | | V<br>V<br>V | | NTERNAL HOF | RIZONTAL DYNAMIC PHASE CONTROL FUNCT | ION | | | | | | SPBpara | Side Pin Balance Parabola Amplitude (Figure 3) with Vamp Max, V-POS Typ and Parallelogram Inhibited (see Notes 8 & 9) | Subaddress 0D<br>Byte x1111111<br>Byte x1000000 | | +1.4<br>-1.4 | | %TH<br>%TH | | SPBtrack | Side Pin Balance Parabola Amplitude function of Vamp Control (tracking between Vamp and SPB) with SPB Max, V-POS Typ and Parallelogram Inhibited (see Notes 8 & 9) | Subaddress 05 Byte 10000000 Byte 11000000 Byte 11111111 | | 0.5<br>0.9<br>1.4 | | %TH<br>%TH<br>%TH | | ParAdj | Parallelogram Adjustment Capability with Vamp Max, V-POS Typ and SPB Max (see Notes 8 & 9) | Subaddress 0E<br>Byte x1111111<br>Byte x1000000 | | +1.4<br>-1.4 | | %TH<br>%TH | | Partrack | Intrinsic Parallelogram Function of Vpos Control (tracking between V-Pos and DHPC) with Vamp Max, SPB Max and Parallelogram Inhibited (see Notes 8 & 9) A/B Ratio B/A Ratio | Subaddress 06 Byte x0000000 Byte x1111111 | | 0.52<br>0.52 | | | | /ERTICAL MOI | | Dyte XIIIIII | 1 | 0.52 | I | | | VMOIRE | Vertical Moire (measured on VOUTDC) (Pin 23) | Subaddress 0C<br>Byte 01x11111 | | 6 | | mV | | BREATHING CO | OMPENSATION | | | | I | | | BRADj | Vertical Output Variation versus DC Breathing Control (Pin 23) | V <sub>18</sub> > V <sub>REF-V</sub><br>V <sub>18</sub> = V <sub>REF-V</sub><br>V <sub>18</sub> = V <sub>REF-V</sub> - 4V | | 0<br>0<br>-10 | | %<br>%<br>% | Notes: 7. These parameters are not tested on each unit. They are measured during our internal qualification 8. Refers to Notes 4 & 5 from last section. 9. TH is the Horizontal PLL Period Duration. Figure 1: Vertical Dynamic Focus Function Figure 3: Dynamic Horizontal Phase Control Output Figure 2: E/W Output **Figure 4 :** Keystone Effect on E/W Output (PCC Inhibited) # TYPICAL VERTICAL OUTPUT WAVEFORMS | Function | Sub<br>Address | Pin | Byte | Specification | Picture Image | |---------------------------------------|----------------|-----|----------------------------------|--------------------------------------------------------------------------|---------------| | Vertical Size | 05 | 23 | 10000000 | V <sub>OUTDC</sub> 2.25V 3.75V | <u></u> | | Vertical<br>Position<br>DC<br>Control | 06 | 23 | x0000000<br>x1000000<br>x1111111 | 3.2V<br>3.5V<br>3.8V | <u> </u> | | Vertical<br>S<br>Linearity | 07 | 23 | 0xxxxxxx<br>Inhibited | $V_{pp}$ $\frac{\Delta V}{V_{pp}} = 4\%$ | <b>V</b> | | Vertical<br>C<br>Linearity | 08 | 23 | 1x000000<br>1x111111 | $V_{pp}$ $\frac{\Delta V}{V_{pp}} = 3\%$ $\frac{\Delta V}{V_{pp}} = 3\%$ | | # **GEOMETRY OUTPUT WAVEFORMS** | Function | Sub<br>Address | Pin | Byte | Specification | Picture Image | |-------------------------------------------------|----------------|----------|---------------------------------|---------------|--------------------------| | Trapezoid | | | EWamp<br>Inhibited.<br>1X000000 | 0.9V 2.5V | $\sqrt{}$ | | Control | 09 | 24 | 1X111111 | 0.9V 2.5V | $\Delta$ | | | | | Keystone<br>Inhibited | | | | Pin Cushion<br>Control | 0A | 24 | 10000000 | 2.5V 0V | Y | | Control | | | 11111111 | 2.5V | | | | | | SPB<br>Inhibited | | | | Parrallelogram<br>Control | 0E | Internal | 1x000000 | 3.7V 1.4% TH | V | | Control | | | 1x111111 | 3.7V 1.4% TH | $\Delta$ | | | | | Parallelogram<br>Inhibited | 3.7V | | | Side Pin<br>Balance | 0D | Internal | 1x000000 | 1.4% TH | $\mid$ Y $\mid$ Y $\mid$ | | Control | | | 1x111111 | 3.7V 1.4% TH | | | Vertical<br>Dynamic<br>Focus<br>with Horizontal | | 32 | | 27 | | 110-07.TBL / 9110-14.EPS T #### I<sup>2</sup>C BUS ADDRESS TABLE #### **Sub Address Definition** Slave Address (8C): Write Mode | | D8 | D7 | D6 | <b>D</b> 5 | D4 | D3 | D2 | D1 | |---|----|----|----|------------|----|----|----|----| | 0 | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | 1 | х | x | х | х | 0 | 0 | 0 | 1 | | 2 | х | х | х | х | 0 | 0 | 1 | 0 | | 3 | х | х | х | х | 0 | 0 | 1 | 1 | | 4 | × | × | x | × | 0 | 1 | 0 | 0 | | 5 | Х | Х | Х | Х | 0 | 1 | 0 | 1 | | 6 | Х | Х | Х | Х | 0 | 1 | 1 | 0 | | 7 | Х | Х | Х | Х | 0 | 1 | 1 | 1 | | 8 | Х | Х | Х | Х | 1 | 0 | 0 | 0 | | 9 | Х | Х | Х | Х | 1 | 0 | 0 | 1 | | Α | х | x | X | х | 1 | 0 | 1 | 0 | | В | × | × | x | x | 1 | 0 | 1 | 1 | | С | х | х | х | х | 1 | 1 | 0 | 0 | | D | × | × | х | x | 1 | 1 | 0 | 1 | | Е | Х | Х | Х | Х | 1 | 1 | 1 | 0 | | F | х | Х | Х | Х | 1 | 1 | 1 | 1 | Horizontal Drive Selection / Horizontal Duty Cycle Horizontal Position Horizontal Moiré Control Synchro Priority / Horizontal Focus Amplitude Refresh / Horizontal Focus Keystone Vertical Ramp Amplitude Vertical Position Adjustment S Correction C Correction E/W Keystone E/W Amplitude Horizontal Size Control Vertical Moiré Side Pin Balance Parallelogram Vertical Dynamic Focus Amplitude # Slave Address (8D): Read Mode | | D8 | D7 | D6 | <b>D</b> 5 | D4 | D3 | D2 | D1 | |---|----|----|----|------------|----|----|----|----| | 0 | х | х | х | х | 0 | 0 | 0 | 0 | Synchro and Polarity Detection # I<sup>2</sup>C BUS ADDRESS TABLE (continued) | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | |-----------------------------|---------------------|-------------------|------|------------|------------------|----------------|----------------|-----| | VRIT | E MODE | | • | • | • | • | • | • | | 00 | | HDrive | | | Ног | izontal Duty C | ycle | | | 00 | | 0, off<br>[1], on | | [0] | [0] | [0] | [0] | [0] | | 0.1 | Xray | | | Horizo | ntal Phase Adj | ustment | | | | 01 | 1, reset<br>[0] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 00 | HMoire | | • | | Horizo | ntal Moire Am | plitude | | | 02 | 1, on<br>[0], off | | | [0] | [0] | [0] | [0] | [0] | | 00 | Sync<br>0, Comp | | | Horiz | ontal Focus Am | plitude | | | | 03 | 0, Comp<br>[1], Sep | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | Detect | | | | Horizo | ntal Focus Ke | ystone | | | 04 | Refresh<br>[0], off | | | [1] | [0] | [0] | [0] | [0] | | | Vramp | | | Vertical R | amp Amplitude | Adjustment | | | | 05 | 0, off<br>[1], on | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 06 | | | | Vertic | al Position Adju | stment | | | | | | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 07 S Select<br>1, on<br>[0] | | | | <u> </u> | S Cor | rection | | ı | | | | [1] | [0] | [0] | [0] | [0] | [0] | | | 08 | C Select<br>1. on | | | T | | rection | T | | | | [O] | | [1] | [0] | [0] | [0] | [0] | [0] | | 09 | EW Key<br>0, off | | | T | East/Wes | t Keystone | T | | | 00 | 0,011<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | OΑ | EW Sel<br>0. off | | ı | E | ast/West Amplit | ude | 1 | | | 07 | [1] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 0В | Test H<br>1, on | | , | _ | HSize Control | | | | | OB | [0], off | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | 0C | Test V | Moire | | | - | Vertical Moire | | | | 00 | 1, on<br>[0], off | 1, on<br>[0] | | [0] | [0] | [0] | [0] | [0] | | ٥. | SPB Sel | | | • | Side Pin | Balance | • | | | 0D | 0, off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | ٥. | Parallelo | | | | Paralle | logram | | | | 0E | 0, off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | 0F | | | | V | ertical Dynamic | Focus Amplito | ude | | | Ji⁻ | | | [1] | [0] | [0] | [0] | [0] | [0] | | ₹EAE | MODE | | | | | | | | | | Hlock | Vlock | Yrav | Polarity | Detection | S | vnchro Detecti | on | | | Hlock | Vlock | Xray | Polarity [ | Detection | Sy | ynchro Detection | on | |----|---------|---------|----------|---------------|---------------|-------------|------------------|-------------| | 00 | 0, on | 0, on | 1, on | H/V pol | V pol | Vext det | H/V det | V det | | | [1], no | [1], no | [0], off | [1], negative | [1], negative | [0], no det | [0], no det | [0], no det | [] initial value Data are transferred with vertical sawtooth retrace. #### **OPERATING DESCRIPTION** # I - GENERAL CONSIDERATIONS I.1 - Power Supply The typical values of the power supply voltages $V_{CC}$ and $V_{DD}$ are 12V and 5V respectively. Perfect operation is obtained for $V_{CC}$ between 10.8 and 13.2V and $V_{DD}$ between 4.5 and 5.5V. In order to avoid erratic operation of the circuit during transient phase of $V_{CC}$ switching on, or off, the value of $V_{CC}$ is monitored and the outputs of the circuit are inhibited if $V_{CC}$ is less than 7.5V typically. Similarly, V<sub>DD</sub> is monitored and internally set-up until V<sub>DD</sub> reaches 4V (see I<sup>2</sup>C Control Table for power on reset). In order to have a very good power supply rejection, the circuit is internally supplied by several voltage references (typical value: 8V). Two of these voltage references are externally accessible, one for the vertical and one for the horizontal part. If needed, these voltage references can be used (if I<sub>LOAD</sub> is less than 5mA). It is necessary to filter the a.m. voltage references by external capacitors connected to ground, in order to minimize the noise and consequently the "jitter" on vertical and horizontal output signals. #### I.2 - I<sup>2</sup>C Control TDA9110 belongs to the I<sup>2</sup>C controlled device family. Instead of being controlled by DC voltages on dedicated control pins, each adjustment can be done via the I<sup>2</sup>C Interface. The I<sup>2</sup>C bus is a serial bus with a clock and a data input. The general function and the bus protocol are specified in the Philips-bus data sheets. The interface (Data and Clock) is TTL-level compatible. The internal threshold level of the input comparator is 2.2V (when $V_{DD}$ is 5V). Spikes (up to 50ns) are filtered by an integrator and the clock speed is limited to 400kHz. The data line (SDA) can be used bidirectionally (i.e. in read-mode the IC clocks out a reply information (1 byte) to the micro-processor). The bus protocol prescribes always a full-byte transmission. The first byte after the start condition is used to transmit the IC-address(7 bits-8C) and the read/write bit (0 write - 1 read). #### I.3 - Write Mode In write mode the second byte sent contains the subaddress of the selected function to adjust (or controls to affect) and the third byte the corresponding data byte. It is possible to send more than one data byte to the IC. If after the third byte no stop or start condition is detected, the circuit increments automatically by one the momentary subaddress in the subaddress counter (auto-increment mode). So it is possible to transmit immediately the next data bytes without sending the IC address or subaddress. It can be useful to reinitialize the whole controls very quickly (flash manner). This procedure can be finished by a stop condition. The circuit has 16 adjustment capabilities: 2 for the Horizontal part, 4 for the Vertical, 2 for the E/W correction, 2 for the Dynamic Horizontal phase control, 2 for the Moire options, 3 for the Horizontal and Vertical Dynamic Focus and 1 for the HSize amplitude control. 15 bits are also dedicated to several controls (ON/OFF, Synchro Priority, Detection Refresh and Xray reset). #### I.4 - Read Mode During the read mode the second byte transmits the reply information. The reply byte contains the Horizontal and Vertical Lock/Unlock status, the Xray activation status and, the Horizontal and Vertical polarity detection. It also contains the Synchro detection status which is used by the MCU to assign the Synchro priority. A stop condition always stops all the activities of the bus decoder and switches to high impedance both for the data and the clock line (SDA and SCL). See I<sup>2</sup>C Subaddress and control tables. #### I.5 - Synchro Processor The internal Synchro Processor allows the TDA9110 to accept any kind of input synchro signals: - separated Horizontal & Vertical TTL-compatible synchro signals. - composite Horizontal & Vertical TTL-compatible synchro signals. #### I.6 - Synchro Identification Status The MCU can choose via the I<sup>2</sup>C the synchro priority thanks to the system identification status provided by the TDA9110. The extracted Vertical synchro pulse is available when this identification status has been received and when the 12V is supplied. Even in Power management mode the IC is able to inform the MCU that synchro signals were detected due to its 5V supply. We recommend to use the device as following: first, refresh the synchro detection by I<sup>2</sup>C, then check the status of H/V det and Vdet by I<sup>2</sup>C read. Sync priority choice should be: | Vext<br>det | H/V<br>det | V<br>det | Sync p<br>Subadd | oriority<br>Iress 03 | Comment | |-------------|------------|----------|------------------|----------------------|----------------------| | Laer | det | uet | D8 | D7 | Synchro type | | No | Yes | Yes | 1 | 1 | Separated H & V | | Yes | Yes | No | 0 | 1 | Composite TTL<br>H&V | SGS-THOMSON MICROELECTRONICS Of course, when the choice is done, we can refresh the synchro detections and verify that the extracted Vsync is present and that no synchro type change have occured. Synchro processor is also giving synchro polarity information. #### I.7 - IC status The IC can inform the MCU about the 1st Horizontal PLL or Vertical section status (locked or not), and about the Xray protection (activated or not). Resetting the Xray internal latch can be done either by decreasing the $V_{CC}$ supply or directly resetting via the $I^2C$ interface. #### I.8 - Synchro Inputs Both H/HVin and Vsyncin inputs are TTL compatible triggers with Hysterisis to avoid erratic detection. It includes pull up resistor to $V_{DD}$ . #### I.9 - Synchro Processor Output The synchro processor delivers the Hlockout signal on a TTL-compatible CMOS output. Hlockout is the Horizontal 1st PLL status (5V when locked). It allows the MCU to check the Horizontal IC locking. #### **II - HORIZONTAL PART** #### II.1 - Internal Input Conditions A digital signal (Horizontal synchro pulse or TTL composite) is sent by the synchro processor to the horizontal part. Positive or negative signal can be applied to the Horizontal part input (see Figure 6). Using internal integration, both signals are recognized if Z/T < 25%. Synchronization occurs on the leading edge of the internal synchro signal. The minimum value of Z is $0.7\mu s$ . Figure 6 An other integration is able to extract vertical pulse of composite synchro if duty cycle is higher than 25% (typically d = 35%) (see Figure 7). Figure 7 The last feature performed is the removing of equalizing pulses to avoid parasitic pulses on phase comparator input (which is sensitive to wrong or missing pulses). #### II.2 - PLL1 The PLL1 consists of a phase comparator, an external filter and a voltage control oscillator (VCO). The phase comparator is a "phase frequency" type designed in CMOS technology. This kind of phase detector avoids locking on false frequencies. It is followed by a "charge pump", composed of two current sources sunk and sourced (Typically I = 1mA when locked and I = 140 $\mu$ A when unlocked). This difference between lock/unlock permits a smooth catching of the horizontal frequency by the PLL1. This effect is reinforced by an internal original slow down system when the PLL1 is locked, avoiding the Horizontal frequency to change too fast. The dynamic behaviour of the PLL1 is fixed by an external filter which integrates the current of the charge pump. A"CRC" filter is generally used (see Figure 8). Figure 8 The PLL1 is internally inhibited during extracted vertical synchro (if any) to avoid taking in account missing pulses or wrong pulses on phase comparator. The inhibition results from the opening of a switch located between the charge pump and the filter (see Figure 9). The VCO uses an external RC network. It delivers a linear sawtooth obtained by the charge and the discharge of the capacitor, with a current proportionnal to the current in the resistor. The typical thresholds of the sawtooth are 1.6V and 6.4V. 16/29 SGS-THOMSON MICROELECTRONICS Figure 9: Principle Diagram Figure 10: Details of VCO The control voltage of the VCO is between 1.33V and 6V (see Figure 10). The theorical frequency range of this VCO is in the ratio of 1 to 4.5. The effective frequency range has to be smaller (1 to 4.2) due to clamp intervention on filter lowest value. In order to increase this effective frequency range, to a possible range of 1 to 6.0 one can add a resistor from Pin 6 to Href leading. The synchro frequency must always be higher than the free running frequency. For example, when using a synchro range between 31kHz and 96kHz, the suggested free running frequency is 25kHz. The PLL1 ensures the coincidence between the leading edge of the synchro signal and a phase reference obtained by comparison between the sawtooth of the VCO and an internal DC voltage which is $I^2$ C adjustable between 2.65V and 3.75V (corresponding to $\pm$ 10%) (see Figure 11). Figure 11: PLL1 Timing Diagram Phase REF1 is obtained by comparison between the sawtooth and a DC voltage adjustable between 2.60V and 3.80V. The PLL1 ensures the exact coincidence between the signals phase REF and HSYNS. A ± T/10 phase adjustment is possible. 10-28.EPS Figure 12: LOCK/UNLOCK Block Diagram The TDA9110 also includes a Lock/Unlock identification block which senses in real time whether the the PLL1 is locked or not on the incoming horizontal synchro signal. The resulting information is available on Hlockout (see Synchro Processor). The block function is described in Figure 12. The NOR1 gate receive the phase comparator output pulses (which also drive the charge pump). When the PLL1 is locked, we have on point A a very small negative pulse (about 100ns) at each horizontal cycle, so after the RC filter, there is a high level on Pin 14 which forces Hlockout to high level. The hysterisis comparator detects locking when Pin 14 reachs 6.5V and unlocking when Pin 14 decreases to 6.0V. When the PLL1 is unlocked, the 100ns negative pulse on Abecomes much larger and consequently the average level on Pin 14 decreases. It forces Hlockout to low level. The Pin 14 status is approximately the following: - near 0V when there is no H-Sync - between 0 and 4V with H-Sync frequency different from VCO - between 4 to 8 V when VCO frequency reaches H-Sync one (but not already in phase) - near 8V when PLL1 is locked. It is important to notice that Pin 14 is not an output pin but is only used for filtering purpose (see Figure 12). The lock/unlock information is also available through the I<sup>2</sup>C read. #### II.3 - PLL2 The PLL2 ensures a constant position of the shaped flyback signal in comparison with the sawtooth of the VCO (Figure 13). The phase comparator of PLL2 (phase type comparator) is followed by a charge pump (typical output current: 0.5mA). The flyback input consists of an NPN transistor. This input must be current driven. The maximum recommanded input current is 5mA (see Figure 14). The duty cycle is adjustable through $I^2C$ from 30% to 60%. For Start Up safe operation, the initial duty cycle (after Power on reset) is 60% in order to avoid to have a too long conduction of the BU transistor. The maximum storage time is about 38% ( $T_{FLY}/2.T_H$ ). Typically, $T_{FLY}/T_H$ is around 20% which means that Ts max is around 28%. Figure 13: PLL2 Timing Diagram Figure 14: Flyback Input Electrical Diagram 18/29 SGS-THOMSON MICROELECTRONICS #### II.4 - Output Section The H-drive signal is sent to the output through a shaping block ensuring Ts and H-drive duty cycle (I2C adjustable) (see Figure 13). In order to secure the scanning power part operation, the output is inhibited in the following cases: - when V<sub>CC</sub> is too low, - when the Xray protection is activated, - during the Horizontal flyback, - when the HDrive I<sup>2</sup>C bit control is off. The output stage consists of a NPN bipolar transistor. Only the collector is accessible (see Figure 15). Figure 15 The output NPN is in off-state when the power scanning transistor is also in off-state. The maximum output current is 30mA, and the corresponding voltage drop of the output V<sub>CEsat</sub> is 0.4V typically. Obviously the power scanning transistor cannot be directly driven by the integrated circuit. An interface has to be added between the circuit and the power transistor either of bipolar or of MOS type. #### **II.5 - X-RAY Protection** The X-Ray protection is activated by application of a high level on the X-Ray input (8V on Pin 25). The consequencies of X-Ray protection are: - inhibition of H-Drive output - activation of vertical blanking output. This protection is reset either by $V_{CC}$ switch off or by $I^2C$ (see Figure 16). #### II.6 - Horizontal and Vertical Dynamic Focus The TDA9110 delivers a horizontal parabola which is added on a vertical parabola waveform on Pin 15. This horizontal parabola comes from a sawtooth. The phase advance versus Horizontal flyback middle is kept constant for each frequency (about 860ns). This sawtooth is present on Pin 16 where the horizontal focus capacitor is the same as C0 to obtain a controlled amplitude (from 2 to 4.7V typically). Symmetry (keystone) and amplitude are I<sup>2</sup>C adjustable (see Figure 17). The Vertical dynamic focus is tracked with VPOS and VAMP. Its amplitude can be adjusted. It is also affected by S and C corrections. This positive signal has to be connected to the CRT focusing grids. Figure 16: Safety Functions Block Diagram #### Figure 17 #### **II.7 - Moire Output** The moire output is intented to correct a beat between the horizontal video pixel period and the current CRT pixel width. The moire signal is a combination of the Horizontal and the Vertical frequency signals. To achieve a moire cancellation, the moire output has to be connected to any point of the chassis controlling the horizontal position. We recommend to introduce this "Horizontal Controlled Jitter" on the relative ground of PLL2 capacitor where this "controlled jitter" frequency type will directly affect the horizontal position. The amplitude of the signal is I<sup>2</sup>C adjustable. If the H-Moire feature is not necessary in the application, the H-Moire output (Pin 3) can be used as a 5 bits DAC output (0.3V to 2.2V). If the H-Moire output is not used at all, so the Pin 3 must be either kept to high impedance or grounded via a resistor. #### **III - VERTICAL PART** #### III.1 - Geometric Corrections The principle is represented on Figure 20. Starting from the vertical ramp, a parabola shaped current is generated for E/W correction, dynamic horizontal phase control correction, and vertical dynamic Focus correction. The parabola generator is made by an analog multiplier, the output current of which is equal to: $$\Delta I = k \cdot (V_{OUT} - V_{DCOUT})^2$$ where Vout is the vertical output ramp (typically between 2 and 5V) and Vdcout is the vertical DC output adjustable in the range 3.2V to 3.8V which generate a dissymetric parabola if needed (keystone adjustment). In order to keep a good screen geometry for any end user preferences adjustment, we implemented the "geometry tracking". Due to large output stages voltage range (E/W, FOCUS), the combination of tracking function with maximum vertical amplitude max or min vertical position and maximum gain on the DAC control may lead to the output stages saturation. This must be avoided by limiting the output voltage with apropriate I<sup>2</sup>C registers values. For the E/Wpart and the Dynamic Horizontal phase control part, a sawtooth shaped differential current in the following form is generated: $$\Delta I' = k' \cdot (V_{OUT} - V_{DCOUT})$$ Then $\Delta I$ and $\Delta I'$ are added and converted into voltage for the E/W part. Each of the two E/W components or the two Dynamic Horizontal phase control ones may be inhibited by their own I<sup>2</sup>C select bit. The É/W parabola is available on Pin 24 via an emitter follower which has to be biased by an external resistor ( $10k\Omega$ ). It can be DC coupled with external circuitry. The Vertical Dynamic Focus is combined with the Horizontal one on Pin 15. The dynamic Horizontal phase control current drives internally the H-position, moving the Hfly position on the Horizontal sawtooth in the range of $\pm$ 1.4% $T_H$ both on SidePin Balance and Parallelogram. Figure 20: Geometric Corrections Principle Figure 21: Vertical Part Block Diagram #### III.2 - EW EWOUT = $$2.5V + K1 (V_{OUT} - V_{DCOUT})^2 + K2 (V_{OUT} - V_{DCOUT})$$ K1 is adjustable by the EW amplitude I<sup>2</sup>C register K2 is adjustable by the Keystone I<sup>2</sup>C register #### III.3 - DC HSize Output Control A 7 bits D/A converter is available on Pin 28. The output is a NPN transistor emitter follower output with an internal 100mA current source from output to ground (max. sunk current). The Max. current the output is able to source is 2.5mA. The output level is between 0.5V to 4.5V. This DAC can be used to control the H-Size. #### III.4 - Dynamic Horizontal Phase Control $I_{OUT} = K5 (V_{OUT} - V_{DCOUT})^2 + K6 (V_{OUT} - V_{DCOUT})$ K5 is adjustable by the SidePin Balance I<sup>2</sup>C register K6 is adjustable by the Parallelogram I<sup>2</sup>C register #### III.5 - Function When the synchronization pulse is not present, an internal current source sets the free running frequency. For an external capacitor, Cosc = 150nF, the typical free running frequency is 106Hz. The typical free running frequency can be calculated by : $$f_0 (Hz) = 1.6 e^{-5} \cdot \frac{1}{C_{OSC}}$$ A negative or positive TTL level pulse applied on Pin 2 (VSYNC) as well as a TTL composite synchro on Pin 1 can synchronize the ramp in the range [fmin , fmax]. This frequency range depends on the external capacitor connected on Pin 22. A capacitor in the range [150nF, 220nF] $\pm$ 5% is recommanded for application in the following range: 50Hz to 120Hz. Typical maximum and minimum frequency, at 25°C and without any correction (S correction or C correction), can be calculated by: $$f_{(Max.)} = 2.5 \times f_0$$ and $f_{(Min.)} = 0.33 \times f_0$ If S or C corrections are applied, these values are slighty affected. If a synchronization pulse is applied, the internal oscillator is automatically caught but the amplitude is no more constant. An internal correction is activated to adjust it in less than a half a second: the highest voltage of the ramp Pin 22 is sampled on the sampling capacitor connected on Pin 20 at each clock pulse and a transconductance amplifier generates the charge current of the capacitor. The ramp amplitude becomes again constant. The read status register enables to have the vertical Lock-Unlock and the vertical Synchro Polarity informations. We recommand to use a AGC capacitor with low leakage current. A value lower than 100nA is mandatory. A good stability of the internal closed loop is reached by a 470nF $\pm$ 5% capacitor value on Pin 20 (VAGC). # III.6 - I<sup>2</sup>C Control Adjustments Then, S and C correction shapes can be added to this ramp. These frequence independent S and C corrections are generated internally. Their amplitudes are adjustable by their respective I<sup>2</sup>C register. They can also be inhibited by their Select bit. Finally, the amplitude of this S and C corrected ramp can be adjusted by the vertical ramp amplitude control register. The adjusted ramp is available on Pin 23 ( $V_{OUT}$ ) to drive an external power stage. The gain of this stage is typically 25% depending on its register value. The DC value of this ramp is driven by its own $I^2$ C register (vertical Position). Its value is $V_{CDOUT} = 7/16 \cdot V_{REF} \pm 300 \text{mV}$ . The $V_{\text{DCOUT}}$ voltage is correlated with DC value of $V_{\text{OUT}}$ . It increases the accuracy when temperature varies. By using the vertical moire, V<sub>DCOUT</sub> can be modulated from frame to frame. This function is intended to correct slightly the vertical video line to line period from actual CRT line to line width. #### III.7 - Basic Equations In first approximation, the amplitude of the ramp on Pin 23 (Vout) is: $V_{OUT}$ - $V_{MID}$ = ( $V_{OSC}$ - $V_{MID}$ ) $\cdot$ (1 + 0.25 ( $V_{AMP}$ )) with $V_{MID}$ = 7/16 $\cdot$ $V_{REF}$ ; typically 3.5V, the middle value of the ramp on Pin 22 $V_{OSC} = V_{22}$ , ramp with fixed amplitude V<sub>AMP</sub> is -1 for minimum vertical amplitude register value and +1 for maximum On $V_{\text{DCOUT}}$ , the voltage (in volts) is calculated by : $$V_{DCOUT} = V_{MID} + 0.3 \text{ (VPOS)}$$ with VPOS equals -1 for minimum vertical position register value and +1 for maximum The current available on Pin 22 is: $$I_{OSC} = \frac{3}{8} \cdot V_{REF} \cdot C_{OSC} \cdot f$$ with Cosc : capacitor connected on Pin 22 f : synchronization frequency SGS-THOMSON MICROELECTRONICS # **INTERNAL SCHEMATICS** Figure 22 Figure 23 Figure 24 Figure 25 Figure 26 Figure 27 # **INTERNAL SCHEMATICS** (continued) Figure 28 Figure 29 Figure 30 Figure 31 Figure 32 Figure 33 # **INTERNAL SCHEMATICS** (continued) # Figure 34 Figure 35 Figure 36 Figure 37 Figure 38 Figure 39 # **INTERNAL SCHEMATICS** (continued) # Figure 40 Figure 41 Figure 42 Figure 43 #### **DEMONSTRATION BOARD** #### **PACKAGE MECHANICAL DATA** 32 PINS - PLASTIC SHRINK DIP | Dimensions | | Millimeters | | | Inches | | |--------------|-------|-------------|-------|-------|--------|-------| | Difficusions | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | 3.556 | 3.759 | 5.080 | 0.140 | 0.148 | 0.200 | | A1 | 0.508 | | | 0.020 | | | | <b>A</b> 2 | 3.048 | 3.556 | 4.572 | 0.120 | 0.140 | 0.180 | | В | 0.356 | 0.457 | 0.584 | 0.014 | 0.018 | 0.023 | | B1 | 0.762 | 1.016 | 1.397 | 0.030 | 0.040 | 0.055 | | С | 0.203 | 0.254 | 0.356 | 0.008 | 0.010 | 0.014 | | D | 27.43 | 27.94 | 28.45 | 1.080 | 1.100 | 1.120 | | E | 9.906 | 10.41 | 11.05 | 0.390 | 0.410 | 0.435 | | E1 | 7.620 | 8.890 | 9.398 | 0.300 | 0.350 | 0.370 | | е | | 1.778 | | | 0.070 | | | eA | | 10.16 | | | 0.400 | | | eB | | | 12.70 | | | 0.500 | | L | 2.540 | 3.048 | 3.810 | 0.100 | 0.120 | 0.150 | Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No licence is granted by implication or otherwise underany patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. #### © 1997 SGS-THOMSON Microelectronics - All Rights Reserved Purchase of I<sup>2</sup>C Components of SGS-THOMSON Microelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in a I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. #### SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. SGS-THOMSON MICROELECTRONICS