# IMAGE SENSORS



Objective specification File under Image Sensors 2000 January 7



PHILIPS

# **FXA 1012**

- 2M active pixels (1616H x 1296V)
- 2/3-inch type optical format
- Still and monitor modes
- **RGB Bayer pattern colour filters**
- **Progressive scan**
- **Excellent anti-blooming (Vertical Overflow** Drain)
- High dynamic range (>70dB)
- **High sensitivity**
- Low dark current and low fixed pattern noise
- Low read-out noise
- Variable electronic shuttering
- Data rate up to 25 MHz, 5 frames/s .
- Small outline LCC package
- Low cost



#### Description

The FXA 1012 is a colour frame-transfer CCD image sensor designed for consumer digital photography applications. The combination of high speed and a high linear dynamic range of over 10 true bits makes this device the perfect solution for use in compact high quality imaging applications. Two modes of operation provide both a monitoring image for LCD screens, and a full resolution, zero-smear still image with excellent colour rendition. The device structure is shown in figure 1.

12 dark l

## **Device structure**

| Optical size:               | 8.16 mm (H              | ) x 6.53 mm (\ |
|-----------------------------|-------------------------|----------------|
| Chip size:                  | 9.49 mm (H              | ) x 9.32 mm (\ |
| Pixel size:                 | 5.1 µm x 5.1            | 1 µm           |
| Active pixels:              | 1616 (H) x 1            | 1296 (V)       |
| Total no. of pixels:        | 1688 (H) x <sup>-</sup> | 1324 (V)       |
| Optical black pixels:       | Left: 2                 | Right: 70      |
| Optical black lines:        | Top: 12                 | Bottom: 12     |
| Total no. of storage lines: | 298                     |                |
| Dummy register cells:       | 8                       |                |
|                             |                         |                |



#### Figure 1 - Device structure

mm (V)

mm (V)

## FXA 1012

#### Architecture of the FXA 1012

The FXA 1012 consists of an open image section and a storage section with an optical light shield. An output register and amplifier are located below the storage section for read-out.

The optical centres of all pixels in the image section form a square grid. The image area has RGB Bayer colour filter pattern. The charge is generated and integrated in the image section. This section is controlled by four image clock phases (A1 to A4). After the integration time the image charge is shifted one line at a time to the storage section.

The storage section is controlled by four storage clock phases (B1 to B4). In the still mode the image information is transported straight

through the storage section to the horizontal output register. In the monitoring mode subsampling of the image is performed at the image-to-storage transition and the subsampled image is stored in the storage section. The stored image is shifted one line at a time into the horizontal output register.

In the next active line time the pixels are transported towards the output amplifier. Four clock phases (C1 to C4) control the pixel transport in the output register. In the output amplifier the charge packets are dumped one by one on a floating diffusion area. The voltage of this area is sensed and buffered by a three-stage FET source-follower. Figure 2 shows the detailed internal structure.

| IMAGE SECTION                             |                             |  |
|-------------------------------------------|-----------------------------|--|
| Image diagonal (active video only)        | 10.4 mm                     |  |
| Aspect ratio                              | 5:4                         |  |
| Active image width x height               | 8.24 x 6.61 mm <sup>2</sup> |  |
| Pixel width x height                      | 5.1 x 5.1 µm²               |  |
| Image clock pins                          | A1, A2, A3, A4              |  |
| Capacity of each clock phase              | 5.4 nF per pin              |  |
| Number of active lines                    | 1296                        |  |
| Number of black reference lines           | 24 (12+12)                  |  |
| Number of dummy lines                     | 4                           |  |
| Total number of lines                     | 1324                        |  |
| Number of active pixels per line          | 1616                        |  |
| Number of black reference pixels per line | 72 (2+70)                   |  |
| Total number of pixels per line           | 1688                        |  |

| STORAGE SECTION                            |                           |  |
|--------------------------------------------|---------------------------|--|
| Cell width x height                        | 5.1 x 5.1 μm <sup>2</sup> |  |
| Storage clock pins                         | B1, B2, B3, B4            |  |
| Capacity of each clock phase               | 1.5 nF per pin            |  |
| Number of cells per line x number of lines | 1688 x 298                |  |
|                                            |                           |  |

| OUTPUT REGISTER                                    |                                   |  |
|----------------------------------------------------|-----------------------------------|--|
| Number of dummy cells                              | 8                                 |  |
| Total number of register cells                     | tal number of register cells 1696 |  |
| Output register clock pins                         | C1, C2, C3, C4                    |  |
| Capacity of each clock phase                       | clock phase 60 pF per pin         |  |
| Reset Gate (RG) capacity 15 pF                     |                                   |  |
| Dutput stage 3-stage source follower (open source) |                                   |  |
|                                                    |                                   |  |

## FXA 1012

#### **Operational modes**

The FXA 1012 is designed for high-resolution digital photography with real time monitoring at reduced resolution. Two different modes of operation make this possible.

In the still picture mode the high-resolution image is read-out directly. A mechanical shutter ensures a 100% smear-free image with a resolution of 1600 (H) x 1280 (V).

In the monitoring mode, images with reduced vertical resolution are produced that are suitable for LCD displays. These images can have for example, 120, 240 or 256 lines at up to 40 images per second.



Figure 2 - Detailed internal structure

## FXA 1012

## Specifications

| Absolute Maximum Ratings                                                                                                                                                                                      | Min.                           | Max.                           | Unit                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------|---------------------------|
| GENERAL:<br>storage temperature<br>ambient temperature during operation<br>voltage between any two gates<br>DC current through any clock phase (absolute value)<br>OUT current (no short circuit protections) | -40<br>-20<br>-20<br>-0.2<br>0 | +80<br>+60<br>+20<br>+2.0<br>4 | °C<br>°C<br>V<br>µA<br>mA |
| VOLTAGES IN RELATION TO VPS:<br>VNS, RD<br>all other pins                                                                                                                                                     | -0.5<br>-10                    | +30<br>+25                     | V<br>V                    |
| VOLTAGES IN RELATION TO VNS:<br>RD<br>VPS<br>all other pins                                                                                                                                                   | -10<br>-30<br>-30              | +0.5<br>+0.5<br>+0.5           | V<br>V<br>V               |

|                                                   | DC Conditions                                                                                               | Min. [V]                        | Typical [V]                   | Max. [V]                        | Max. current<br>[mA]                              |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------|---------------------------------|---------------------------------------------------|
| VNS <sup>1</sup><br>VPS<br>SFD<br>SFS<br>OG<br>RD | N substrate<br>P substrate<br>Source Follower Drain<br>Source Follower Source<br>Output Gate<br>Reset Drain | 20<br>6<br>19<br>0<br>3.5<br>19 | 24<br>7<br>20<br>0<br>4<br>20 | 28<br>9<br>21<br>0<br>4.5<br>21 | 2 <sup>2</sup><br>2<br>5.5 <sup>3</sup><br>1<br>- |
|                                                   |                                                                                                             | Min.                            | Typical                       | Max.                            | Pin                                               |
|                                                   | Number of adjustments                                                                                       | 0                               | 0                             | 1                               | VNS                                               |

<sup>1</sup> To set the VNS voltage for optimal Anti-Blooming (vertical overflow drain), it should be adjustable between minimum and maximum values. <sup>2</sup> Currents INS and IPS are specified at overexposure of 100 x Qmax. <sup>3</sup> Measured with Rload = 3.3 kOhms.

| AC Clock Level Conditions                                                                                                                                            | Min.                    | Typical                | Max.                     | Unit   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|--------------------------|--------|
| IMAGE CLOCKS:<br>A-clock amplitude<br>A-clock low level                                                                                                              | 11                      | 12<br>0                | 13                       | V<br>V |
| STORAGE CLOCKS:<br>B-clock amplitude<br>B-clock low level                                                                                                            | 11                      | 12<br>0                | 13                       | V<br>V |
| HORIZONTAL AND RESET CLOCKS:<br>C-clock amplitude<br>C-clock low level C1, C3<br>C-clock low level C2, C4<br>Reset Gate (RG) amplitude<br>Reset Gate (RG) high level | 4.5<br>2.5<br>4.5<br>21 | 5<br>0<br>3<br>5<br>22 | 5.5<br>3.5<br>5.25<br>23 |        |
| VNS PULSE:<br>Charge Reset (CR) pulse on VNS                                                                                                                         | 4.5                     | 5                      | 5.5                      | V      |

# FXA 1012

## Timing diagrams (for default operation)

|                                                                                         | AC Characteristics                                                              | Min.               | Typical                                 | Max.                                  | Unit                               |
|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------|-----------------------------------------|---------------------------------------|------------------------------------|
| Horizontal frequency<br>Vertical frequency<br>Charge Reset (CR)<br>Rise and fall times: | time<br>image clocks (A)<br>register clocks (C) <sup>2</sup><br>reset gate (RG) | 10<br>10<br>3<br>3 | 1.56 <sup>1</sup><br>12<br>20<br>5<br>5 | 25<br>14<br>Tp/8 <sup>3</sup><br>Tp/8 | MHz<br>MHz<br>μs<br>ns<br>ns<br>ns |

<sup>1</sup> Typical value for monitor mode. <sup>2</sup> Duty cycle = 50%

<sup>3</sup>Tp is pulse period of C clocks



Figure 3 - Timing diagram for horizontal pulses

# FXA 1012



Figure 4 - Pulse timing diagrams for vertical clocks during line blanking



#### Figure 5 - Still picture mode timing diagrams

# FXA 1012



Figure 6 - Monitor mode timing diagrams

# Fixel timing $\int \frac{1}{\sqrt{1 + 1}} \int \frac{1}{$

Figure 7 - Start horizontal readout

# FXA 1012

# FXA 1012

#### Performance

The test conditions for the performance characteristics in the still mode of operation are as follows:

- All values are measured using typical operating conditions.
- Integration time = 1/30 sec (unless specified otherwise).
- Test temperature = 60°C (333K).

- The light source is a 3200K lamp with a 1.7mm thick BG40 infrared cut-off filter; F=16.
- Vertical Anti-Blooming condition
- Horizontal transport frequency = 25MHz.

| Performance Characteristics                                          | Min. | Typical  | Max. | Unit                     |
|----------------------------------------------------------------------|------|----------|------|--------------------------|
| Charge Transfer Efficiency <sup>1</sup> vertical                     |      | 0.000007 |      |                          |
|                                                                      |      | 0.999997 |      |                          |
| Charge Transfer Efficiency horizontal                                |      | 0.999997 |      |                          |
| Image lag                                                            |      |          | 0    | %                        |
| Sensitivity, green $S_{g}^{2}$                                       |      | 295      |      | mV/lux.s                 |
| Sensitivity, red $S_R^2$                                             |      | 240      |      | mV/lux.s                 |
| Sensitivity, blue $S_B^2$                                            |      | 175      |      | mV/lux.s                 |
| Sensitivity Ratio S <sub>G</sub> / S <sub>R</sub>                    |      | 1.25     |      |                          |
| Sensitivity Ratio S <sub>g</sub> / S <sub>g</sub>                    |      | 1.7      |      |                          |
| Sensitivity Ratio $S_R / S_B$                                        |      | 1.4      |      |                          |
| Shading per colour plane <sup>3</sup>                                |      | 2        |      | %                        |
| Differential colour shading <sup>₄</sup>                             |      |          |      | %                        |
| PRNU per colour plane                                                |      | 0.8      | 2.5  | %                        |
| Green-green difference 5                                             |      |          | 5    | %                        |
| Power consumption (Still mode)                                       | 40   | 50       | 60   | mW                       |
| Power consumption (Monitoring mode)                                  |      |          |      | mW                       |
| Full-well capacity saturation level (Q <sub>max</sub> ) <sup>6</sup> | 35   | 45       | 55   | x 10 <sup>3</sup>        |
| Saturation signal                                                    | 720  | 1000     | 1500 | mV                       |
| Dynamic range at 20°C : 20log(Q <sub>max</sub> /noise electrons)     |      | 72       |      | dB                       |
| Overexposure <sup>7</sup> handling                                   |      | 100      |      | x Q <sub>max</sub> level |

<sup>1</sup> Charge Transfer Efficiency values are expressed as the value per gate transfer.

<sup>2</sup> The sensitivity when a light source directly illuminates the CCD.

 $^{3}$  Shading is defined as the one- $\sigma$  value of the pixel output distribution expressed as a percentage of the mean value output (low-pass image).

<sup>4</sup> Difference in shading between the four colour planes, with standard imaging condition, still mode.

<sup>5</sup> Difference in average green signal between 'green in red line' and 'green in blue line', with standard imaging condition, still mode

 $^{6}\,\mathrm{Q}_{\mathrm{max}}$  is determined from the lowpass filtered image.

<sup>7</sup> Overexposure over entire area while maintaining good Vertical Anti-Blooming (VAB). It is tested by measuring the dark line.

# FXA 1012



## Figure 8 - RGB response

| Output Buffer                                | Min | Typical | Мах | Unit   |
|----------------------------------------------|-----|---------|-----|--------|
|                                              |     |         |     |        |
| Conversion factor at output node             | 18  | 20      | 25  | μV/el. |
| Supply current                               |     | 4       |     | mA     |
| Bandwidth                                    |     | 95      |     | MHz    |
| RMS readout noise @ 5MHz bandwidth after CDS |     | 12      | 15  | el.    |
|                                              |     |         |     |        |

| Dark Condition at 60°C <sup>1</sup>                                       | Min. | Typical | Max. | Unit               |
|---------------------------------------------------------------------------|------|---------|------|--------------------|
| Average no. of dark signal electrons per pixel after 1/30 sec integration |      | 25      |      | electrons          |
| Dark signal shading                                                       |      | 1       |      | mV                 |
| Dark current level @ 60° C                                                |      | 0.3     | 0.6  | nA/cm <sup>2</sup> |
| Fixed Pattern Noise <sup>2</sup> (FPN) @ 60° C                            |      | 15      | 25   | electrons          |

<sup>1</sup> Typical operating conditions (Image capture mode; 60°C; 1/30s exp. time).

 $^{2}$  FPN is the one- $\sigma$  value of the highpass image.

## FXA 1012

## Frame Transfer CCD Image Sensor

## **Application information**

#### Current handling

One of the purposes of VPS is to drain the holes that are generated during exposure of the sensor to light. Free electrons are either transported to the VRD connection and, if excessive (from over-exposure), free electrons are drained to VNS. No current should flow into VPS. During overexposures a total current 0.5 to 1mA through VPS may be expected. The PNP emitter follower in the circuit diagram (figure 9) serves these current requirements.

VNS drains superfluous electrons as a result of overexposure. In other words, it only sinks current. During overexposures a total current of 0.5 to 1mA through VNS may be expected. The NPN emitter follower in the circuit diagram meets these current requirements. The clamp circuit, consisting of the diode and electrolytic capacitor, enables the addition of a Charge Reset (CR) pulse on top of an otherwise stable VNS voltage. To protect the CCD, the current resulting from this pulse should be limited. This can be accomplished by designing a pulse generator with a rather high output impedance.

#### Decoupling of DC voltages

All DC voltages (not VNS, which has additional CR pulses as described above) should be decoupled with a 100nF decoupling capacitor. This capacitor must be mounted as close as possible to the sensor pin. Further noise reduction (by bandwidth limiting) is achieved by the resistors in the connections between the sensor and its voltage supplies. The electrons building up the charge packets that will reach the floating diffusion only add up to a small current, which will flow through VRD. Therefore a large series resistor in the VRD connection may be used.

#### Output

To limit the on-chip power dissipation, the output buffer is designed with open source output. The output should therefore be loaded with

a current source or more simply with a resistance to GND. In order to prevent the output (which typically has an output impedance of about 400 Ohm) from bandwidth limitation as a result of capacitive loading, load the output with an emitter follower built from a highfrequency transistor. Mount the base of this transistor as close as possible to the sensor and keep the connection between the emitter and the next stage short. The CCD output buffer can easily be destroyed by ESD. By using this emitter follower, this danger is suppressed; do NOT reintroduce this danger by measuring directly on the output pin of the sensor with an oscilloscope probe. Instead, measure on the output of the emitter follower. Slew rate limitation is prevented by avoiding a too-small quiescent current in the emitter follower; about 10mA should do the job. The collector of the emitter follower should be decoupled properly to suppress the Miller effect from the base-collector capacitance. A CCD output load resistor of 3.3 kΩ typically results in a bandwidth of 95MHz.

#### Device protection

The output buffer or VNS of the FXA 1012 is likely to be damaged if VPS rises above SFD or RD at any time. This danger is most realistic during power-on or power-off of the camera.

Never exceed the maximum output current. This may damage the device permanently. The maximum output current should be limited to 6mA. Be especially aware that the output buffers of these image sensors are very sensitive to ESD damage.

Because of the fact that our CCDs are built on an n-substrate, we are dealing with some parasitic NPN transistors. To avoid activation of these transistors during switch-on and switch-off of the camera, we recommend the application diagram of figure 9.



Figure 9 - Application diagram to protect the FXA 1012

# FXA 1012

#### Peripheral ICs

To allow compact and low-cost applications, use of the following peripheral circuits for the FXA 1012 is suggested:

- Pulse Pattern Generator The PPG (pulse pattern generator) delivers all the pulses, at logic level, to drive the vertical clocks of the CCD. For this sensor, the PPG is included in the DSP SAA8122 or separately in the Timing Generator SAA8103.
- Vertical Drivers + DC/DC Converter

The vertical drivers convert the 3.3V or 5V logic pulses from the PPG to 12V analog pulses to drive the vertical clocks of the CCD. The recommended driver is the Philips TDA9991.

• CDS - AGC - ADC

The combined CDS (correlated double sampling) - AGC (automatic gain control) and ADC (10 bit analog-to-digital convertor) is the easiest way to link the output of the CCD to a DSP (digital signal processor). Philips Semiconductors # TDA8783

DSP

A dedicated DSP has been developed that can handle the image format and different modes of the FXA 1012. Philips Semiconductors # SAA8122.

#### Special modes of operation

Monitor mode with 240 lines vertical resolution is achieved with 1:5 subsampling, yielding 1200/5 = 240 lines. When 1:4 subsamlping is applied, an image with 288 lines vertical resolution is obtained.

#### **Device Handling**

An image sensor is a MOS device which can be destroyed by electrostatic discharge (ESD). Therefore, the device should be handled with care.

Always store the device with short-circuiting clamps or on conductive foam. Always switch off all electric signals when inserting or removing the sensor into or from a camera (the ESD protection in a CCD image sensor is less effective than the ESD protection of standard CMOS circuits).

Being a high quality optical device, it is important that the cover glass remain undamaged. When handling the sensor, use fingercots.

To remove the protective tape from the cover glass, use the following procedure:

- do not scratch or tear off the protective tape before mounting.
- · peel off the tape slowly.
- the use of an ionised air blower is recommended when peeling off the tape.
- once peeled off, do not reuse the tape.

To clean stains from the package surface, use a cotton stick soaked in ethanol. Wipe carefully in order not to scratch the glass surface.

Dry rubbing of the cover glass may cause electro-static discharges which can destroy the device.

#### Soldering information

The CCD package temperature must not exceed 150°C. Soldering iron temperature should be under 300°C when mounting a CCD on a printed circuit board. Aim for a soldering time of 3 seconds per pad. Use a soldering iron that has an adjustable temperature control function (that is grounded) that holds the soldering iron tip at a constant temperature.

# FXA 1012

## Pin configuration

| Pin Number | Symbol |
|------------|--------|
| 1          | a3     |
| 2          | a4     |
| 3          | NC     |
| 4          | b1     |
| 5          | b2     |
| 6          | vps    |
| 7          | NC     |
| 8          | out    |
| 9          | sfd    |
| 10         | sfs    |
| 11         | rd     |
| 12         | rg     |
|            |        |

| Pin Number | Symbol |
|------------|--------|
| 13         | c4     |
| 14         | c1     |
| 15         | c2     |
| 16         | c3     |
| 17         | og     |
| 18         | NC     |
| 19         | vns    |
| 20         | b4     |
| 21         | b3     |
| 22         | NC     |
| 23         | a1     |
| 24         | a2     |



Figure 10 - Pin configuration

# FXA 1012

## **Package information**



Figure 11 - Mechanical drawing of the FXA 1012 package

# FXA 1012



Figure 12 - Protective foil on top of cover glass

#### Order codes

The sensor can be ordered using the following code:

| FXA 1012 sensor |                |  |
|-----------------|----------------|--|
| Description     | Order Code     |  |
| FXA 1012 WC     | 9352 670 10117 |  |

You can contact the Image Sensors division of Philips Semiconductors at the following address:

Philips Semiconductors Image Sensors Internal Postbox WAG-05 Prof. Holstlaan 4 5656 AA Eindhoven The Netherlands

phone +31 - 40 - 27 44 400 fax +31 - 40 - 27 44 090

www.semiconductors.philips.com/imagers/

# FXA 1012





