## eX Family FPGAs

## Leading Edge Performance

- 240 MHz System Performance
- 3.9ns Clock-to-Out (Pad-to-Pad)
- 350 MHz Internal Performance


## Specifications

- 3,000 to 12,000 Available System Gates
- As Many as 512 Maximum Flip-Flops (Using CC Macros)
- $0.22 \mu$ CMOS Process Technology
- Up to 132 User-Programmable I/0 Pins


## Features

- High-Performance, Low-Power Antifuse FPGA
- LP/Sleep Mode for Additional Power Savings
- Advanced Small-footprint Packages
- Hot-Swap Compliant I/0s
- Single-Chip Solution
- Nonvolatile
- Live on power up
- Power-Up/Down Friendly (No Sequencing Required for Supply Voltages)
- Configurable Weak-Resistor Pull-Up or Pull-Down for Tristated Outputs during Power Up
- Individual Output Slew Rate Control
- $2.5 \mathrm{~V}, 3.3 \mathrm{~V}$, and 5.0 V Mixed Voltage Operation with 5.0 V Input Tolerance and 5.0V Drive Strength
- Software Design Support with Actel Designer Series and Libero Tools
- Up to $100 \%$ Resource Utilization with $100 \%$ Pin Locking
- Deterministic Timing
- Unique In-System Diagnostic and Verification Capability with Silicon Explorer II
- Boundary Scan Testing in Compliance with IEEE Standard 1149.1 (JTAG)
- Secure Programming Technology Prevents Reverse Engineering and Design Theft


## General Description

The eX family of FPGAs is a low-cost solution for low-power, high-performance designs. The inherent low power attributes of the antifuse technology, coupled with an additional low static power mode, make these devices ideal for power-sensitive applications. Fabricated with an advanced $0.22 \mu$ CMOS antifuse technology, these devices achieve high performance with no power penalty.

## eX Product Profile

| Device | eX64 | eX128 | eX256 |
| :--- | :---: | :---: | :---: |
| Capacity |  |  |  |
| System Gates | 3,000 | 6,000 | 12,000 |
| Typical Gates | 2,000 | 4,000 | 8,000 |
| Register Cells (Dedicated Flip-Flops) | 64 | 128 | 256 |
| Combinatorial Cells | 128 | 256 | 512 |
| Maximum User I/Os | 84 | 100 | 132 |
| Speed Grades | $-\mathrm{F}, \mathrm{Std},-\mathrm{P}$ | $-\mathrm{F}, \mathrm{Std},-\mathrm{P}$ | $-\mathrm{F}, \mathrm{Std},-\mathrm{P}$ |
| Temperature Grades | $\mathrm{C}, \mathrm{I}$ | $\mathrm{C}, \mathrm{I}$ | $\mathrm{C}, \mathrm{I}$ |
| Package (by pin count) |  |  |  |
| TQFP | 64,100 | 64,100 | 100 |
| CSP | 49,128 | 49,128 | 128,180 |

## Ordering Information



## Product Plan

|  | Speed Grade |  |  | Application |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | -F | Std | -P | C | $\mathrm{I}^{\dagger}$ |
| eX64 Device |  |  |  |  |  |
| 64-Pin Thin Quad Flat Pack (TQFP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 100-Pin Thin Quad Flat Pack (TQFP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 49-Pin Chip Scale Package (CSP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 128-Pin Chip Scale Package (CSP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| eX128 Device |  |  |  |  |  |
| 64-Pin Thin Quad Flat Pack (TQFP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 100-Pin Thin Quad Flat Pack (TQFP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 49-Pin Chip Scale Package (CSP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 128-Pin Chip Scale Package (CSP) | $\checkmark$ | $\nu$ | $\checkmark$ | $\checkmark$ | $\nu$ |
| eX256 Device |  |  |  |  |  |
| 100-Pin Thin Quad Flat Pack (TQFP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 128-Pin Chip Scale Package (CSP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |
| 180-Pin Chip Scale Package (CSP) | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |

Contact your Actel sales representative for product availability.
Speed Grade: $\quad-P=$ Approx. 30\% faster than Standard Availability: $\boldsymbol{\checkmark}=$ Available Applications: $\quad C=$ Commercial $-F=$ Approx. 40\% slower than Standard $I=$ Industrial
† Only Std Speed Grade

## Plastic Device Resources

| Device | User I/Os (including clock buffers) |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | TQFP 64-Pin | TQFP 100-Pin | CSP 49-Pin | CSP 128-Pin | CSP 180-Pin |
|  | 41 | 56 | 36 | 84 | - |
| eX128 | 46 | 70 | 36 | 100 | - |
| eX256 | - | 81 | - | 100 | 132 |

Package Definitions: $\quad T Q F P=$ Thin Quad Flat Pack, CSP = Chip Scale Package

## eX Family Architecture

The eX family architecture uses a "sea-of-modules" structure where the entire floor of the device is covered with a grid of logic modules with virtually no chip area lost to interconnect elements or routing. Interconnection among these logic modules is achieved using Actel's patented metal-to-metal programmable antifuse interconnect elements. Actel's eX family provides two types of logic modules, the register cell (R-cell) and the combinatorial cell (C-cell).

The R-cell contains a flip-flop featuring asynchronous clear, asynchronous preset, and clock enable (using the S0 and S1 lines) control signals (Figure 1). The R-cell registers feature programmable clock polarity selectable on a register-by-register basis. This provides additional flexibility while allowing mapping of synthesized functions into the eX FPGA. The clock source for the R-cell can be chosen from either the hard-wired clock or the routed clock.

The C-cell implements a range of combinatorial functions up to 5 inputs (Figure 2). Inclusion of the DB input and its associated inverter function dramatically increases the number of combinatorial functions that can be implemented in a single module from 800 options in previous architectures to more than 4,000 in the eX architecture.

## Module Organization

Actel has arranged all C-cell and R-cell logic modules into horizontal banks called Clusters. The eX devices contain one type of Cluster, which contains two C-cells and one R-cell.

To increase design efficiency and device performance, Actel has further organized these modules into SuperClusters (Figure 3 on page 4). The eX devices contain one type of SuperClusters, which are two-wide groupings of one type of clusters.


Figure 1 - $R$-Cell


Figure 2 • C-Cell

## Routing Resources

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters (Figure 4). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance.
DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-cell in a given SuperCluster. DirectConnect uses a hard-wired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns (-P speed grade).

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering maximum pin-to-pin propagation of 0.3 ns (-P speed grade).
In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. Actel's segmented routing structure provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the 100 percent automatic place-and-route software to minimize signal propagation delays.


Figure 3 • Cluster Organization


Figure 4 • DirectConnect and FastConnect for Type 1 SuperClusters

## Clock Resources

Actel's high-drive routing structure provides three clock networks. The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select MUX in each R-Cell. HCLK cannot be connected to combinational logic. This provides a fast propagation path for the clock signal, enabling the 3.9 ns clock-to-out (pad-to-pad) performance of the eX devices. The hard-wired clock is tuned to provide a clock skew of less than 0.1 ns worst case.

The remaining two clocks (CLKA, CLKB) are global clocks that can be sourced from external pins or from internal logic signals within the eX device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB is sourced from internal logic signals then the external clock pin cannot be used for any other input and must be tied low or high. Figure 5 describes the clock circuit used for the constant load HCLK. Figure 6 describes the CLKA and CLKB circuit used in eX devices.


Figure 5 • eX HCLK Clock Pad


CLKBUF
CLKBUFI
CLKINT
CLKINTI
Figure 6 - eX Routed Clock Buffer

## Other Architectural Features

## Technology

Actel's eX family is implemented on a high-voltage twin-well CMOS process using $0.22 \mu$ design rules. The metal-to-metal antifuse is made up of a combination of amorphous silicon and dielectric material with barrier metals and has an "on" state resistance of $25 \Omega$ with a capacitance of 1.0 fF for low signal impedance.

## Performance

The combination of architectural features described above enables eX devices to operate with internal clock frequencies exceeding 350 MHz for very fast execution of complex logic functions. Thus, the eX family is an optimal
platform upon which to integrate the functionality previously contained in CPLDs. In addition, designs that previously would have required a gate array to meet performance goals can now be integrated into an eX device with dramatic improvements in cost and time to market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

## I/O Modules

Each I/O on an eX device can be configured as an input, an output, a tristate output, or a bidirectional pin. Even without the inclusion of dedicated I/O registers, these I/Os, in combination with array registers, can achieve clock-to-out (pad-to-pad) timing as fast as 3.9 ns . I/O cells that have embedded latches and flip-flops require instantiation in HDL code; this is a design complication not encountered in eX FPGAs. Fast pin-to-pin timing ensures that the device will have little trouble interfacing with any other device in the system, which in turn enables parallel design of system components and reduces overall design time. See Table 1 for more information.

Table 1 • I/O Features

| Function | Description |
| :--- | :--- |
| Input Buffer <br> Threshold <br> Selection | • TTL/3.3V LVTTL |
| Flexible | • 2.5 V LVCMOS 2 |
| Output | • 3.3 V LVTTL |
| Driver | - 5.0 V TTL/CMOS |
| Output | "Hot-Swap" Capability |
| Buffer | • I/O on an unpowered device does not |
|  | sink current |
|  | Selectable on an individual I/O basis <br> Individually selectable low-slew option <br> Individually selectable pull ups and pull <br> downs during power up (default is to power <br> up in tristate) |
|  | Enables deterministic power up of device <br> Vower Up |
|  |  |
|  |  |

## Hot Swapping

eX I/Os are configured to be hot swappable. During power up/down (or partial up/down), all I/Os are tristated. $\mathrm{V}_{\mathrm{CCA}}$ and $V_{\text {CCI }}$ do not have to be stable during power up/down, and they do not require a specific power-up or power-down sequence in order to avoid damage to the eX devices. After the eX device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip
operating conditions are reached. Please see the Actel SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications application note for more information on hot swapping.

## Power Requirements

The eX family supports mixed voltage operation and is designed to tolerate 5.0 V inputs in each case (Table 2). Power consumption is extremely low due to the very short distances signals, which are required to travel to complete a circuit. Power requirements are further reduced because of the small number of low-resistance antifuses in the path. The antifuse architecture does not require active circuitry to hold a charge (as do SRAM or EPROM), making it the lowest-power architecture FPGA available today. Also, when the device is in low power mode, the clock pins must not float. They must be driven either HIGH or LOW. We recommend that signals driving the clock pins be fixed at HIGH or LOW rather than toggle to achieve maximum power efficiency.

Table 2 - Supply Voltages

|  |  |  | Maximum <br> Input <br> Tolerance | Maximum <br> Output <br> Drive |
| :---: | :---: | :---: | :---: | :---: |
| eX64 <br> eX128 <br> eX256 | 2.5 V | 2.5 V | 5.0 V | 2.5 V |
|  | 2.5 V | 3.3 V | 5.0 V | 3.3 V |
|  | 2.5 V | 5.0 V | 5.0 V | 5.0 V |

## Low Power Mode

The new Actel eX family has been designed with a Low Power Mode. This feature, activated with a special LP pin, is particularly useful for battery-operated systems where battery life is a primary concern. In this mode, the core of the device is turned off and the device consumes minimal power with low standby current. In addition, all input buffers are turned off, and all outputs and bidirectional buffers are tristated when the device enters this mode. Since the core of the device is turned off, the states of the registers are lost. The device must be re-initialized when normal operating mode is achieved.
2.5V LP/Sleep Mode Specifications

Typical Conditions, $\mathbf{V}_{\text {CCA }}, \mathbf{V}_{\mathbf{C C I}}=\mathbf{2 . 5 V}, \mathbf{T}_{\mathbf{J}}=25^{\circ} \mathrm{C}$

| Product | Low Power Standby Current | Units |
| :--- | :---: | :---: |
| eX64 | 100 | $\mu \mathrm{~A}$ |
| eX128 | 111 | $\mu \mathrm{~A}$ |
| eX256 | 134 | $\mu \mathrm{~A}$ |

## Boundary Scan Testing (BST)

All eX devices are IEEE 1149.1 compliant. eX devices offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. These functions are controlled through the special test pins
in conjunction with the program fuse. The functionality of each pin is described in Table 3. In the dedicated test mode, TCK, TDI, and TDO are dedicated pins and cannot be used as regular I/Os. In flexible mode, TMS should be set HIGH through a pull-up resistor of $10 \mathrm{k} \Omega$. TMS can be pulled LOW to initiate the test sequence.

Table 3 • Boundary Scan Pin Functionality

| Program Fuse Blown <br> (Dedicated Test Mode) | Program Fuse Not Blown <br> (Flexible Mode) |
| :--- | :--- |
| TCK, TDI, TDO are TCK, TDI, TDO are flexible <br> dedicated BST pins and may be used as I/Os |  |
| No need for pull-up resistor <br> for TMS | Use a pull-up resistor of <br> $10 \mathrm{k} \Omega$ on TMS |

## Configuring Diagnostic Pins

The JTAG and Probe pins (TDI, TCK, TMS, TDO, PRA, and PRB) are placed in the desired mode by selecting the appropriate check boxes in the "Variation" dialog window. This dialog window is accessible through the Design Setup Wizard under the Tools menu in Actel's Designer software.

## TRST Pin

When the "Reserve JTAG Reset" box is checked, the TRST pin will become a Boundary Scan Reset pin. In this mode, the TRST pin will function as an asynchronous, active-low input to initialize or reset the BST circuit. An internal pull-up resistor will be automatically enabled on the TRST pin.
The TRST pin will function as a user I/0 when the "Reserve JTAG Reset" box is not checked. The internal pull-up resistor will be disabled in this mode.

## Dedicated Test Mode

When the "Reserve JTAG" box is checked, the eX device is placed in Dedicated Test mode, which configures the TDI, TCK, and TDO pins for BST or in-circuit verification with Silicon Explorer II. An internal pull-up resistor is automatically enabled on both the TMS and TDI pins. In Dedicated Test Mode, TCK, TDI, and TD0 are dedicated test pins and become unavailable for pin assignment in the Pin Editor. The TMS pin will function as specified in the IEEE 1149.1 (JTAG) Specification.

## Flexible Mode

When the "Reserve JTAG" box is not selected (default setting in Designer software), eX is placed in Flexible mode, which allows the TDI, TCK, and TD0 pins to function as user I/Os or BST pins. In this mode the internal pull-up resistors on the TMS and TDI pins are disabled. An external $10 \mathrm{k} \Omega$ pull-up resistor to $\mathrm{V}_{\mathrm{CCI}}$ is required on the TMS pin.
The TDI, TCK, and TD0 pins are transformed from user I/Os into BST pins when a rising edge on TCK is detected while TMS is at logical low. Once the BST pins are in test mode they will remain in BST mode until the internal BST state
machine reaches the "logic reset" state. At this point the BST pins will be released and will function as regular I/0 pins. The "logic reset" state is reached five TCK cycles after the TMS pin is set to logical HIGH.

The Program fuse determines whether the device is in Dedicated Test or Flexible mode. The default (fuse not programmed) is Flexible mode.

## Development Tool Support

The eX devices are fully supported by Actel's line of FPGA development tools, including the Actel Designer Series suite and Libero, the FPGA design tool suite. Designer Series, Actel's suite of FPGA development tools for PCs and Workstations, includes the ACTgen Macro Builder, timing driven place-and-route, timing analysis tools, and fuse file generation. Libero is a design management environment that integrates the needed design tools, streamlines the design flow, manages all design and log files, and passes necessary design data between tools. Libero includes Synplify, ViewDraw, Actel's Designer Series, ModelSim HDL Simulator, WaveFormer Lite, and Actel Silicon Explorer.

In addition, the eX devices contain internal probe circuitry that provides built-in access to the output of every C-cell, R-cell, and routed clock in the design, enabling 100-percent real-time observation and analysis of a device's internal logic nodes without design iteration. The probe circuitry is accessed by Silicon Explorer II, an easy-to-use integrated
verification and logic analysis tool that can sample data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to only a few seconds.

## eX Probe Circuit Control Pins

The Silicon Explorer II tool uses the boundary scan ports (TDI, TCK, TMS and TD0) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 7 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification. The TRST pin is equipped with an internal pull-up resistor. To remove the boundary scan state machine from the reset state during probing, it is recommended that the TRST pin be left floating.

## Design Considerations

For prototyping, the TDI, TCK, TDO, PRA, and PRB pins should not be used as input or bidirectional ports. Because these pins are active during probing, critical signals input through these pins are not available while probing. In addition, the Security Fuse should not be programmed because doing so disables the probe circuitry.


Figure 7 • Probe Setup

### 2.5V/3.3V/5.0VOperatingConditions

Absolute Maximum Ratings ${ }^{1}$

| Symbol | Parameter | Limits | Units |
| :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\mathrm{CCI}}$ | DC Supply Voltage | -0.3 to +6.0 | V |
| $\mathrm{~V}_{\mathrm{CCA}}$ | DC Supply Voltage | -0.3 to +3.0 | V |
| $\mathrm{~V}_{\mathrm{I}}$ | Input Voltage | -0.5 to +5.5 | V |
| $\mathrm{~V}_{\mathrm{O}}$ | Output Voltage | -0.5 to $+\mathrm{V}_{\mathrm{CCI}}+0.5$ | V |
| $\mathrm{~T}_{\mathrm{STG}}$ | Storage Temperature | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

Note:

1. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the Recommended Operating Conditions.

Recommended Operating Conditions

| Parameter | Commercial | Industrial | Units |
| :--- | :---: | :---: | :---: |
| Temperature <br> Range $^{1}$ | 0 to +70 | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| 2.5 V Power Supply <br> Range $\left(\mathrm{V}_{\mathrm{CCA}}, \mathrm{V}_{\mathrm{CCI}}\right)$ | $2.3-2.7$ | $2.3-2.7$ | V |
| 3.3 V Power Supply <br> Range $\left(\mathrm{V}_{\mathrm{CCI}}\right)$ | $3.0-3.6$ | $3.0-3.6$ | V |
| 5.0 V Power Supply <br> Range $\left(\mathrm{V}_{\mathrm{CCI}}\right)$ | $4.75-5.25$ | $4.5-5.5$ | V |

Note:

1. Ambient temperature $\left(T_{A}\right)$.

Typical eX Standby Current at $25^{\circ} \mathrm{C}$
$\left.\begin{array}{|lcc|}\hline \text { Product } & \begin{array}{l}\mathbf{V}_{\text {CCA }}=2.5 \mathrm{~V} \\ \mathbf{V}_{\text {CCI }}=2.5 \mathrm{~V}\end{array} & \mathbf{V}_{\mathbf{C C A}}=\mathbf{2 . 5 V} \\ \mathbf{V}_{\mathbf{C C I}}=\mathbf{3 . 3 V}\end{array}\right]$

### 2.5V Electrical Specifications

| Symbol | Parameter |  | Commercial |  | Industrial |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}\right)$ | 2.1 |  | 2.1 |  | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{l}_{\mathrm{OH}}=-1 \mathrm{~mA}\right)$ | 2.0 |  | 2.0 |  | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA}\right)$ | 1.7 |  | 1.7 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\left(\mathrm{l}_{\text {OL }}=100 \mu \mathrm{~A}\right)$ |  | 0.2 |  | 0.2 | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | ( $\left.\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}\right)$ |  | 0.4 |  | 0.4 | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | ( $\mathrm{OLL}^{=2 \mathrm{~mA}}$ ) |  | 0.7 |  | 0.7 | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage, $\mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {VOL(max }}$ |  | -0.3 | 0.7 | -0.3 | 0.7 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage, $\mathrm{V}_{\text {OUT }} \geq \mathrm{V}_{\mathrm{VOH}(\text { min })}$ |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| IOZ | 3-State Output Leakage Current, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CCI}}$ or GND |  | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |
| $t_{R}, t_{F}^{1,2}$ | Input Transition Time $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ |  |  | 10 |  | 10 | ns |
| $\mathrm{C}_{10}$ | I/O Capacitance |  |  | 10 |  | 10 | pF |
| $\mathrm{ICC}^{3,4}$ | Standby Current |  |  | 1.0 |  | 3.0 | mA |
| IV Curve ${ }^{5}$ | Can be derived from the IBIS model at www.actel.com/custsup/models/ibis.html. |  |  |  |  |  |  |

## Notes:

1. $\quad t_{R}$ is the transition time from 0.7 V to 1.7 V .
2. $t_{F}$ is the transition time from 1.7V to 0.7V.
3. $I_{C C}$ max Commercial $-F=5.0 \mathrm{~mA}$
4. $I_{C C}=I_{C C I}+I_{C C A}$

### 3.3V Electrical Specifications

| Symbol | Parameter |  | Commercial |  | Industrial |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\text {I }}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\text {IL }}$ | $\left(\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}\right)$ | $0.9 \mathrm{~V}_{\mathrm{CCI}}$ |  | $0.9 \mathrm{~V}_{\mathrm{CCI}}$ |  | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}\right)$ | 2.4 |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | ( $\left.\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}\right)$ |  | $0.1 \mathrm{~V}_{\mathrm{CCI}}$ |  | $0.1 \mathrm{~V}_{\mathrm{CCI}}$ | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}\right)$ |  | 0.4 |  | 0.4 | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | 2.0 |  | V |
| $I_{\text {IL }} / I_{\text {IH }}$ | Input Leakage Current, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CCI}}$ or GND |  | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Oz}}$ | 3 -State Output Leakage Current, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CCI}}$ or GND |  | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}^{1,2}$ | Input Transition Time $\mathrm{t}_{\mathrm{R}}$, $\mathrm{t}_{\mathrm{F}}$ |  |  | 10 |  | 10 | ns |
| $\mathrm{C}_{10}$ | I/O Capacitance |  |  | 10 |  | 10 | pF |
| $\mathrm{ICC}^{3,4}$ | Standby Current |  |  | 1.5 |  | 10 | mA |
| IV Curve ${ }^{5}$ | Can be derived from the IBIS model at www.actel.com/custsup/models/ibis.html. |  |  |  |  |  |  |

## Notes:

1. $t_{R}$ is the transition time from 0.8 V to 2.0 V .
2. $t_{F}$ is the transition time from 2.0 V to 0.8 V .
3. $I_{C C}$ max Commercial $-F=5.0 \mathrm{~mA}$
4. $I_{C C}=I_{C C I}+I_{C C A}$

### 5.0V Electrical Specifications

| Symbol | Parameter |  | Commercial |  | Industrial |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Max. | Min. | Max. |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{I}_{\mathrm{OH}}=-1 \mathrm{~mA}\right)$ | $0.9 \mathrm{~V}_{\mathrm{CCI}}$ |  | $0.9 \mathrm{~V}_{\mathrm{CCI}}$ |  | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\text {IH }}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\left(\mathrm{I}_{\mathrm{OH}}=-8 \mathrm{~mA}\right)$ | 2.4 |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | ( $\mathrm{OLL}=1 \mathrm{~mA}$ ) |  | $0.1 \mathrm{~V}_{\mathrm{CCI}}$ |  | $0.1 \mathrm{~V}_{\mathrm{CCI}}$ | V |
|  | $\mathrm{V}_{\mathrm{DD}}=\mathrm{MIN}, \mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | ( $\left.\mathrm{l}_{\mathrm{OL}}=12 \mathrm{~mA}\right)$ |  | 0.4 |  | 0.4 | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  |  | 0.8 |  | 0.8 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | 2.0 |  | 2.0 |  | V |
| $\mathrm{IIL} / \mathrm{I}_{\text {IH }}$ | Input Leakage Current, $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CCI}}$ or GND |  | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{Oz}}$ | 3-State Output Leakage Current, $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CCI}}$ or GND |  | -10 | 10 | -10 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}^{1,2}$ | Input Transition Time $\mathrm{t}_{\mathrm{R}}, \mathrm{t}_{\mathrm{F}}$ |  |  | 10 |  | 10 | ns |
| $\mathrm{C}_{10}$ | I/O Capacitance |  |  | 10 |  | 10 | pF |
| $\mathrm{ICC}^{3,4}$ | Standby Current |  |  | 15 |  | 20 | mA |
| IV Curve ${ }^{5}$ | Can be derived from the IBIS model at www.actel.com/custsup/models/ibis.html |  |  |  |  |  |  |

## Notes:

1. $t_{R}$ is the transition time from 0.8 V to 2.0 V .
2. $\quad t_{F}$ is the transition time from 2.0 V to 0.8 V .
3. $I_{C C}$ max Commercial $-F=20 \mathrm{~mA}$
4. $I_{C C}=I_{C C I}+I_{C C A}$
eX Dynamic Power Consumption - High Frequency


## Notes:

1. Device filled with 16-bit counters.
2. $V_{C C A}, V_{C C I}=2.7 \mathrm{~V}$, device tested at room temperature.

## eX Dynamic Power Consumption - Low Frequency



Notes:

1. Device filled with 16 -bit counters.
2. $V_{C C A}, V_{C C I}=2.7 \mathrm{~V}$, device tested at room temperature.

## Total Dynamic Power (mW)



System Power at 5\%, $10 \%$, and $15 \%$ Duty Cycle


## Junction Temperature (TJ)

The temperature variable in the Designer Series software refers to the junction temperature, not the ambient temperature. This is an important distinction because the heat generated from dynamic power consumption is usually hotter than the ambient temperature. Equation 1, shown below, can be used to calculate junction temperature.

$$
\begin{equation*}
\text { Junction Temperature }=\Delta \mathrm{T}+\mathrm{T}_{\mathrm{a}} \tag{1}
\end{equation*}
$$

Where:
$\mathrm{T}_{\mathrm{a}}=$ Ambient Temperature
$\Delta \mathrm{T}=$ Temperature gradient between junction (silicon) and ambient
$\Delta \mathrm{T}=\theta_{\mathrm{ja}} * \mathrm{P}$
$\mathrm{P}=$ Power
$\theta_{\mathrm{ja}}=$ Junction to ambient of package. $\theta_{\mathrm{ja}}$ numbers are located in the Package Thermal Characteristics section below.

## Package Thermal Characteristics

The device junction to case thermal characteristic is $\theta_{\mathrm{jc}}$, and the junction to ambient air characteristic is $\theta_{\mathrm{ja}}$. The thermal characteristics for $\theta_{\mathrm{ja}}$ are shown with two different air flow rates.

The maximum junction temperature is $150^{\circ} \mathrm{C}$.
A sample calculation of the absolute maximum power dissipation allowed for a TQFP 100-pin package at commercial temperature and still air is as follows:

$$
\text { Maximum Power Allowed }=\frac{\text { Max. junction temp. }\left({ }^{\circ} \mathrm{C}\right)-\text { Max. ambient temp. }\left({ }^{\circ} \mathrm{C}\right)}{\theta_{j a}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)}=\frac{150^{\circ} \mathrm{C}-70^{\circ} \mathrm{C}}{37.5^{\circ} \mathrm{C} / \mathrm{W}}=2.1 \mathrm{~W}
$$

| Package Type | Pin Count | $\theta_{\text {jc }}$ | $\theta_{\text {ja }}$ <br> Still $\mathbf{A i r}$ | $\theta_{\mathbf{j a}}$ <br> $\mathbf{3 0 0} \mathbf{f t} / \mathbf{m i n}$ | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Thin Quad Flat Pack (TQFP) | 64 | 14 | 51.2 | 35 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thin Quad Flat Pack (TQFP) | 100 | 12 | 37.5 | 30 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Chip Scale Package (CSP) | 49 | 3 | 71.3 | 56.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Chip Scale Package (CSP) | 128 | 3 | 54.1 | 47.8 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Chip Scale Package (CSP) | 180 | 3 | 57.8 | 51 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## eX Timing Model*


*Values shown for eX128-P, worst-case commercial conditions (5.0V, 35pF Pad Load).

## Hard-Wired Clock

External Setup $=\mathrm{t}_{\text {INYH }}+\mathrm{t}_{\text {IRD1 }}+\mathrm{t}_{\text {SUD }}-\mathrm{t}_{\text {HCKH }}$

$$
=0.7+0.3+0.5-1.1=0.4 \mathrm{~ns}
$$

Clock-to-Out (Pad-to-Pad), typical

$$
\begin{aligned}
& =\mathrm{t}_{\mathrm{HCKH}}+\mathrm{t}_{\mathrm{RC} 0}+\mathrm{t}_{\mathrm{RD} 1}+\mathrm{t}_{\mathrm{DHL}} \\
& =1.1+0.6+0.3+2.6=4.6 \mathrm{~ns}
\end{aligned}
$$

## Routed Clock

External Setup $=\mathrm{t}_{\text {INYH }}+\mathrm{t}_{\text {IRD2 }}+\mathrm{t}_{\text {SUD }}-\mathrm{t}_{\text {RCKH }}$

$$
=0.7+0.4+0.5-1.3=0.3 \mathrm{~ns}
$$

Clock-to-Out (Pad-to-Pad), typical

$$
\begin{aligned}
& =\mathrm{t}_{\mathrm{RCKH}}+\mathrm{t}_{\mathrm{RC} 0}+\mathrm{t}_{\mathrm{RD} 1}+\mathrm{t}_{\mathrm{DHL}} \\
& =1.3+0.6+0.3+2.6=4.8 \mathrm{~ns}
\end{aligned}
$$

## Output Buffer Delays



## AC Test Loads

Load 1
(Used to measure propagation delay)
To the output under test


Load 2
(Used to measure enable delays)


Load 3
(Used to measure disable delays)


## Input Buffer Delays



## C-Cell Delays



## Cell Timing Characteristics



## Timing Characteristics

Timing characteristics for eX devices fall into three categories: family-dependent, device-dependent, and design-dependent. The input and output buffer characteristics are common to all eX family members. Internal routing delays are device-dependent. Design dependency means actual delays are not determined until after placement and routing of the user's design are complete. Delay values may then be determined by using the Timer utility or performing simulation with post-layout delays.

## Critical Nets and Typical Nets

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment prior to placement and routing. Up to six percent of the nets in a design may be designated as critical.

## Long Tracks

Some nets in the design use long tracks. Long tracks are special routing resources that span multiple rows, columns, or modules. Long tracks employ three to five antifuse connections. This increases capacitance and resistance, resulting in longer net delays for macros connected to long tracks. Typically, no more than six percent of nets in a fully utilized device require long tracks. Long tracks contribute approximately 4 ns to 8.4 ns delay. This additional delay is represented statistically in higher fanout routing delays.

## Timing Derating

eX devices are manufactured with a CMOS process. Therefore, device performance varies according to temperature, voltage, and process changes. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and best-case processing. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case processing.

## Temperature and Voltage Derating Factors

(Normalized to Worst-Case Commercial, $\mathbf{T}_{\mathbf{J}}=\mathbf{7 0} 0^{\circ} \mathbf{C}, \mathbf{V}_{\mathbf{c c A}}=2.3 \mathrm{~V}$ )

|  | Junction Temperature $\left(\mathbf{T}_{\mathbf{J}}\right)$ |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{V}_{\text {CCA }}$ | $\mathbf{- 5 5}$ | $\mathbf{- 4 0}$ | $\mathbf{0}$ | $\mathbf{2 5}$ | $\mathbf{7 0}$ | $\mathbf{8 5}$ | $\mathbf{1 2 5}$ |  |
| $\mathbf{2 . 3}$ | 0.75 | 0.79 | 0.88 | 0.89 | 1.00 | 1.04 | 1.16 |  |
| $\mathbf{2 . 5}$ | 0.70 | 0.74 | 0.82 | 0.83 | 0.93 | 0.97 | 1.08 |  |
| $\mathbf{2 . 7}$ | 0.66 | 0.69 | 0.79 | 0.79 | 0.88 | 0.92 | 1.02 |  |

## eX Family Timing Characteristics

(Worst-Case Commercial Conditions, $\mathbf{V}_{\mathbf{c c A}}=2.3 \mathrm{~V}, \mathbf{T}_{\mathbf{J}}=70^{\circ} \mathrm{C}$ )

|  |  | '-P' Speed |  | 'Std' Speed |  | '-F' Speed |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min | Max. | Min | Max. | Min | Max. | Units |
| C-Cell Propagation Delays ${ }^{1}$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PD }}$ | Internal Array Module |  | 0.7 |  | 1.0 |  | 1.4 | ns |
| Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |  |  |
| t $t_{\text {DC }}$ $t_{\text {FC }}$ $t_{\text {RD1 }}$ $t_{\text {RD2 }}$ $t_{\text {RD3 }}$ $t_{\text {RD4 }}$ $t_{\text {RD8 }}$ $t_{\text {RD12 }}$ | FO=1 Routing Delay, DirectConnect <br> FO=1 Routing Delay, FastConnect <br> FO=1 Routing Delay <br> FO=2 Routing Delay <br> FO=3 Routing Delay <br> FO=4 Routing Delay <br> FO=8 Routing Delay <br> FO=12 Routing Delay |  | $\begin{aligned} & \hline 0.1 \\ & 0.3 \\ & 0.3 \\ & 0.4 \\ & 0.5 \\ & 0.7 \\ & 1.2 \\ & 1.7 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline 0.1 \\ & 0.5 \\ & 0.5 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.7 \\ & 2.5 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \hline 0.2 \\ & 0.7 \\ & 0.7 \\ & 0.8 \\ & 1.1 \\ & 1.3 \\ & 2.4 \\ & 3.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| R-Cell Timing |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{RCO}}$ <br> $\mathrm{t}_{\mathrm{CLR}}$ <br> tPRESET <br> tSUD <br> $t_{H D}$ <br> twasyn <br> trecasyn <br> $\mathrm{t}_{\text {HASYN }}$ | Sequential Clock-to-Q <br> Asynchronous Clear-to-Q <br> Asynchronous Preset-to-Q <br> Flip-Flop Data Input Set-Up <br> Flip-Flop Data Input Hold <br> Asynchronous Pulse Width <br> Asynchronous Recovery Time <br> Asynchronous Hold Time |  | $\begin{aligned} & \hline 0.6 \\ & 0.6 \\ & 0.7 \end{aligned}$ | 0.7 0.0 1.9 0.5 0.5 | $\begin{aligned} & \hline 0.9 \\ & 0.8 \\ & 0.9 \end{aligned}$ | 1.0 0.0 2.6 0.7 0.7 | $\begin{aligned} & \hline 1.3 \\ & 1.2 \\ & 1.3 \end{aligned}$ | ns ns ns ns ns ns ns ns |
| 2.5V Input Module Propagation Delays |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {INYH }}$ <br> $\mathrm{t}_{\mathrm{INYL}}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW |  | $\begin{aligned} & 0.6 \\ & 0.8 \end{aligned}$ |  | $\begin{aligned} & 0.9 \\ & 1.1 \end{aligned}$ |  | $\begin{aligned} & 1.3 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| 3.3V Input Module Propagation Delays |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{INYH}}$ <br> $\mathrm{t}_{\mathrm{INYL}}$ | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW |  | $\begin{aligned} & 0.7 \\ & 0.9 \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 1.3 \end{aligned}$ |  | $\begin{aligned} & 1.4 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| 5.0V Input Module Propagation Delays |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {INYH }}$ <br> tinyL | Input Data Pad-to-Y HIGH Input Data Pad-to-Y LOW |  | $\begin{aligned} & 0.7 \\ & 0.9 \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 1.3 \end{aligned}$ |  |  | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Input Module Predicted Routing Delays ${ }^{2}$ |  |  |  |  |  |  |  |  |
| tIRD1 <br> tIRD2 <br> tiRD3 <br> tiRD4 <br> tiRD8 <br> tIRD12 | FO=1 Routing Delay FO=2 Routing Delay FO=3 Routing Delay FO=4 Routing Delay FO=8 Routing Delay FO=12 Routing Delay |  | $\begin{aligned} & \hline 0.3 \\ & 0.4 \\ & 0.5 \\ & 0.7 \\ & 1.2 \\ & 1.7 \end{aligned}$ |  | $\begin{aligned} & 0.4 \\ & 0.6 \\ & 0.8 \\ & 1.0 \\ & 1.7 \\ & 2.5 \end{aligned}$ |  | 0.5 0.8 1.1 1.3 2.4 3.5 | ns ns ns ns ns ns |

Notes:

1. For dual-module macros, use $t_{P D}+t_{R D 1}+t_{P D n} t_{R C O}+t_{R D 1}+t_{P D n}$ or $t_{P D 1}+t_{R D 1}+t_{S U D}$, whichever is appropriate.
2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual worst-case performance.

## eX Family Timing Characteristics (Continued)

(Worst-Case Commercial Conditions $\mathbf{V}_{\mathbf{C c A}}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathbf{c c I}}=\mathbf{4 . 7 5 V}, \mathbf{T}_{\mathbf{J}}=70^{\circ} \mathrm{C}$ )

|  |  | '-P' Speed |  | 'Std' Speed |  | '-F' Speed |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| Dedicated (Hard-Wired) Array Clock Networks |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {HCKH }}$ | Input LOW to HIGH (Pad to R-Cell Input) |  | 1.1 |  | 1.6 |  | 2.3 | ns |
| $\mathrm{t}_{\mathrm{HCKL}}$ | Input HIGH to LOW (Pad to R-Cell Input) |  | 1.1 |  | 1.6 |  | 2.3 | ns |
| $\mathrm{t}_{\text {HPWH }}$ | Minimum Pulse Width HIGH | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| $\mathrm{t}_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| thCKSW | Maximum Skew |  | <0.1 |  | <0.1 |  | <0.1 | ns |
| $\mathrm{t}_{\mathrm{HP}}$ | Minimum Period | 2.8 |  | 4.0 |  | 5.6 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 357 |  | 250 |  | 178 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (Light Load) (Pad to R-Cell Input) MAX. |  | 1.1 |  | 1.6 |  | 2.2 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (Light Load) (Pad to R-Cell Input) MAX. |  | 1.0 |  | 1.4 |  | 2.0 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (50\% Load) (Pad to R-Cell Input) MAX. |  | 1.2 |  | 1.7 |  | 2.4 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (50\% Load) (Pad to R-Cell Input) MAX. |  | 1.2 |  | 1.7 |  | 2.4 | ns |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (100\% Load) (Pad to R-Cell Input) MAX. |  | 1.3 |  | 1.9 |  | 2.6 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (100\% Load) (Pad to R-Cell Input) MAX. |  | 1.3 |  | 1.9 |  | 2.6 | ns |
| $t_{\text {RPWH }}$ | Min. Pulse Width HIGH | 1.5 |  | 2.1 |  | 3.0 |  | ns |
| $t_{\text {RPWL }}$ | Min. Pulse Width LOW | 1.5 |  | 2.1 |  | 3.0 |  | ns |
| $\mathrm{t}_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (Light Load) |  | 0.2 |  | 0.3 |  | 0.4 | ns |
| $t_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (50\% Load) |  | 0.1 |  | 0.2 |  | 0.3 | ns |
| $\mathrm{t}_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (100\% Load) |  | 0.1 |  | 0.1 |  | 0.2 | ns |

## Note:

1. Clock skew improves as the clock network becomes more heavily loaded.
eX Family Timing Characteristics (Continued)
(Worst-Case Commercial Conditions $\mathbf{V}_{\text {ccA }}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathbf{c c}}=2.3 \mathrm{~V}$ or $3.0 \mathrm{~V}, \mathbf{T}_{\mathbf{J}}=70^{\circ} \mathrm{C}$ )

|  |  | '-P' Speed |  | 'Std' Speed |  | '-F' Speed |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| Dedicated (Hard-Wired) Array Clock Networks |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {HCKH }}$ | Input LOW to HIGH (Pad to R-Cell Input) |  | 1.1 |  | 1.6 |  | 2.3 | ns |
| $\mathrm{t}_{\text {HCKL }}$ | Input HIGH to LOW (Pad to R-Cell Input) |  | 1.1 |  | 1.6 |  | 2.3 | ns |
| $\mathrm{t}_{\text {HPW }}$ | Minimum Pulse Width HIGH | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| $\mathrm{t}_{\text {HPWL }}$ | Minimum Pulse Width LOW | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| thCKSW | Maximum Skew |  | <0.1 |  | <0.1 |  | <0.1 | ns |
| $\mathrm{t}_{\mathrm{HP}}$ | Minimum Period | 2.8 |  | 4.0 |  | 5.6 |  | ns |
| $\mathrm{f}_{\text {HMAX }}$ | Maximum Frequency |  | 357 |  | 250 |  | 178 | MHz |
| Routed Array Clock Networks |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {RCKH }}$ | Input LOW to HIGH (Light Load) (Pad to R-Cell Input) MAX. |  | 1.0 |  | 1.4 |  | 2.0 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (Light Load) (Pad to R-Cell Input) MAX. |  | 1.0 |  | 1.4 |  | 2.0 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH ( $50 \%$ Load) (Pad to R-Cell Input) MAX. |  | 1.2 |  | 1.7 |  | 2.4 | ns |
| $t_{\text {RCKL }}$ | Input HIGH to LOW (50\% Load) (Pad to R-Cell Input) MAX. |  | 1.2 |  | 1.7 |  | 2.4 | ns |
| $t_{\text {RCKH }}$ | Input LOW to HIGH (100\% Load) (Pad to R-Cell Input) MAX. |  | 1.4 |  | 2.0 |  | 2.8 | ns |
| $\mathrm{t}_{\text {RCKL }}$ | Input HIGH to LOW (100\% Load) (Pad to R-Cell Input) MAX. |  | 1.4 |  | 2.0 |  | 2.8 | ns |
| $\mathrm{t}_{\text {RPWH }}$ | Min. Pulse Width HIGH | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| $t_{\text {RPWL }}$ | Min. Pulse Width LOW | 1.4 |  | 2.0 |  | 2.8 |  | ns |
| $t_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (Light Load) |  | 0.2 |  | 0.3 |  | 0.4 | ns |
| $\mathrm{t}_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (50\% Load) |  | 0.2 |  | 0.2 |  | 0.3 | ns |
| $\mathrm{t}_{\text {RCKSW }}{ }^{1}$ | Maximum Skew (100\% Load) |  | 0.1 |  | 0.1 |  | 0.2 | ns |

## Note:

1. Clock skew improves as the clock network becomes more heavily loaded.
eX Family Timing Characteristics (Continued)
(Worst-Case Commercial Conditions $\mathbf{V}_{\mathbf{C C A}}=2.3 \mathrm{~V}, \mathbf{T}_{\mathbf{J}}=7 \mathbf{0}^{\circ} \mathrm{C}$ )

|  |  | '-P' | eed | 'Std' | eed | '-F' | eed |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Units |
| 2.5V LVTTL Output Module Timing ${ }^{1}\left(\mathrm{~V}_{\mathrm{CCI}}=2.3 \mathrm{~V}\right)$ |  |  |  |  |  |  |  |  |
| $t_{\text {DLH }}$ <br> $t_{\text {DHL }}$ <br> $\mathrm{t}_{\mathrm{DHLS}}$ <br> tenzl <br> $t_{\text {ENZLS }}$ <br> $t_{\text {ENZH }}$ <br> tenLZ <br> $t_{\text {ENHZ }}$ <br> $\mathrm{d}_{\text {TLH }}$ <br> $\mathrm{d}_{\mathrm{THL}}$ <br> $\mathrm{d}_{\mathrm{THLS}}$ | Data-to-Pad LOW to HIGH <br> Data-to-Pad HIGH to LOW <br> Data-to-Pad HIGH to LOW—Low Slew <br> Enable-to-Pad, Z to L <br> Enable-to-Pad $Z$ to L—Low Slew <br> Enable-to-Pad, Z to H <br> Enable-to-Pad, L to Z <br> Enable-to-Pad, H to Z <br> Delta Delay vs. Load LOW to HIGH <br> Delta Delay vs. Load HIGH to LOW <br> Delta Delay vs. Load HIGH to LOW-Low Slew |  | $\begin{gathered} \hline 3.3 \\ 3.5 \\ 11.6 \\ 2.5 \\ 11.8 \\ 3.4 \\ 2.1 \\ 2.4 \\ 0.034 \\ 0.016 \\ 0.05 \end{gathered}$ |  | 4.7 5.0 16.6 3.6 16.9 4.9 3.0 5.67 0.046 0.022 0.072 |  | $\begin{gathered} \hline 6.6 \\ 7.0 \\ 23.2 \\ 5.1 \\ 23.7 \\ 6.9 \\ 4.2 \\ 7.94 \\ 0.066 \\ 0.05 \\ 0.1 \end{gathered}$ | ns ns ns ns ns ns ns ns ns/pF ns/pF ns/pF |
| 3.3V LVTTL Output Module Timing ${ }^{1}\left(\mathrm{~V}_{\mathrm{ccI}}=3.0 \mathrm{~V}\right)$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{DLH}}$ <br> $t_{\text {DHL }}$ <br> $\mathrm{t}_{\mathrm{DHLS}}$ <br> tenzl <br> tenzLs <br> $t_{\text {ENZH }}$ <br> tenlz <br> $\mathrm{t}_{\mathrm{ENH}}$ <br> $\mathrm{d}_{\text {TLH }}$ <br> $\mathrm{d}_{\mathrm{THL}}$ <br> $\mathrm{d}_{\text {THLS }}$ | Data-to-Pad LOW to HIGH <br> Data-to-Pad HIGH to LOW <br> Data-to-Pad HIGH to LOW—Low Slew <br> Enable-to-Pad, Z to L <br> Enable-to-Pad Z to L—Low Slew <br> Enable-to-Pad, Z to H <br> Enable-to-Pad, L to Z <br> Enable-to-Pad, H to Z <br> Delta Delay vs. Load LOW to HIGH <br> Delta Delay vs. Load HIGH to LOW <br> Delta Delay vs. Load HIGH to LOW—Low Slew |  | $\begin{gathered} \hline 2.8 \\ 2.7 \\ 9.7 \\ 2.2 \\ 9.7 \\ 2.8 \\ 2.8 \\ 2.6 \\ 0.02 \\ 0.016 \\ 0.05 \end{gathered}$ |  | 4.0 3.9 13.9 3.2 13.9 4.0 4.0 3.8 0.03 0.022 0.072 |  | $\begin{gathered} \hline 5.6 \\ 5.4 \\ 19.5 \\ 4.4 \\ 19.6 \\ 5.6 \\ 5.6 \\ 5.3 \\ 0.046 \\ 0.05 \\ 0.1 \end{gathered}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns/pF <br> ns/pF <br> ns/pF |
| 5.0V TTL Output Module Timing ${ }^{1}\left(\mathrm{~V}_{\mathrm{CCI}}=4.75 \mathrm{~V}\right)$ |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{DLH}}$ <br> $\mathrm{t}_{\mathrm{DHL}}$ <br> tDHLS <br> tenzl <br> tenzLs <br> tenzh <br> $\mathrm{t}_{\text {ENLZ }}$ | Data-to-Pad LOW to HIGH <br> Data-to-Pad HIGH to LOW <br> Data-to-Pad HIGH to LOW—Low Slew <br> Enable-to-Pad, Z to L <br> Enable-to-Pad Z to L—Low Slew <br> Enable-to-Pad, Z to H <br> Enable-to-Pad, L to Z |  | $\begin{aligned} & 2.0 \\ & 2.6 \\ & 6.8 \\ & 1.9 \\ & 6.8 \\ & 2.1 \\ & 3.3 \end{aligned}$ |  | $\begin{aligned} & 2.9 \\ & 3.7 \\ & 9.7 \\ & 2.7 \\ & 9.8 \\ & 3.0 \\ & 4.8 \end{aligned}$ |  | $\begin{gathered} \hline 4.0 \\ 5.2 \\ 13.6 \\ 3.8 \\ 13.7 \\ 4.1 \\ 6.6 \end{gathered}$ |  |

## Note:

1. Delays based on 35 pF loading.

## Pin Description

## CLKA/B Clock A and B

These pins are clock inputs for clock distribution networks. Input levels are compatible with standard TTL or LVTTL specifications. The clock input is buffered prior to clocking the R-cells. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

## GND Ground

LOW supply voltage.

## HCLK Dedicated (Hard-wired) Array Clock

This pin is the clock input for sequential modules. Input levels are compatible with standard TTL or LVTTL specifications. This input is directly wired to each R-cell and offers clock speeds independent of the number of R-cells being driven. If not used, this pin must be set LOW or HIGH on the board. It must not be left floating.

## I/O Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Based on certain configurations, input and output levels are compatible with standard TTL or LVTTL specifications. Unused I/O pins are automatically tristated by the Designer Series software.

## LP Low Power Pin

Controls the low power mode of the eX devices. The device is placed in the low power mode by connecting the LP pin to logic high. In low power mode, all I/Os are tristated, all input buffers are turned OFF, and the core of the devices is turned OFF. To exit the low power mode, the LP pin must be set LOW. The device enters the low power mode 800 ns after the LP pin is driven to a logic HIGH. It will resume normal operation in $200 \mu$ s after the LP pin is driven to a logic low. The logic high level on the LP pin must never exceed the $\mathrm{V}_{\mathrm{SV}}$ voltage. Refer to the $\mathrm{V}_{\mathrm{SV}}$ pin description.

## NC No Connection

This pin is not connected to circuitry within the device. These pins can be driven to any voltage or can be left floating with no effect on the operation of the device.

## PRA, I/O <br> PRB, I/O Probe A/B

The Probe pin is used to output data from any user-defined design node within the device. This independent diagnostic pin can be used in conjunction with the other probe pin to allow real-time diagnostic output of any signal path within the device. The Probe pin can be used as a user-defined I/0 when verification has been completed. The pin's probe capabilities can be permanently disabled to protect programmed design confidentiality.

## TCK, I/O Test Clock

Test clock input for diagnostic probe and device programming. In flexible mode, TCK becomes active when the TMS pin is set LOW (refer to Table 3 on page 6). This pin functions as an I/0 when the boundary scan state machine reaches the "logic reset" state.

## TDI, I/O Test Data Input

Serial input for boundary scan testing and diagnostic probe. In flexible mode, TDI is active when the TMS pin is set LOW (refer to Table 3 on page 6). This pin functions as an I/0 when the boundary scan state machine reaches the "logic reset" state.

## TDO, I/O Test Data Output

Serial output for boundary scan testing. In flexible mode, TD0 is active when the TMS pin is set LOW (refer to Table 3 on page 6). This pin functions as an I/0 when the boundary scan state machine reaches the "logic reset" state. When Silicon Explorer is being used, TD0 will act as an output when the "checksum" command is run. It will return to user IO when "checksum" is complete.

## TMS Test Mode Select

The TMS pin controls the use of the IEEE 1149.1 Boundary Scan pins (TCK, TDI, TDO, TRST). In flexible mode when the TMS pin is set LOW, the TCK, TDI, and TD0 pins are boundary scan pins (refer to Table 3 on page 6). Once the boundary scan pins are in test mode, they will remain in that mode until the internal boundary scan state machine reaches the "logic reset" state. At this point, the boundary scan pins will be released and will function as regular I/0 pins. The "logic reset" state is reached 5 TCK cycles after the TMS pin is set HIGH. In dedicated test mode, TMS functions as specified in the IEEE 1149.1 specifications.

## TRST, I/O Boundary Scan Reset Pin

Once it is configured as the JTAG Reset pin, the TRST pin functions as an active-low input to asynchronously initialize or reset the boundary scan circuit. The TRST pin is equipped with an internal pull-up resistor. This pin functions as an I/0 when the "Reserve JTAG Reset Pin" is not selected in Designer.

## Vcci Supply Voltage

Supply voltage for I/Os. See Table 2 on page 6.

## Vcca Supply Voltage

Supply voltage for Array. See Table 2 on page 6.

## $\mathbf{V}_{\text {sv }} \quad$ Programming Voltage

Supply voltage used for device programming. This pin can be tied to $\mathrm{V}_{\mathrm{CCA}}$ or $\mathrm{V}_{\mathrm{CCI}}$ but cannot exceed 3.6 V . If the security fuse is programmed, the $\mathrm{V}_{\mathrm{SV}}$ limit is extended to 6.0 V .

Package Pin Assignments
64-Pin TQFP (Top View)


## 64-Pin TQFP

| Pin Number | eX64 <br> Function | eX128 <br> Function | Pin Number | eX64 Function | eX128 Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | GND | GND | 33 | GND | GND |
| 2 | TDI, I/O | TDI, I/O | 34 | I/O | I/O |
| 3 | I/O | I/O | 35 | I/O | I/O |
| 4 | TMS | TMS | 36 | $\mathrm{V}_{S V}{ }^{1}$ | $\mathrm{V}_{S V}{ }^{1}$ |
| 5 | GND | GND | 37 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 6 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 38 | I/O | I/O |
| 7 | I/O | I/O | 39 | I/O | I/O |
| 8 | I/O | I/O | 40 | NC | I/O |
| 9 | NC | I/O | 41 | NC | I/O |
| 10 | NC | I/O | 42 | I/O | I/O |
| 11 | TRST, I/O | TRST, I/O | 43 | I/O | I/O |
| 12 | I/O | I/O | 44 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 13 | NC | I/O | 45 | GND/LP ${ }^{1}$ | GND/ LP ${ }^{1}$ |
| 14 | GND | GND | 46 | GND | GND |
| 15 | I/O | I/O | 47 | I/O | I/O |
| 16 | I/O | I/O | 48 | I/O | I/O |
| 17 | I/O | I/O | 49 | I/O | I/O |
| 18 | I/O | I/O | 50 | I/O | I/O |
| 19 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 51 | I/O | I/O |
| 20 | I/O | I/O | 52 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 21 | PRB, I/O | PRB, I/O | 53 | I/O | I/O |
| 22 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | 54 | I/O | I/O |
| 23 | GND | GND | 55 | CLKA | CLKA |
| 24 | I/O | I/O | 56 | CLKB | CLKB |
| 25 | HCLK | HCLK | 57 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| 26 | I/O | I/O | 58 | GND | GND |
| 27 | I/O | I/O | 59 | PRA, I/O | PRA, I/O |
| 28 | I/O | I/O | 60 | I/O | I/O |
| 29 | I/O | I/O | 61 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 30 | I/O | I/O | 62 | I/O | I/O |
| 31 | I/O | I/O | 63 | I/O | I/O |
| 32 | TDO, I/O | TDO, I/O | 64 | TCK, I/O | TCK, I/O |

1. Please read the $V_{S V}$ and LP pin descriptions for restrictions on their use.

## Package Pin Assignments (Continued) 100-Pin TQFP (Top View)



100-TQFP

| Pin Number | eX64 Function | eX128 Function | eX256 Function | Pin Number | eX64 Function | eX128 Function | eX256 Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | GND | GND | GND | 51 | GND | GND | GND |
| 2 | TDI, I/O | TDI, I/O | TDI, I/O | 52 | NC | NC | I/O |
| 3 | NC | NC | I/O | 53 | NC | NC | I/O |
| 4 | NC | NC | I/O | 54 | NC | NC | I/O |
| 5 | NC | NC | I/O | 55 | I/O | I/O | I/O |
| 6 | I/O | I/O | 1/O | 56 | I/O | I/O | 1/O |
| 7 | TMS | TMS | TMS | 57 | $\mathrm{V}_{\text {SV }}{ }^{1}$ | $\mathrm{V}_{\text {SV }}{ }^{1}$ | $\mathrm{V}_{\text {SV }}{ }^{1}$ |
| 8 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 58 | $\mathrm{V}_{\mathrm{CCl}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 9 | GND | GND | GND | 59 | NC | I/O | I/O |
| 10 | NC | I/O | I/O | 60 | I/O | I/O | I/O |
| 11 | NC | I/O | I/O | 61 | NC | I/O | I/O |
| 12 | I/O | I/O | I/O | 62 | I/O | I/O | I/O |
| 13 | NC | I/O | I/O | 63 | NC | I/O | I/O |
| 14 | I/O | I/O | I/O | 64 | I/O | I/O | I/O |
| 15 | NC | I/O | I/O | 65 | NC | I/O | I/O |
| 16 | TRST, I/O | TRST, I/O | TRST, I/O | 66 | I/O | I/O | I/O |
| 17 | NC | I/O | I/O | 67 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $V_{\text {CCA }}$ |
| 18 | I/O | I/O | I/O | 68 | GND/LP ${ }^{1}$ | GND/LP ${ }^{1}$ | GND/LP ${ }^{1}$ |
| 19 | NC | I/O | I/O | 69 | GND | GND | GND |
| 20 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 70 | I/O | I/O | I/O |
| 21 | I/O | I/O | I/O | 71 | I/O | I/O | I/O |
| 22 | NC | I/O | I/O | 72 | NC | I/O | I/O |
| 23 | NC | NC | I/O | 73 | NC | NC | I/O |
| 24 | NC | NC | I/O | 74 | NC | NC | I/O |
| 25 | I/O | I/O | I/O | 75 | NC | NC | I/O |
| 26 | I/O | I/O | I/O | 76 | NC | I/O | I/O |
| 27 | I/O | I/O | 1/O | 77 | I/O | I/O | I/O |
| 28 | I/O | I/O | 1/O | 78 | I/O | I/O | I/O |
| 29 | I/O | I/O | 1/O | 79 | I/O | I/O | I/O |
| 30 | I/O | I/O | I/O | 80 | I/O | I/O | I/O |
| 31 | I/O | I/O | I/O | 81 | I/O | I/O | I/O |
| 32 | I/O | I/O | I/O | 82 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| 33 | I/O | I/O | 1/O | 83 | I/O | I/O | I/O |
| 34 | PRB, I/O | PRB, I/O | PRB, I/O | 84 | I/O | I/O | I/O |
| 35 | $V_{\text {CCA }}$ | $V_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | 85 | I/O | I/O | I/O |
| 36 | GND | GND | GND | 86 | I/O | I/O | I/O |
| 37 | NC | NC | NC | 87 | CLKA | CLKA | CLKA |
| 38 | I/O | I/O | I/O | 88 | CLKB | CLKB | CLKB |
| 39 | HCLK | HCLK | HCLK | 89 | NC | NC | NC |
| 40 | I/O | I/O | I/O | 90 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $V_{\text {CCA }}$ |
| 41 | 1/O | I/O | I/O | 91 | GND | GND | GND |
| 42 | I/O | I/O | I/O | 92 | PRA, I/O | PRA, I/O | PRA, I/O |
| 43 | I/O | I/O | I/O | 93 | I/O | I/O | I/O |
| 44 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | 94 | I/O | I/O | I/O |
| 45 | I/O | I/O | I/O | 95 | I/O | I/O | I/O |
| 46 | I/O | I/O | 1/O | 96 | I/O | I/O | I/O |
| 47 | I/O | I/O | I/O | 97 | I/O | I/O | I/O |
| 48 | I/O | I/O | I/O | 98 | I/O | I/O | I/O |
| 49 | TDO, I/O | TDO, I/O | TDO, I/O | 99 | I/O | I/O | I/O |
| 50 | NC | I/O | I/O | 100 | TCK, I/O | TCK, I/O | TCK, I/O |

1. Please read the $V_{S V}$ and LP pin descriptionsfor restrictions on their use.

## Package Pin Assignments (Continued)

## 49-Pin CSP (Top View)



49-Pin CSP

| Pin Number | eX64 <br> Function | eX128 Function | Pin Number | eX64 Function | eX128 <br> Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | I/O | I/O | D5 | $\mathrm{V}_{\text {SV }}{ }^{1}$ | $\mathrm{V}_{\text {SV }}{ }^{1}$ |
| A2 | I/O | I/O | D6 | I/O | I/O |
| A3 | I/O | I/O | D7 | I/O | I/O |
| A4 | I/O | I/O | E1 | I/O | I/O |
| A5 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | E2 | TRST, I/O | TRST, I/O |
| A6 | I/O | I/O | E3 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| A7 | I/O | I/O | E4 | GND | GND |
| B1 | TCK, I/O | TCK, I/O | E5 | I/O | I/O |
| B2 | I/O | I/O | E6 | I/O | I/O |
| B3 | I/O | I/O | E7 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| B4 | PRA, I/O | PRA, I/O | F1 | I/O | I/O |
| B5 | CLKA | CLKA | F2 | I/O | I/O |
| B6 | I/O | I/O | F3 | I/O | I/O |
| B7 | GND/LP ${ }^{1}$ | GND/LP ${ }^{1}$ | F4 | I/O | I/O |
| C1 | I/O | I/O | F5 | HCLK | HCLK |
| C2 | TDI, I/O | TDI, I/O | F6 | I/O | I/O |
| C3 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | F7 | TDO, I/O | TDO, I/O |
| C4 | GND | GND | G1 | I/O | I/O |
| C5 | CLKB | CLKB | G2 | I/O | I/O |
| C6 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | G3 | I/O | I/O |
| C7 | I/O | I/O | G4 | PRB, I/O | PRB, I/O |
| D1 | I/O | I/O | G5 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| D2 | TMS | TMS | G6 | I/O | I/O |
| D3 | GND | GND | G7 | I/O | I/O |
| D4 | GND | GND |  |  |  |

## Package Pin Assignments (Continued)

## 128-Pin CSP (Top View)

A1 Ball Pad Corner

|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
| :---: | :---: |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
| c | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc-1-\bigcirc \bigcirc \bigcirc \bigcirc$ |
| G | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |
|  | $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ |

eX Family FPGAs

128-CSP

| Pin Number | eX64 Function | eX128 <br> Function | eX256 <br> Function |
| :---: | :---: | :---: | :---: |
| A1 | I/O | I/O | I/O |
| A2 | TCK, I/O | TCK, I/O | TCK, I/O |
| A3 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| A4 | I/O | I/O | I/O |
| A5 | I/O | I/O | I/O |
| A6 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| A7 | I/O | I/O | I/O |
| A8 | I/O | I/O | I/O |
| A9 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| A10 | I/O | I/O | I/O |
| A11 | I/O | I/O | I/O |
| A12 | I/O | I/O | I/O |
| B1 | TMS | TMS | TMS |
| B2 | I/O | I/O | I/O |
| B3 | I/O | I/O | I/O |
| B4 | I/O | I/O | I/O |
| B5 | I/O | I/O | I/O |
| B6 | PRA, I/O | PRA, I/O | PRA, I/O |
| B7 | CLKB | CLKB | CLKB |
| B8 | I/O | I/O | I/O |
| B9 | I/O | I/O | I/O |
| B10 | I/O | I/O | I/O |
| B11 | GND | GND | GND |
| B12 | I/O | I/O | I/O |
| C1 | I/O | I/O | I/O |
| C2 | TDI, I/O | TDI, I/O | TDI, I/O |
| C3 | I/O | I/O | I/O |
| C4 | I/O | I/O | I/O |
| C5 | I/O | I/O | I/O |
| C6 | CLKA | CLKA | CLKA |
| C7 | I/O | I/O | I/O |
| C8 | I/O | I/O | I/O |
| C9 | I/O | I/O | I/O |
| C10 | NC | I/O | I/O |
| C11 | NC | I/O | I/O |
| C12 | I/O | I/O | I/O |
| D1 | NC | I/O | I/O |
| D2 | I/O | I/O | I/O |
| D3 | I/O | I/O | I/O |


| Pin Number | eX64 Function | eX128 Function | eX256 Function |
| :---: | :---: | :---: | :---: |
| D4 | 1/0 | I/O | I/O |
| D5 | I/O | I/O | I/O |
| D6 | GND | GND | GND |
| D7 | I/O | I/O | I/O |
| D8 | GND | GND | GND |
| D9 | I/O | I/O | I/O |
| D10 | 1/0 | 1/0 | I/O |
| D11 | I/O | I/O | I/O |
| D12 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| E1 | NC | I/O | I/O |
| E2 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| E3 | I/O | I/O | I/O |
| E4 | GND | GND | GND |
| E9 | GND | GND | GND |
| E10 | I/O | I/O | I/O |
| E11 | GND/LP ${ }^{1}$ | GND/LP ${ }^{1}$ | GND/LP ${ }^{1}$ |
| E12 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| F1 | NC | I/O | I/O |
| F2 | NC | I/O | I/O |
| F3 | NC | I/O | 1/0 |
| F4 | I/O | I/O | I/O |
| F9 | GND | GND | GND |
| F10 | NC | I/O | I/O |
| F11 | 1/0 | 1/0 | 1/0 |
| F12 | I/O | I/O | I/O |
| G1 | NC | I/O | I/O |
| G2 | TRST, I/O | TRST, I/O | TRST, I/O |
| G3 | I/O | I/O | I/O |
| G4 | GND | GND | GND |
| G9 | GND | GND | GND |
| G10 | NC | I/O | I/O |
| G11 | I/O | 1/0 | 1/0 |
| G12 | NC | I/O | I/O |
| H1 | GND | GND | GND |
| H2 | I/O | I/O | I/O |
| H3 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ |
| H4 | GND | GND | GND |
| H9 | I/O | I/O | I/O |
| H10 | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{ClI}}$ | $\mathrm{V}_{\mathrm{ClI}}$ |

128-CSP

| Pin Number | eX64 Function | $\begin{gathered} \hline \text { eX128 } \\ \text { Function } \end{gathered}$ | $\begin{gathered} \text { eX256 } \\ \text { Function } \end{gathered}$ | Pin Number | eX64 Function | eX128 Function | eX256 Function |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H11 | $\mathrm{V}_{\mathrm{SV}}{ }^{1}$ | $\mathrm{V}_{\mathrm{SV}}{ }^{1}$ | $\mathrm{V}_{\mathrm{SV}}{ }^{1}$ | K12 | 1/0 | 1/0 | 1/0 |
| H12 | NC | I/O | I/O | L1 | I/O | I/O | I/O |
| J1 | NC | NC | vsv ${ }^{1}$ | L2 | I/O | I/O | I/O |
| J2 | I/O | //O | I/O | L3 | NC | I/O | I/O |
| J3 | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | $\mathrm{V}_{\mathrm{CCI}}$ | L4 | I/O | I/O | I/O |
| J4 | I/O | I/O | I/O | L5 | I/O | 1/0 | I/O |
| J5 | I/O | I/O | I/O | L6 | I/O | I/O | I/O |
| J6 | I/O | I/O | I/O | L7 | I/O | I/O | I/O |
| J7 | GND | GND | GND | L8 | I/O | I/O | I/O |
| J8 | I/O | I/O | I/O | L9 | I/O | I/O | I/O |
| J9 | GND | GND | GND | L10 | I/O | I/O | I/O |
| J10 | I/O | I/O | I/O | L11 | NC | I/O | I/O |
| J11 | I/O | I/O | 1/0 | L12 | $\mathrm{V}_{\mathrm{Cl}}$ | $\mathrm{V}_{\mathrm{Cl}}$ | $\mathrm{V}_{\mathrm{Cl}}$ |
| J12 | NC | I/O | 1/0 | M1 | GND | GND | GND |
| K1 | NC | I/O | I/O | M2 | I/O | I/O | I/O |
| K2 | I/O | I/O | I/O | M3 | I/O | I/O | I/O |
| K3 | I/O | I/O | I/O | M4 | I/O | I/O | I/O |
| K4 | I/O | I/O | I/O | M5 | I/O | I/O | I/O |
| K5 | I/O | I/O | I/O | M6 | I/O | I/O | I/O |
| K6 | PRB, I/O | PRB, I/O | PRB, I/O | M7 | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ | $\mathrm{V}_{\text {CCA }}$ |
| K7 | HCLK | HCLK | HCLK | M8 | I/O | I/O | I/O |
| K8 | I/O | I/O | I/O | M9 | I/O | I/O | I/O |
| K9 | I/O | //O | I/O | M10 | I/O | I/O | I/O |
| K10 | I/O | I/O | I/O | M11 | I/O | 1/0 | 1/0 |
| K11 | TDO, I/O | TDO, I/O | TDO, I/O | M12 | 1/0 | I/O | I/O |

1. Please read the $V_{S V}$ and LP pin descriptions for restrictions on their use.

## Package Pin Assignments (Continued) 180-Pin CSP (Top View)

180-Pin CSP

| Pin Number | $\begin{aligned} & \text { ex256 } \\ & \text { Function } \end{aligned}$ | Pin Number | $\begin{gathered} \hline \text { eX256 } \\ \text { Function } \end{gathered}$ | Pin Number | $\begin{aligned} & \hline \text { eX256 } \\ & \text { Function } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | 1/0 | D6 | 1/0 | H5 | GND |
| A2 | I/O | D7 | CLKA | H10 | GND |
| A3 | GND | D8 | I/O | H11 | I/O |
| A4 | NC | D9 | I/O | H12 | I/O |
| A5 | NC | D10 | I/O | H13 | I/O |
| A6 | NC | D11 | I/O | H14 | I/O |
| A7 | NC | D12 | 1/0 | J1 | 1/0 |
| A8 | NC | D13 | 1/0 | J2 | GND |
| A9 | NC | D14 | 1/0 | J3 | I/O |
| A10 | NC | E1 | 1/0 | J4 | $\mathrm{V}_{\mathrm{CCI}}$ |
| A11 | NC | E2 | 1/0 | J5 | GND |
| A12 | 1/O | E3 | I/O | J10 | I/O |
| A13 | I/O | E4 | I/O | J11 | $\mathrm{V}_{\mathrm{CCI}}$ |
| A14 | I/O | E5 | 1/0 | J12 | $\mathrm{v}_{\mathrm{SV}}{ }^{1}$ |
| B1 | 1/0 | E6 | 1/0 | J13 | I/O |
| B2 | I/O | E7 | GND | J14 | I/O |
| B3 | TCK, I/O | E8 | I/O | K1 | I/O |
| B4 | $\mathrm{V}_{\mathrm{CCI}}$ | E9 | GND | K2 | $\mathrm{v}_{\mathrm{SV}}{ }^{1}$ |
| B5 | 1/0 | E10 | I/O | K3 | I/O |
| B6 | I/O | E11 | 1/0 | K4 | $\mathrm{V}_{\mathrm{CCI}}$ |
| B7 | $\mathrm{V}_{\text {CCA }}$ | E12 | 1/0 | K5 | I/O |
| B8 | I/O | E13 | $\mathrm{V}_{\mathrm{CCI}}$ | K6 | I/O |
| B9 | I/O | E14 | 1/0 | K7 | I/O |
| B10 | $\mathrm{V}_{\mathrm{CCI}}$ | F1 | 1/0 | K8 | GND |
| B11 | 1/0 | F2 | I/O | K9 | I/O |
| B12 | 1/0 | F3 | $\mathrm{V}_{\mathrm{CCI}}$ | K10 | GND |
| B13 | 1/0 | F4 | I/O | K11 | I/O |
| B14 | 1/0 | F5 | GND | K12 | I/O |
| C1 | I/O | F10 | GND | K13 | I/O |
| C2 | TMS | F11 | I/O | K14 | I/O |
| C3 | 1/0 | F12 | GND/LP ${ }^{1}$ | L1 | I/O |
| C4 | 1/0 | F13 | $V_{\text {CCA }}$ | L2 | I/O |
| C5 | 1/0 | F14 | I/O | L3 | I/O |
| C6 | 1/0 | G1 | $V_{\text {CCA }}$ | L4 | I/O |
| C7 | PRA, I/O | G2 | I/O | L5 | I/O |
| C8 | CLKB | G3 | 1/0 | L6 | I/O |
| C9 | I/O | G4 | I/O | L7 | PRB, I/O |
| C10 | 1/0 | G5 | 1/0 | L8 | HCLK |
| C11 | 1/0 | G10 | GND | L9 | I/O |
| C12 | GND | G11 | I/O | L10 | I/O |
| C13 | I/O | G12 | 1/0 | L11 | I/O |
| C14 | 1/0 | G13 | I/O | L12 | TDO, I/O |
| D1 | 1/0 | G14 | $\mathrm{V}_{\text {CCA }}$ | L13 | I/O |
| D2 | I/O | H1 | I/O | L14 | I/O |
| D3 | TDI, I/O | H2 | 1/0 | M1 | 1/0 |
| D4 | I/O | H3 | TRST, I/O | M2 | I/O |
| D5 | 1/0 | H4 | I/O | M3 | I/O |


| Pin Number | eX256 <br> Function |
| :---: | :---: |
| M4 | I/O |
| M5 | I/O |
| M6 | I/O |
| M7 | I/O |
| M8 | I/O |
| M9 | I/O |
| M10 | I/O |
| M11 | I/O |
| M12 | I/O |
| M13 | $\mathrm{V}_{\mathrm{CCl}}$ |
| M14 | I/O |
| N1 | I/O |
| N2 | GND |
| N3 | I/O |
| N4 | I/O |
| N5 | I/O |
| N6 | I/O |
| N7 | I/O |
| N8 | $\mathrm{V}_{\text {CCA }}$ |
| N9 | I/O |
| N10 | I/O |
| N11 | I/O |
| N12 | I/O |
| N13 | I/O |
| N14 | I/O |
| P1 | I/O |
| P2 | I/O |
| P3 | I/O |
| P4 | NC |
| P5 | NC |
| P6 | NC |
| P7 | NC |
| P8 | NC |
| P9 | NC |
| P10 | NC |
| P11 | NC |
| P12 | GND |
| P13 | I/O |
| P14 | I/O |

1. Please read the $V_{S V}$ and LP pin descriptions for restrictions on their use.

## List of Changes

The following table lists critical changes that were made in the current version of the document.

| Previous version | Changes in current version (v3.0) | Page |
| :---: | :---: | :---: |
| v2.0.1 | The "Recommended Operating Conditions" on page 8 has been changed. | page 8 |
|  | The "3.3V Electrical Specifications" on page 9 has been updated. | page 9 |
|  | The "5.0V Electrical Specifications" on page 9 has been updated. | page 9 |
|  | The "Total Dynamic Power (mW)" on page 11 is new. | page 11 |
|  | The System Power at 5\%, 10\%, and 15\% Duty Cycle is new. | page 11 |
|  | The "eX Timing Model*" on page 13 has been updated. | page 13 |
| Advanced v0.4 | The I/O Features table, Table 1 on page 5, was updated. | page 5 |
|  | The table, "2.5V LP/Sleep Mode Specifications Typical Conditions, $\mathrm{VCCA}, \mathrm{VCCI}=$ $2.5 \mathrm{~V}, \mathrm{TJ}=25^{\circ} \mathrm{C}$ " on page 6 , was updated. | page 6 |
|  | "Typical eX Standby Current at $25^{\circ} \mathrm{C}$ " on page 8 is a new table. | page 8 |
|  | The table in the section, "Package Thermal Characteristics" on page 12 has been updated for the 49-Pin CSP. | page 11 |
|  | The "eX Timing Model*" on page 13 has been updated. | page 12 |
|  | The timing numbers found in, "eX Family Timing Characteristics" on page 16 have been updated. | pages 15-18 |
|  | The $\mathrm{V}_{\text {SV }}$ pin has been added to the "Pin Description" on page 20. | page 18 |
|  | Please see the following pin tables for the $\mathrm{V}_{\text {SV }}$ pin and an important footnote including the pin: "64-Pin TQFP" on page 22,"100-TQFP" on page 24, ,49-Pin CSP" on page 25, "128-CSP" on page 27 , and "180-Pin CSP" on page 30 . | $\begin{aligned} & \text { pages- } 21,23,24, \\ & 26,27,29 \end{aligned}$ |
|  | The figure, "100-Pin TQFP (Top View)" on page 23 has been updated. | page 22 |
| Advanced v0.3 | In the Product Profile table, the Maximum User I/Os for eX64 was changed to 84. | page 1 |
|  | In the Product Profile table, the Maximum User I/Os for eX128 was changed to 100. | page 1 |
| Advanced v0.2 | The Mechanical Drawings section has been removed from the data sheet. The mechanical drawings are now contained in a separate document, "Package Characteristics and Mechanical Drawings," available on the Actel web site. |  |
|  | A new section describing Clock Resources has been added. | page 5 |
|  | A new table describing I/O Features has been added. | page 6 |
|  | The Pin Description section has been updated and clarified. | page 21 |
|  | The original Electrical Specifications table was separated into two tables $(2.5 \mathrm{~V}$ and $3.3 / 5.0 \mathrm{~V}$ ). In both tables, several different currents are specified for $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$. | Page 8 and 9 |
|  | A new table listing 2.5V low power specifications and associated power graphs were added. | page 9 |
|  | Pin functions for eX256 TQ100 have been added to the 100-TQFP table. | page 25 |
|  | A CS49 pin drawing and pin assignment table including eX64 and eX128 pin functions have been added. | page 26 |
|  | A CS128 pin drawing and pin assignment table including eX64, eX128, and eX256 pin functions have been added. | pages 26-27 |
|  | A CS180 pin drawing and pin assignment table for eX256 pin functions have been added. | pages 27, 31 |
| Advanced v. 1 | The following table note was added to the eX Timing Characteristics table for clarification: Clock skew improves as the clock network becomes more heavily loaded. | pages 14-15 |

## Data Sheet Categories

In order to provide the latest information to designers, some data sheets are published before data has been fully characterized. Product Briefs are modified versions of data sheets. Data sheets are marked as "Advanced," "Preliminary," and "Web-only." The definition of these categories are as follows:

## Product Brief

The product brief is a modified version of an Advanced data sheet containing general product information. This brief summarizes specific device and family information for non-release products.

## Advanced

The data sheet contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

## Preliminary

The data sheet contains information based on simulation and/or initial characterization. The information is believed to be correct, but changes are possible.

## Unmarked (production)

The data sheet contains information that is considered to be final.

## Web-only Versions

Web-only versions have three numbers in the version number (example: v2.0.1). A web-only version means Actel is posting the data sheet so customers have the latest information, but we are not printing the version because some information is going to change shortly after posting.

Actel and the Actel logo are registered trademarks of Actel Corporation.
All other trademarks are the property of their owners.

http://www.actel.com

## Actel Europe Ltd.

Maxfli Court, Riverside Way
Camberley, Surrey GU15 3YL United Kingdom
Tel: +44 (0)1276 401450
Fax: +44 (0)1276 401490

## Actel Corporation

955 East Arques Avenue
Sunnyvale, California 94086
USA
Tel: (408) 739-1010
Fax: (408) 739-1540

Actel Asia-Pacific
EXOS Ebisu Bldg. 4F
1-24-14 Ebisu Shibuya-ku
Tokyo 150 Japan
Tel: +81 03-3445-7671
Fax: +81 03-3445-7668

