# **STA323W** # 2.1 HIGH EFFICIENCY DIGITAL AUDIO SYSTEM TARGET SPECIFICATION #### 1 FEATURES - Wide supply voltage range (10-36V) - 3 Power Output Configurations - -2x10W + 1x20W - 2x20W - 1x40W - Power SO-36 Slug Down Package - 2.1 Channels of 24-Bit DDX® - 100dB SNR and Dynamic Range - 32kHz to 192kHz Input Sample Rates - Digital Gain/Attenuation +48dB to -80dB in 0.5dB steps - 4 x 28-bit User Programmable Biquads (EQ) per Channel - I<sup>2</sup>C Control - 2-Channel I<sup>2</sup>S Input Data Interface - Individual Channel and Master Gain/ Attenuation - Individual Channel and Master Soft and Hard Mute - Individual Channel Volume and EQ Bypass - Bass/Treble Tone Control - Dual Independent Programmable Limiters/ Compressors - Automodes<sup>TM</sup> - 32 Preset EQ Curves - 15 Preset Crossover Settings - Auto Volume Controlled Loudness - 3 Preset Volume Curves - 2 Preset Anti-Clipping Modes - Preset Nighttime Listening Mode - Preset TV AGC - Input and Output Channel Mapping - AM Noise Reduction and PWM Frequency Shifting Modes - Soft Volume Update and Muting - Auto Zero Detect and Invalid Input Detect Muting Selectable DDX® Ternary or Binary #### Figure 1. Package PowerSO36 SLUG DOWN Table 1. Order Codes | Part Number | Package | |-------------|-----------------------| | STA323W | PowerSO36 (Slug Down) | | STA323WTR | Tape & Reel | PWM output + Variable PWM Speeds - Selectable De-emphasis - Post-EQ User Programmable Mix with default 2.1 Bass Management settings - Variable Max Power Correction for lower fullpower THD - 4 Output Routing Configurations - Selectable Clock Input Ratio - 96kHz Internal Processing Sample Rate, 24 to 28-bit precision - QXpander - Video Application: 576 fs input mode suporting #### 2 DESCRIPTION The STA323W is an integrated solution of digital audio processing, digital amplifier control, and DDX-Power Output Stage, thereby creating a high-power single-chip DDX® solution comprising of high-quality, high-efficiency, all digital amplification. The STA323W power section consists of four independent half-bridges. These can be configured via digital control to operate in different modes. 2.1 channels can be provided by two half-bridges and a single full-bridge, providing up to 2x10W + 1x20W of power output. 2 Channels can be provided by two full-bridges, providing up to 2x20W of power. The IC can also be configured as a single paralelled full-bridge capable of high-current operation and 1x40W output. Also provided in the STA323W are a full assort- REV. 1 1/41 January 2005 ment of digital processing features. This includes up to 4 programmable 28-bit biquads (EQ) per channel, and bass/treble tone control. Automodes™ enable a time-to-market advantage by substantially reducing the amount of software development needed for certain functions. This includes Auto Volume loudness, preset volume curves, preset EQ settings, etc. New advanced AM radio inerference reduction modes. The serial audio data input interface accepts all possible formats, including the popular I2S format. Three channels of DDX® processing are provided. This high quality conversion from PCM audio to DDX's patented tri-state PWM switching waveform provides over 100dB SNR and dynamic range. ## 3 ORDERING INFORMATION Figure 2. Block Diagram Figure 3. Channel Signal Flow Diagram through the Digital Core #### 3.1 EQ Processing Two channels of input data (re-sampled if necessary) at 96 kHz are provided to the EQ processing block. In this block, upto 4 user-defined Biquads can be appplied to each of the two channels. Pre-scaling, dc-blocking high-pass, de-emphasis, bass, and tone control filters can also be applied based on various configuration parameter settings. The entire EQ block can be bypassed for all channels simulatneously by setting the DSPB bit to '1'. And the CxEQBP bits can be used to bypass the EQ functionality on a per channel basis. Figure below shows the internal signal flow through the EQ block. Figure 4. Channel Signal Flow through the EQ Block Figure 5. 2-Channel (Full-bridge) Power, OCFG(1...0) = 00 Figure 6. - 2.1-Channel Power Configuration OCFG(1...0) = 01 Figure 7. 1-Channel Mono-Parallel Configuration, OCFG(1...0) = 11 Figure 8. BLOCK DIAGRAMS (refer to Stereo Application Circuit) Figure 9. Pin Description **Table 2. Pin Description** | PIN | TYPE | NAME | DESCRIPTION | |-----|----------|----------------|-----------------------------------------------| | 1 | N.C. | | N.C. | | 2 | N.C. | | N.C. | | 3 | 0 | OUT2B | Output half bridge 2B | | 4 | I/O | VCC2B | Positive supply | | 5 | Reserved | | Test pin to be externally connected to Ground | | 6 | I/O | GND2B | Negative Supply | | 7 | I/O | GND2A | Negative Supply | | 8 | I/O | VCC2A | Positive supply | | 9 | 0 | OUT2A | Output half bridge 2A | | 10 | 0 | OUT1B | Output half bridge 1B | | 11 | I/O | VCC1B | Positive supply | | 12 | I/O | GND1B | Negative Supply | | 13 | I/O. | GND1A | Negative Supply | | 14 | N.C. | | N.C. | | 15 | I/O | VCC1A | Positive supply | | 16 | 0 | OUT1A | Output half bridge 1A | | 17 | I/O | GNDCLEAN | Logical ground | | 18 | I/O | GNDREG | Substrate ground | | 19 | I/O | VDD DIGITAL | Logic Supply | | 20 | I/O | VL | Logic Supply | | 21 | I | CONFIG | Logic Levels | | 22 | I | RESET | Reset | | 23 | I | SCL | I <sup>2</sup> C Serial Clock | | 24 | I/O | SDA | I <sup>2</sup> C Serial Data | | 25 | RES | Reserved | This pin must be connected to GND | | 26 | I | PLL FILTER | Connection to PLL filter | | 27 | I | XTI | PLL Input Clock | | 28 | I/O | Analog Ground | Analog Ground | | 29 | I/O | Analog Supply | Analog Supply 3.3 | | 30 | I | SDI_12 | I <sup>2</sup> S Serial Data Channels 1 & 2 | | 31 | I/O | LRCKI | I <sup>2</sup> S Left/Right Clock, | | 32 | I | BICKI | I <sup>2</sup> S Serial Clock | | 33 | I/O | Digital Ground | Digital Ground | | 34 | I/O | Digital Supply | Digital Supply 3.3V | | 35 | I/O | VSS DIGITAL | 5V Regulator referred to +Vcc | | 36 | I/O | VCCDIGITAL | 5V Regulator referred to ground | ## **Table 3. ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------|-------------------|------| | V <sub>DD_3.3</sub> | 3.3V I/O Power Supply | -0.5 to 4 | V | | Vi | Voltage on input pins | -0.5 to (VDD+0.5) | V | | Vo | Voltage on output pins | -0.5 to (VDD+0.5) | V | | T <sub>stg</sub> | Storage Temperature | -40 to +150 | °C | | T <sub>amb</sub> | Ambient Operating Temperature | -20 to +85 | °C | | V <sub>CC</sub> | DC Supply Voltage | 40 | V | | V <sub>MAX</sub> | Maximum voltage on pins 20 | 5.5 | V | ## **Table 4. THERMAL DATA** | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------------|-----|-----|-----|------| | R <sub>thj-case</sub> | Thermal resistance Junction to case (thermal pad) | | | 2.5 | °C/W | | T <sub>j-SD</sub> | Thermal Shut-down Junction Temperature | | 150 | | °C | | T <sub>WARN</sub> | Thermal Warning Temperature | | 130 | | °C | | T <sub>h-SD</sub> | Thermal Shut-down Hysteresis | | 25 | | °C | ## **Table 5. RECOMMENDED DC OPERATING CONDITIONS** | Symbol | Parameter | Value | Unit | |---------------------|--------------------------------|-------------|------| | V <sub>DD_3.3</sub> | I/O Power Supply | 3.0 to 3.6 | V | | Tj | Operating Junction Temperature | -20 to +125 | °C | # 4 ELECTRICAL CHARACTERISTCS $(V_{DD3} = 3.3V \pm 0.3V; T_{amb} = 25^{\circ}C; unless otherwise specified)$ #### 4.1 GENERAL INTERFACE ELECTRICAL CHARACTERISTICS | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | Note | |------------------|---------------------------------------------|-----------------|------|------|------|------|------| | I <sub>il</sub> | Low Level Input no pull-up | $V_i = 0V$ | | | 1 | μΑ | 1 | | l <sub>ih</sub> | High Level Input no pull-down | $V_i = V_{DD3}$ | | | 2 | μΑ | 1 | | loz | Tristate output leakage without pullup/down | $V_i = V_{DD3}$ | | | 2 | μА | 1 | | V <sub>esd</sub> | Electrostatic Protection | Leakage < 1μA | 2000 | | | V | 2 | Note 1: The leakage currents are generally very small, < 1na. The values given here are maximum after an electrostatic stress on the pin. Note 2: Human Body Model ## 4.2 DC ELECTRICAL CHARACTERISTICS: 3.3V BUFFERS | Symbol | Parameter | Test Condition | Min. | Тур. | Max. | Unit | |-------------------|----------------------------|----------------|-----------|------|------|------| | V <sub>IL</sub> | Low Level Input Voltage | | | | 0.8 | V | | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | | V | | V <sub>hyst</sub> | Schmitt Trigger Hysteresis | | 0.4 | | | V | | V <sub>ol</sub> | Low Level Output | IoI = 2mA | | | 0.15 | V | | V <sub>oh</sub> | High Level Output | Ioh = -2mA | VDD -0.15 | | | V | **A**7/ # 4.3 POWER ELECTRICAL CHARACTERISTCS ( $V_L = 3.3V$ ; Vcc = 30V; $T_{amb} = 25^{\circ}C$ unless otherwise specified | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|------| | R <sub>dsON</sub> | Power Pchannel/Nchannel<br>MOSFET RdsON | Id=1A | | 200 | 270 | mΩ | | I <sub>dss</sub> | Power Pchannel/Nchannel<br>leakage Idss | Vcc=35V | | | 50 | μА | | gn | Power Pchannel RdsON Matching | Id=1A | 95 | | | % | | ЯР | Power Nchannel RdsON<br>Matching | Id=1A | 95 | | | % | | Dt_s | Low current Dead Time (static) | see test circuit no.1; see fig. 1 | | 10 | 20 | ns | | t <sub>d ON</sub> | Turn-on delay time | Resistive load | | | 100 | ns | | t <sub>d OFF</sub> | Turn-off delay time | Resistive load | | | 100 | ns | | t <sub>r</sub> | Rise time | Resistive load | | | 25 | ns | | t <sub>f</sub> | Fall time | Resistive load; as fig. 1 | | | 25 | ns | | V <sub>CC</sub> | Supply voltage operating voltage | | 10 | | 36 | V | | VL | Low logical state voltage VL | V <sub>L</sub> = 3.3V | 0.8 | | | V | | V <sub>H</sub> | High logical state voltage VH | $V_L = 3.3V$ | | | 1.7 | V | | I <sub>VCC</sub> -<br>PWRDN | Supply Current from Vcc in PWRDN | PWRDN = 0 | | | 3 | mA | | I <sub>VCC-hiz</sub> | Supply current from Vcc in Tri-<br>state | Vcc=30V; Tri-state | | 22 | | mA | | lvcc | Supply current from Vcc in operation (both channel switching) | Input pulse width = 50% Duty;<br>Switching Frequency = 384Khz;<br>No LC filters; | | 80 | | mA | | I <sub>out-sh</sub> | Overcurrent protection threshold (short circuit current limit) | | 4 | 6 | | Α | | V <sub>UV</sub> | Undervoltage protection threshold | | | 7 | | V | | t <sub>pw-min</sub> | Output minimum pulse width | No Load | 70 | | 150 | ns | | Po | Output Power (refer to test circuit | THD = 10%<br>R <sub>L</sub> = $8\Omega$ ; V <sub>S</sub> = 18V | | 20 | | W | | Po | Output Power (refer to test circuit | THD = 1%<br>$R_L = 8\Omega$ ; $V_S = 18V$ | | 16 | | W | ## 5 FUNCTIONAL DESCRIPTION #### 5.1 PIN DESCRIPTION #### 5.1.1 OUT1A, 1B, 2A & 2B (Pins 16, 10, 9 & 3) Output Half Bridge PWM Outputs 1A, 1B, 2A & 2B provide the inputs signals to the speaker devices. ### 5.1.2 RESET (Pin 23) Driving RESET low sets all outputs low and returns all register settings to their defaults. The reset is asynchronous to the internal clock. #### 5.1.3 I<sub>2</sub>C Signals (Pins 24 & 25) The SDA (I2C Data) and SCL (I2C Clock) pins operate per the I2C specification. See Section 4.0. Fast-mode (400kB/sec) I2C communication is supported. #### 5.1.4 GNDA & VDDA: Phase Locked Loop Power (Pins 27-28) The phase locked loop power is applied here. This +3.3V supply must be well bypassed and filtered for noise immunity. The audio performance of the device is critically dependent upon the PLL circuit. ## 5.1.5 CLK: Master Clock In (Pin 29) This is the master clock in required for the operation of the digital core. The master clock must be an integer multiple of the LR clock frequency. Typically, the master clock frequency is 12.288 MHz (256\*Fs) for a 48kHz sample rate, which is the default at power-up. Care must be taken to avoid over-clocking the device i.e provide the device with the nominally required system clock; otherwise, the device may not properly operate or be able to communicate. ### 5.1.6 FILTER PLL: PLL Filter (Pin 30) PLL Filter connects to external filter components for PLL loop compensation. Refer to the schematic diagram for the recommended circuit. #### 5.1.7 BICKI: Bit Clock In (Pin 31) The serial or bit clock input is for framing each data bit. The bit clock frequency is typically 64\*Fs, for example using I2S serial format. #### 5.1.8 SDI 12: Serial Data Input (Pin 32) PCM audio information enters the device here. Six format choices are available including I2S, left- or right-justified, LSB or MSB first, with word widths of 16, 18, 20 and 24 bits. #### 5.1.9 LRCKI: Left/Right Clock In (Pin 33) The Left/Right clock input is for data word framing. The clock frequency will be at the input sample rate Fs. #### 5.2 AUDIO PERFORMANCE **TBD** ## 5.3 PIN CONNECTION (Top View) # 6 STA323W I<sup>2</sup>C BUS SPECIFICATION The STA323W supports the I2C protocol. This protocol defines any device that sends data on to the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master always starts the transfer and provides the serial clock for synchronization. The STA323W is always a slave device in all of its communications. #### 6.1 COMMUNICATION PROTOCOL #### 6.1.1 Data Transition or change Data changes on the SDA line must only occur when the SCL clock is low. SDA transition while the clock is high is used to identify a START or STOP condition. #### 6.1.2 Start Condition START is identified by a high to low transition of the data bus SDA signal while the clock signal SCL is stable in the high state. A START condition must precede any command for data transfer. #### 6.1.3 Stop Condition STOP is identified by a low to high transition of the data bus SDA signal while the clock signal SCL is stable in the high state. A STOP condition terminates communication between STA323W and the bus master. #### 6.1.4 Data Input During the data input the STA323W samples the SDA signal on the rising edge of clock SCL. For correct device operation the SDA signal must be stable during the rising edge of the clock and the data can change only when the SCL line is low. #### 6.2 DEVICE ADDRESSING To start communication between the master and the STA323W, the master must initiate with a start condition. Following this, the master sends 8-bits (MSB first) onto the SDA line corresponding to the device select address and read or write mode. The 7 most significant bits are the device address identifiers, corresponding to the I2C bus definition. In the STA323W the I2C interface uses a device addresse of 0x34 or 0011010x. The 8th bit (LSB) identifies read or write operation, RW. This bit is set to 1 in read mode and 0 for write mode. After a START condition the STA323W identifies the device address on the bus. If a match is found, it acknowledges the identification on the SDA bus during the 9th bit time. The byte following the device identification byte is the internal space address. #### 6.3 WRITE OPERATION Following the START condition the master sends a device select code with the RW bit set to 0. The STA323W acknowledges this and then the master writes the internal address byte. After receiving the internal byte address the STA323W again responds with an acknowledgement. ### 6.3.1 Byte Write In the byte write mode the master sends one data byte. This is acknowledged by the STA323W. The master then terminates the transfer by generating a STOP condition. #### 6.3.2 Multi-byte Write The multi-byte write modes can start from any internal address. Sequential data byte writes will be written to sequential addresses within the STA323W. The master generating a STOP condition terminates the transfer. ## 6.4 READ OPERATION #### 6.4.1 Current Address Byte Read Following the START condition the master sends a device select code with the RW bit set to 1. The STA323W acknowledges this and then responds by sending one byte of data. The master then terminates the transfer by generating a STOP condition. #### 6.4.1.1Current Address Multi-byte Read The multi-byte read modes can start from any internal address. Sequential data bytes will be read from sequential addresses within the STA323W. The master acknowledges each data byte read and then generates a STOP condition terminating the transfer. #### 6.4.2 Random Address Byte Read Following the START condition the master sends a device select code with the RW bit set to 0. The STA323W acknowledges this and then the master writes the internal address byte. After receiving, the internal byte address the STA323W again responds with an acknowledgement. The master then initiates another START condition and sends the device select code with the RW bit set to 1. The STA323W acknowledges this and then responds by sending one byte of data. The master then terminates the transfer by generating a STOP condition. ## 6.4.2.1Random Address Multi-byte Read The multi-byte read modes could start from any internal address. Sequential data bytes will be read from sequential addresses within the STA323W. The master acknowledges each data byte read and then generates a STOP condition terminating the transfer. #### 6.5 Write Mode Sequence Figure 10. I<sup>2</sup>C Write Procedure #### 6.6 Read Mode Sequence Figure 11. I<sup>2</sup>C Read Procedure # 7 REGISTER DESCRIPTION **Table 6. Register Summary** | Address | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------------|----------------|---------------|---------------|---------------|---------------|---------------|---------------|--------|---------------| | 0x00 | ConfA | FDRB | TWAB | TWRB | IR1 | IR0 | MCS2 | MCS1 | MCS0 | | 0x01 | ConfB | C2IM | C1IM | DSCKE | SAIFB | SAI3 | SAI2 | SAI1 | SAI0 | | 0x02 | ConfC | | CSZ4 | CSZ3 | CSZ2 | CSZ1 | CSZ0 | OM1 | OM0 | | 0x03 | ConfD | MME | ZDE | DRC | BQL | PSL | DSPB | DEMP | HPB | | 0x04 | ConfE | SVE | ZCE | DCCV | PWMS | AME | RES | MPC | MPCV | | 0x05 | ConfF | EAPD | PWDN | ECLE | LDTE | BCLE | IDE | OCFG1 | OCFG0 | | 0x06 | Mmute | | | | | | | | MMute | | 0x07 | Mvol | MV7 | MV6 | MV5 | MV4 | MV3 | MV2 | MV1 | MV0 | | 0x08 | C1Vol | C1V7 | C1V6 | C1V5 | C1V4 | C1V3 | C1V2 | C1V1 | C1V0 | | 0x09 | C2Vol | C2V7 | C2V6 | C2V5 | C2V4 | C2V3 | C2V2 | C2V1 | C2V0 | | 0x0A | C3Vol | C3V7 | C3V6 | C3V5 | C3V4 | C3V3 | C3V2 | C3V1 | C3V0 | | 0x0B | Auto1 | AMPS | \/O.0 | AMGC1 | AMGC0 | AMV1 | AMV0 | AMEQ1 | AMEQ0 | | 0x0C | Auto2 | XO3 | XO2 | XO1 | XO1 | AMAM2 | AMAM1 | AMAM0 | AMAME | | 0x0D | Auto3 | 040144 | 040140 | 041.04 | PEQ4 | PEQ3 | PEQ2 | PEQ1 | PEQ0 | | 0x0E | C1Cfg | C1OM1 | C1OM0 | C1LS1 | C1LS0 | C1BO | C1VBP | C1EQBP | C1TCB | | 0x1F | C2Cfg | C2OM1 | C2OM0 | C2LS1 | C2LS0 | C2BO | C2VBP | C2EQBP | C2TCB | | 0x10<br>0x11 | C3Cfg | C3OM1<br>TTC3 | C3OM0<br>TTC2 | C3LS1<br>TTC1 | C3LS0<br>TTC0 | C3BO<br>BTC3 | C3VBP<br>BTC2 | BTC1 | BTC0 | | 0x11 | Tone<br>L1ar | L1A3 | L1A2 | L1A1 | L1A0 | L1R3 | L1R2 | L1R1 | L1R0 | | | | L1AT3 | L1AZ<br>L1AT2 | L1AT1 | L1AT0 | | L1RT2 | L1RT1 | | | 0x13<br>0x14 | L1atrt<br>L2ar | L2A3 | L2A2 | L2A1 | L2A0 | L1RT3<br>L2R3 | L2R2 | L2R1 | L1RT0<br>L2R0 | | 0x14<br>0x15 | L2ai | L2A3 | L2AZ<br>L2AT2 | L2AT | L2AU<br>L2AT0 | L2RT3 | L2RT2 | L2RT1 | L2RT0 | | 0x15 | Cfaddr2 | CFA7 | CFA6 | CFA5 | CFA4 | CFA3 | CFA2 | CFA1 | CFA0 | | 0x17 | B1cf1 | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0x17 | B1cf2 | C1B15 | C1B14 | C1B13 | C1B12 | C1B11 | C1B10 | C1B9 | C1B8 | | 0x19 | B1cf3 | C1B7 | C1B6 | C1B5 | C1B4 | C1B3 | C1B2 | C1B1 | C1B0 | | 0x1A | B2cf1 | C2B23 | C2B22 | C2B21 | C2B20 | C2B19 | C2B18 | C2B17 | C2B16 | | 0x1B | B2cf2 | C2B15 | C2B14 | C2B13 | C2B12 | C2B11 | C2B10 | C2B9 | C2B8 | | 0x1C | B2cf3 | C2B7 | C2B6 | C2B5 | C2B4 | C2B3 | C2B2 | C2B1 | C2B0 | | 0x1D | A1cf1 | C3B23 | C3B22 | C3B21 | C3B20 | C3B19 | C3B18 | C3B17 | C3B16 | | 0x1E | A1cf2 | C3B15 | C3B14 | C3B13 | C3B12 | C3B11 | C3B10 | C3B9 | C3B8 | | 0x1F | A1cf3 | C3B7 | C3B6 | C3B5 | C3B4 | C3B3 | C3B2 | C3B1 | C3B0 | | 0x20 | A2cf1 | C4B23 | C4B22 | C4B21 | C4B20 | C4B19 | C4B18 | C4B17 | C4B16 | | 0x21 | A2cf2 | C4B15 | C4B14 | C4B13 | C4B12 | C4B11 | C4B10 | C4B9 | C4B8 | | 0x22 | A2cf3 | C4B7 | C4B6 | C4B5 | C4B4 | C4B3 | C4B2 | C4B1 | C4B0 | | 0x23 | B0cf1 | C5B23 | C5B22 | C5B21 | C5B20 | C5B19 | C5B18 | C5B17 | C5B16 | | 0x24 | B0cf2 | C5B15 | C5B14 | C5B13 | C5B12 | C5B11 | C5B10 | C5B9 | C5B8 | | 0x25 | B0cf3 | C5B7 | C5B6 | C5B5 | C5B4 | C5B3 | C5B2 | C5B1 | C5B0 | | 0x26 | Cfud | | | | | | | WA | W1 | | 0x27 | MPCC1 | MPCC15 | MPCC14 | MPCC13 | MPCC12 | MPCC11 | MPCC10 | MPCC9 | MPCC8 | | 0x28 | MPCC2 | MPCC7 | MPCC6 | MPCC5 | MPCC4 | MPCC3 | MPCC2 | MPCC1 | MPCC0 | | 0x29 | RES | 0x2A | RES | 0x2B | FDRC1 | FDRC15 | FDRC14 | FDRC13 | FDRC12 | FDRC11 | FDRC10 | FDRC9 | FDRC8 | | 0x2C | FDRC2 | FDRC7 | FDRC6 | FDRC5 | FDRC4 | FDRC3 | FDRC2 | FDRC1 | FDRC0 | | 0x2D | Status | PLLUL | | | | | | FAULT | TWARN | ## 7.1 CONFIGURATION REGISTER A (Address 00h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|-----|-----|------|------|------| | FDRB | TWAB | TFRB | IR1 | IR0 | MCS2 | MCS1 | MCS0 | | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | #### 7.1.1 Master Clock Select | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------| | 0 | R/W | 1 | MCS0 | Master Clock Select: Selects the ratio between the input I <sup>2</sup> S sample frequency and the input clock. | | 1 | R/W | 1 | MCS1 | | | 2 | R/W | 0 | MCS2 | | The STA323W will support sample rates of 32kHz, 44.1kHz, 48Khz, 88.2kHz, and 96kHz. Therefore the internal clock will be: - 32.768Mhz for 32kHz - 45.1584Mhz for 44.1khz, 88.2kHz, and 176.4kHz - 49.152Mhz for 48kHz, 96kHz, and 192kHz The external clock frequency provided to the XTI pin must be a multiple of the input sample frequency (fs). The correlation between the input clock and the input sample rate is determined by the status of the MCSx bits and the IR (Input Rate) register bits. The MCSx bits determine the PLL factor generating the internal clock and the IR bit determines the oversampling ratio used internally. Table 7. IR and MCS Settings for Input Sample Rate and Clock Rate | Input Sample Rate fs (kHz) | IR | MCS(20) | | | | | | | |----------------------------|----|---------|-------|-------|-------|-------|-------|--| | | | 000 | 001 | 010 | 011 | 100 | 101 | | | 32, 44.1, 48 | 00 | 768fs | 512fs | 384fs | 256fs | 128fs | 576fs | | | 88.2, 96 | 01 | 384fs | 256fs | 192fs | 128fs | 64fs | х | | | 176.4, 192 | 1X | 384fs | 256fs | 192fs | 128fs | 64fs | х | | ### 7.1.2 Interpolation Ratio Select | RST | NAME | DESCRIPTION | |-----|---------|-------------------------------------------------------------------------------------------------------------------| | 00 | IR (10) | Interpolation Ratio Select: Selects internal interpolation ratio based on input I <sup>2</sup> S sample frequency | | _ | | | The STA323W has variable interpolation (re-sampling) settings such that internal processing and DDX output rates remain consistent. The first processing block interpolates by either 2 times or 1 time (pass-through) or provides a down-sample by a factor of 2. The IR bits determine the re-sampling ratio of this interpolation. Table 8. IR bit settings as a function of Input Sample Rate | Input Sample Rate Fs (kHz) | IR (1,0) | 1 <sup>st</sup> Stage Interpolation Ratio | |----------------------------|----------|-------------------------------------------| | 32 | 00 | 2 times over-sampling | | 44.1 | 00 | 2 times over-sampling | | 48 | 00 | 2 times over-sampling | | 88.2 | 01 | Pass-Through | | 96 | 01 | Pass-Through | | 176.4 | 10 | Down-sampling by 2 | | 192 | 10 | Down-sampling by 2 | #### 7.1.3 Thermal Warning Recovery Bypass | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------| | 5 | R/W | 1 | TWRB | Thermal-Warning Recovery Bypass: 0 – Thermal warning Recovery enabled 1 – Thermal warning Recovery disabled | If the Thermal Warning Adjustment is enabled (TWAB=0), then the Thermal Warning Recovery will determine if the adjustment is removed when Thermal Warning is negative. If TWRB=0 and TWAB=0, then when a thermal warning disappears the gain adjustment determined by the Thermal Warning Post-Scale(default = -3dB) will be removed and the gain will be added back to the system. If TWRB=1 and TWAB=0, then when a thermal warning disappears the Thermal Warning Post-Scale gain adjustment will remain until TWRB is changed to zero or the device is reset. ## 7.1.4 Thermal Warning Adjustment Bypass | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------| | 6 | R/W | 1 | TWAB | Thermal-Warning Adjustment Bypass: 0 – Thermal warning adjustment enabled 1 – Thermal warning adjustment disabled | The on-chip STA323W Power Output block provides feedback to the digital controller using inputs to the Power Control block. The TWARN input is used to indicate a thermal warning condition. When TWARN is asserted (set to 0) for a period greater than 400ms, the power control block will force an adjustment to the modulation limit in an attempt to eliminate the thermal warning condition. Once the thermal warning volume adjustment is applied, whether the gain is reapplied when TWARN is de-asserted is dependent on the TWRB bit. ### 7.1.5 Fault Detect Recovery Bypass | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|----------------------------------------------------------------------------------------------------------| | 7 | R/W | 0 | FDRB | Fault Detector Recovery Bypass: 0 – Fault Detector Recovery enabled 1 – Fault Detector Recovery disabled | The DDX Power block can provide feedback to the digital controller using inputs to the Power Control block. The FAULT input is used to indicate a fault condition (either over-current or thermal). When FAULT is asserted (set to 0), the power control block will attempt a recovery from the fault by asserting the tristate output (setting it to 0 which directs the power output block to begin recovery). It holds it at 0 for period of time in the range of .1ms to 1 second as defined by the Fault-Detect Recovery Constant register (FDRC registers 29-2Ah), then toggle it back to 1. This sequence is repeated as log as the fault indication exists. This feature is enabled by default but can be bypassed by setting the FDRB control bit to 1. #### 7.2 CONFIGURATION REGISTER B (Address 01h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|-------|-------|------|------|------|------| | C1IM | C1IM | DSCKE | SAIFB | SAI3 | SAI2 | SAI1 | SAI0 | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 7.2.1 Serial Audio Input Interface Format | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|------|----------|-------------------------------------------------------------------------------------------------------------------| | 30 | R/W | 0000 | SAI (30) | Serial Audio Input Interface Format: Determines the interface format of the input serial digital audio interface. | #### 7.3 Serial Data Interface The STA323W serial audio input was designed to interface with standard digital audio components and to accept a number of serial data formats. The STA323W always acts as a slave when receiving audio input from standard digital audio components. Serial data for two channels is provided using 3 input pins: left/right clock LRCKI (pin 33), serial clock BICKI (pin 31), and serial data 1 & 2 SDI12 (pin 32). The SAI register (Configuration Register B - 01h, Bits D3-D0) and the SAIFB register (Configuration Register B - 01h, Bit D4) are used to specify the serial data format. The default serial data format is I2S, MSB-First. Available formats are shown in Figure 11 and the tables that follow. I2S Left Right LRCLK SCLK MSB LSB MSB LSB MSB SDATA Left Justified Right LRCLK Left SCLK SDATA MSB LSB<sup>\</sup> MSB LSB MSB **Right Justified** LRCLK SCLK SDATA /MSB LSB /MSB LSB MSB Figure 12. General Serial Input and Output Formats For example, SAI=1110 and SAIFB=1 would specify Right-Justified 16-bit data, LSB-First. Table 10 below lists the serial audio input formats supported by STA323W as related to BICKI = 32/48/64fs, where the sampling rate fs = 32/44.1/48/88.2/96/176.4/192 kHz. Table 9. First Bit Selection Table | SAIFB | Format | |-------|-----------| | 0 | MSB-First | | 1 | LSB-First | Note: Serial input and output formats are specified distinctly. **Table 10. Supported Serial Audio Input Formats** | BICKI | SAI (30) | SAIFB | Interface Format | |-------|----------|-------|---------------------------------------| | 32fs | 1100 | Х | I <sup>2</sup> S 15bit Data | | | 1110 | Х | Left/Right-Justified 16bit Data | | 48fs | 0100 | Х | I <sup>2</sup> S 23bit Data | | | 0100 | Х | I <sup>2</sup> S 20bit Data | | | 1000 | Х | I <sup>2</sup> S 18bit Data | | | 0100 | 0 | MSB First I <sup>2</sup> S 16bit Data | | | 1100 | 1 | LSB First I <sup>2</sup> S 16bit Data | | | 0001 | X | Left-Justified 24bit Data | | | 0101 | Х | Left-Justified 20bit Data | | | 1001 | Х | Left-Justified 18bit Data | | | 1101 | Х | Left-Justified 16bit Data | | | 0010 | Х | Right-Justified 24bit Data | | | 0110 | Х | Right-Justified 20bit Data | | | 1010 | Х | Right-Justified 18bit Data | | | 1110 | Х | Right-Justified 16bit Data | | 64fs | 0000 | X | I <sup>2</sup> S 24bit Data | | | 0100 | X | I <sup>2</sup> S 20bit Data | | | 1000 | Х | I <sup>2</sup> S 18bit Data | | | 0000 | 0 | MSB First I <sup>2</sup> S 16bit Data | | | 1100 | 1 | LSB First I <sup>2</sup> S 16bit Data | | | 0001 | Х | Left-Justified 24bit Data | | | 0101 | Х | Left-Justified 20bit Data | | | 1001 | Х | Left-Justified 18bit Data | | | 1101 | Х | Left-Justified 16bit Data | | | 0010 | Х | Right-Justified 24bit Data | | | 0110 | Х | Right-Justified 20bit Data | | | 1010 | Х | Right-Justified 18bit Data | | | 1110 | Х | Right-Justified 16bit Data | Table 11. Serial Input Data Timing characteristics (Fs = 32 to 192kHz) | BICKI FREQUENCY (slave mode) | 12.5MHz max. | |------------------------------------------|--------------| | BICKI pulse width low (T0) (slave mode) | 40 ns min. | | BICKI pulse width high (T1) (slave mode) | 40 ns min. | | BICKI active to LRCKI edge delay (T2) | 20 ns min. | | BICKI active to LRCKI edge delay (T3) | 20 ns min. | | SDI valid to BICKI active setup (T4) | 20 ns min. | | BICKI active to SDI hold time (T5) | 20 ns min. | Figure 13. ## 7.3.1 Delay Serial Clock Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | R/W | 0 | DSCKE | Delay Serial Clock Enable: 0 - No serial clock delay 1 - Serial clock delay by 1 core clock cycle to tolerate anomalies in some I <sub>2</sub> S master devices | ## 7.3.2 Channel Input Mapping | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------------| | 6 | R/W | 0 | C1IM | 0 – Processing channel 1 receives Left I <sup>2</sup> S Input<br>1 – Processing channel 1 receives Right I <sup>2</sup> S Input | | 7 | R/W | 1 | C2IM | 0 – Processing channel 2 receives Left I <sup>2</sup> S Input<br>1 – Processing channel 2 receives Right I <sup>2</sup> S Input | Each channel received via I2S can be mapped to any internal processing channel via the Channel Input Mapping registers. This allows for flexibility in processing. The default settings of these registers map each I2S input channel to its corresponding processing channel. ## 7.4 CONFIGURATION REGISTER C (Address 02h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------|------|------|------|------|-----|-----| | | CSZ4 | CSZ3 | CSZ2 | CSZ1 | CSZ0 | OM1 | ОМО | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | ## 7.4.1 DDX® Power Output Mode | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|---------|-----------------------------------------------------------------------------| | 10 | R/W | 10 | OM (10) | DDX Power Output Mode:<br>Selects configuration of DDX <sup>®</sup> output. | The DDX® Power Output Mode selects how the DDX® output timing is configured. Different power devices can use different output modes. The DDX-2060/2100/2160 recommended use is OM = 10. When OM=11 the CSZ bits determine the size of the DDX® compensating pulse. **Table 12. DDX® Output Modes** | OM (1,0) | Output Stage – Mode | |----------|-----------------------| | 00 | Not Used | | 01 | Not Used | | 10 | DDX-2060/2100/2160 | | 11 | Variable Compensation | ### 7.4.2 5.3.2DDX® Variable Compensating Pulse Size The DDX® variable compensating pulse size is intended to adapt to different power stage ICs. Contact Apogee applications for support when deciding this function. **Table 13. DDX® Compensating Pulse** | CSZ (40) | Compensating Pulse Size | | | | |----------|-----------------------------------------|--|--|--| | 00000 | 0 Clock period Compensating Pulse Size | | | | | 00001 | 1 Clock period Compensating Pulse Size | | | | | ••• | | | | | | 10000 | 16 Clock period Compensating Pulse Size | | | | | ••• | | | | | | 11111 | 31 Clock period Compensating Pulse Size | | | | ### 7.5 Configuration Register D (Address 03h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|------|------|-----| | MME | ZDE | DRC | BQL | PSL | DSPB | DEMP | HPB | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 7.5.1 High-Pass Filter Bypass | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------| | 0 | R/W | 0 | HPB | High-Pass Filter Bypass Bit. 0 – AC Coupling High Pass Filter Enabled 1 – AC Coupling High Pass Filter Disabled | The STA323W features an internal digital high-pass filter for the purpose of DC Blocking. The purpose of this filter is to prevent DC signals from passing through a DDX® amplifier. DC signals can cause speaker damage. #### 7.5.2 De-Emphasis | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------| | 1 | R/W | 0 | DEMP | De-emphasis:<br>0 - No De-emphasis<br>1 - De-emphasis | By setting this bit to HIGH, or one (1), de-emphasis will implemented on all channels. DSPB (DSP Bypass, Bit D2, CFA) bit must be set to 0 for De-emphasis to function. #### 7.5.3 DSP Bypass | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|--------------------------------------------------------------------------------| | 2 | R/W | 0 | DSPB | DSP Bypass Bit: 0 – Normal Operation 1 – Bypass of EQ and Mixing Functionality | Setting the DSPB bit bypasses all the EQ and Mixing functionality of the STA323W Core. #### 7.5.4 Post-Scale Link | Ī | BIT | R/W | RST | NAME | DESCRIPTION | |---|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------------| | | 3 | R/W | 0 | PSL | Post-Scale Link: 0 – Each Channel uses individual Post-Scale value 1 – Each Channel uses Channel 1 Post-Scale value | Post-Scale functionality is an attenuation placed after the volume control and directly before the conversion to PWM. Post-Scale can also be used to limit the maximum modulation index and therefore the peak current. A setting of 1 in the PSL register will result in the use of the value stored in Channel 1 post-scale for all three internal channels. #### 7.5.5 Biguad Coefficient Link | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|----------------------------------------------------------------------------------------------------------| | 4 | R/W | 0 | BQL | Biquad Link: 0 – Each Channel uses coefficient values 1 – Each Channel uses Channel 1 coefficient values | For ease of use, all channels can use the biquad coefficients loaded into the Channel 1 Coefficient RAM space by setting the BQL bit to 1. Therefore, any EQ updates only have to be performed once. #### 7.5.6 Dynamic Range Compression/Anti-Clipping Bit | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------| | 5 | R/W | 0 | DRC | Dynamic Range Compression/Anti-Clipping 0 – Limiters act in Anti-Clipping Mode 1 – Limiters act in Dynamic Range Compression Mode | Both limiters can be used in one of two ways, anti-clipping or dynamic range compression. When used in anti-clipping mode the limiter threshold values are constant and dependent on the limiter settings. In dynamic range compression mode the limiter threshold values vary with the volume settings allowing a night-time listening mode that provides a reduction in the dynamic range regardless of the volume level. #### 7.5.7 Zero-Detect Mute Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|------------------------------------------------------------------------------| | 6 | R/W | 1 | ZDE | Zero-Detect Mute Enable: Setting of 1 enables the automatic zero-detect mute | Setting the ZDE bit enables the zero-detect automatic mute. When ZDE=1, the zero-detect circuit looks at the input data to each processing channel after the channel-mapping block. If any channel receives 2048 consecutive zero value samples (regardless of fs) then that individual channel is muted if this function is enabled. #### 7.5.8 1.1.5Miami ModeTM Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|---------------------------------------------------------------------------------------------| | 7 | R/W | 0 | MME | Miami-Mode Enable: 0 – Sub Mix into Left/Right Disabled 1 – Sub Mix into Left/Right Enabled | #### 7.6 CONFIGURATION REGISTER E (ADDRESS 04H) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|------|-----|-----|-----|------| | SVE | ZCE | RES | PWMS | AME | RES | MPC | MPCV | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | #### 7.6.1 Max Power Correction Variable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------------------------------------------------------| | 0 | R/W | 0 | MPCV | Max Power Correction Variable: 0 – Use Standard MPC Coefficient 1 – Use MPCC bits for MPC Coefficient | By enabling MPC and setting MPCV = 1, the max power correction becomes variable. By adjusting the MPCC registers (address 0x27-0x28) it becomes possible to adjust the THD at maximum unclipped power to a lower value for a particular application. #### 7.6.2 Max Power Correction | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|--------------------------------------------------------------| | 7 | R/W | 1 | MPC | Max Power Correction:<br>0 - MPC Disabled<br>1 - MPC Enabled | Setting the MPC bit corrects the DDX-2060/2100/2160 power device at high power. This mode will lower the THD+N of a full DDX-2060 DDX<sup>®</sup> system at maximum power output and slightly below. #### 7.6.3 AM Mode Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|------------------------------------------------------------------------------------------------------------| | 3 | R/W | 0 | AME | AM Mode Enable: 0 - Normal DDX <sup>®</sup> operation. 1 - AM reduction mode DDX <sup>®</sup> operation. | The STA323W features a $DDX^{\textcircled{B}}$ processing mode that minimizes the amount of noise generated in the frequency range of AM radio. This mode is intended for use when $DDX^{\textcircled{B}}$ is operating in a device with an active AM tuner. The SNR of the $DDX^{\textcircled{B}}$ processing is reduced to ~83dB in this mode, which is still greater than the SNR of AM radio. ## 7.6.4 PWM Speed Mode | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|------------------------------------| | 4 | R/W | 0 | PWMS | PWM Speed Selection: Normal or Odd | #### **Table 14. PWM Output Speed Selections** | PWMS (10) PWM Output Speed | | | | |--------------------------------------|-----------------------------------|--|--| | 0 Normal Speed (384kHz) All Channels | | | | | 1 | Odd Speed (341.3kHz) All Channels | | | ## 7.6.5 Zero-Crossing Volume Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------| | 6 | R/W | 1 | | Zero-Crossing Volume Enable: 1 – Volume adjustments will only occur at digital zero-crossings 0 – Volume adjustments will occur immediately | The ZCE bit enables zero-crossing volume adjustments. When volume is adjusted on digital zero-crossings no clicks will be audible. #### 7.6.6 Soft Volume Update Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------| | 7 | R/W | 1 | SVE | Soft Volume Enable: 1 – Volume adjustments will use soft volume 0 – Volume adjustments will occur immediately | The STA323W includes a soft volume algorithm that will step through the intermediate volume values at a predetermined rate when a volume change occurs. By setting SVE=0 this can be bypassed and volume changes will jump from old to new value directly. This feature is only available if individual channel volume bypass bit is set to '0'. ## 7.7 Configuration Register F (Address 05h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|-----|------|-----|-------|-------| | EAPD | PWDN | ECLE | RES | BCLE | IDE | OCFG1 | OCFG0 | | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | ## 7.7.1 Output Configuration Selection | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|--------------------------------------------------------------| | 10 | R/W | 00 | OCFG | Output Configuration Selection | | | | | (10) | 00 – 2-channel (Full-bridge) Power, 1-channel DDX is default | #### **Table 15. Output Configuration Selections** | OCFG (10) | Output Power Configuration | |-----------|-----------------------------------------------------------------------------------------------------------------------| | 00 | 2 Channel (Full-Bridge) Power, 1 Channel DDX:<br>1A/1B ◊ 1A/1B<br>2A/2B ◊ 2A/2B | | 01 | 2(Half-Bridge).1(Full-Bridge) On-Board Power: 1A \lambda 1A Binary 2A \lambda 1B Binary 3A/3B \lambda 2A/2B Binary | | 10 | Reserved | | 11 | 1 Channel Mono-Parallel:<br>3A ◊ 1A/1B<br>3B ◊ 2A/2B | ## 7.7.2 nvalid Input Detect Mute Enable | BIT | R/W | RST | NAME | DESCRIPTION | | | | |-----|-----|-----|------|-----------------------------------------------------------------|--|--|--| | 2 | R/W | 1 | IDE | Invalid Input Detect Auto-Mute Enable: 0 – Disabled 1 – Enabled | | | | Setting the IDE bit enables this function, which looks at the input I<sup>2</sup>S data and clocking and will automatically mute all outputs if the signals are perceived as invalid. ## 7.7.3 Binary Clock Loss Detection Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|-------------------------------------------------------------------------| | 5 | R/W | 1 | BCLE | Binary Output Mode Clock Loss Detection Enable 0 – Disabled 1 – Enabled | Detects loss of input MCLK in binary mode and will output 50% duty cycle to prevent audible artifacts when input clocking is lost. ## 7.7.4 Auto-EAPD on Clock Loss Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|--------------------------------------------------| | 7 | R/W | 0 | ECLE | Auto EAPD on Clock Loss 0 – Disabled 1 – Enabled | When ECLE is active, it issues a power device power down signal (EAPD) on clock loss detection. ## 7.7.5 External Amplifier Power Down | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|------------------------------------------------------------------------------------------------| | 7 | R/W | 0 | EAPD | External Amplifier Power Down: 0 – External Power Stage Power Down Active 1 – Normal Operation | EAPD is used to actively power down a connected DDX<sup>®</sup> Power device. This register has to be written to 1 at start-up to enable the DDX<sup>®</sup> power device for normal operation. ### 7.8 VOLUME CONTROL #### 7.8.1 Master Controls ## 7.8.1.1 Master Mute Register (Address 06h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|-------| | | | | | | | | MMUTE | | | | | | | | | 0 | ### 7.8.1.2Master Volume Register (Address 07h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-----|-----|-----|-----| | MV7 | MV6 | MV5 | MV4 | MV3 | MV2 | MV1 | MV0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Note: Value of volume derived from MVOL is dependent on AMV AutoMode Volume settings. #### 7.8.2 Channel Controls #### 7.8.2.1Channel 1 Volume (Address 08h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C1V7 | C1V6 | C1V5 | C1V4 | C1V3 | C1V2 | C1V1 | C1V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### 7.8.2.2Channel 2 Volume (Address 09h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C2V7 | C2V6 | C2V5 | C2V4 | C2V3 | C2V2 | C2V1 | C2V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### 7.8.2.3Channel 3 Volume (Address 0Ah) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C3V7 | C3V6 | C3V5 | C3V4 | C3V3 | C3V2 | C3V1 | C3V0 | | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | #### 7.8.3 Volume Description The volume structure of the STA323W consists of individual volume registers for each of the three channels and a master volume register, and individual channel volume trim registers. The channel volume settings are normally used to set the maximum allowable digital gain and to hard-set gain differences between certain channels. These values are normally set at the initialization of the IC and not changed. The individual channel volumes are adjustable in 0.5dB steps from +48dB to -80 dB. The master volume control is normally mapped to the master volume of the system. The values of these two settings are summed to find the actual gain/volume value for any given channel. When set to 1, the Master Mute will mute all channels, whereas the individual channel mutes (CxM) will mute only that channel. Both the Master Mute and the Channel Mutes provide a "soft mute" with the volume ramping down to mute in 4096 samples from the maximum volume setting at the internal processing rate (~96kHz). A "hard mute" can be obtained by commanding a value of all 1's (FFh) to any channel volume register or the master volume register. When volume offsets are provided via the master volume register any channel whose total volume is less than -100dB will be muted. All changes in volume take place at zero-crossings when ZCE = 1 (configuration register E) on a per channel basis as this creates the smoothest possible volume transitions. When ZCE=0, volume updates will occur immediately. The STA323W also features a soft-volume update function that will ramp the volume between intermediate values when the value is updated, when SVE = 1 (configuration register E). This feature can be disabled by setting SVE = 0. Each channel also contains an individual channel volume bypass. If a particular channel has volume bypassed via the CxVBP = 1 register then only the channel volume setting for that particular channel affects the volume setting, the master volume setting will not affect that channel. Also, master soft-mute will not affect the channel if CxVBP = 1. Each channel also contains a channel mute. If CxM = 1 a soft mute is performed on that channel Table 16. Master Volume Offset as a function of MV (7..0). | MV (70) | Volume Offset from Channel Value | |----------------|----------------------------------| | 00000000 (00h) | 0dB | | 00000001 (01h) | -0.5dB | | 00000010 (02h) | -1dB | | | | | 01001100 (4Ch) | -38dB | | | | | 11111110 (FEh) | -127dB | | 11111111 (FFh) | Hard Master Mute | Table 17. Channel Volume as a function of CxV (7..0) | CxV (70) | Volume | |----------------|-------------------| | 00000000 (00h) | +48dB | | 00000001 (01h) | +47.5dB | | 00000010 (02h) | +47dB | | | | | 01100001 (5Fh) | +0.5dB | | 01100000 (60h) | 0dB | | 01011111 (61h) | -0.5dB | | | | | 11111110 (FEh) | -79.5 dB | | 11111111 (FFh) | Hard Channel Mute | #### 7.9 AUTOMODE REGISTERS ## 7.9.1 Register – AutoModes EQ, Volume, GC (Address 0Bh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|----|-------|-------|------|------|-------|-------| | AMPS | | AMGC1 | AMGC0 | AMV1 | AMV0 | AMEQ1 | AMEQ0 | | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | #### Table 18. AutoMode EQ | AMEQ (1,0) | Mode (Biquad 1-4) | |------------|---------------------------------------| | 00 | User Programmable | | 01 | Preset EQ – PEQ bits | | 10 | Auto Volume Controlled Loudness Curve | | 11 | Not used | By setting AMEQ to any setting other than 00 enables AutoMode EQ. When set, biquads 1-4 are not user programmable. Any coefficient settings for these biquads will be ignored. Also when AutoMode EQ is used the pre-scale value for channels 1-2 becomes hard-set to -18dB. Table 19. AutoMode Volume | AMV (1,0) | Mode (MVOL) | |-----------|---------------------------------| | 00 | MVOL 0.5dB 256 Steps (Standard) | | 01 | MVOL Auto Curve 30 Steps | | 10 | MVOL Auto Curve 40 Steps | | 11 | MVOL Auto Curve 50 Steps | ## Table 20. AutoMode Gain Compression/Limiters | AMGC (10) | Mode | |-----------|------------------------------| | 00 | User Programmable GC | | 01 | AC No Clipping | | 10 | AC Limited Clipping (10%) | | 11 | DRC Nighttime Listening Mode | | | | #### 7.9.2 AMPS - AutoMode Auto Prescale | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|------|--------------------------------------------------------------------------------------------------------| | 0 | R/W | 0 | AMPS | AutoMode Pre-Scale 018dB used for Pre-scale when AMEQ /= 00 1 - User Defined Pre-scale when AMEQ /= 00 | ## 7.9.3 Register – AutoMode AM/Pre-Scale/Bass Management Scale (Address 0Ch) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|-----|-----|-------|-------|-------|-------| | XO3 | XO2 | XO1 | XO0 | AMAM2 | AMAM1 | AMAM0 | AMAME | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 7.9.3.1AutoMode AM Switching Enable | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|-----------|---------------------------------------------------------------------------------------------------------------------------| | 0 | R/W | 0 | AMAME | AutoMode AM Enable 0 – Switching Frequency Determined by PWMS Setting 1 – Switching Frequency Determined by AMAM Settings | | 31 | R/W | 000 | AMAM (20) | AM Switching Frequency Setting<br>Default: 000 | #### Table 21. AutoMode AM Switching Frequency Selection | AMAM (20) | 48kHz/96kHz Input Fs | 44.1kHz/88.2kHz Input Fs | |-----------|----------------------|--------------------------| | 000 | 0.535MHz - 0.720MHz | 0.535MHz - 0.670Mhz | | 001 | 0.721MHz – 0.900MHz | 0.671MHz – 0.800MHz | | 010 | 0.901MHz – 1.100MHz | 0.801MHz – 1.000MHz | | 011 | 1.101MHz – 1.300MHz | 1.001MHz – 1.180MHz | | 100 | 1.301MHz – 1.480MHz | 1.181MHz – 1.340Mhz | | 101 | 1.481MHz – 1.600MHz | 1.341MHz – 1.500MHz | | 110 | 1.601MHz – 1.700MHz | 1.501MHz – 1.700MHz | When DDX<sup>®</sup> is used concurrently with an AM radio tuner, it is advisable to use the AMAM bits to automatically adjust the output PWM switching rate dependent upon the specific radio frequency that the tuner is receiving. The values used in AMAM are also dependent upon the sample rate determined by the ADC used. ## 7.9.3.2AutoMode Crossover Setting | BIT | R/W | RST | NAME | DESCRIPTION | |-----|-----|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 74 | R/W | 0 | XO (30) | AutoMode Crossover Frequency Selection 000 – User Defined Crossover coefficients are used Otherwise – Preset coefficients for the crossover setting desired | **Table 22. Crossover Frequency Selection** | XO (20) | Bass Management - Crossover Frequency | |---------|---------------------------------------| | 0000 | User | | 0001 | 80 Hz | | 0010 | 100 Hz | | 0011 | 120 Hz | | 0100 | 140 Hz | | 0101 | 160 Hz | | 0110 | 180 Hz | | 0111 | 200 Hz | | 1000 | 220 Hz | | 1001 | 240 Hz | | 1010 | 260 Hz | | 1011 | 280 Hz | | 1100 | 300 Hz | | 1101 | 320 Hz | | 1110 | 340 Hz | | 1111 | 360 Hz | # 7.9.4 Register - Preset EQ Settings (Address 0Dh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|------|------|------|------|------| | | | | PEQ4 | PEQ3 | PEQ2 | PEQ1 | PEQ0 | | | | | 0 | 0 | 0 | 0 | 0 | **Table 23. Preset EQ Selection** | PEQ (30) | Setting | | | |----------|--------------------------|--|--| | 00000 | Flat | | | | 00001 | Rock | | | | 00010 | Soft Rock | | | | 00011 | Jazz | | | | 00100 | Classical | | | | 00101 | Dance | | | | 00110 | Рор | | | | 00111 | Soft | | | | 01000 | Hard | | | | 01001 | Party | | | | 01010 | Vocal | | | | 01011 | Нір-Нор | | | | 01100 | Dialog | | | | 01101 | Bass-Boost #1 | | | | 01110 | Bass-Boost #2 | | | | 01111 | Bass-Boost #3 | | | | 10000 | Loudness 1 (least boost) | | | | 10001 | Loudness 2 | | | | 10010 | Loudness 3 | | | | 10011 | Loudness 4 | | | | 10100 | Loudness 5 | | | | 10101 | Loudness 6 | | | | 10110 | Loudness 7 | | | | 10111 | Loudness 8 | | | | 11000 | Loudness 9 | | | | 11001 | Loudness 10 | | | | 11010 | Loudness 11 | | | | 11011 | Loudness 12 | | | | 11100 | Loudness 13 | | | | 11101 | Loudness 14 | | | | 11110 | Loudness 15 | | | | 11111 | Loudness 16 (most boost) | | | #### 7.10 Channel Configuration Registers #### 7.10.1 Channel 1 Configuration (Address 0Eh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|------|-------|--------|-------| | C1OM1 | C1OM0 | C1LS1 | C1LS0 | C1BO | C1VBP | C1EQBP | C1TCB | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 7.10.2 Channel 2 Configuration (Address 0Fh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|------|-------|--------|-------| | C2OM1 | C2OM0 | C2LS1 | C2LS0 | C2BO | C2VBP | C2EQBP | C2TCB | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 7.10.3 Channel 3 Configuration (Address 10h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|------|-------|----|----| | C3OM1 | СЗОМО | C3LS1 | C3LS0 | C3BO | C3VBP | | | | 0 | 0 | 0 | 0 | 0 | 0 | | | EQ control can be bypassed on a per channel basis. If EQ control is bypassed on a given channel the prescale and all 9 filters (high-pass, biquads, de-emphasis, bass management cross-over, bass, treble in any combination) are bypassed for that channel. #### CxEQBP: - 0 Perform EQ on Channel X normal operation - 1 Bypass EQ on Channel X Tone control (bass/treble) can be bypassed on a per channel basis. If tone control is bypassed on a given channel the two filters that tone control utilizes are bypassed. #### CxTCB: - 0 Perform Tone Control on Channel x (default operation) - 1 Bypass Tone Control on Channel x Each channel can be configured to output either the patented DDX PWM data or standart binary PWM encoded data. By setting the CxBO bit to '1', each channel can be individually controlled to be in binary operation mode. Also, there is the capability to map each channel independently onto any of the two limiters available within the STA323W or even not map it to any limiter at all (default mode). **Table 24. Channel Limiter Mapping Selection** | CxLS (1,0) | Channel Limiter Mapping | |------------|---------------------------------| | 00 | Channel has limiting disabled | | 01 | Channel is mapped to limiter #1 | | 10 | Channel is mapped to limiter #2 | Each PWM Output Channel can receive data from any channel output of the volume block. Which channel a particular PWM output receives is dependent upon that channel's CxOM register bits. # **Table 25. Channel PWM Output Mapping** | CxOM (10) | PWM Output From | |-----------|-----------------| | 00 | Channel 1 | | 01 | Channel 2 | | 10 | Channel 3 | | 11 | Not used | # 7.11 Tone Control (Address 11h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | TTC3 | TTC2 | TTC1 | TTC0 | BTC3 | BTC2 | BTC1 | BTC0 | | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | ## **Table 26. Tone Control Boost/Cut Selection** | BTC (30)/TTC (30) | Boost/Cut | |-------------------|-----------| | 0000 | -12dB | | 0001 | -12dB | | | | | 0111 | -4dB | | 0110 | -2dB | | 0111 | 0dB | | 1000 | +2dB | | 1001 | +4dB | | | | | 1101 | +12dB | | 1110 | +12dB | | 1111 | +12dB | ## 7.12 DYNAMICS CONTROL # 7.12.1Limiter 1 Attack/Release Threshold (Address 12h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | L1A3 | L1A2 | L1A1 | L1A0 | L1R3 | L1R2 | L1R1 | L1R0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | #### 7.12.2Limiter 1 Attack/Release Threshold (Address 13h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | L1AT3 | L1AT2 | L1AT1 | L1AT0 | L1RT3 | L1RT2 | L1RT1 | L1RT0 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | #### 7.12.3Limiter 2 Attack/Release Rate (Address 14h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | L2A3 | L2A2 | L2A1 | L2A0 | L2R3 | L2R2 | L2R1 | L2R0 | | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 0 | #### 7.12.4Limiter 2 Attack/Release Threshold (Address 15h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | L2AT3 | L2AT2 | L2AT1 | L2AT0 | L2RT3 | L2RT2 | L2RT1 | L2RT0 | | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | #### 7.12.5 Dynamics Control Description The STA323W includes 2 independent limiter blocks. The purpose of the limiters is to automatically reduce the dynamic range of a recording to prevent the outputs from clipping in anti-clipping mode, or to actively reduce the dynamic range for a better listening environment (such as a night-time listening mode, which is often needed for DVDs.) The two modes are selected via the DRC bit in Configuration Register D, bit 5 address 0x03. Each channel can be mapped to Limiter1, Limiter2, or not mapped. If a channel is not mapped, that channel will clip normally when 0 dB FS is exceeded. Each limiter will look at the present value of each channel that is mapped to it, select the maximum absolute value of all these channels, perform the limiting algorithm on that value, and then if needed adjust the gain of the mapped channels in unison. The limiter attack thresholds are determined by the LxAT registers. When the Attack Thesehold has been exceeded, the limiter, when active, will automatically start reducing the gain. The rate at which the gain is reduced when the attack threshold is exceeded is dependent upon the attack rate register setting for that limiter. The gain reduction occurs on a peak-detect algorithm. The release of limiter, when the gain is again increased, is dependent on a RMS-detect algorithm. The output of the volume/limiter block is passed through an RMS filter. The output of this filter is compared to the release threshold, determined by the Release Threshold register. When the RMS filter output falls below the release threshold, the gain is increased at a rate dependent upon the Release Rate register. The gain can never be increased past its set value and therefore the release will only occur if the limiter has already reduced the gain. The release threshold value can be used to set what is effectively a minimum dynamic range. This is helpful as over-limiting can reduce the dynamic range to virtually zero and cause program material to sound "lifeless". In AC mode the attack and release thresholds are set relative to full-scale. In DRC mode the attack threshold is set relative to the maximum volume setting of the channels mapped to that limiter and the release threshold is set relative to the maximum volume setting plus the attack threshold. Gain/Volume Input Gain Attenuation Saturation Output Figure 14. - Basic Limiter and Volume Flow Diagram **Table 27. Limiter Attack Rate Selection** | LxA (30) | Attack Rate dB/ms | | |----------|-------------------|------| | 0000 | 3.1584 | Fast | | 0001 | 2.7072 | | | 0010 | 2.2560 | | | 0011 | 1.8048 | | | 0100 | 1.3536 | | | 0101 | 0.9024 | | | 0110 | 0.4512 | | | 0111 | 0.2256 | | | 1000 | 0.1504 | | | 1001 | 0.1123 | | | 1010 | 0.0902 | | | 1011 | 0.0752 | | | 1100 | 0.0645 | | | 1101 | 0.0564 | | | 1110 | 0.0501 | | | 1111 | 0.0451 | Slow | **Table 28. Limiter Release Rate Selection** | LxR (30) | Release Rate dB/ms | | |----------|--------------------|------| | 0000 | 0.5116 | Fast | | 0001 | 0.1370 | | | 0010 | 0.0744 | | | 0011 | 0.0499 | | | 0100 | 0.0360 | | | 0101 | 0.0299 | | | 0110 | 0.0264 | | | 0111 | 0.0208 | | | 1000 | 0.0198 | | | 1001 | 0.0172 | | | 1010 | 0.0147 | | | 1011 | 0.0137 | | | 1100 | 0.0134 | | | 1101 | 0.0117 | | | 1110 | 0.0110 | | | 1111 | 0.0104 | Slow | ## 7.12.6Anti-Clipping Mode Table 29. Limiter Attack Threshold Selection (AC-Mode) | LxAT (30) | AC (dB relative to FS) | |-----------|------------------------| | 0000 | -12 | | 0001 | -10 | | 0010 | -8 | | 0011 | -6 | | 0100 | -4 | | 0101 | -2 | | 0110 | 0 | | 0111 | +2 | | 1000 | +3 | | 1001 | +4 | | 1010 | +5 | | 1011 | +6 | | 1100 | +7 | | 1101 | +8 | | 1110 | +9 | | 1111 | +10 | Table 30. Limiter Release Threshold Selection (AC-Mode). | LxRT (30) | AC (dB relative to FS) | |-----------|------------------------| | 0000 | -∞ | | 0001 | -29dB | | 0010 | -20dB | | 0011 | -16dB | | 0100 | -14dB | | 0101 | -12dB | | 0110 | -10dB | | 0111 | -8dB | | 1000 | -7dB | | 1001 | -6dB | | 1010 | -5dB | | 1011 | -4dB | | 1100 | -3dB | | 1101 | -2dB | | 1110 | -1dB | | 1111 | -0dB | # 7.12.7 Dynamic Range Compression Mode Table 31. Limiter Attack Threshold Selection (DRC-Mode). | LxAT (30) | DRC (dB relative to Volume) | |-----------|-----------------------------| | 0000 | -31 | | 0001 | -29 | | 0010 | -27 | | 0011 | -25 | | 0100 | -23 | | 0101 | -21 | | 0110 | -19 | | 0111 | -17 | | 1000 | -16 | | 1001 | -15 | | 1010 | -14 | | 1011 | -13 | | 1100 | -12 | | 1101 | -10 | | 1110 | -7 | | 1111 | -4 | Table 32. Limiter Release Threshold Selection (DRC-Mode).( | LxRT (30) | DRC (db relative to Volume + LxAT) | |-----------|------------------------------------| | 0000 | -∞ | | 0001 | -38dB | | 0010 | -36dB | | 0011 | -33dB | | 0100 | -31dB | | 0101 | -30dB | | 0110 | -28dB | | 0111 | -26dB | | 1000 | -24dB | | 1001 | -22dB | | 1010 | -20dB | | 1011 | -18dB | | 1100 | -15dB | | 1101 | -12dB | | 1110 | -9dB | | 1111 | -6dB | ## 8 USER PROGRAMMABLE PROCESSING #### 8.1 EQ - BIQUAD EQUATION The biguads use the equation that follows. This is diagrammed in Figure 14 below. $$Y[n] = 2(b0/2)X[n] + 2(b1/2)X[n-1] + b2X[n-2] - 2(a1/2)Y[n-1] - a2Y[n-2]$$ = $b0X[n] + b1X[n-1] + b2X[n-2] - a1Y[n-1] - a2Y[n-2]$ where Y[n] represents the output and X[n] represents the input. Multipliers are 28-bit signed fractional multipliers, with coefficient values in the range of 800000h (-1) to 7FFFFFh (0.9999998808). Coefficients stored in the User Defined Coefficient RAM are referenced in the following manner: - CxHy0 = b1/2 - CxHy1 = b2 - CxHy2 = -a1/2 - CxHy3 = -a2 - CxHy4 = b0/2 The x represents the channel and the y the biquad number. For example C3H41 is the b0/2 coefficient in the fourth biquad for channel 3 Figure 15. - Biquad Filter #### 8.2 PRE-SCALE The Pre-Scale block which precedes the first biquad is used for attenuation when filters are designed that boost frequencies above 0dBFS. This is a single 28-bit signed multiplier, with 800000h = -1 and 7FFFFh = 0.9999998808. By default, all pre-scale factors are set to 7FFFFh. #### 8.3 POST-SCALE The STA323W provides one additional multiplication after the last interpolation stage and before the distortion compensation on each channel. This is a 24-bit signed fractional multiplier. The scale factor for this multiplier is loaded into RAM using the same I2C registers as the biquad coefficients and the mix. All channels can use the same settings as channel 1 by setting the post-scale link bit. #### **8.4 MIX/BASS MANAGEMENT** The STA323W provides a post-EQ mixing block per channel. Each channel has 2 mixing coefficients, which are each 24-bit signed fractional multipliers, that correspond to the 2 channels of input to the mixing block. These coefficients are accessible via the User Controlled Coefficient RAM described below. The mix coefficients are expressed as 24-bit signed; fractional numbers in the range +1.0 (8388607) to -1.0 (-8388608) are used used to provide three channels of output from two channels of filtered input. Table 33. Mix/Bass Management Block Diagram After a mix is achieved, STA323W also provides the capability to implement crossver filters on all channels corresponding to 2.1 bass management solution. Channels 1-2 use a 1st order high-pass filter and channel 3 uses a 2nd order low-pass filter corresponding to the setting of the XO bits of I2C register 0Ch. If XO = 000, user specified crossover filters are used. By default these coefficients correspond to pass-through. However, the user can write these coefficients in a similar way as the EQ biquads. When user-defined setting is selected, the user can only write 2nd order crossover filters. This output is then passed on to the Volume/Limiter block. ### 8.5 Calculating 24-Bit Signed Fractional Numbers from a dB Value The pre-scale, mixing, and post-scale functions of the STA323W use 24-bit signed fractional multipliers to attenuate signals. These attenuations can also invert the phase and therefore range in value from -1 to +1. It is possible to calculate the coefficient to utilize for a given negative dB value (attenuation) via the equations below. - Non-Inverting Phase Numbers 0 to +1 : - Coefficient = Round(8388607 \* 10^(dB/20)) - Inverting Phase Numbers 0 to -1: - Coefficient = 16777216 Round(8388607 \* 10^(dB/20)) As can be seen by the preceding equations, the value for positive phase 0dB is 0x7FFFFF and the value for negative phase 0dB is 0x800000. 47 ## 8.6 USER DEFINED COEFFICIENT RAM ## 8.6.1 Coefficient Address Register 1 (Address 16h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | CFA7 | CFA6 | CFA5 | CFA4 | CFA3 | CFA2 | CFA1 | CFA0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.2 Coefficient b1Data Register Bits 23...16 (Address 17h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.3 Coefficient b1Data Register Bits 15...8 (Address 18h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C1B15 | C1B14 | C1B13 | C1B12 | C1B11 | C1B10 | C1B9 | C1B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.4 Coefficient b1Data Register Bits 7...0 (Address 19h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C1B7 | C1B6 | C1B5 | C1B4 | C1B3 | C1B2 | C1B1 | C1B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.5 Coefficient b2 Data Register Bits 23...16 (Address 1Ah) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C2B23 | C2B22 | C2B21 | C2B20 | C2B19 | C2B18 | C2B17 | C2B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.6 Coefficient b2 Data Register Bits 15...8 (Address 1Bh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C2B15 | C2B14 | C2B13 | C2B12 | C2B11 | C2B10 | C2B9 | C2B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.7 Coefficient b2 Data Register Bits 7...0 (Address 1Ch) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C2B7 | C2B6 | C2B5 | C2B4 | C2B3 | C2B2 | C2B1 | C2B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.8 Coefficient a1 Data Register Bits 23...16 (Address 1Dh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C1B23 | C1B22 | C1B21 | C1B20 | C1B19 | C1B18 | C1B17 | C1B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.9 1.1.9Coefficient a1 Data Register Bits 15...8 (Address 1Eh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C3B15 | C3B14 | C3B13 | C3B12 | C3B11 | C3B10 | C3B9 | C3B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.10 Coefficient a1 Data Register Bits 7...0 (Address 1Fh) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C3B7 | C3B6 | C3B5 | C3B4 | C3B3 | C3B2 | C3B1 | C3B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.11 Coefficient a2 Data Register Bits 23...16 (Address 20h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C4B23 | C4B22 | C4B21 | C4B20 | C4B19 | C4B18 | C4B17 | C4B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.12Coefficient a2 Data Register Bits 15...8 (Address 21h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C4B15 | C4B14 | C4B13 | C4B12 | C4B11 | C4B10 | C4B9 | C4B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 8.6.13 Coefficient a2 Data Register Bits 7...0 (Address 22h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C4B7 | C4B6 | C4B5 | C4B4 | C4B3 | C4B2 | C4B1 | C4B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.14Coefficient b0 Data Register Bits 23...16 (Address 23h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | C5B23 | C5B22 | C5B21 | C5B20 | C5B19 | C5B18 | C5B17 | C5B16 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.15Coefficient b0 Data Register Bits 15...8 (Address 24h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|------|------| | C5B15 | C5B14 | C5B13 | C5B12 | C5B11 | C5B10 | C5B9 | C5B8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.16Coefficient b0 Data Register Bits 7...0 (Address 25h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|------|------|------|------|------|------|------| | C5B7 | C5B6 | C5B5 | C5B4 | C5B3 | C5B2 | C5B1 | C5B0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.6.17 Coefficient Write Control Register (Address 26h) | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | | | | | RA | R1 | WA | W1 | | | | | | 0 | 0 | 0 | 0 | Coefficients for EQ, Mix and Scaling are handled internally in the STA323W via RAM. Access to this RAM is available to the user via an I<sup>2</sup>C register interface. A collection of I<sup>2</sup>C registers are dedicated to this function. First register contains the coefficient base address, five sets of three registers store the values of the 24-bit coefficients to be written or that were read, and one contains bits used to control the read or write of the coefficient (s) to RAM. The following are instructions for reading and writing coefficients. ### 8.7 Reading a coefficient from RAM - write 8-bits of address to I<sup>2</sup>C register 16h - write '1' to bit R1 (D2) of I<sup>2</sup>C register 26h - read top 8-bits of coefficient in I<sup>2</sup>C address 17h - read middle 8-bits of coefficient in I<sup>2</sup>C address 18h - read bottom 8-bits of coefficient in I<sup>2</sup>C address 19h ## 8.8 Reading a set of coefficients from RAM - write 8-bits of address to I<sup>2</sup>C register 16h - write '1' to bit RA (D3) of I<sup>2</sup>C register 26h - read top 8-bits of coefficient in I<sup>2</sup>C address 17h - read middle 8-bits of coefficient in I<sup>2</sup>C address 18h - read bottom 8-bits of coefficient in I<sup>2</sup>C address 19h - read top 8-bits of coefficient b2 in I<sup>2</sup>C address 1Ah - read middle 8-bits of coefficient b2 in I<sup>2</sup>C address 1Bh - read bottom 8-bits of coefficient b2 in I<sup>2</sup>C address 1Ch - read top 8-bits of coefficient a1 in I<sup>2</sup>C address 1Dh - read middle 8-bits of coefficient a1 in I<sup>2</sup>C address 1Eh - read bottom 8-bits of coefficient a1 in I<sup>2</sup>C address 1Fh - read top 8-bits of coefficient a2 in I<sup>2</sup>C address 20h - read middle 8-bits of coefficient a2 in I<sup>2</sup>C address 21h - read bottom 8-bits of coefficient a2 in I<sup>2</sup>C address 22h - read top 8-bits of coefficient b0 in I<sup>2</sup>C address 23h - read middle 8-bits of coefficient b0 in I<sup>2</sup>C address 24h - read bottom 8-bits of coefficient b0 in I<sup>2</sup>C address 25h ## 8.9 Writing a single coefficient to RAM - write 8-bits of address to I<sup>2</sup>C register 16h - write top 8-bits of coefficient in I<sup>2</sup>C address 17h - write middle 8-bits of coefficient in I<sup>2</sup>C address 18h - write bottom 8-bits of coefficient in I<sup>2</sup>C address 19h - write 1 to W1 bit in I<sup>2</sup>C address 26h ## 8.10 Writing a set of coefficients to RAM - write 8-bits of starting address to I<sup>2</sup>C register 16h - write top 8-bits of coefficient b1 in I<sup>2</sup>C address 17h - write middle 8-bits of coefficient b1 in I<sup>2</sup>C address 18h - write bottom 8-bits of coefficient b1 in I<sup>2</sup>C address 19h - write top 8-bits of coefficient b2 in I<sup>2</sup>C address 1Ah - write middle 8-bits of coefficient b2 in I<sup>2</sup>C address 1Bh - write bottom 8-bits of coefficient b2 in I<sup>2</sup>C address 1Ch - write top 8-bits of coefficient a1 in I<sup>2</sup>C address 1Dh - write middle 8-bits of coefficient a1 in I<sup>2</sup>C address 1Eh - write bottom 8-bits of coefficient a1 in I<sup>2</sup>C address 1Fh - write top 8-bits of coefficient a2 in I<sup>2</sup>C address 20h - write middle 8-bits of coefficient a2 in I<sup>2</sup>C address 21h - write bottom 8-bits of coefficient a2 in I<sup>2</sup>C address 22h - write top 8-bits of coefficient b0 in I<sup>2</sup>C address 23h - write middle 8-bits of coefficient b0 in I<sup>2</sup>C address 24h - write bottom 8-bits of coefficient b0 in I<sup>2</sup>C address 25h - write 1 to WA bit in I<sup>2</sup>C address 26h The mechanism for writing a set of coefficients to RAM provides a method of updating the five coefficients corresponding to a given biquad (filter) simultaneously to avoid possible unpleasant acoustic side-effects. When using this technique, the 8-bit address would specify the address of the biquad b1 coefficient (e.g. 0, 5, 10, 15, ..., 45 decimal), and the STA323W will generate the RAM addresses as offsets from this base value to write the complete set of coefficient data. Table 34. RAM Block for Biquads, Mixing, and Scaling | Index (Decimal) | Index (Hex) | | Coefficient | Default | |-----------------|-------------|----------------------------------------|--------------|---------| | 0 | 00h | Channel 1 – Biquad 1 | C1H10 (b1/2) | 000000h | | 1 | 01h | 1 | C1H11 (b2) | 000000h | | 2 | 02h | 1 | C1H12 (a1/2) | 000000h | | 3 | 03h | 1 | C1H13 (a2) | 000000h | | 4 | 04h | 1 | C1H14 (b0/2) | 400000h | | 5 | 05h | Channel 1 – Biquad 2 | C1H20 | 000000h | | | | | | | | 19 | 13h | Channel 1 – Biquad 4 | C1H44 | 400000h | | 20 | 14h | Channel 2 – Biquad 1 | C2H10 | 000000h | | 21 | 15h | 1 | C2H11 | 000000h | | | | | | | | 39 | 27h | Channel 2 – Biquad 4 | C2H44 | 400000h | | 40 | 28h | High-Pass 2 <sup>nd</sup> Order Filter | C12H0 (b1/2) | 000000h | | 41 | 29h | For XO = 000 | C12H1 (b2) | 000000h | | 42 | 2Ah | | C12H2 (a1/2) | 000000h | | 43 | 2Bh | 1 | C12H3 (a2) | 000000h | | 44 | 2Ch | 1 | C12H4 (b0/2) | 400000h | | 45 | 2Dh | Low-Pass 2 <sup>nd</sup> Order Filter | C12L0 (b1/2) | 000000h | | 46 | 2Eh | For XO = 000 | C12L1 (b2) | 000000h | | 47 | 2Fh | 1 | C12L2 (a1/2) | 000000h | | 48 | 30h | 1 | C12L3 (a2) | 000000h | | 49 | 31h | 1 | C12L4 (b0/2) | 400000h | | 50 | 32h | Channel 1 – Pre-Scale | C1PreS | 7FFFFFh | | 51 | 33h | Channel 2 – Pre-Scale | C2PreS | 7FFFFFh | | 52 | 34h | Channel 1 – Post-Scale | C1PstS | 7FFFFFh | | 53 | 35h | Channel 2 - Post-Scale | C2PstS | 7FFFFFh | | 54 | 36h | Channel 3 – Post-Scale | C3PstS | 7FFFFFh | | 55 | 37h | Thermal Warning – Post Scale | TWPstS | 5A9DF7h | | 56 | 38h | Channel 1 – Mix 1 | C1MX1 | 7FFFFh | | 57 | 39h | Channel 1 – Mix 2 | C1MX2 | 000000h | | 58 | 3Ah | Channel 2 – Mix 1 | C2MX1 | 000000h | | 59 | 3Bh | Channel 2 – Mix 2 | C2MX2 | 7FFFFh | | 60 | 3Ch | Channel 3 – Mix 1 | C3MX1 | 400000h | | 61 | 3Dh | Channel 3 – Mix 2 | C3MX2 | 400000h | | 62 | 3Eh | UNUSED | | | | 63 | 3Fh | UNUSED | | | | | | | | | ## 8.11 Variable Max Power Correction (Address 27h-28h): MPCC bits determine the 16 MSBs of the MPC compensation coefficient. This coefficient is used in place of the default coefficient when MPCV = 1. Table 35. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|--------|--------|--------|--------|--------|-------|-------| | MPCC15 | MPCC14 | MPCC13 | MPCC12 | MPCC11 | MPCC10 | MPCC9 | MPCC8 | | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | | MPCC7 | MPCC6 | MPCC5 | MPCC4 | MPCC3 | MPCC2 | MPCC1 | MPCC0 | | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | ## 8.12 Fault Detect Recovery (Address 2Bh-2Ch): FDRC bits specify the 16-bit Fault Detect Recovery time delay. When FAULT is asserted, the TRISTATE output will be immediately asserted low and held low for the time period specified by this constant. A constant value of 0001h in this register is ~.083ms. The default value of 000C specifies ~.1mSec. Table 36. | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |--------|--------|--------|--------|--------|--------|-------|-------| | FRDC15 | FDRC14 | FDRC13 | FDRC12 | FDRC11 | FDRC10 | FDRC9 | FDRC8 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-------|-------|-------|-------|-------|-------|-------| | FDRC7 | FDRC6 | FDRC5 | FDRC4 | FDRC3 | FDRC2 | FDRC1 | FDRC0 | | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Figure 16. Figure 17. PowerSO36 Slug Down Mechanical Data & Package Dimensions | DIM. | | mm | | inch | | | | |------|-----------|-------|-------|-------|-------|-------|--| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | | Α | 3.25 | | 3.5 | 0.128 | | 0.138 | | | A2 | | | 3.3 | | | 0.13 | | | A4 | 0.8 | | 1 | 0.031 | | 0.039 | | | A5 | | 0.2 | | | 0.008 | | | | a1 | 0 | | 0.075 | 0 | | 0.003 | | | b | 0.22 | | 0.38 | 0.008 | | 0.015 | | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | | D | 15.8 | | 16 | 0.622 | | 0.630 | | | D1 | 9.4 | | 9.8 | 0.37 | | 0.38 | | | D2 | | 1 | | | 0.039 | | | | Е | 13.9 | | 14.5 | 0.547 | | 0.57 | | | E1 | 10.9 | | 11.1 | 0.429 | | 0.437 | | | E2 | | | 2.9 | | | 0.114 | | | E3 | 5.8 | | 6.2 | 0.228 | | 0.244 | | | E4 | 2.9 | | 3.2 | 0.114 | | 1.259 | | | е | | 0.65 | | | 0.026 | | | | e3 | | 11.05 | | | 0.435 | | | | G | 0 | | 0.075 | 0 | | 0.003 | | | Н | 15.5 | | 15.9 | 0.61 | | 0.625 | | | h | | | 1.1 | | | 0.043 | | | L | 0.8 | | 1.1 | 0.031 | | 0.043 | | | N | 10° (max) | | | | | | | | S | 8° (max) | | | | | | | - Note: "D and E1" do not include mold flash or protusions. Mold flash or protusions shall not exceed 0.15mm (0.006") Critical dimensions are "a3", "E" and "G". # **OUTLINE AND MECHANICAL DATA** # **Table 37. Revision History** | Date | Revision | Description of Changes | |--------------|----------|------------------------| | January 2005 | 1 | First Issue | InInformation furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners DDX is a trademark of Apogee tecnology inc. © 2005 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com