Non-Volatile SRAM MODULE 4Mbit (512K x 8-Bit),32Pin-DIP, 5V **Part No. HMN5128D** #### **GENERAL DESCRIPTION** The HMN5128D Nonvolatile SRAM is a 4,194,304-bit static RAM organized as 524,288 bytes by 8 bits. The HMN5128D has a self-contained lithium energy source provide reliable non-volatility coupled with the unlimited write cycles of standard SRAM and integral control circuitry which constantly monitors the single 5V supply for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on to sustain the memory until after Vcc returns valid and write protection is unconditionally enabled to prevent garbled data. In addition the SRAM is unconditionally write-protected to prevent an inadvertent write operation. At this time the integral energy source is switched on to sustain the memory until after V<sub>CC</sub> returns valid. The HMN5128D uses extremely low standby current CMOS SRAM's, coupled with small lithium coin cells to provide non-volatility without long write-cycle times and the write-cycle limitations associated with EEPROM. #### **FEATURES** Access time: 70, 85,120, 150 ns High-density design: 4Mbit Design - · Battery internally isolated until power is applied - Industry-standard 32-pin 512K x 8 pinout - Unlimited write cycles - Data retention in the absence of V<sub>CC</sub> - 10-years minimum data retention in absence of power - Automatic write-protection during power-up/power-down cycles - Data is automatically protected during power loss - Conventional SRAM operation; unlimited write cycles # PIN ASSIGNMENT | | | | _ | | |---------------------------|---------------------------------|----------------------------------------|---|---------------------------------------------------------------------------------------------------------| | A <sub>18</sub> | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 32<br>31<br>30<br>29<br>28<br>27<br>26 | | Vcc<br>A <sub>15</sub><br>A <sub>17</sub><br>/WE<br>A <sub>13</sub><br>A <sub>8</sub><br>A <sub>9</sub> | | A <sub>4</sub> | 8<br>9 | 25<br>24 | | A <sub>11</sub><br>/OE | | A2 🗀 | 10 | 23 | | <b>A</b> 10 | | A <sub>1</sub> | 11<br>12 | 22<br>21 | | /CE<br>DQ7 | | DQ <sub>0</sub> $\square$ | 13<br>14 | 20<br>19 | H | DQ <sub>6</sub><br>DQ <sub>5</sub> | | DQ <sub>2</sub> | 15 | 18 | | $DQ_4$ | | Vss 🖂 | 16 | 17 | Н | DQ₃ | 32-pin Encapsulated Package | OPTIONS | MARKING | |----------|---------| | • Timing | | | 70 ns | -70 | | 85 ns | -85 | | 120 ns | -120 | | 150 ns | -150 | URL: www.hbe.co.kr 1 HANBit Electronics Co.,Ltd #### **FUNCTIONAL DESCRIPTION** The HMN5128D executes a read cycle whenever /WE is inactive(high) and /CE is active(low). The address specified by the address inputs( $A_0$ - $A_{18}$ ) defines which of the 524,288 bytes of data is accessed. Valid data will be available to the eight data output drivers within $t_{ACC}$ (access time) after the last address input signal is stable. When power is valid, the HMN5128D operates as a standard CMOS SRAM. During power-down and power-up cycles, the HMN5128D acts as a nonvolatile memory, automatically protecting and preserving the memory contents. The HMN5128D is in the write mode whenever the /WE and /CE signals are in the active (low) state after address inputs are stable. The later occurring falling edge of /CE or /WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of /CE or /WE. All address inputs must be kept valid throughout the write cycle. /WE must return to the high state for a minimum recovery time ( $t_{WR}$ ) before another cycle can be initiated. The /OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus been enabled (/CE and /OE active) then /WE will disable the outputs in $t_{ODW}$ from its falling edge. The HMN5128D provides full functional capability for Vcc greater than 4.5 V and write protects by 4.37 V nominal. Power-down/power-up control circuitry constantly monitors the Vcc supply for a power-fail-detect threshold $V_{PFD}$ . When $V_{CC}$ falls below the $V_{PFD}$ threshold, the SRAM automatically write-protects the data. All inputs to the RAM become "don't care" and all outputs are high impedance. As Vcc falls below approximately 3 V, the power switching circuit connects the lithium energy soure to RAM to retain data. During power-up, when Vcc rises above approximately 3.0 volts, the power switching circuit connects external Vcc to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after Vcc exceeds 4.5 volts. #### **BLOCK DIAGRAM** #### **PIN DESCRIPTION** | | A <sub>0</sub> -A <sub>18</sub> : Address Input | |---|-------------------------------------------------------| | | /CE : Chip Enable | | Ī | V <sub>SS</sub> : Ground | | | DQ <sub>0</sub> -DQ <sub>7</sub> : Data In / Data Out | | Ī | /WE : Write Enable | | | /OE : Output Enable | | | V <sub>CC</sub> : Power (+5V) | | | NC : No Connection | URL: www.hbe.co.kr 2 HANBit Electronics Co.,Ltd ### **TRUTH TABLE** | MODE | /OE | /CE | /WE | I/O OPERATION | POWER | |----------------|-----|-----|-----|------------------|---------| | Not selected | X | Н | X | High Z | Standby | | Output disable | Н | L | Н | High Z | Active | | Read | L | L | Н | D <sub>OUT</sub> | Active | | Write | X | L | L | D <sub>IN</sub> | Active | ### **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | SYMBOL | RATING | CONDITIONS | |-------------------------------------------------------------------------------------|---------------------|---------------|------------------------| | DC voltage applied on V <sub>CC</sub> relative to V <sub>SS</sub> | V <sub>CC</sub> | -0.3V to 7.0V | | | DC Voltage applied on any pin excluding $V_{\text{CC}}$ relative to $V_{\text{SS}}$ | V <sub>T</sub> | -0.3V to 7.0V | $V_T \le V_{CC} + 0.3$ | | Operating temperature | T <sub>OPR</sub> | 0 to 70°C | | | Storage temperature | T <sub>STG</sub> | -40°C to 70°C | | | Temperature under bias | T <sub>BIAS</sub> | -10°C to 70°C | | | Soldering temperature | T <sub>SOLDER</sub> | 260°C | For 10 second | **NOTE:** Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to higher than recommended voltage for extended periods of time could affect device reliability. ## **RECOMMENDED DC OPERATING CONDITIONS** ( $T_A = T_{OPR}$ ) | PARAMETER | SYMBOL | MIN | TYPICAL | MAX | |--------------------|-----------------|------|---------|----------| | Supply Voltage | $V_{CC}$ | 4.5V | 5.0V | 5.5V | | Ground | $V_{SS}$ | 0 | 0 | 0 | | Input high voltage | $V_{IH}$ | 2.2 | - | Vcc+0.3V | | Input low voltage | V <sub>IL</sub> | -0.3 | - | 0.8V | **NOTE:** Typical values indicate operation at $T_A$ = 25 $^{\circ}$ C ## DC ELECTRICAL CHARACTERISTICS ( $T_A$ = $T_{OPR}$ , $V_{CCmin} \le V_{CC} \le V_{CCmax}$ ) | PARAMETER | CONDITIONS | SYMBOL | MIN | TYP. | MAX | UNIT | |----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | Input Leakage Current | $V_{IN}$ = $V_{SS}$ to $V_{CC}$ | I <sub>LI</sub> | - | - | ±1 | μА | | Output Leakage Current | /CE=V <sub>IH</sub> or /OE=V <sub>IH</sub><br>or /WE=V <sub>IL</sub> | I <sub>LO</sub> | - | - | ±1 | μА | | Output high voltage | I <sub>OH</sub> =-1.0mA | $V_{OH}$ | 2.4 | - | - | V | | Output low voltage | I <sub>OL</sub> = 2.1mA | V <sub>OL</sub> | - | - | 0.4 | V | | Standby supply current | /CE=V <sub>IH</sub> | I <sub>SB</sub> | - | 3 | 3 | mA | | Standby supply current | $\label{eq:condition} \begin{split} /CE &\geq V_{CC}\text{-}0.2V, \\ 0V &\leq V_{IN} \leq 0.2V, \\ \text{or } V_{IN} &\geq V_{CC}\text{-}0.2V \end{split}$ | I <sub>SB1</sub> | - | 0.1 | 100 | μА | | Operating supply current | $\begin{aligned} &\text{Min.cycle,duty=100\%,}\\ &\text{/CE=V}_{\text{IL}}, \text{I}_{\text{I/O}}\text{=}0\text{mA,}\\ &\text{A}_{17}\text{< V}_{\text{IL}} \text{ or A}_{17}\text{> V}_{\text{IH}},\\ &\text{A}_{18}\text{< V}_{\text{IL}} \text{ or A}_{18}\text{> V}_{\text{IH}} \end{aligned}$ | I <sub>CC</sub> | - | - | 90 | mA | | Power-fail-detect voltage | | $V_{PFD}$ | 4.30 | 4.37 | 4.50 | V | | Supply switch-over voltage | | $V_{SO}$ | - | 3 | - | V | **NOTE:** Typical values indicate operation at $T_A = 25 \,^{\circ}\text{C}$ . ### CAPACITANCE (T<sub>A</sub>=25°C, f=1MHz, V<sub>CC</sub>=5.0V) | DESCRIPTION | CONDITIONS | SYMBOL | MAX | MIN | UNIT | |--------------------------|---------------------|------------------|-----|-----|------| | Input Capacitance | Input voltage = 0V | C <sub>IN</sub> | 10 | - | pF | | Input/Output Capacitance | Output voltage = 0V | C <sub>I/O</sub> | 8 | 1 | pF | ### **CHARACTERISTICS** (Test Conditions) | PARAMETER | VALUE | |---------------------------------------|-------------------------------| | Input pulse levels | 0 to 3V | | Input rise and fall times | 5 ns | | Input and output timing | 1.5V | | reference levels | ( unless otherwise specified) | | Output load (including scope and jig) | See Figures 1and 2 | ### **READ CYCLE** ( $T_A$ = $T_{OPR}$ , $V_{CCmin} \le V_{CC} \le V_{CCmax}$ ) | | | | -7 | 70 | - | 35 | -1 | 20 | -1 | 50 | | |----------------------------------|------------------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | Read Cycle Time | t <sub>RC</sub> | | 70 | - | 85 | - | 120 | - | 150 | - | ns | | Address Access Time | t <sub>ACC</sub> | Output load A | - | 70 | - | 85 | - | 120 | 1 | 150 | ns | | Chip enable access time | t <sub>ACE</sub> | Output load A | - | 70 | - | 85 | - | 120 | - | 150 | ns | | Output enable to Output valid | t <sub>OE</sub> | Output load A | - | 35 | - | 45 | - | 60 | - | 70 | ns | | Chip enable to output in low Z | t <sub>CLZ</sub> | Output load B | 5 | - | 5 | - | 5 | - | 10 | - | ns | | Output enable to output in low Z | t <sub>OLZ</sub> | Output load B | 5 | - | 0 | - | 0 | - | 5 | - | ns | | Chip disable to output in high Z | t <sub>CHZ</sub> | Output load B | 0 | 25 | 0 | 35 | 0 | 45 | 0 | 60 | ns | | Output disable to output high Z | t <sub>oHZ</sub> | Output load B | 0 | 25 | 0 | 25 | 0 | 35 | 0 | 50 | ns | | Output hold from address change | t <sub>он</sub> | Output load A | 10 | - | 10 | - | 10 | - | 10 | - | ns | ## WRITE CYCLE ( $T_A$ = $T_{OPR}$ , $V_{ccmin} \le V_{cc} \le V_{ccmax}$ ) | ( A SIN) | | oo ooma | | 0 | -{ | 35 | -1 | 20 | -1 | 50 | ŪNI | |-------------------------------------|------------------|------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | Min | Max | Т | | Write Cycle Time | twc | | 70 | - | 85 | - | 120 | - | 150 | - | ns | | Chip enable to end of write | t <sub>cw</sub> | Note 1 | 65 | ı | 75 | - | 100 | - | 100 | - | ns | | Address setup time | t <sub>AS</sub> | Note 2 | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Address valid to end of write | t <sub>AW</sub> | Note 1 | 65 | - | 75 | - | 100 | - | 90 | - | ns | | Write pulse width | t <sub>WP</sub> | Note 1 | 55 | ı | 65 | - | 85 | - | 90 | - | ns | | Write recovery time (write cycle 1) | t <sub>WR1</sub> | Note 3 | 5 | 1 | 5 | - | 5 | - | 5 | - | ns | | Write recovery time (write cycle 2) | t <sub>WR2</sub> | Note 3 | 15 | ı | 15 | - | 15 | - | 15 | - | ns | | Data valid to end of write | t <sub>DW</sub> | | 30 | ı | 35 | - | 45 | - | 50 | - | ns | | Data hold time (write cycle 1) | t <sub>DH1</sub> | Note 4 | 0 | - | 0 | - | 0 | - | 0 | - | ns | | Data hold time (write cycle 2) | t <sub>DH2</sub> | Note 4 | 10 | ı | 10 | - | 10 | - | 0 | - | ns | | Write enabled to output in high Z | t <sub>wz</sub> | Note 5 | 0 | 25 | 0 | 30 | 0 | 40 | 0 | 50 | ns | | Output active from end of write | t <sub>ow</sub> | Note 5 | 5 | - | 0 | _ | 0 | - | 5 | - | ns | **NOTE:** 1. A write ends at the earlier transition of /CE going high and /WE going high. - 2. A write occurs during the overlap of allow /CE and a low /WE. A write begins at the later transition of /CE going low and /WE going low. - 3. Either $t_{WR1}$ or $t_{WR2}$ must be met. - 4. Either $t_{\text{DH1}}$ or $t_{\text{DH2}}$ must be met. - 5. If /CE goes low simultaneously with /WE going low or after /WE going low, the outputs remain in high-impedance state. URL: www.hbe.co.kr 5 HANBit Electronics Co.,Ltd ### POWER-DOWN/POWER-UP CYCLE ( $T_A = T_{OPR}, V_{CC} = 5V$ ) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP. | MAX | UNIT | |-----------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------------------------|-----|------|-----|-------| | V <sub>CC</sub> slew, 4.75 to 4.25V | $t_{PF}$ | | 300 | - | - | μs | | V <sub>CC</sub> slew, 4.75 to V <sub>SO</sub> | t <sub>FS</sub> | | 10 | - | - | μs | | $V_{\text{CC}}$ slew, $V_{\text{SO}}$ to $V_{\text{PFD}}$ (max) | t <sub>PU</sub> | | 0 | - | - | μs | | Chip enable recovery time | $t_{CER}$ | Time during which SRAM is write-protected after $V_{\text{CC}}$ passes $V_{\text{PFD}}$ on power-up. | 40 | 80 | 120 | ms | | Data-retention time in Absence of V <sub>CC</sub> | t <sub>DR</sub> | T <sub>A</sub> = 25℃ | 10 | - | - | years | | Write-protect time | $t_{WPT}$ | Delay after $V_{CC}$ slews down past $V_{PFD}$ before SRAM is Write-protected. | 40 | 100 | 150 | μs | ### **TIMING WAVEFORM** # - READ CYCLE NO.1 (Address Access)\*1,2 # - READ CYCLE NO.2 (/CE Access)\*1,3,4 URL: www.hbe.co.kr 6 HANBit Electronics Co.,Ltd # - READ CYCLE NO.3 (/OE Access)\*1,5 NOTES: 1. /WE is held high for a read cycle. - 2. Device is continuously selected: $/CE = /OE = V_{IL}$ . - 3. Address is valid prior to or coincident with /CE transition low. - 4. $/OE = V_{IL}$ . - 5. Device is continuously selected: /CE = V<sub>IL</sub> ## - WRITE CYCLE NO.1 (/WE-Controlled)\*1,2,3 # - WRITE CYCLE NO.2 (/CE-Controlled)\*1,2,3,4,5 **NOTE:** 1. /CE or /WE must be high during address transition. - 2. Because I/O may be active (/OE low) during this period, data input signals of opposite polarity to the outputs must not be applied. - 3. If /OE is high, the I/O pins remain in a state of high impedance. - 4. Either $t_{\text{WR1}}$ or $t_{\text{WR2}}$ must be met. - 5. Either $t_{\text{DH1}}$ or $t_{\text{DH2}}$ must be met. ### - POWER-DOWN/POWER-UP TIMING ### **PACKAGE DIMENSION** | Dimension | Min | Max | |-----------|-------|-------| | Α | 1.470 | 1.500 | | В | 0.710 | 0.740 | | С | 0.365 | 0.375 | | D | 0.012 | - | | E | 0.008 | 0.013 | | F | 0.590 | 0.630 | | G | 0.017 | 0.023 | | Н | 0.090 | 0.110 | | 1 | 0.075 | 0.110 | | J | 0.120 | 0.150 | ### **ORDERING INFORMATION**