# **5V ECL 1:5 Clock Distribution Chip** The MC100EL14 is a low skew 1:5 clock distribution chip designed explicitly for low skew clock distribution applications. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The EL14 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input. The common enable $(\overline{EN})$ is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input. ## **Features** - 50 ps Output-to-Output Skew - Synchronous Enable/Disable - Multiplexed Clock Input - The 100 Series Contains Temperature Compensation - PECL Mode Operating Range: V<sub>CC</sub> = 4.2 V to 5.7 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -4.2 V to -5.7 V - Q Output will Default LOW with Inputs Open or at V<sub>EE</sub> - Internal Input Pull-down Resistors on All Inputs, Pull-up Resistors on Inverted Inputs - Pb-Free Packages are Available\* # ON Semiconductor® http://onsemi.com SOIC-20L DW SUFFIX CASE 751D ## **MARKING DIAGRAM** A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. <sup>\*</sup>For additional marking information, refer to Application Note AND8002/D. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. $<sup>^{\</sup>star}$ All $V_{CC}$ pins are tied together on the die. Warning: All $V_{\mbox{\footnotesize{CC}}}$ and $V_{\mbox{\footnotesize{EE}}}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. Logic Diagram and Pinout Assignment **Table 1. PIN DESCRIPTION** | PIN | FUNCTION | | |-------------------------------|--------------------------|--| | CLK, CLK | ECL Diff Clock Inputs | | | SCLK | ECL Scan Clock Input | | | EN | ECL Sync Enable | | | SEL | ECL Clock Select Input | | | $Q_{0-4}, \overline{Q_{0-4}}$ | ECL Diff Clock Outputs | | | V <sub>BB</sub> | Reference Voltage Output | | | V <sub>CC</sub> | Positive Supply | | | V <sub>EE</sub> | Negative Supply | | | NC | No Connect | | **Table 2. FUNCTION TABLE** | CLK* | SCLK* | SEL* | EN* | Q | |------------------|-----------------------|------------------|-------------|---------------------------------| | L<br>H<br>X<br>X | X<br>X<br>L<br>H<br>X | L<br>H<br>H<br>X | L<br>L<br>L | L<br>H<br>L<br>H<br>L<br>(Note) | <sup>1.</sup> On next negative transition of CLK or SCLK \*\*Pins will default low when left open. **Table 3. ATTRIBUTES** | Characteris | etics | Value | |----------------------------------|----------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | | Internal Input Pullup Resistor | | 75 kΩ | | ESD Protection | Human Body Model<br>Machine Model<br>Charge Device Model | > 2 kV<br>> 200 V<br>> 4 kV | | Moisture Sensitivity (Note 2) | | Level 1 | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | Transistor Count | | 303 Devices | | Meets or Exceeds JEDEC Spec EIA | JESD78 IC Latchup Test | | <sup>2.</sup> For additional Moisture Sensitivity information, refer to Application Note AND8003/D. **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|------------------------------------------|-------------|--------------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 8 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -8 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $V_{I} \le V_{CC}$<br>$V_{I} \ge V_{EE}$ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-20L<br>SOIC-20L | 90<br>60 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-20L | 30 to 35 | °C/W | | T <sub>sol</sub> | Wave Solder Pb Pb-Free | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C | | 265<br>265 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. Table 5. 100EL SERIES PECL DC CHARACTERISTICS V<sub>CC</sub> = 5.0 V; V<sub>EE</sub> = 0.0 V (Note 3) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|--------------------------------------------------------------------------------------------------------------------|------------|-------|------------|------------|------|------------|------------|------|------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 32 | 40 | | 32 | 40 | | 34 | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 4) | 3915 | 3995 | 4120 | 3975 | 4045 | 4120 | 3975 | 4050 | 4120 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 4) | 3170 | 3305 | 3445 | 3190 | 3295 | 3380 | 3190 | 3295 | 3380 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | 3835 | | 4120 | 3835 | | 4120 | 3835 | | 4120 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | 3190 | | 3525 | 3190 | | 3525 | 3190 | | 3525 | mV | | V <sub>BB</sub> | Output Voltage Reference | 3.62 | | 3.74 | 3.62 | | 3.74 | 3.62 | | 3.74 | V | | V <sub>IHCMR</sub> | Common Mode Range<br>(Differential Configuration)<br>(Note 5) V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | 1.3<br>1.5 | | 4.6<br>4.6 | 1.2<br>1.4 | | 4.6<br>4.6 | 1.2<br>1.4 | | 4.6<br>4.6 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μА | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 3. Input and output parameters vary 1:1 with $V_{CC}.V_{EE}$ can vary +0.8 V / -0.5 V. - Outputs are terminated through a 50 Ω resistor to V<sub>CC</sub> 2.0 V. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>(min) and 1 V. Table 6. 100EL SERIES NECL DC CHARACTERISTICSV<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -5.0 V (Note 6) | | | | -40°C | | 25°C | | | | | | | |--------------------|--------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 32 | 40 | | 32 | 40 | | 34 | 42 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | -1085 | -1005 | -880 | -1025 | -955 | -880 | -1025 | -955 | -880 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | -1830 | -1695 | -1555 | -1810 | -1705 | -1620 | -1810 | -1705 | -1620 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | V | | V <sub>IHCMR</sub> | Common Mode Range<br>(Differential Configuration)<br>(Note 8) V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | -3.7<br>-3.5 | | -0.4<br>-0.4 | -3.8<br>-3.6 | | -0.4<br>-0.4 | -3.8<br>-3.6 | | -0.4<br>-0.4 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 6. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.8 V / -0.5 V. - 7. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ 2.0 V. - 8. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between Vpp(min)and 1 V. Table 7. AC CHARACTERISTICS $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = 0.0 \text{ V}$ or $V_{CC} = 0.0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ (Note 9) | | | | -40°C | | | 90°C 25°C | | | 85°C | | | |--------------------------------------|----------------------------------------------------------------------------|-------------------|-------|-------------------|-------------------|-------------------|-------------------|-------------------|------|-------------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency<br>(See Figure 2, f <sub>MAX</sub> /Jitter) | | 1 | | | 1 | | | 1 | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Prop CLK to Q (Diff) Delay CLK to Q (SE) SCLK to Q | 520<br>470<br>470 | | 720<br>770<br>770 | 580<br>530<br>530 | 680<br>680<br>680 | 780<br>830<br>830 | 630<br>580<br>580 | | 830<br>880<br>880 | ps | | tskew | Part-to-Part Skew<br>Within-Device Skew (Note 10) | | | 200<br>50 | | | 200<br>50 | | | 200<br>50 | ps | | t <sub>JITTER</sub> | Random Clock Jitter (RMS) @ 1 GHz (See Figure 2, f <sub>MAX</sub> /Jitter) | | 1 | | | 1 | | | 1 | | ps | | t <sub>S</sub> | Setup Time EN | 0 | | | 0 | -133 | | 0 | | | ps | | t <sub>H</sub> | Hold Time EN | 250 | | | 250 | 140 | | 250 | | | ps | | $V_{PP}$ | Input Swing (Note 11) | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% – 80%) | 230 | | 500 | 230 | | 500 | 230 | | 500 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 9. $V_{EE}$ can vary +0.8 V / -0.5 V. Outputs are terminated through a 50 $\Omega$ resistor to $V_{CC}$ 2.0 V. - 10. Skews are specified for identical LOW-to-HIGH or HIGH-to-LOW transitions. - 11. $V_{PP}$ (min) is the minimum input swing for which AC parameters guaranteed. The device has a DC gain of $\approx$ 40. Figure 2. Output Voltage Amplitude / RMS Jitter vs. Input Frequency at Ambient Temperature (Typical) Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.) # **ORDERING INFORMATION4** | Device | Package | Shipping <sup>†</sup> | |----------------|-----------------------|-----------------------| | MC100EL14DW | SOIC-20L | 38 Units / Rail | | MC100EL14DWG | SOIC-20L<br>(Pb-Free) | 38 Units / Rail | | MC100EL14DWR2 | SOIC-20L | 1000 / Tape & Reel | | MC100EL14DWR2G | SOIC-20L<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices ## PACKAGE DIMENSIONS ## **SO-20 WB** CASE 751D-05 ISSUE G #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. - DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. - PHOTHUSION MOLD PROTRUSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION | | MILLIMETERS | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 2.35 | 2.65 | | | | | | A1 | 0.10 | 0.25 | | | | | | В | 0.35 | 0.49 | | | | | | С | 0.23 | 0.32 | | | | | | D | 12.65 | 12.95 | | | | | | Ε | 7.40 | 7.60 | | | | | | е | 1.27 | BSC | | | | | | Н | 10.05 | 10.55 | | | | | | h | 0.25 | 0.75 | | | | | | L | 0.50 | 0.90 | | | | | | θ | 0 ° | 7 ° | | | | | ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC). ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative