## **Dual 10-bit Nonvolatile DAC In-system Programmable Analog** #### **FEATURES** - Two 10-bit Nonvolatile DACs - INL ± 1LSB ISPa™ - DNL: ± 1LSB - Programmable Configuration - Programmable Power-on Reset Options - Recall Full Scale Value - Recall Zero Scale Value - Recall Mid-Scale Value - Recall NV Register Value - Tandem or Independent Operation of DACs - Power-down mode (short V<sub>OUT</sub> to gnd) #### **OVERVIEW** The SMP9210 is a serial input, voltage output, dual 10-bit digital to analog converter. It can operate from a single +2.7V to +5.5V supply. Internal precision buffers swing rail-to-rail with an input reference range from ground to the positive supply. The SMP9210 integrates two 10-bit DACs and their associated circuits that include; an enhanced unity gain operational amplifier output, a 10-bit volatile data latch, a 10-bit nonvolatile data register and an industry standard 2-wire serial interface. ### **BLOCK DIAGRAM** #### SMP9210 | Signal | Pin | Function | |---------------------|-----|----------------------------| | A2 | 1 | Address Pin A2 | | A1 | 2 | Address Pin A1 | | A0 | 3 | Address Pin A0 | | $V_{REFH}2$ | 4 | DAC2 VREFH Input | | $V_{REFL}2$ | 5 | DAC2 VREFL Input | | V <sub>OUT</sub> 2 | 6 | DAC2 V <sub>OUT</sub> | | Gnd | 7 | Ground | | CS | 8 | Chip Select | | V <sub>OUT</sub> 1 | | DAC1 V <sub>OUT</sub> | | $V_{REFL}1$ | 10 | DAC1 VREFL Input | | SCL | 11 | Serial Clock Input | | V <sub>REFH</sub> 1 | 12 | DAC1 VREFH Input | | $V_{DD}$ | 13 | Supply Voltage | | SDA | 14 | Bi-directional Serial Data | ### **SMP9210** #### SMP9211 | Signal | Pin | Function | |--------------------|-----|----------------------------| | A2 | 1 | Address Pin A2 | | A1 | 2 | Address Pin A1 | | A0 | 3 | Address Pin A0 | | $V_{REFH}2$ | 4 | DAC2 VREFH Input | | $V_{REFL}2$ | 5 | DAC2 VREFL Input | | V <sub>OUT</sub> 2 | 6 | DAC2 V <sub>OUT</sub> | | Gnd | 7 | Ground | | MUTE | 8 | Mute Input | | V <sub>OUT</sub> 1 | | DAC1 V <sub>OUT</sub> | | $V_{REFL}1$ | 10 | DAC1 VREFL Input | | SCL | 11 | Serial Clock Input | | $V_{REFH}1$ | 12 | DAC1 VREFH Input | | $V_{DD}$ | 13 | Supply Voltage | | SDA | 14 | Bi-directional Serial Data | ### SMP9211 #### **SMP9212** | Signal | Pin | Function | |--------------------|-----|----------------------------| | A2 | 1 | Address Pin A2 | | A1 | 2 | Address Pin A1 | | A0 | 3 | Address Pin A0 | | $V_{REFH}2$ | 4 | DAC2 VREFH Input | | $V_{REFL}2$ | 5 | DAC2 VREFL Input | | V <sub>OUT</sub> 2 | 6 | DAC2 V <sub>OUT</sub> | | Gnd | 7 | Ground | | $V_{REF}$ | 8 | Reference Voltage Output | | V <sub>OUT</sub> 1 | | DAC1 V <sub>OUT</sub> | | $V_{REFL}1$ | 10 | DAC1 VREFL Input | | SCL | 11 | Serial Clock Input | | $V_{REFH}1$ | 12 | DAC1 VREFH Input | | $V_{DD}$ | 13 | Supply Voltage | | SDA | 14 | Bi-directional Serial Data | ### **SMP9212** #### PIN DESCRIPTION **GND** is the device ground pin. $V_{\text{OUT}}$ is the voltage output of the DACs. It is buffered by a unity-gain follower that can slew up to 1V/s. **VREFL** is the lower of the voltage reference inputs. VREFL must be equal to or greater than ground and less than VREFH. **VREFH** is the higher of the voltage reference inputs. VREFH must be equal to or less than VCC and greater than VREFL. **A0, A1** and **A2** are the address inputs to the SMP9210 serial interface logic. Biasing the address inputs will determine the device's bus address that is contained within the serial data stream when communication over the serial bus. **SCL** is the serial interface clock. It is used to clock data into and out of the SMP9210. When writing to the device, data must remain stable while SCL is HIGH. When reading, data is clocked out of the SMP9210 on the falling edge of SCL. **SDA** is a bi-directional pin used to transfer data into and out of the SMP9210. **Pin 8** is a multifunction pin and is in-system programmable by the customer or it can be configured by Summit prior to shipment. It can function as Chip Select input ( $V_{IH}$ = selected), a MUTE input ( $V_{IH}$ = mute) or as a Vref output (1.25V). #### **Device Operation** The SMP9210 has two, 10-bit, digital to analog converters that are comprised of a resistor network that converts 10-bit digital inputs into equivalent analog output voltages in proportion to the applied reference voltages. The voltage differential between the VREFL and VREFH inputs sets the full-scale output voltage for its respective DAC. Each DAC has a 10-bit volatile register that holds the digital value decoded by the DAC into an analog voltage output. The register can be written directly via the serial interface, commanded to load the zero scale value, full scale value or mid-scale value or recall a preset value stored in a nonvolatile register. Each DAC has a 10-bit nonvolatile register that can hold a 'set-and-forget' value that can be recalled whenever the device is powered-on. The SMP9210 also has a nonvolatile configuration register that is accessible over the 2-wire bus. The configuration register is used to select the device type identifier, the function of pin 8 and the DAC power-on state. #### Accessing the DACs The SMP9210 uses the industry standard 2-wire serial protocol. The bus is designed for two-way, two-line serial communication between different integrated circuits. The two lines are the SCL (serial clock) and SDA (serial data) and both lines must be tied to the positive supply through a pull-up resistor.. The protocol defines devices as being either masters or slaves, the SMP9210 will always be a slave in that it does not initiate any communications or provide a clock output. Data transfers are initiated when a master issues a 'start' condition, which is a high to low transition on SDA while SCL is high. The start is immediately followed by an eight bit transmission: bits 7:1 comprise the device type identifier and bus device bus address; bit 0 is the read/write bit indicating the action to follow. If the intended device receives the byte and recognizes its address it will return an acknowledge during the 9<sup>th</sup> clock cycle. Some data transfers will be concluded with a 'stop' condition, which is a low to high transition on SDA while SCL is high. Note: a stop condition must be performed for all nonvolatile write operations. **Addressing Convention** The DAC device type identifier default is 0101[b]. In order to accommodate more than eight devices on a single bus, the device type identifier can by modified by the end user by writing to the configuration registers. The command structure is illustrated in Table 1. Of special note is the ability to write individually to the two DACs or write to them in tandem. The first three commands are three bytes in length and can either be volatile or nonvolatile. The 'Zero' commands load all zeroes into the DAC registers forcing the $V_{\text{OUT}}$ to VREFL. The 3F commands load all ones into the DAC registers, forcing $V_{\text{OUT}}$ to VREFH. The Recall commands, write the nonvolatile register value into the DAC registers. The PD commands connect $V_{\text{OUT}}$ to GND. These four commands are all two bytes; the device Table 1. Command Structure. | MSB | | | | | | | LSB | | | |-----|---|---|---|----|----|----|-----|-----------------|----------------------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Command | Function | | 1 | 0 | 0 | 1 | dc | dc | D9 | D8 | Write DAC1 | Write 10-bit value to DAC1 | | 1 | 0 | 1 | 0 | dc | dc | D9 | D8 | Write DAC2 | Write 10-bit value to DAC2 | | 1 | 0 | 1 | 1 | dc | dc | D9 | D8 | Write Both DACS | Write the same 10-bit value to DAC1 and DAC2 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | ZeroDAC1 | Set DAC1 to Zero Scale (V <sub>REFL</sub> ) | | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | ZeroDAC2 | Set DAC2 to Zero Scale (V <sub>REFL</sub> ) | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | ZeroBOTH | Set DAC1 & DAC2 to Zero Scale (V <sub>REFL</sub> ) | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 3FDAC1 | Set DAC1 to Full Scale (V <sub>REFL</sub> ) | | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 3FDAC2 | Set DAC2 to Full Scale (V <sub>REFL</sub> ) | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 3FBOTH | Set DAC1 & DAC2 to Full Scale (V <sub>REFL</sub> ) | | 1 | 1 | 1 | 1 | dc | dc | 1 | 0 | RecallDAC1 | Recall E <sup>2</sup> to DAC1 | | 1 | 1 | 1 | 1 | dc | dc | 0 | 1 | RecallDAC2 | Recall E <sup>2</sup> to DAC2 | | 1 | 1 | 1 | 1 | dc | dc | 1 | 1 | RecallBoth | Recall E <sup>2</sup> to Both DACs | | 1 | 0 | 0 | 0 | dc | dc | 1 | 0 | PDDAC1 | Power Down DAC1 (V <sub>OUT</sub> to GND) | | 1 | 0 | 0 | 0 | dc | dc | 0 | 1 | PDDAC2 | Power Down DAC2 (Vout to GND) | | 1 | 0 | 0 | 0 | dc | dc | 1 | 1 | PDBOTH | Power Down Both DACs (V <sub>OUT</sub> to GND) | LCD type/address byte followed by the command byte. They are will be enforced with or without a stop being issued and the new register value is never stored in the nonvolatile register. Writing a value to a DAC can either be a write to the DAC register only or a combined write to both the DAC Register and its nonvolatile register. They are identical with the one exception being the register write does not entail issuing a stop condition; whereas, the nonvolatile write operation is concluded with a stop. The sequence is to issue a start, followed by the device type and bus address, with the read/write bit set to zero. The SMP9210 will respond with an acknowledge and the master will then issue the command and follow-on data. In the example below the write is to DAC1, where the command = 1001[b]; the dc bits are don't care, D9 and D8 are the MSBs of the DAC value being written. The SMP9210 will then respond with an acknowledge followed by the master writing the last eight bits. In the first example shown, no stop is generated after the SMP9210 acknowledge; therefore, the write is only to the register. In the second example the SMP9210 acknowledge is followed by a stop; therefore, the data is written to both the DAC register and to the nonvolatile register. #### Writing to DACs Data Sequence (Nonvolatile Write) #### Command Sequence (example command shown 3FDAC1) <sup>\*</sup>dc = don't care The third example illustrates the data sequence for a two-byte command. #### **Special Configurations** The SMP9210 can be configured by the end user or by Summit prior to shipment. There is one configuration register and it is accessed through the serial interface using 1001[b] as the device type address. The register is shown below. | MS | SB | | | | | LS | SB | | | | | | |----|----|---|---|--------|-------------------------------------------|-----------------------------|----------|------------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | L | Р | Р | L | | | | | | | Α | Α | Α | Α | o<br>r | 0 | 0 | 0 | | | | | | | 3 | 2 | 1 | 0 | Н | R | R | С | | | | | | | | | | | Z | 1 | 0 | K | | | | | | | Х | Х | Х | Х | Χ | Χ | Χ | 0 | Config Register | | | | | | | | | | | | | | Accessible | | | | | | Х | Χ | Χ | Χ | Χ | Χ | Χ | 1 | Config Register Locked | | | | | | Х | Χ | Χ | Χ | Χ | 0 | 0 0 Power-on Recall all 0's | | | | | | | | Х | Χ | Χ | Χ | Χ | 0 | 0 1 Power-on Recall all 1's | | | | | | | | Х | Χ | Χ | Χ | Χ | 1 | 0 Power-on Recall Mid Scale | | | | | | | | Х | Χ | Χ | Χ | Χ | 1 | 1 Power-on Recall NV- | | | | | | | | | | | | | | | Register | | | | | | | Х | Χ | Χ | Χ | 0 | 0 V <sub>OUT</sub> = Low Z on Power-Down | | | | | | | | | Х | Χ | Χ | Χ | 1 | 1 V <sub>OUT</sub> = High Z on Power-Down | | | | | | | | | Α | Α | Α | Α | Pr | Programmable DAC Device Type | | | | | | | | | | | | | Ac | ddress | | | | | | | | Bit 0 - When bit 0 is written as a 1 the configuration register will be locked and it will become inaccessible for reading and writing. Bits 2:1 are use to select the power-on recall value to be loaded into the DAC registers. Bit 3 selects the power down option for the V<sub>OUT</sub> pins. Bits 7:4 can be used to program unique DAC device type identifiers. When the default 0101 is used the number of SMP9210's allowed on a single bus is limited to eight. This can be expanded infinitely if the CS input is also used. The only drawback is the decoding or use of port pins to drive the CS inputs. If we assume no other devices on the bus and that each DAC device type address is utilized, then the end user can effectively have 256 individually addressable devices on a single bus. Now, combining this capability with the CS pin a microC can enable blocks of 256 SMP9210's vs blocks of 8. DAC Analog Characteristics | | laiog Characteristics | | | | | | |-----------|---------------------------|------------------------------------------|-------|--------|-------|-------| | Symbol | Parameter | Condition | Min. | Type. | Max | Units | | Static Pe | rformance | | | | | | | N | Resolution | | 10 | | | Bits | | INL | Relative Accuracy | | -1.0 | +/-0.5 | +1.0 | LSB | | DNL | Differential Nonlinearity | GUARANTEED MONOTONIC | -1 | +/-0.5 | +1 | LSB | | VZSE | Zero Scale Error | Data = 000H | 0 | | 5 | mV | | VFS | Full Scale Voltage | Data = 3FFH | | | VrefH | V | | TCV | Full-Scale Tempco | | | =/-15 | | ppm | | MATCHIN | NG PERFORMANCE | | | | | | | | Linearity Matching Error | | | +/-1 | | LSB | | ANALOG | OUTPUT | | | | | | | IOUT | Output Current | Data = 200H, $\Delta$ Vout ,3LSB | | | +/-5 | mA | | LDREG | Load Regualtion @ | $RL = 1K\Omega$ to infinity, Data = 200H | | 1 | 3 | LSB | | | Halfscale | | | | | | | CL | Capacitive Load | No Oscillation | | 500 | | pF | | Dynami | c characteristics | | | | | | | BW_10K | Bandwidth –3dB | $R = 10K\Omega$ | | 100 | | kHZ | | THD | Total Harmonic Distortion | VA=1Vrms ,f=1KHz, | | 0.08 | | % | | | Channel to Channel | f = 1KHz | | -60 | | dB | | | Isolation | VIN = 100mV p-p on VrefH | | | | | | | Digital Cross Talk | | | -60 | | dB | | Referen | ice Voltages | | | | | | | VrefH | | VrefH > VrefL | Gnd+? | | VCC | V | | VrefL | | VrefL < VrefH | Gnd | | VCC-? | V | | Power | | | | | | | | ISY | VDD Supply Current | VDD = +5V, excludes Iref | | | 100 | μΑ | | Iref | Reference Voltage Current | | | | 100 | μA | | VSY | Supply Voltage | | 2.7 | | 5.5 | V | | Symbol | Parameter | Condition | Min. | Typ. | Max. | Units | |-------------------|----------------------|-----------------------------------|------------|------|--------------|----------| | $I_{DD}$ | Power Supply Current | NV Write $V_{DD} = 5.5V$ | | | | mA | | | | $V_{DD} = 2.7V$ | | | | | | | Standby or Quiescent | Excluding Current $V_{DD} = 5.5V$ | | | | μΑ | | | | Through DACs $V_{DD} = 2.7V$ | | | | · | | | Power Down | Total Current $V_{DD} = 5.5V$ | | | | μΑ | | | | Including DAC $V_{DD} = 2.7V$ | | | | · | | $V_{\mathrm{DD}}$ | Supply Voltage | | 2.7 | | 5.5 | ٧ | | V <sub>IH</sub> | SDA, SCL | | | | $0.7xV_{DD}$ | V | | $V_{\rm IL}$ | SDA, SCL | | | | $0.3xV_{DD}$ | V | | $V_{OL}$ | SDA | $I_{OL} = 3mA$ | | | 0.4 | V | | $I_{LI}$ | Input Leakage | $VIN = 0$ to $V_{DD}$ | | | 10 | mA | | $I_{LO}$ | Output Leakage | $VOUT = 0$ to $V_{DD}$ | | | | | | $W_{END}$ | Write Endurance | Number of NV Store Operations | $1x10^{6}$ | | | NVStores | | $t_{DR}$ | Data Retention | NVData Retention | 100 | | | Years | ## **AC Operating Characteristics (Over Recommended Operating Conditions)** | | | | 2.7V t | o 5.5V | | |---------|----------------------------|-----------------------------------|--------|--------|-------| | Symbol | Parameter | Conditions | Min. | Max. | Units | | fSCL | SCL Clock Frequency | | 0 | 100 | KHz | | tLOW | Clock Low Period | | 4.7 | | μs | | tHIGH | Clock High Period | | 4.0 | | μs | | tBUF | Bus Free Time | Before New Transmission | 4.7 | | μs | | tSU:STA | Start Condition Setup Time | | 4.7 | | μs | | tHD:STA | Start Condtion Hold Time | | 4.0 | | μs | | tSU:STO | Stop Condition Setup Time | | 4.7 | | μs | | tAA | Clock Edge to Valid Output | SCL low to Valid SDA (cycle n) | 0.3 | 3.5 | μs | | tDH | Data Out Hold Time | SCL low (cycle n+1) to SDA change | 0.3 | | μs | | tR | SCL and SDA Rise Time | | | 1000 | ns | | tF | SCL and SDA Fall Time | | | 300 | ns | | tSU:DAT | Data In Setup Time | | 250 | | ns | | tHD:DAT | Data In Hold Time | | 0 | | ns | | TI | Noise Filter SCL & SDA | Noise Suppression | | 100 | ns | | tWR | Write Cycle Time | | | 5 | ms | ## **Ordering Information** SMP9210S 14 lead SOIC SMP9211S 14 lead SOIC SMP9212S 14 lead SOIC