

March 2007

# FAN5182 — Adjustable Output, 1-, 2-, or 3-Phase Synchronous Buck Controller

#### **Features**

- Selectable 1-, 2-, or 3-Phase Operation at up to 1MHz per Phase
- Accuracy:

FAN5182 2%FAN5182\_NA3E229 1%FAN5182\_NA3E231 3%

- Externally Adjustable 0.8V to 5V Output from a 12V Supply
- Logic-Level PWM Outputs for Interface to External High-Power Drivers
- Active Current Balancing Between all Phases
- Built-in Power-Good / Crowbar Functions
- Programmable Over-Current Protection with Adjustable Latch-Off Delay

## **Applications**

- Auxiliary Supplies
- DDR Memory Supplies
- Point-of-Load Supplies

## **Description**

The FAN5182 is a highly efficient, multiphase, synchronous buck switching regulator controller optimized for converting a 12V main supply into a high-current, low-voltage supply for use in point-of-load (POL) applications. It uses a multi-loop PWM architecture to drive the logic-level outputs at a programmable switching frequency that can be optimized for regulator size and efficiency. The phase relationship of the output signals can be programmed to provide 1-, 2-, or 3-phase operation, allowing for construction of up to three complementary, interleaved buck switching stages.

The FAN5182 provides accurate and reliable overcurrent protection and adjustable current limiting.

The FAN5182 is specified over the commercial temperature range of 0°C to +85°C and is available in a 20-lead Quarter-Size Outline Package (QSOP).

## **Ordering Information**

| Part Number            | Temperature<br>Range | Pb-<br>Free | Package  | Packing<br>Method | Quantity<br>per Reel |
|------------------------|----------------------|-------------|----------|-------------------|----------------------|
| FAN5182QSCX_NL         | 0°C to 85°C          | Yes         | QSOP-20L | Tape and Reel     | 2500                 |
| FAN5182QSCX_NA3E229_NL | 0°C to 85°C          | Yes         | QSOP-20L | Tape and Reel     | 2500                 |
| FAN5182QSCX_NA3E231_NL | 0°C to 85°C          | Yes         | QSOP-20L | Tape and Reel     | 2500                 |

## **Block Diagram**



Figure 1. Block Diagram

## **Pin Assignments**



Figure 2. Pin Assignments

## **Pin Definitions**

| Pin#  | Name        | Description                                                                                                                                                                                                                                                                                                                                          |  |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | VCC         | Supply Voltage for the Device.                                                                                                                                                                                                                                                                                                                       |  |
| 2     | FBRTN       | Feedback Return. Voltage error amplifier reference for remote sensing of the output voltage.                                                                                                                                                                                                                                                         |  |
| 3     | FB          | Feedback Input. Error amplifier input for remote sensing of the output voltage. An external resistor divider between the output and FBRTN connected to this pin sets the output voltage. This pin is also the reference point for the power-good and crowbar comparators.                                                                            |  |
| 4     | COMP        | Error Amplifier Output and Compensation Pin.                                                                                                                                                                                                                                                                                                         |  |
| 5     | PWRGD       | Power Good Output. Open-drain output that signals when the output voltage is outside the proper operating range.                                                                                                                                                                                                                                     |  |
| 6     | EN          | Power Supply Enable Input. Pulling this pin to GND disables the PWM outputs and pulls the PWRGD output low.                                                                                                                                                                                                                                          |  |
| 7     | DELAY       | Soft-Start Delay and Current Limit Latch-Off Delay Setting Input. An external resistor and capacitor connected between this pin and GND sets the soft-start ramp-up time and the overcurrent latch-off delay time.                                                                                                                                   |  |
| 8     | RT          | Frequency Setting Resistor Input. An external resistor connected between this pin and GND sets the oscillator frequency of the device.                                                                                                                                                                                                               |  |
| 9     | RAMPADJ     | PWM Ramp Current Input. An external resistor from the converter input voltage to this pin sets the internal PWM ramp.                                                                                                                                                                                                                                |  |
| 10    | ILIMIT      | Current-Limit Set point / Enable Output. An external resistor connected from this pin to GND sets the current limit threshold of the converter. This pin is actively pulled low when the EN input is low, or when $V_{\rm CC}$ is below its UVLO threshold, to signal to the driver IC that the driver high-side and low-side outputs should go low. |  |
| 11    | CSREF       | Current-Sense Reference Voltage Input. The voltage on this pin is used as the reference for the current-sense amplifier. Connect this pin to the common point of the output inductors.                                                                                                                                                               |  |
| 12    | CSSUM       | Current-Sense Summing Node. External resistors from each switch node to this pin sum the average inductor currents to measure the total output current.                                                                                                                                                                                              |  |
| 13    | CSCOMP      | Current-Sense Compensation Point. A resistor and a capacitor from this pin to CSSUM determine the gain of the current sense amplifier.                                                                                                                                                                                                               |  |
| 14    | GND         | Ground. All internal biasing and logic output signals are referenced to this ground.                                                                                                                                                                                                                                                                 |  |
| 15–17 | SW3 - SW1   | Current Balance Inputs. These are inputs for measuring the current level in each phase. The SW pins of unused phases should be connected to ground.                                                                                                                                                                                                  |  |
| 18–20 | PWM3 - PWM1 | Logic-Level PWM Outputs. Each output is connected to the input of an external MOSFET driver, such as the FAN5109. Connecting the PWM3 output to GND causes that phase to turn off, allowing the FAN5182 to operate as a 1- or 2-phase controller. Do not connect PWM2 to ground for 1-phase operation.                                               |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Unless otherwise noted, all voltages are referenced to GND.

| Symbol           | Parameter                                             | Min. | Max.                  | Unit |
|------------------|-------------------------------------------------------|------|-----------------------|------|
|                  | VCC                                                   | -0.3 | +15                   | V    |
|                  | FBRTN                                                 | -0.3 | +0.3                  | V    |
| $V_{CC}$         | EN, DELAY, ILIMIT, RT, PWM1-PWM3, COMP                | -0.3 | 5.5                   | V    |
|                  | SW1-SW3                                               | -5   | +25                   | V    |
|                  | All Other Inputs and Outputs                          | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| $T_J$            | Operating Junction Temperature                        | 0    | +125                  | °C   |
| T <sub>STG</sub> | Storage Temperature                                   | -65  | +150                  | °C   |
| TL               | Lead Soldering Temperature (10 seconds)               |      | 300                   | °C   |
| T <sub>LI</sub>  | Lead Infrared Temperature (15 seconds)                |      | 260                   | °C   |
| $\Theta_{JC}$    | Thermal Resistance Junction-to-Case                   |      | 38                    | °C/W |
| $\Theta_{JA}$    | Thermal Resistance Junction-to-Ambient <sup>(1)</sup> |      | 90                    | °C/W |

#### Note:

 Junction-to-ambient thermal resistance, O<sub>JA</sub>, is a strong function of PCB material, board thickness, thickness and number of copper planes, number of via used, diameter of via used, available copper surface, and attached heat sink characteristics. It is measured with the device mounted on a board of FR-4 material, 0.063inch thickness, no copper plane, and zero air flow.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                     | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|------|
| V <sub>CC</sub> | Supply Voltage Range          | 10.8 | 12.0 | 13.2 | V    |
| T <sub>A</sub>  | Operating Ambient Temperature | 0    |      | +85  | °C   |

## **Electrical Characteristics**

 $V_{CC}$  = 12V, FBRTN = GND, • indicates specifications over operating ambient temperature range. (2)

| Symbol                       | Parameter Conditions                                |                                                                  |                                                    | Min. | Тур.                 | Max. | Units                |      |
|------------------------------|-----------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------|------|----------------------|------|----------------------|------|
| Oscillator                   |                                                     |                                                                  |                                                    |      |                      |      |                      |      |
| f <sub>OSC</sub>             | Frequency Range                                     |                                                                  |                                                    | •    | 0.25                 |      | 3.00                 | MHz  |
|                              |                                                     | $R_T = 332k\Omega$ , 3-phase                                     |                                                    | •    | 155                  | 200  | 245                  |      |
| $T_{PHASE}$                  | Frequency Variation                                 | $T_A = 25^{\circ}C, R_T = 154k\Omega, 3$                         | -phase                                             | •    | 155                  | 400  | 245                  | kHz  |
|                              |                                                     | $T_A = 25$ °C, $R_T = 100$ kΩ, 3                                 | $T_A = 25^{\circ}C$ , $R_T = 100k\Omega$ , 3-phase |      | 155                  | 600  | 245                  |      |
| $V_{RT}$                     | Output Voltage                                      | $R_T = 100k\Omega$ to GND                                        |                                                    | •    |                      | 2.0  |                      | V    |
| $V_{RAMPADJ}$                | RAMPADJ Output Voltage                              | RAMPADJ - FB - 2KΩ x I<br>(with I <sub>RAMPADJ</sub> set to 20μA |                                                    | •    | -50                  |      | +50                  | mV   |
| I <sub>RAMPADJ</sub>         | RAMPADJ Input Current Range <sup>(3)</sup>          |                                                                  |                                                    |      | 0                    |      | 100                  | μA   |
| Voltage Er                   | ror Amplifier                                       |                                                                  |                                                    |      |                      |      |                      |      |
| $V_{OL}$                     | Output Voltage Low                                  |                                                                  |                                                    |      |                      |      | 0.3                  | V    |
| $V_{OH}$                     | Output Voltage High                                 |                                                                  |                                                    |      | 3.1                  |      |                      | V    |
|                              |                                                     | FAN5182                                                          | 2%                                                 | •    | 784                  | 800  | 816                  | mV   |
| $V_{FB}$                     | Accuracy (Referenced to FBRTN)                      | FAN5182_NA3E229                                                  | 1%                                                 | •    | 792                  | 800  | 808                  | mV   |
|                              |                                                     | FAN5182_NA3E231                                                  | 3%                                                 | •    | 786                  | 800  | 824                  | mV   |
| I <sub>FB</sub>              | Input Bias Current                                  | FB = 800mV                                                       | •                                                  | •    | -4                   | ±1   | +4                   | μA   |
| $\Delta V_{FB}$              | Line Regulation                                     | V <sub>CC</sub> = 10V to 14V                                     |                                                    |      |                      | 0.05 |                      | %    |
| I <sub>FBRTN</sub>           | FBRTN Current                                       |                                                                  |                                                    | •    |                      | 100  | 140                  | μA   |
| I <sub>O(ERR)</sub>          | Output Current                                      | FB forced to V <sub>OUT</sub> - 3%                               |                                                    |      |                      | 500  |                      | μA   |
| , ,                          | DC Gain <sup>(3)</sup>                              |                                                                  |                                                    |      |                      | 87   |                      | dB   |
| G <sub>BW(ERR</sub> )        | Gain Bandwidth Product <sup>(3)</sup>               | COMP = FB                                                        |                                                    |      |                      | 20   |                      | MHz  |
| ,                            | Slew Rate <sup>(3)</sup>                            | C <sub>COMP</sub> = 10pF                                         |                                                    |      |                      | 10   |                      | V/µs |
| Current-Se                   | ense Amplifier                                      |                                                                  |                                                    |      |                      |      |                      |      |
| V <sub>OS(CSA)</sub>         | Offset Voltage                                      | CSSUM-CSREF (See Fig                                             | jure 3)                                            | •    | -5.5                 |      | +5.5                 | mV   |
| I <sub>BIAS(CSSUM)</sub>     | Input Bias Current                                  |                                                                  |                                                    | •    | -50                  |      | +50                  | nA   |
| , ,                          | DC Gain <sup>(3)</sup>                              |                                                                  |                                                    |      |                      | 70   |                      | dB   |
| G <sub>BW(CSA)</sub>         | Gain Bandwidth Product <sup>(3)</sup>               |                                                                  |                                                    |      |                      | 10   |                      | MHz  |
| ,                            | Slew Rate <sup>(3)</sup>                            | C <sub>CSCOMP</sub> = 10pF                                       |                                                    |      |                      | 10   |                      | V/µs |
|                              | Input Common-Mode Range                             | C <sub>SSUM</sub> & C <sub>SREF</sub>                            |                                                    |      | 0                    |      | V <sub>CC</sub> -2.5 | V    |
| $V_{OL}$                     | Output Voltage Low                                  |                                                                  |                                                    |      |                      |      | 0.1                  | V    |
| $V_{OH}$                     | Output Voltage High                                 |                                                                  |                                                    |      | V <sub>CC</sub> -2.5 |      |                      | V    |
| I <sub>CSCOMP</sub>          | Output Current                                      |                                                                  |                                                    |      |                      | 500  |                      | μΑ   |
| Current-Ba                   | alance Circuit                                      |                                                                  |                                                    |      |                      |      | •                    |      |
| $V_{SW(X)CM}$                | Common-Mode Range <sup>(3)</sup>                    |                                                                  |                                                    |      | -600                 |      | +200                 | mV   |
| R <sub>sw(X)</sub>           | Input Resistance                                    | SW(X) = 0V                                                       |                                                    | •    | 20                   | 30   | 40                   | kΩ   |
| I <sub>SW(X)</sub>           | Input Current                                       | SW(X) = 0V                                                       |                                                    | •    | 4                    | 7    | 10                   | μA   |
| $\Delta I_{SW(X)}$           | Input Current Matching                              | SW(X) = 0V                                                       |                                                    | •    | -7                   |      | +7                   | %    |
| •                            |                                                     | FAN5182                                                          |                                                    |      |                      |      | 11                   | mV   |
| $\Delta V_{\text{OS Match}}$ | Offset Voltage Matching (Difference between phases) | FAN5182_NA3E229                                                  |                                                    |      |                      |      | 8                    | mV   |
|                              | (Difference between phases)                         | FAN5182_NA3E231                                                  |                                                    |      |                      |      | 8                    | mV   |

## **Electrical Characteristics** (Continued)

 $V_{CC}$  = 12V, FBRTN = GND, • indicates specifications over operating ambient temperature range. (2)

| Symbol                   | Parameter Conditions                |                                                           |   | Min.  | Тур.  | Max.  | Units |
|--------------------------|-------------------------------------|-----------------------------------------------------------|---|-------|-------|-------|-------|
| Current-Limit Comparator |                                     |                                                           |   |       |       |       |       |
| V <sub>ILIMIT(NM)</sub>  | Output Voltage: Normal Mode         | EN > 2.0V, R <sub>ILIMIT</sub> = 250kΩ                    | • | 2.9   | 3.0   | 3.1   | V     |
| V <sub>ILIMIT(SD)</sub>  | Output Voltage: In Shutdown         | EN < 0.8V, I <sub>ILIMIT</sub> = -100μA                   | • |       |       | 400   | mV    |
| I <sub>ILIMIT(NM)</sub>  | Output Current: Normal Mode         | EN > 2.0V, $R_{ILIMIT} = 250k\Omega$                      |   |       | 12    |       | μA    |
|                          | Maximum Output Current              |                                                           | • | 60    |       |       | μA    |
| $V_{CL}$                 | Current Limit Threshold             | $V_{CSREF}$ - $V_{CSCOMP}$ , $R_{ILIMIT}$ = 250k $\Omega$ |   | 105   | 125   | 145   | mV    |
|                          | Current Limit Setting Ratio         | V <sub>CL</sub> /I <sub>ILIMIT</sub>                      |   |       | 10.4  |       | mV/μA |
| V <sub>DELAY(NM)</sub>   | Delay Normal Mode Voltage           | $R_{DELAY} = 250k\Omega$                                  |   | 2.9   | 3.0   | 3.1   | V     |
| V <sub>DELAY(OC)</sub>   | Delay Over-Current Threshold        | $R_{DELAY} = 250k\Omega$                                  |   | 1.7   | 1.8   | 1.9   | V     |
| t <sub>DELAY</sub>       | Latch-Off Delay Time <sup>(3)</sup> | $R_{DELAY} = 250k\Omega$ , $C_{DELAY} = 12nF$             |   |       | 1.5   |       | ms    |
| Soft-Start               |                                     |                                                           |   |       |       |       |       |
| I <sub>DELAY(SS)</sub>   | Output Current, Soft-Start Mode     | During start-up, Delay < 2.4V                             | • | 15    | 20    | 25    | μA    |
| t <sub>DELAY(SS)</sub>   | Soft-Start Delay Time(3)            | $R_{DELAY} = 250k\Omega$ , $C_{DELAY} = 12nF$             |   |       | 500   |       | μs    |
| Enable Inp               | ut                                  |                                                           |   |       | •     |       | •     |
| V <sub>IL(EN)</sub>      | Input Low Voltage                   |                                                           | • |       |       | 0.8   | V     |
| V <sub>IH(EN)</sub>      | Input High Voltage                  |                                                           | • | 2.0   |       |       | V     |
|                          | Input Hysteresis Voltage            |                                                           |   |       | 100   |       | mV    |
| I <sub>IN(EN)</sub>      | Input Current                       |                                                           | • | -1    |       | +1    | μΑ    |
|                          | od Comparator                       |                                                           |   |       | •     |       |       |
| V <sub>PWRGD(UV)</sub>   | Under-Voltage Threshold             | Relative to FBRTN                                         | • | 600   | 660   | 720   | mV    |
| V <sub>PWRGD(OV)</sub>   | Over-Voltage Threshold              | Relative to FBRTN                                         | • | 880   | 940   | 1000  | mV    |
| V <sub>OL(PWRGD)</sub>   | Output Low Voltage                  | $I_{PWRGD(SINK)} = 4mA$                                   | • |       | 225   | 400   | mV    |
| , ,                      | Power-Good Delay Time               | , ,                                                       |   |       | 200   |       | ns    |
| V <sub>CROWBAR</sub>     | Crowbar Trip Point                  | Relative to FBRTN                                         | • | 0.970 | 1.050 | 1.105 | V     |
|                          | Crowbar Reset Point                 | Relative to FBRTN                                         | • | 550   | 650   | 750   | mV    |
| t <sub>CROWBAR</sub>     | Crowbar Delay Point <sup>(3)</sup>  | Over-voltage to PWM going low                             |   |       | 400   |       | ns    |
| PWM Outp                 | outs                                |                                                           |   |       |       |       | I     |
| V <sub>OL(PWM)</sub>     | Output Low Voltage                  | $I_{PWM(SINK)} = 400\mu A$                                | • |       | 160   | 500   | mV    |
| V <sub>OH(PWM)</sub>     | Output High Voltage                 | $I_{PWM(SOURCE)} = -400\mu A$                             | • | 4.0   | 5     |       | V     |
| Supply                   | •                                   |                                                           | ! |       | •     |       | •     |
| -                        | DC Supply Current                   |                                                           | • |       | 5     | 10    | mA    |
| V <sub>UVLO</sub>        | UVLO Threshold Voltage              | V <sub>CC</sub> rising                                    | • | 6.5   | 6.9   | 7.3   | V     |
| 2.20                     | UVLO Hysteresis                     |                                                           | • | 0.7   | 0.9   | 1.1   | V     |

#### Notes:

- 2. Limits at operating temperature extremes are guaranteed by design, characterization, and statistical quality control.
- 3. Guaranteed by design, not tested in production.

## **Test Circuit**



Figure 3. Current-Sense Amplifier

## **Typical Performance Characteristics**





Figure 4. Master Clock Frequency vs. R<sub>T</sub>

Figure 5. Normalized V<sub>FB</sub> vs. Temperature



Figure 6. Supply Current vs. Oscillator Frequency

# Typical Application Circuit



Figure 7. 1.8V, 55A Application Circuit

## **Theory of Operation**

The FAN5182 combines a multi-loop, fixed-frequency PWM control with multi-phase logic outputs for use in 1-, 2-, and 3-phase synchronous buck point-of-load power supplies. Multi-phase operation is important for producing the high current and low voltage demanded by auxiliary supplies in desktop computers, workstations, and servers. Handling high current in a single-phase converter places high thermal stress on components, such as inductors and MOSFETs, and is not preferred.

The multi-loop control of the FAN5182 ensures a stable, high performance topology for:

- Balancing current and thermal between/among phases
- Fast response at the lowest possible switching frequency and output decoupling
- Reducing switching losses due to low-frequency operation
- Tight line and load regulation
- Reducing output ripple due to multiphase cancellation
- Better noise immunity to facilitate PCB layout

## **Start-up Sequence**

During start-up, the number of operational phases and their phase relationship are determined by the internal circuitry that monitors the PWM outputs. Normally, the FAN5182 operates as a 3-phase PWM controller. Grounding the PWM3 pin programs the FAN5182 for 1-or 2-phase operation.

When the FAN5182 is enabled, the controller outputs a voltage on PWM3, which is approximately 675mV. An internal comparator checks this pin's voltage versus a threshold of 300mV. If the PWM3 pin is grounded, it is below the threshold and the phase 3 is disabled. The output resistance of the PWM pin is approximately  $5k\Omega$ during this detection period. Any external pull-down resistance connected to the PWM pin should not be less than  $25k\Omega$  to ensure proper operation. PWM1 and PWM2 are disabled during the phase-detection interval, which occurs during the first two clock cycles of the internal oscillator. After this time, if the PWM3 output is not grounded, the  $5k\Omega$  resistance is disconnected, and PWM3 switches between 0V and 5V. If the PWM3 output is grounded, the controller operates in 1- and/or 2-phase.

The PWM outputs logic-level signals to interface with external gate drivers, such as the FAN5109. Since each phase is able to operate close to 100% duty cycle, more than one PWM output can be on at the same time.

## **Master Clock Frequency**

The clock frequency is set by an external resistor connected from the RT pin to ground. The frequency / resistor relationship follows the graph in Figure 4. To determine the frequency per phase, divide the clock frequency by the number of phases in use.

**NOTE:** The exception is single-phase operation, in which the clock frequency must be set twice the single-phase frequency required.

## **Output Voltage Differential Sensing**

The FAN5182 uses a differential low-offset voltage error amplifier to maintain  $\pm 2\%$  differential sensing accuracy over temperature. The output voltage is sensed between the FB and FBRTN pins. The power supply output connects to the FB pin through a resistor divider and the FBRTN pin should be connected directly to the remote sense ground. The internal precision reference is referenced to FBRTN, which has a typical current of  $100\mu A$  to allow accurate remote sensing. The internal error amplifier compares the precision reference to the FB pin to regulate the output voltage.

## **Output Current Sensing**

The FAN5182 uses a current sense amplifier (CSA) to monitor the total output current for current-limit detection. Sensing the load current at the output gives the total average current being delivered to the load, which is an inherently more accurate method than peak current detection or sampling the current across a sense element, such as the low-side MOSFET. This amplifier can be configured according to the objectives of the system design:

- Output inductor DCR sensing without a thermistor (for lowest cost)
- Output inductor DCR sensing with a thermistor (for improved accuracy and moderate cost)
- Discrete resistor sensing (for best accuracy)

The positive input of the CSA is connected to the CSREF pin and the CSREF is tied to the power supply output. The inverting input of the CSA, CSSUM, is the summing node of the load current sense through sensing elements (such as the switch node side of the output inductors). The feedback resistor between CSCOMP and CSSUM sets the gain of the amplifier and a filter capacitor is placed in parallel with this resistor. The gain of the amplifier is programmable by adjusting the feedback resistor. The current information is given as the difference between CSREF and CSCOMP. This "difference" signal is used as a differential input for the current limit comparator.

To provide the best accuracy for sensing current, the CSA is designed to have low-input offset voltage. The CSA gain is determined by external resistors, so it can be set very accurately.

## Current Control Loop and Thermal Balance

The FAN5182 adopts low-side MOSFET R<sub>DSON</sub> sensing for phase-current balance. The sensed individual phase current is combined with a fixed internal ramp, then compared with the common voltage error amplifier output to balance phase current. This current-balance information is independent of the average output current information used for the current limit.

The magnitude of the internal ramp can be set to optimize transient response of the system. It also tracks the supply voltage for better line regulation and transient response. A resistor connected from the power supply input to the RAMPADJ pin determines the slope of the internal PWM ramp. Resistors  $R_{\rm SW1}$  through  $R_{\rm SW3}$  (see Figure 7) can be used to adjust phase current balance. Putting placeholders for these resistors during the initial PCB layout allows phase-current balance fine adjustments on the bench if necessary.

To increase the current in any given phase, increase  $R_{SW}$  for that phase (make  $R_{SW}$  =  $0\Omega$  for the hottest phase as the starting point). Increasing  $R_{SW}$  to  $500\Omega$  could typically make a substantial increase in this particular phase current. Increase each  $R_{SW}$  value by small amounts to optimize phase-current balance, starting with the coolest phase.

## **Voltage Control Loop**

A high gain bandwidth voltage error amplifier is used for the voltage control loop. The non-inverting input of the error amplifier is derived from the internal 800mV reference. The output of the error amplifier, the COMP pin sets the termination voltage for the internal PWM ramps plus sensed phase current.

The inverting input (FB) is tied to the center point of a resistor divider from the output voltage sense point. Closed-loop compensation is realized via compensator networks connecting to the FB and COMP pins.

#### Soft-Start

The soft-start rise time of the output voltage is set by a parallel capacitor and resistor between the DELAY pin and ground. The resistor capacitor (RC) time constant also determines the current-limit latch-off delay time, as explained in the following section. In UVLO or when EN is logic low, the DELAY pin is held to ground. After the UVLO threshold is reached and EN is in logic high state, the delay capacitor is charged with an internal  $20\mu\text{A}$  current source. The output voltage follows the ramping voltage on the DELAY pin to limit the inrush current. The soft-start time depends on the value of  $C_{\text{DLY}}$  with a secondary effect from  $R_{\text{DLY}}$ .

If either EN is logic low or  $V_{\text{CC}}$  drops below UVLO, the delay capacitor resets to ground and is ready for another soft-start cycle.

Figure 8 shows typical start-up waveforms for a softstart sequence.



Figure 8. Typical Start-Up Waveforms

### **Current-Limit and Latch-off Protection**

The FAN5182 compares a programmable current-limit set point to the voltage from the output of the current-sense amplifier. The level of current limit is set with the resistor from the ILIMIT pin to ground. During normal operation, the voltage on ILIMIT is 3V. The current through the external resistor is internally scaled to give a current-limit threshold of 10.4mV/µA. If the difference in voltage between CSREF and CSCOMP rises above the current-limit threshold, the internal current-limit amplifier controls the COMP voltage to maintain the power supply output current at the over-current level.

After the limit is reached, the 3V pull-up voltage source on the DELAY pin is disconnected and the external delay capacitor discharges through the external resistor. A comparator monitors the DELAY pin voltage and shuts off the controller when the voltage drops below 1.8V. The current-limit latch-off delay time is therefore set by the RC time constant discharging the delay voltage from 3V to 1.8V. Typical over-current latch-off waveforms are shown in Figure 9.

The controller continues to switch all phases during the latch-off delay time. If the over-current condition is removed before the 1.8V delay threshold is reached, the controller resumes normal operation. The over-current recovery characteristic also depends on the state of PWRGD. If the output voltage is within the PWRGD window during over current, the controller resumes normal operation once the over-current condition is removed. If over-current causes the output voltage to drop below the PWRGD threshold, a soft-start cycle is initiated.



Figure 9. Over-Current Latch-Off Waveforms

The latch-off function can be reset by removing and reapplying  $V_{\rm CC}$  or by pulling the EN pin low briefly. To disable the over-current latch-off function, the external resistor connecting the DELAY pin and ground should be removed and a high-value resistor (>1M $\Omega$ ) should be connected from the DELAY pin to  $V_{\rm CC}.$  This prevents the delay capacitor from discharging, so the 1.8V threshold can never be reached. This pull-up resistor has some impact to the soft-start time because the current through this resistor adds additional current to the internal  $20\mu A$  soft-start current.

During start-up, when the output voltage is below 200mV, a secondary current limit is activated. This is necessary because the voltage swing of CSCOMP cannot go below ground. This secondary current limit clamps the COMP voltage to 2V.

An inherent, per-phase current limit protects individual phases if one or more phases cease to function because of a faulty component. This limit is based on the maximum normal mode COMP voltage.

## **Power-Good Monitoring**

The power-good comparator monitors the output voltage via the FB pin. The PWRGD pin is an open-drain output whose high level (when connected to a pull-up resistor) indicates that the output voltage is within the nominal limits specified in the Electrical Characteristic table. PWRGD goes low if the output voltage is outside the specified range or whenever the EN pin is pulled low. Figure 10 shows the PWRGD response when the input power supply is switched off.



Figure 10. Shutdown Waveforms

As part of the protection for the load and output components of the supply, the PWM outputs are driven low (turning on the low-side MOSFETs) when the output voltage exceeds the crowbar trip point. This crowbar action stops once the output voltage falls below the reset threshold of approximately 650mV.

Turning on the low-side MOSFETs pulls down the output as the reverse current builds up in the inductors. If the output over-voltage is due to a short in the high-side MOSFET, this crowbar action can trip the input supply over-current protection or blow the input fuse, protecting the load from damage.

#### **Enable and UVLO**

To begin switching, the input supply ( $V_{\text{CC}}$ ) to the controller must be higher than the UVLO threshold, and the EN pin must be higher than its logic threshold. If UVLO is less than the threshold or the EN pin is logic low, the FAN5182 is disabled. This holds the PWM outputs at ground, shorts the delay capacitor to ground, and holds the ILIMIT pin at ground.

In the application circuit, the ILIMIT pin should be connected to the OD pins of the FAN5109 drivers. Grounding the ILIMIT pin disables the drivers such that both HDRV and LDRV hold low. This feature is important in preventing fast discharge of the output capacitors when the controller shuts off. If the driver outputs are not disabled, a negative output voltage can be generated due to high current discharged from the output capacitors through the inductors.

## FAN5182 in Single-Phase Applications

**NOTE**: When the FAN5182 is configured for singlephase applications, it is actually operating internally as a two-phase controller. It therefore should be configured as a two-phase controller with only one phase populated externally.

To accomplish this, PWM3 needs be grounded (to configure the FAN5182 as a two-phase controller) and the clock frequency set to two times the required phase switching frequency. PWM1 should be used to drive the external phase electronics (driver and MOSFETs). The SW2 and SW3 pins should be connected to ground to minimize any potential spurious noise paths.

**WARNING:** Do not connect PWM2 to ground. As noted above, when using the FAN5182 in single-phase applications, it is actually operating internally as a two-phase controller and PWM2 may be switching.

## FAN5182 as a Voltage-Mode Controller

The SW pins are used to measure the current flowing through the bottom FET. This current information is used to balance the phase currents in a multiphase application and create an inner current-feedback loop in the control loop, making the FAN5182 a current-mode controller.

In single-phase applications where phase current balance is not required, the current loop can be defeated by disconnecting the SW pins from the output FETs and shorting the SW pin to ground. This changes the control loop from current-mode control to voltage-mode control.

**WARNING**: The compensation requirements for a voltage-mode control design differ for current-mode control design. The *Application Information* section of this datasheet is for a current-mode control design. The compensation section "Closed-Loop Compensation Design" does not apply to voltage-mode designs.

## **Application Information**

Design parameters for a typical high-current DC/DC buck converter, as shown in Figure 7, follow. This is a multiphase, current-mode control implementation. The equations shown are interdependent and must be followed in the sequence shown. For other implementations, adjust the design requirements.

**NOTE**: A complete MathCAD® control design program is available from Fairchild upon request.

## **Design Requirements:**

- Input voltage (V<sub>IN</sub>) = 12V
- Output voltage (V<sub>OUT</sub>) = 1.8V
- Duty cycle (D) = 0.15
- Output current I<sub>O</sub> = 55A
- Maximum output current (I<sub>LIM</sub>) = 110A
- Number of phases (n) = 3
- Switching frequency per phase (f<sub>SW</sub>) = 250kHz

## **Setting the Clock Frequency**

The FAN5182 uses fixed-frequency control architecture. The frequency is set by an external timing resistor ( $R_{\text{T}}$ ). The clock frequency and the number of phases determine the switching frequency per phase, which relates directly to switching losses and the sizes of the inductors and the input and output capacitors. With n = 3 for three phases, a clock frequency of 750kHz sets the switching frequency,  $f_{\text{SW}}$ , of each phase to 250kHz, which represents a practical trade-off between the switching losses and the sizes of the output filter components.

Equation 1 shows that to achieve a 750kHz oscillator frequency, the correct value for  $R_T$  is  $255k\Omega$ . Alternatively, the value for  $R_T$  can be calculated using:

$$RT = \frac{1}{n \times fsw \times 4.7pF} - 27K\Omega$$
 
$$RT = \frac{1}{3 \times 250 kHz \times 4.7pF} - 27K\Omega = 256K\Omega$$
 EQ. 1

where 4.7pF and  $27k\Omega$  are internal IC component values. For good initial accuracy and frequency stability, a 1% resistor is recommended. The closest standard 1% value for this design is  $255k\Omega$ .

**NOTE**: For a single-phase application, set the oscillator frequency to two times the required per-phase switching frequency. This can be done buy substituting "2 x  $f_{SW}$ " for " $f_{SW}$ " in Equation 1.

## **Soft-Start and Current-Limit Latch-off Delay Time**

Because the soft-start and current-limit latch-off delay functions share the DELAY pin, these two parameters must be considered together. The first step is to set  $C_{\text{DLY}}$  for the soft-start ramp. This ramp is generated with a  $20\mu\text{A}$  internal current source. The value of  $R_{\text{DLY}}$  has a second-order impact on the soft-start time because it

sinks part of the current source to ground. As long as  $R_{DLY}$  is greater than  $200k\Omega$ , this effect is minor.

The value for C<sub>DLY</sub> can be approximated using:

$$C_{DLY} = \left(20\,\mu\text{A} - \frac{V_{REF}}{2 \times R_{DLY}}\right) \times \frac{tss}{V_{REF}}$$
 EQ. 2

where  $t_{SS}$  is the desired soft-start time. Assuming an  $R_{DLY}$  of  $390k\Omega$  and a desired soft-start time of 3ms,  $C_{DLY}$  is 71nF. The closest standard value for  $C_{DLY}$  is 68nF. Once  $C_{DLY}$  is chosen,  $R_{DLY}$  can be calculated for the current-limit latch-off time, using:

$$R_{DLY} = \frac{1.96 \times t_{DELAY}}{C_{DLY}}$$
 EQ. 3

If the result for  $R_{DLY}$  is less than  $200k\Omega,$  a smaller soft-start time should be considered, by recalculating the equation for  $C_{DLY},$  or a longer latch-off time should be used.  $R_{DLY}$  should never be less than  $200k\Omega.$  In this example, a delay time of 9ms results in  $R_{DLY}$  =  $259k\Omega.$  The closest standard 1% value is  $261k\Omega.$ 

### **Inductor Selection**

The inductance determines the ripple current in the inductor. Small inductance leads to high ripple current, which increases the output ripple voltage and conduction losses in the MOSFETs and vise versa. In any multiphase converter, it's recommended to design the peak-to-peak inductor ripple current to be less than 50% of the maximum inductor DC current.

Equation 4 shows the relationship among the inductance, oscillator frequency, and peak-to-peak ripple current:

$$IR = \frac{VOUT \times (1 - D)}{f_{SW} \times I}$$
 EQ. 4

Equation 5 can be used to determine the minimum inductance based on a given output ripple voltage:

$$L \ge \frac{\text{Vout} \times \text{Rx} \times (1 - (n \times D))}{\text{fsw} \times \text{VRIPPLE}}$$
 EQ. 5

where R<sub>x</sub> is the ESR of output bulk capacitors.

Solving Equation 5 for a 20mV peak-to-peak output ripple voltage and  $3m\Omega$  RX yields:

$$L \ge \frac{1.8V \times 0.7m\Omega \times (1 - (3 \times 0.15))}{250kHz \times 10mV} = 277nH$$
 EQ. 6

If the resulting ripple voltage is too low, the inductance can be reduced until the desired ripple voltage is achieved. In this example, a 600nH inductor is a good starting point that produces a calculated ripple current of 6.6A. The inductor should not saturate at the peak current of 21.6A and should be able to handle the total power dissipation created by the copper and core loss.

Another important factor in the inductor design is the Direct Conversion Receiver (DCR), which is used for measuring the phase current. A large DCR can cause excessive power losses, whereas too small DCR can increases measurement error. For this design, a DCR of  $1.4 \text{m}\Omega$  was chosen.

## **Designing an Inductor**

Once the inductance and DCR are known, the next step is to either design an inductor or find a suitable standard inductor if one exists. Inductor design starts with choosing appropriate core material. Some candidate materials that have low core loss at high frequencies are powder cores (e.g. Kool-Mµ® from Magnetics, Inc. or from Micrometals) and gapped soft ferrite cores (e.g. 3F3 or 3F4 from Philips). Powdered iron cores have higher core loss and are used for low-cost applications.

The best choice for a core geometry is a closed-loop type, such as a potentiometer core, a PQ/U/E core, or a toroid core.

Some useful references for magnetics design are:

- Magnetic Designer Software
- Intusoft (www.intusoft.com)
- Designing Magnetic Components for High-Frequency DC-DC Converters, by William T. McLyman, Kg Magnetics, Inc., ISBN 1883107008.

## Selecting a Standard Inductor

The following power inductor manufacturers can provide design consultation and deliver power inductors optimized for high-power applications upon request:

- BI Technologies, 714-447-2345 www.bitechnologies.com
- Taiyo Yuden (USA), 408-573-4150 www.taiyo-yuden.com

#### **Output Current Sense**

The output current can be measured by summing the voltage across each inductor and passing the signal through a low-pass filter. The CS amplifier is configured with resistors  $R_{\text{PH}(X)}$  (for summing the voltage), and  $R_{\text{CS}}$  and  $C_{\text{CS}}$  (for the low-pass filter).

The output current IO is set by the following equations:

$$I_{O} = \frac{R_{PH(x)}}{R_{CS}} \times \frac{V_{DRP}}{RL}$$
 EQ. 7

$$Ccs \ge \frac{L}{R_L \times R_{CS}}$$
 EQ. 8

where:

R<sub>L</sub> is the DCR of the output inductors,

 $V_{\text{DRP}}$  is the voltage drop from  $C_{\text{SCOMP}}$  to  $C_{\text{SREF}}$ .

When load current reaches its limit,  $V_{DRP}$  is at its maximum ( $V_{DRPMAX}$ ).  $V_{DRPMAX}$  can be in the range of 100mV to 200mV. In this example, it is 110mV.

Designers have the flexibility of choosing either  $R_{CS}$  or  $R_{PH(X)}.$  It is recommended to select  $R_{CS}$  equal to  $100k\Omega,$  and then solve for  $R_{PH(X)}$  by rearranging Equation 7 as:

$$R_{PH(x)} = R_L \times R_{CS} \times \frac{I_{LIM}}{V_{DRPMAX}}$$
 EQ. 9

$$R_{PH(x)} = 1.4 \text{m}\Omega \times 100 \text{k}\Omega \times \frac{110 \text{A}}{110 \text{mV}} = 140 \text{k}\Omega \qquad \qquad \text{EQ. 10}$$

**WARNING**: The parallel combination of the all the  $R_{ph}$  resistors must be greater than  $30k\Omega$  to ensure that the current sense amplifier does not saturate.

Next, use Equation 8 to solve for C<sub>CS</sub>:

$$Ccs \ge \frac{320nH}{1.4m\Omega \times 100k\Omega} \ge 2.28nF$$
 EQ. 11

Choose the closest standard value that is greater than the result given by Equation 8. This example uses a  $C_{\text{CS}}$  value of 5.6nF.

## **Output Voltage**

FAN5182 has an internal FBRTN referred 800mV reference voltage VREF. The output voltage can be set by using a voltage divider consisting of resistors  $R_{\rm B1}$  and  $R_{\rm B2}$ :

$$V_{OUT} = \frac{(R_{B1} + R_{B2})}{R_{B1}} \times V_{REF}$$
 EQ. 12

Rearranging Equation 12 to solve  $R_{\text{B2}}$  and assuming a 1%, 1k $\!\Omega$  resistor for RB1 yields

$$\begin{split} R_{B2} &= \frac{V_{OUT} - V_{FB}}{V_{FB}} \times R_{B1} \\ R_{B2} &= \frac{1.8V - 0.8V}{0.8V} \times 1 k\Omega = 1.25 k\Omega \end{split}$$
 EQ. 13

The closest standard 1% resistor value for  $R_{B2}$  is 1.24k $\Omega$ .

#### **Power MOSFETs**

For this example, one high-side and one low-side N-channel power MOSFET per phase have been selected. The main selection parameters for power MOSFETs are  $V_{\rm GS(TH)}, Q_{\rm G}, C_{\rm ISS}, C_{\rm RSS},$  and  $R_{\rm DS(ON)}.$  The minimum gate-drive voltage (the supply voltage to the FAN5109) dictates whether standard threshold or logic-level threshold MOSFETs can be used. With  $V_{\rm GATE} \sim 10V$ , logic-level threshold MOSFETs ( $V_{\rm GS(TH)} < 2.5V$ ) are recommended.

The maximum output current ( $I_O$ ) determines the  $R_{DS(ON)}$  requirement for the low-side (synchronous) MOSFETs. With good current balance among phases, the current in each low-side MOSFET is the output current divided by the total number of the low-side MOSFETs ( $n_{SF}$ ). Since conduction loss is dominant in low-side MOSFET, the following expression can represent total power dissipation in each synchronous MOSFET in terms of the ripple current per phase ( $I_R$ ) and the total output current ( $I_O$ ):

$$P_{SF} = (1-D) \times \left[ \left( \frac{I_O}{n_{SF}} \right)^2 + \frac{1}{12} \times \left( \frac{n \times I_R}{n_{SF}} \right)^2 \right] \times R_{DS(SF)}$$
 EQ. 14

Knowing the maximum output current and the maximum allowed power dissipation, determine the required  $R_{\rm DS(ON)}$  for the MOSFET. For example, with D-PAK MOSFETs operating up to ambient temperature of 50°C, a safe limit for PSF is around 1W to 1.5W at 120°C junction temperature. Therefore, in this example,  $R_{\rm DS(SF)}$  (per MOSFET) < 7.5m $\Omega$ . This  $R_{\rm DS(SF)}$  is typically measured at junction temperature of about 120°C. In this example, select a lower-side MOSFET with 4.8m $\Omega$  at 120°C.

**WARNING**: The  $R_{DS}$  of the bottom FET is also used to measure the current flowing in the phase. This is used for current balance and for the current-feedback loop. Using a FET with too low an  $R_{DS}$  can result in poor current balance and too large a ramp resistor calculation in Equation 18.

Another important consideration for choosing the synchronous MOSFET is the input and feedback capacitance. The ratio of feedback to input capacitance must be small (less than 10% is recommended) to prevent accidentally turning on the synchronous MOSFETs when the switch node goes high.

Also, the time to switch the synchronous MOSFETs off should not exceed the non-overlap dead time of the MOSFET driver (40ns typical for the FAN5109). The output impedance of the driver is approximately  $2\Omega$  and the typical MOSFET input gate resistances are about  $1\Omega$  to  $2\Omega$ ; therefore, the total gate capacitance should be less than 6000pF. In the event there are two MOSFETs in parallel, the input capacitance for each synchronous MOSFET should be limited to 3000pF.

The high-side (main) MOSFET power dissipation consists of two elements: conduction and switching losses. The switching loss is related to the main MOSFET's turn-on and turn-off time and the current and voltage being switched. Based on the main MOSFET's switching speed (rise and fall time that the gate driver can offer) and MOSFET input capacitance, the following expression provides the approximate switching loss for each main MOSFET:

$$P_{S(MF)} = 2 \times f_{SW} \times \frac{V_{CC} \times I_O}{n_{MF}} \times R_G \times \frac{n_{MF}}{n} \times C_{ISS}$$
 EQ. 15

where:

n<sub>MF</sub> is the total number of main MOSFETs;

 $R_G$  is the total gate resistance (2 $\Omega$  for the FAN5109 and about 1 $\Omega$  for typical logic level N-channel MOSFETs, total RG = 3 $\Omega$ );

C<sub>ISS</sub> is the input capacitance of the main MOSFET.

Note that adding more main MOSFETs ( $n_{MF}$ ) does not help lower the switching loss for each main MOSFET; it can only reduce conduction loss. The most efficient way to reduce switching loss is to use low-gate charge / capacitance devices.

The conduction loss of the main MOSFET is given by:

$$P_{C(MF)} = D \times \left[ \left( \frac{I_O}{n_{MF}} \right)^2 + \frac{1}{12} \times \left( \frac{n \times I_R}{n_{MF}} \right)^2 \right] \times R_{DS(MF)}$$
 EQ. 16

where  $R_{DS(MF)}$  is the on resistance of the main MOSFET.

Typically, for main MOSFETs, a low gate charge ( $C_{\rm ISS}$ ) device is preferred, but low gate charge MOSFETs usually have higher on resistance. Select a device that meets total power dissipation around 1.5W for a single D-PAK MOSFET.

In this example, a FDD6296 is selected as the main MOSFET (three total; nMF = 3), with a CISS = 1440pF, and RDS(MF) =  $9m\Omega$  (at TJ =  $120^{\circ}C$ ). A FDD8896 is selected as the synchronous MOSFET (three total; nSF = 3), with  $C_{\rm ISS}$  = 2525pF and  $R_{\rm DS(SF)}$  =  $5.4m\Omega$  (at T $_{\rm J}$  =  $120^{\circ}C$ ). The synchronous MOSFET  $C_{\rm ISS}$  is less than 6000pF. Solving for the power dissipation per MOSFET at  $I_{\rm O}$  = 55A and  $I_{\rm R}$  = 6.6A yields 1.56W for each synchronous MOSFET and 1.29W for each main MOSFET. These numbers comply with the power dissipation limit of around 1.5W per MOSFET.

One more item that needs to be considered is the power dissipation in the driver for each phase. The gate-drive loss is described in terms of the  $Q_G$  for the MOSFETs and is given by the following equation:

$$P_{DRV} = \left[ \frac{f_{SW}}{2 \times n} \times (n_{MF} \times Q_{GMF} + n_{SF} \times Q_{GSF}) + I_{CC} \right] \times V_{CC}$$
 EQ. 17

where

Q<sub>GMF</sub> is the total gate charge for each main MOSFET,

 $Q_{\mbox{\scriptsize GSF}}$  is the total gate charge for each synchronous MOSFET.

 $I_{\rm CC} \times V_{\rm CC}$  in Equation 17 represents the driver's standby power dissipation. For the FAN5109, the maximum dissipation should be less than 400mW. In this example, with  $I_{\rm CC}$  = 5mA,  $Q_{\rm GMF}$  = 25nC, and  $Q_{\rm GSF}$  = 50nC; there is 285mW in each driver, which is below the 400mW dissipation limit. See the Thermal Information table in the FAN5109 datasheet for details.

#### Ramp Resistor Selection

The ramp resistor ( $R_R$ ) is used for setting the size of the internal PWM ramp. The value of this resistor is chosen to provide the best combination of phase-current balance, stability, and transient response.

The following expression is used to determine the optimum value:

$$R_R = \frac{A_R \times L}{3 \times A_D \times R_{DS(ON)(SF)} \times C_R}$$
 EQ. 18

$$R_R = \frac{0.2 \times 320 \text{nH}}{3 \times 5 \times 2.4 \text{m}\Omega \times 5 \text{pF}} = 356 \text{k}\Omega$$
 EQ. 19

where:

- A<sub>R</sub> is the internal ramp amplifier gain,
- A<sub>D</sub> is the current balancing amplifier gain,
- R<sub>DS(ON)(SF)</sub> is the equivalent low-side MOSFET on resistance,
- C<sub>R</sub> is the internal ramp capacitor value.

The closest standard 1% resistor value is  $332k\Omega$ .

**WARNING**: The ramp resistor should be less than  $1M\Omega$  to ensure that board contaminates don't affect the ramp. If the calculated value is greater than  $1M\Omega$ , verify that the  $R_{DS}$  of the bottom FET is not too low.

Internal ramp voltage magnitude can be calculated by:

$$V_{R} = \frac{A_{R} \times (1-D) \times V_{OUT}}{R_{R} \times C_{R} \times f_{SW}}$$
 EQ. 20

$$V_{R} = \frac{0.2 \times (1 - 0.15) \times 1.8V}{357 \text{K}\Omega \times 5 \text{pF} \times 250 \text{kHz}} = 686 \text{mV}$$
 EQ. 21

The size of the internal ramp can be made larger or smaller. If it is made larger, stability and transient response improve, but thermal balance degrades. If the ramp is made smaller, thermal balance improves, but transient response and stability degrade. The factor of three in the denominator of Equation 18 sets a ramp size with optimal balance for good stability, transient response, and thermal balance.

## Ramp Resistor Selection for Voltage-Mode Control

When configured for single-phase voltage-mode control (SW pin grounded), the ramp resistor is selected to produce a fixed-ramp voltage. For example, to create a ramp voltage of 1V, the following equation is used:

$$R_{R} = \frac{0.2 \times (Vin - Vref) \times Vout}{Vin \times Fsw \times C_{R} \times dVr} - 2000$$
 EQ. 22

where:

- R<sub>RAMP</sub> is the ramp resistor connected between V<sub>IN</sub> and FAN5182 RAMPADJ pin 9
- 0.2 is the internal current transfer ratio between R<sub>RAMPADJ</sub> and the PWM ramp current source(s)
- V<sub>IN</sub> is the input voltage (12V)
- V<sub>REF</sub> is the internally generated reference (0.8V)
- V<sub>OUT</sub> is the output voltage
- C is the internal PWM ramp capacitor, 5pF
- f<sub>sw</sub> is the switching frequency defined as (Master Osc / 2) for single- and dual-phase operation and (Master Osc / 3) for three-phase operation
- d<sub>Vr</sub> is the target peak ramp voltage; 1V is a typical target voltage.

## **Current Limit Set Point**

The current-limit threshold is set with a 3V source  $V_{LIM}$  across  $R_{LIM}$  with a gain of 10.4mV/ $\mu$ A ( $A_{LIM}$ ).

R<sub>IIM</sub> can be found using:

$$R_{LIM} = \frac{A_{LIM} \times V_{LIM}}{V_{DRPMAX}}$$
 EQ. 23

**WARNING**: Be sure to take into account the peak current ripple current and the increase in inductor DCR at high temperatures if the inductor is not temperature compensated.

If  $R_{LIM}$  is greater than  $500k\Omega,$  the actual current-limit threshold may be lower than the intended value. Some adjustment for  $R_{LIM}$  may be needed. Here,  $I_{LIM}$  is the average current limit for the output of the supply. In this example, using the  $V_{DRPMAX}$  value of 110mV from Equations 7 and 8 and choosing a peak current limit of 110A for  $I_{LIM}$  results in  $R_{LIM}$  =  $284k\Omega,$  for which  $287k\Omega$  is chosen as the nearest 1% value.

The per-phase current limit is determined by:

$$I_{PHLIM} = \frac{V_{COMP(MAX)} - V_R - V_{BIAS}}{A_D \times R_{DS(MAX)}} + \frac{I_R}{2}$$
 EQ. 24

## **Closed-Loop Compensation Design**

**NOTE**: This section does not apply in a voltage-mode control configuration.

Optimum compensation assures the best possible load regulation and transient response of the regulator. The target of the compensation design is to achieve reasonably high control bandwidth with sufficient phase and gain margin.

The power stage of the synchronous buck converter consists of two poles and one zero. A two-pole, one-zero compensator of the voltage error amplifier is adequate for proper compensation if the output bulk capacitors are electrolytic types (low ESR zero). Equations 25-27 are able to yield an approximate starting point for the design. To further optimize the design, some bench adjustments may be necessary.

$$C_A = \frac{C_X \times R_X}{R_{B2}} \times \left( \frac{n \times R_X}{\left(\frac{V_R}{V_{OUT}} \times R_L\right) + \left(A_D \times R_{DS}\right)} \right)$$
 EQ. 25

$$R_A = \frac{R_{B2}}{C_X \times R_X} \times \frac{V_R}{V_{OUT}} \times \left( \frac{L}{n \times R_X} - \frac{A_D \times R_{DS}}{2 \times f_{SW} \times R_X} - C_X \times R_X \right) \quad \text{EQ. 26}$$

$$C_{FB} = \frac{1}{2 \times n \times f_{sw} \times R_A}$$
 EQ. 23

If  $C_X$  is  $6000\mu F$  (five  $1200\mu F$  capacitors in parallel) with an equivalent ESR of  $3m\Omega$ , the equations above give the following compensation values:

$$C_A = 1.33 \text{nF}, R_A = 6.05 \text{k}\Omega, C_{FB} = 110 \text{pF}$$
 EQ. 28

Selecting the nearest standard value for each of these components yields:

$$C_A = 1.2 nF$$
,  $R_A = 6.04 k\Omega$ , and  $C_{FB} = 100 pF$  EQ. 29

As mentioned above, this compensation design scheme is typically good for applications using electrolytic type capacitors, where the capacitor ESR zero can roughly cancel one of the power stage poles. However, for all ceramic capacitor types of applications, since the capacitor ESR zero can be very high, a three-pole, two-zero compensator should be used.

## Input Capacitor Selection and Input Current di/dt Reduction

In continuous inductor current mode, the source current of the high-side MOSFET is approximately a square wave with a duty ratio equal to D  $\times$  V<sub>OUT</sub>/V<sub>IN</sub> and an amplitude equal to the output current. To prevent large voltage variation, a low-ESR input capacitor, sized for the maximum rms current, must be used. The maximum rms capacitor current is given by:

$$I_{CRMS} = D \times I_O \times \sqrt{\frac{1}{n \times D} - 1}$$
 EQ. 30

$$I_{CRMS} = 0.15 \times 55A \times \sqrt{\frac{1}{3 \times 0.15} - 1} = 9.1A$$
 EQ. 31

Note that manufacturers often specify capacitor ripple current rating based on only 2,000 hours of life. Therefore, it is advisable to further derate the capacitor or to choose a capacitor rated at a higher temperature than required. Several capacitors may be placed in parallel to meet size or height requirements in the design. In this example, the input capacitor bank is formed by two  $2,700\mu F$ , 16V aluminum electrolytic capacitors and three  $4.7\mu F$  ceramic capacitors.

To reduce the input current di/dt to a level below the system requirement, in this example 0.1A/ $\mu$ s, an additional small inductor (L > 370nH at 10A) can be inserted between the converter and the supply bus. This inductor serves as a filter between the converter and the primary power source.

**WARNING**: During start-up with a pre-charged output capacitor the capacitor, is discharged prior to the converter starting. The energy that was stored in the output capacitor is transferred to the input voltage through the upper FET. This can cause a momentary increase in  $V_{\text{IN}}$  that could exceed the  $V_{\text{IN}}$  maximum specification for the controller or driver if there is insufficient capacitance on  $V_{\text{IN}}$ .

To ensure that this does not happen, use the following equation to calculate a minimum value of  $C_{\rm IN}$ :

$$C_{IN} = C_{OUT} \frac{V_0^6}{V_{IN} Max^{-V_{IN}} Norm}$$
 EQ. 32

### **Inductor DCR Temperature Correction**

With the inductor's DCR being used as the sense element, its necessary to compensate for temperature changes in the inductor's winding if an accurate current-limit set point is desired. Fortunately, copper has a well-known temperature coefficient (TC) of 0.39%/°C.

If  $R_{CS}$  is designed to have an opposite and equal percentage of change in resistance to that of the inductor wire, it cancels the temperature variation of the inductor's DCR. Due to the nonlinear nature of NTC thermistors, resistors  $R_{CS1}$  and  $R_{CS2}$  are needed. See Figure 11 for instructions on how to linearize the NTC and produce the desired temperature coefficient.



Figure 11. Temperature Compensation Circuit

Follow the procedures and expressions shown below for calculation of  $R_{CS1}$ ,  $R_{CS2}$ , and  $R_{TH}$  (the thermistor value at 25°C) based on a given  $R_{CS}$  value.

- Select an NTC according to type and value. With no value yet, start with a thermistor with a value close to R<sub>CS</sub>. The NTC should also have an initial tolerance of better than 5%.
- Based on the NTC type, find its relative resistance value at two temperatures. The temperatures that work well are 50°C and 90°C. These resistance values are called A (RTH(50°C)/RTH(25°C)) and B(RTH(90°C)/RTH(25°C)). Note that the NTC's relative value is always 1 at 25°C.
- Find the relative value of RCS required for each of these temperatures. This is based on the percentage of change needed, which, in this example, is initially 0.39%/°C. These are called r1 (1/ (1 + TC × (T1 25))) and r2 (1/ (1 + TC × (T2 25))), where TC = 0.0039 for copper. T1 = 50°C and T2 = 90°C are chosen. From this, calculate that r1 = 0.9112 and r2 = 0.7978.
- Compute the relative values for R<sub>CS1</sub>, R<sub>CS2</sub>, and R<sub>TH</sub> using Equations 33, 34, and 35.

$$r_{CS2} = \frac{(A-B)\times r_1\times r_2 - A\times (1-B)\times r_2 + B\times (1-A)\times r_1}{A\times (1-B)\times r_1 - B\times (1-A)\times r_2 - (A-B)} \qquad \text{EQ. 33}$$

$$r_{CS1} = \frac{(1-A)}{\left(\frac{1}{1-r_{CS2}}\right) - \left(\frac{A}{r_1 - r_{CS2}}\right)}$$
 EQ. 34

$$r_{TH} = \frac{1}{\left(\frac{1}{1 - r_{CS2}}\right) - \left(\frac{1}{r_1 - r_{CS1}}\right)}$$
 EQ. 35

 Calculate R<sub>TH</sub> = r<sub>TH</sub> x R<sub>CS</sub>, then select the closest thermistor value available. Also, compute a scaling factor k based on the ratio of the actual thermistor value used relative to the computed one:

$$k = \frac{R_{TH(ACTUAL)}}{R_{TH(CALCULATED)}}$$
 EQ. 36

6. Calculate values for  $R_{\text{CS1}}$  and  $R_{\text{CS2}}$  using:

$$R_{CS1} = R_{CS} \times k \times r_{CS1}$$
 EQ. 37

$$R_{CS2} = R_{CS} \times ((1-k) + (k \times r_{CS2}))$$
 EQ. 38

## **PCB Layout Guidelines**

#### **General Recommendations**

To achieve the best performance, a PCB with at least four layers is recommended. When designing the layout, keep in mind that each square unit of 1-ounce copper has resistance of  $\sim 0.53 \text{m}\Omega$  at room temperature.

Whenever high currents must be routed to a different PCB layers, vias should be used properly to create several parallel current paths so the resistance and inductance introduced by these current paths are minimized and via current rating is not exceeded.

If critical signal traces must be routed close to power circuitry, a signal ground plane must be interposed between those signal lines and the traces of the power circuitry. This serves as a shield to minimize noise injection into the signals at the expense of making signal ground a bit noisier.

An analog ground island should be used around and under the FAN5182 as a reference for the components associated with the controller. The analog ground should be connected to the power ground at a single point.

The components around the FAN5182 should be close to the controller with short traces. The output capacitors should be placed as close as possible to the load. If the load is distributed, the capacitors should also be distributed in proportion to the respective load.

## **Power Circuitry Recommendations**

The PCB layout starts with high-frequency power component placement. Try to minimize stray inductance of the MOSFET half bridge, which is composed of the input capacitors and top and bottom MOSFETs. A good practice is to use short and wide traces or copper pours

to minimize the inductance in the MOSFET half bridge. Failure to do so can lead to severe phase node ringing. A snubber circuit is always recommended to partly kill the phase node switching noise.

Whenever using a power dissipating component; for example, a power MOSFET that is soldered to the PCB; the proper use of vias, both directly on the mounting pad and immediately surrounding the mounting pad is recommended. Make a mirror image of the power pad being used on the component side to heat sink the MOSFETs on the opposite side of the PCB. Use large copper pour for high-current traces to lower the electrical impedance and help dissipate heat. Do not make the switching node copper pour unnecessarily large, since it could radiate noise.

An undisturbed solid power ground plane should be used as one of the inner layers.

## **Signal Circuitry Recommendations**

The output voltage is sensed from the FB and the FBRTN pins. To avoid differential mode noise pickup in these differential sensed traces, the loop area between the FB and FBRTN traces should be minimized. In other words, the FB and FBRTN traces should be routed adjacent to each other with minimum spacing on top of the analog / power ground plane back to the controller.

The signal traces connecting to the switch nodes should be tied as close as possible to the inductor pins. The CSREF sense trace should be connected to the second nearest inductor pin to the controller.

Detailed step-by-step PCB layout instructions are available from Fairchild upon request.







#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

HiSeC™ Programmable Active Droop™ TinvLogic<sup>®</sup> TINYOPTO™ Across the board. Around the world.™ i-Lo™ QFET<sup>0</sup> QS™ ActiveArray™ TinyPower™ ImpliedDisconnect™ Bottomless™ QT Optoelectronics™ TinvWire™ IntelliMAX™ Build it Now™ Quiet Series™ TruTranslation™ ISOPLANAR™ CoolFET™ RapidConfigure™ uSerDes™ MICROCOUPLER™ CROSSVOLT™ RapidConnect™ UHC® MicroPak™ CTL™ . ScalarPump™ UniFET™ MICROWIRE™ Current Transfer Logic™  $VCX^{TM}$  $MSX^{TM}$ SMART START™ DOME™ Wire™ SPM®  $MSXPro^{TM}$ 

 $\mathsf{E}^2\mathsf{CMOS^{\scriptscriptstyle\mathsf{TM}}}$  $OCX^{\mathsf{TM}}$  $\mathsf{STEALTH}^{\mathsf{TM}}$ EcoSPARK® SuperFET™ OCXPro™ EnSigna™ OPTOLOGIC® SuperSOT™-3 FACT Quiet Series™ SuperSOT™-6 OPTOPLANAR® FACT SuperSOT™-8  $PACMAN^{TM}$ FAST® РОР™ SvncFET™ FASTr™ Power220® TCM™

POWEIZZO TOMINATION TO THE Power Franchise®

FRFET® PowerEdge™

GlobalOptoisolator™ PowerSaver™ TinyBoost™
GTO™ PowerTrench® TinyBuck™

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status         | Definition                                                                                                                                                                                               |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production       | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production        | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design.                                                   |
| Obsolete                 | Not In Production      | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.                                      |

Rev. I24