# FAN5099 Wide Frequency Synchronous Buck PWM \＆LDO Controller 

## Features

■ General Purpose PWM Regulator and LDO Controller
■ Input Voltage Range： 3 V to 24 V
■ Output Voltage Range： 0.8 V to 15 V
－$V_{C C}$
－5V
－Shunt Regulator for 12V Operation
■ Support for Ceramic Cap on PWM Output
－Programmable Current Limit for PWM Output
■ Wide Programmable Switching Frequency Range （50kHz to 600kHz）
－R $\mathrm{DS}_{(\mathrm{ON})}$ Current Sensing
－Internal Synchronous Boot Diode
■ Soft－Start for both PWM and LDO
■ Multi－Fault Protection with Optional Auto－restart
－16－Pin TSSOP Package

## Applications

■ High－Efficiency（80＋）Computer Power Supplies
■ PC／Server Motherboard Peripherals
－ $\mathrm{V}_{\mathrm{Cc}} \mathrm{MCH}(1.5 \mathrm{~V}), \mathrm{V}_{\mathrm{DDQ}}(1.5 \mathrm{~V})$ and
$\mathrm{V}_{\text {TT＿GTL }}(1.25 \mathrm{~V})$
■ Power Supply for
－FPGA，DSP，Embedded Controllers，Graphic Card Processor，and Communication Processors
■ High－Power DC－to－DC Converters

## Related Application Notes

■ AN－6020 FAN5099 Component Calculation and Simulation Tools
■ AN－6005 Synchronous Buck MOSFET Loss Calculations with Excel Model

## Description

The FAN5099 combines a high－efficiency pulse－width modulated（PWM）controller and an LDO（Low DropOut） linear regulator controller．The PWM controller is designed to operate over a wide frequency range（ 50 kHz to 600 kHz ）to accommodate a variety of applications． Synchronous rectification provides high efficiency over a wide range of load currents．Efficiency is further enhanced by using the low－side MOSFET＇s $R_{D S(O N)}$ to sense current．In addition，the capability to operate at low switching frequencies provides opportunities to boost power supply efficiency by reducing switching losses and gain cost savings using low－cost materials，such as pow－ dered iron cores，on the output inductor．

Both the linear and PWM regulator soft－start are con－ trolled by a single external capacitor，to limit in rush cur－ rent from the supply when the regulators are first enabled．Current limit for PWM is also programmable．
The FAN5099＇s ability to handle wide input voltage ranges makes this controller suitable for power solutions in a wide range of applications involving conversion input voltages from Silver box，battery，and adapters．The PWM regulator employs a summing－current－mode con－ trol with external compensation to achieve fast load tran－ sient response and provide system design optimization．

FAN5099 is offered in both industrial temperature grade $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ as well as commercial temperature grade $\left(-10^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ ．

## Ordering Information

| Part Number | Operating Temp．Range | Pb－Free | Package | Packing Method | Qty／Reel |
| :---: | :---: | :---: | :---: | :---: | :---: |
| FAN5099MTCX | $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes | 16 －Lead TSSOP | Tape and Reel | 2500 |
| FAN5099EMTCX | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes | 16 －Lead TSSOP | Tape and Reel | 2500 |
| FAN5099MX | $-10^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes | 16 －Lead SOIC | Tape and Reel | 2500 |
| FAN5099EMX | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Yes | 16 －Lead SOIC | Tape and Reel | 2500 |

Note：Contact Fairchild sales for availability of other package options．

Typical Application


Figure 1. Typical Application Diagram

## Pin Assignment



Figure 2. Pin Assignment

## Pin Description

| Pin No. | Pin Name | Pin Description |
| :---: | :---: | :---: |
| 1 | FBLDO | LDO Feedback. This node is regulated to $\mathrm{V}_{\text {REF }}$. |
| 2 | $\mathrm{R}(\mathrm{T})$ | Oscillator Set Resistor. This pin provides oscillator switching frequency adjustment. By placing a resistor (RT) from this pin to GND, the nominal 50 kHz switching frequency is increased. |
| 3 | ILIM | Current Limit. A resistor from this pin to GND sets the current limit. |
| 4 | SS | Soft-Start. A capacitor from this pin to GND programs the slew rate of the converter and the LDO during initialization. It also sets the time by which the converter delays when restarting after a fault occurs. SS has to reach 1.2 V before fault shutdown feature is enabled. The LDO is enabled when SS reaches 2.2 V . |
| 5 | COMP | COMP. The output of the error amplifier drives this pin. |
| 6 | FB | Feedback. This pin is the inverting input of the internal error amplifier. Use this pin, in combination with the COMP pin, to compensate the feedback loop of the converter. |
| 7 | EN | Enable. Enables operation when pulled to logic high. Toggling EN resets the regulator after a latched fault condition. This is a CMOS input whose state is indeterminate if left open and needs to be properly biased at all times. |
| 8 | AGND | Analog Ground. The signal ground for the IC. All internal control voltages are referred to this pin. Tie this pin to the ground island/plane through the lowest impedance connection available. |
| 9 | SW | Switching Node. Return for the high-side MOSFET driver and a current sense input. Connect to source of high-side MOSFET and drain of low-side MOSFET. |
| 10 | HDRV | High-Side Gate Drive Output. Connect to the gate of the high-side power MOSFETs. This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the high-side MOSFET is turned off. |
| 11 | BOOT | Bootstrap Supply Input. Provides a boosted voltage to the high-side MOSFET driver. Connect to bootstrap capacitor as shown in Figure 1. |
| 12 | PGND | Power Ground. The return for the low-side MOSFET driver. Connect to source of low-side MOSFET. |
| 13 | LDRV | Low-Side Gate Drive Output. Connect to the gate of the low-side power MOSFETs. This pin is also monitored by the adaptive shoot-through protection circuitry to determine when the lower MOSFET is turned off. |
| 14 | R(RAMP) | Ramp Resistor. A resistor from this pin to VIN sets the ramp amplitude and provides voltage feed-forward. |
| 15 | VCC | $\mathbf{V}_{\mathbf{C c}}$. Provides bias power to the IC and the drive voltage for LDRV. Bypass with a ceramic capacitor as close to this pin as possible. This pin has a shunt regulator which draws current when the input voltage is above 5.6 V . |
| 16 | GLDO | Gate Drive for the LDO. Turned off (low) until SS is greater than 2.2 V . |

## Absolute Maximum Ratings

The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table defines the conditions for actual device operation. ${ }^{(1)}$

| Parameter |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {CC }}$ to PGND |  |  | 6.0 | V |
| BOOT to PGND |  |  | 33.0 | V |
| SW to PGND | Continuous | -0.5 | 33.0 | V |
|  | Transient ( $<$ 50ns, $\mathrm{f}<500 \mathrm{kHz}$ ) | -3.0 | 33.0 | V |
| HDRV ( $\left.\mathrm{V}_{\text {BOOT }}-\mathrm{V}_{\text {SW }}\right)$ |  |  | 6.0 | V |
| LDRV |  | -0.5 | 6.0 | V |
| All Other Pins |  | -0.3 | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| Maximum Shunt Current for $\mathrm{V}_{\mathrm{CC}}$ |  |  | 150 | mA |
| Electrostatic Discharge (ESD) Protection Level ${ }^{(2)}$ | HBM | 3.5 |  | kV |
|  | CDM | 1.8 |  |  |

## Notes:

1. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all other voltages are referenced to AGND.
2. Using Mil Std. 883E, method 3015.7 (Human Body Model) and EIA/JESD22C101-A (Charge Device Model).

Thermal Information

| Symbols | Parameter | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 |  | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Soldering Temperature, 10 Seconds |  |  | 300 | ${ }^{\circ} \mathrm{C}$ |
|  | Vapor Phase, 60 Seconds |  |  | 215 | ${ }^{\circ} \mathrm{C}$ |
|  | Infrared, 15 Seconds |  |  | 220 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{P}_{\mathrm{D}}$ | Power Dissipation, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 715 | mW |
| $\theta_{\text {JC }}$ | Thermal Resistance - Junction-to-Case |  | 37 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JA }}$ | Thermal Resistance - Junction-to-Ambient ${ }^{(3)}$ |  | 100 |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

3. Junction-to-ambient thermal resistance, $\theta_{\mathrm{JA}}$, is a strong function of PCB material, board thickness, thickness and number of copper planes, number of vias used, diameter of vias used, available copper surface, and attached heat sink characteristics.

## Recommended Operating Conditions

| Symbols | Parameter | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ to GND | 4.5 | 5.0 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient Temperature | Commercial | -10 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
|  |  | Industrial | -40 |  | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{J}}$ | Junction Temperature |  |  |  | 125 | ${ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

Unless otherwise noted, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, using the circuit in Figure 1. The ' $\cdot$ ' denotes that the specifications apply to the full ambient operating temperature range. ${ }^{(4,5)}$

| Symbol | Parameter | Conditions |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current |  |  |  |  |  |  |  |
| IVCC | $\mathrm{V}_{\text {CC }}$ Current (Quiescent) | HDRV, LDRV Open | - | 2.6 | 3.2 | 3.8 | mA |
| $\mathrm{I}_{\mathrm{VCC}}(\mathrm{SD})$ | $\mathrm{V}_{\text {CC }}$ Current (Shutdown) | $\mathrm{EN}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | - |  | 200 | 400 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{VCC}}(\mathrm{OP})$ | $\mathrm{V}_{\mathrm{CC}}$ Current (Operating) | $\begin{aligned} & \mathrm{EN}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \\ & \mathrm{Q}_{\mathrm{FET}}=20 \mathrm{nC}, \mathrm{~F}_{\mathrm{SW}}=200 \mathrm{kHz} \end{aligned}$ |  |  | 10 | 15 | mA |
| $\mathrm{V}_{\text {SHUNT }}$ | $\mathrm{V}_{\text {CC }}$ Voltage $^{(6)}$ | Sinking 1 mA to 100 mA at $\mathrm{V}_{\mathrm{CC}}$ Pin |  | 5.4 |  | 5.9 | V |
| Under-Voltage Lockout (UVLO) |  |  |  |  |  |  |  |
| UVLO(H) | Rising $\mathrm{V}_{\mathrm{CC}}$ UVLO Threshold |  | - | 4.00 | 4.25 | 4.50 | V |
| UVLO(L) | Falling $\mathrm{V}_{\text {CC }}$ UVLO Threshold |  | - | 3.60 | 3.75 | 4.00 | V |
|  | $V_{C C}$ UVLO Threshold Hysteresis |  |  |  | 0.5 |  | V |
| Soft-Start |  |  |  |  |  |  |  |
| $I_{\text {SS }}$ | Current |  |  |  | 10 |  | $\mu \mathrm{A}$ |
| $V_{\text {LDOStART }}$ | LDO Start Threshold |  |  |  | 2.2 |  | V |
| $\mathrm{V}_{\text {SSOK }}$ | PWM Protection Enable Threshold |  |  |  | 1.2 |  | V |
| Oscillator |  |  |  |  |  |  |  |
| Fosc | Frequency | $\mathrm{R}(\mathrm{T})=25.5 \mathrm{~K} \Omega \pm 1 \%$ |  | 240 | 300 | 360 | kHz |
|  |  | $R(T)=199 \mathrm{~K} \Omega \pm 1 \%$ |  | 60 | 80 | 100 | kHz |
|  |  | $R(T)=$ Open |  |  | 50 |  | kHz |
|  | Operating Frequency Range |  |  | 40 |  | 600 | kHz |
| $\Delta \mathrm{V}_{\text {RAMP }}$ | Ramp Amplitude (Peak-to-Peak) | $\mathrm{R}(\mathrm{RAMP})=330 \mathrm{~K} \Omega$ |  |  | 0.4 |  | V |
|  | Minimum On Time | $\mathrm{f}=200 \mathrm{kHz}$ |  |  | 200 |  | ns |
| Reference |  |  |  |  |  |  |  |
| $V_{\text {REF }}$ | Reference Voltage (Measured at FB Pin) | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | - | 790 | 800 | 810 | mV |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | - | 788 | 800 | 812 | mV |
|  | Current Amplifier Reference (at SW node) |  |  |  | 160 |  | mV |
| Error Amplifier |  |  |  |  |  |  |  |
|  | DC Gain |  |  |  | 80 |  | dB |
| GBWP | Gain-BW Product |  |  |  | 25 |  | MHz |
| S/R | Slew Rate | 10pF across COMP to GND |  |  | 8 |  | $\mathrm{V} / \mu \mathrm{S}$ |
|  | Output Voltage Swing | No Load | - | 0.5 |  | 4.0 | V |
| $\mathrm{I}_{\mathrm{FB}}$ | FB Pin Source Current |  |  |  |  |  | $\mu \mathrm{A}$ |
| Gate Drive |  |  |  |  |  |  |  |
| $\mathrm{R}_{\text {HUP }}$ | HDRV Pull-up Resistor | Sourcing | - |  | 1.8 | 3.0 | $\Omega$ |
| $\mathrm{R}_{\text {HDN }}$ | HDRV Pull-down Resistor | Sinking | - |  | 1.8 | 3.0 | $\Omega$ |
| $\mathrm{R}_{\text {LUP }}$ | LDRV Pull-up Resistor | Sourcing | $\bullet$ |  | 1.8 | 3.0 | $\Omega$ |
| $\mathrm{R}_{\text {LDN }}$ | LDRV Pull-down Resistor | Sinking | - |  | 1.2 | 2.0 | $\Omega$ |

## Electrical Characteristics (Continued)

Unless otherwise noted, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, using the circuit in Figure 1. The ' $\bullet$ ' denotes that the specifications apply to the full ambient operating temperature range. ${ }^{(4,5)}$

| Symbol | Parameter | Conditions |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Protection/Disable |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {LIM }}$ | ILIMIT Source Current |  |  | 9 | 10 | 11 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\text {SWPD }}$ | SW Pull-down Current | SW = 1V, EN = 0V |  |  |  |  | mA |
| $\mathrm{V}_{\mathrm{UV}}$ | Under-Voltage Threshold | As \% of set point; $2 \mu$ S noise filter | - | 65 | 75 | 80 | \% |
| $\mathrm{V}_{\mathrm{OV}}$ | Over-Voltage Threshold | As \% of set point; $2 \mu$ S noise filter | - | 110 | 115 | 120 | \% |
| Supply Current |  |  |  |  |  |  |  |
| TSD | Thermal Shutdown |  |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| $V_{E N}$ | Enable Threshold Voltage | Enable Condition | - | 2.0 |  |  | V |
|  |  | Disable Condition | - |  |  | 0.8 | V |
|  | Enable Source Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  | 50 |  | $\mu \mathrm{A}$ |
|  | Enable Sink Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and fault conditions (overload, short-circuit, over-voltage, under-voltage) |  |  | 10 |  | $\mu \mathrm{A}$ |
| Low Drop-Out (LDO) ${ }^{(7)}$ |  |  |  |  |  |  |  |
| $V_{\text {LDOREF }}$ | Reference Voltage (measured at FBLDO pin) | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | - | 775 | 800 | 825 | mV |
|  |  | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | - | 770 | 800 | 830 | mV |
|  | Regulation | $0 \mathrm{~A} \leq \mathrm{I}_{\text {LOAD }} \leq 5 \mathrm{~A}$ | - | 1.17 | 1.20 | 1.23 | V |
| VLDO_DO | Drop-out Voltage | $\mathrm{l}_{\text {LOAD }} \leq 5 \mathrm{~A}$ and $\mathrm{R}_{\text {DS-ON }}<50 \mathrm{~m} \Omega$ |  |  |  | 0.3 | V |
|  | External Gate Drive | $\mathrm{V}_{\mathrm{CC}}=4.75 \mathrm{~V}$ | - |  |  | 4.5 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.6 \mathrm{~V}$ | - |  |  | 5.3 | V |
|  | Gate Drive Source Current |  |  |  | 1.2 |  | mA |
|  | Gate Drive Sink Current |  |  |  | 400 |  | $\mu \mathrm{A}$ |

## Notes:

4. All limits at operating temperature extremes are guaranteed by design, characterization, and statistical quality control.
5. AC specifications guaranteed by design/characterization (not production tested).
6. For a case when $\mathrm{V}_{\mathrm{CC}}$ is higher than the typical $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$, voltage observed at $\mathrm{V}_{\mathrm{CC}}$ pin when the internal shunt regulator is sinking current to keep voltage on $\mathrm{V}_{\mathrm{CC}}$ pin constant.
7. Test Conditions: $\mathrm{V}_{\text {LDO_IN }}=1.5 \mathrm{~V}$ and $\mathrm{V}_{\text {LDO_OUT }}=1.2 \mathrm{~V}$.

## Typical Performance Characteristics

$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{dd}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{Ido}}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{load}}=5 \mathrm{~A}, \mathrm{I}_{\mathrm{Ido}}=2 \mathrm{~A}, \mathrm{~F}_{\mathrm{osc}}=300 \mathrm{kHz}$, unless otherwise noted.


Figure 3. Dead Time Waveform


Figure 4. PWM Load Transient (0 to 5A)


Figure 5. PWM Load Transient (0 to 10A)


Figure 6. PWM Load Transient (0 to 15A)


Figure 7. LDO Load Transient (0 to 2A)


Figure 8. LDO Load Transient (0 to 5A)

Typical Performance Characteristics (Continued)
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{dd}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{Ido}}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{load}}=5 \mathrm{~A}, \mathrm{I}_{\mathrm{Ido}}=2 \mathrm{~A}, \mathrm{~F}_{\mathrm{osc}}=300 \mathrm{kHz}$, unless otherwise noted.


Figure 9. PWM/LDO Power Up


Figure 10. PWM/LDO Power Down


Figure 11. Auto Restart


Figure 12. Enable On ( $\mathrm{I}_{\mathrm{PWM}}=5 \mathrm{~A}$ )


Figure 13. Enable Off ( $\mathrm{I}_{\mathrm{PWM}}=5 \mathrm{~A}$ )


Figure 14. PWM Line Regulation

Typical Performance Characteristics (Continued)
$\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{dd}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{Ido}}=1.2 \mathrm{~V}, \mathrm{I}_{\mathrm{load}}=5 \mathrm{~A}, \mathrm{I}_{\mathrm{Ido}}=2 \mathrm{~A}, \mathrm{~F}_{\mathrm{osc}}=300 \mathrm{kHz}$, unless otherwise noted.


Figure 15. LDO Load Regulation


Figure 16. PWM Load Regulation


Figure 17. LDO Load Regulation


Figure 18. $\mathbf{R}_{\mathrm{T}}$ vs. Frequency


Figure 19. 1.5V PWM Efficiency


Figure 20. Efficiency Comparison at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$

## Block Diagram



Figure 21. Block Diagram

## Detailed Operation Description

FAN5099 combines a high-efficiency, fixed-frequency PWM controller designed for single-phase synchronous buck Point-Of-Load converters with an integrated LDO controller to support GTL-type loads. This controller is ideally suited to deliver low-voltage, high-current power supplies needed in desktop computers, notebooks, workstations, and servers. The controller comes with an integrated boot diode which helps reduce component cost and increase space savings. With this controller, the input to the power supply can be varied from 3 V to 24 V and the output voltage can be set to regulate at 0.8 V to 15 V on the switcher output. The LDO output can be configured to regulate between 0.8 V to 3 V and the input to the LDO can be from 1.5 V to 5 V , respectively. An internal shunt regulator at the $\mathrm{V}_{\mathrm{CC}}$ pin facilitates the controller operation from either a 5 V or 12 V power source.

## $\mathbf{V}_{\text {Cc }}$ Bias Supply

FAN5099 can be configured to operate from 5 V or 12 V for $\mathrm{V}_{\mathrm{Cc}}$. When 5 V supply is used for $\mathrm{V}_{\mathrm{CC}}$, no resistor is required to be connected between the supply and the $\mathrm{V}_{\mathrm{CC}}$. When the 12 V supply is used, a resistor $\mathrm{R}_{\mathrm{VCC}}$ is connected between the 12 V supply and the $\mathrm{V}_{\mathrm{CC}}$, as shown in Figure 1. The internal shunt regulator at the $V_{C C}$ pin is capable of sinking 150 mA of current to ensure the controller's internal $\mathrm{V}_{\mathrm{CC}}$ is maintained at 5.6 V maximum.
Choose a resistor such that:
■ It is rated to handle the power dissipation.
■ Current sunk within the controller is minimized to prevent IC temperature rise.
$\mathrm{R}_{\mathrm{vcc}}$ Selection (IC)
The selection of $R_{V C C}$ is dependent on:
■ Variation of the 12 V supply
■ Sum of gate charges of top and bottom FETs ( $\mathrm{Q}_{\mathrm{FET}}$ )

- Switching frequency $\left(F_{S W}\right)$
- Shunt regulator minimum current (1mA)
- Quiescent Current of the IC ( $\mathrm{I}_{\mathrm{Q}}$ )

Calculate $\mathrm{R}_{\mathrm{VCC}}$ based on the minimum input voltage for the $\mathrm{V}_{\mathrm{Cc}}$ :
$R_{\mathrm{VCC}}=\frac{\mathrm{Vin}_{\mathrm{MIN}}-5.6}{\left(\mathrm{I}_{\mathrm{Q}}+1 \cdot 10^{-3}+\mathrm{Q}_{\mathrm{FET}} \bullet \mathrm{F}_{\mathrm{SW}} \cdot 1.2\right)}$

For a typical example, where:
$V_{\text {INMIN }}=11.5 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=3 \mathrm{~mA}, \mathrm{Q}_{\text {FET }}=30 \mathrm{nC}, \mathrm{F}_{\mathrm{SW}}=300 \mathrm{kHz}$,
$\mathrm{R}_{\mathrm{VCC}}$ is calculated to be $398.65 \Omega$.

## PWM Section

The FAN5099's PWM controller combines the conventional voltage mode control and current sensing through lower MOSFET $R_{\text {DS on }}$ to generate the PWM signals. This method of current sensing is loss-less and cost effective. For more accurate current sense requirements, an optional external resistor can be connected with the bottom MOSFET in series.

## PWM Operation

Refer to Figure 21 for the PWM control mechanism. The FAN5099 uses the summing mode method of control to generate the PWM pulses. The amplified output of the current-sense amplifier is summed with an internally generated ramp and the combined signal is amplified and compared with the output of the error amplifier to get the pulse width to drive the high-side MOSFET. The sensed current from the previous cycle is used to modulate the output of the summing block. The output of the summing block is also compared against the voltage threshold set by the $\mathrm{R}_{\text {LIM }}$ resistor to limit the inductor current on a cycle-by-cycle basis. The controller facilitates external compensation for enhanced flexibility.

## Initialization

When the PWM is disabled, the SW node is connected to GND through an internal $500 \Omega$ MOSFET to slowly discharge the output. As long as the PWM controller is enabled, this internal MOSFET remains OFF.

## Soft-Start (PWM and LDO)

When $\mathrm{V}_{\mathrm{CC}}$ exceeds the UVLO threshold and EN is high, the circuit releases SS and enables the PWM regulator. The capacitor connected to the SS pin and GND is charged by a $10 \mu \mathrm{~A}$ internal current source, causing the voltage on the capacitor to rise. When this voltage exceeds 1.2 V , all protection circuits are enabled. When this voltage exceeds 2.2 V , the LDO output is enabled. The input to the error amplifier at the non-inverting pin is clamped by the voltage on the SS pin until it crosses the reference voltage.

The time it takes the PWM output to reach regulation ( $\mathrm{T}_{\text {Rise }}$ ) is calculated using the following equation:
$\mathrm{T}_{\text {RISE }}=8 \times 10^{-2} \times \mathrm{C}_{\text {SS }} \quad\left(\mathrm{C}_{S S}\right.$ is in $\left.\mu \mathrm{f}\right)$

## Oscillator Clock Frequency (PWM)

The clock frequency on the oscillator is set using an external resistor, connected between $R(T)$ pin and ground. The frequency follows the graph, as shown in Figure 18. The minimum clock frequency is 50 kHz , which is when $R(T)$ pin is left open. Select the value of $R(T)$ as shown in the equation below. This equation is valid for all $\mathrm{F}_{\mathrm{OSC}}>50 \mathrm{kHz}$ :
$R(t)=\frac{4 \times 10^{7}}{6.25 \times \mathrm{F}_{\mathrm{OSC}}-2.99 \times 10^{5}} \mathrm{k} \Omega$
where, $\mathrm{F}_{\text {OSC }}$ is in Hz .
For example, for $\mathrm{F}_{\mathrm{OSC}}=80 \mathrm{kHz}, \mathrm{R}(\mathrm{t})=199 \mathrm{k} \Omega$.

## $\mathbf{R}_{\text {RAMP }}$ Selection and Feedforward Operation

The FAN5099 provides for input voltage feedforward compensation through $R_{\text {RAMP }}$. The value of $R_{\text {RAMP }}$ effec-
tively changes the slope of the internal ramp, minimizing the variation of the PWM modulator gain when input voltage varies. The $R_{\text {RAMP }}$ effect on the current limit is explained in later sections. The $R_{\text {RAMP }}$ value can be approximated using the following equation:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{RAMP}}=\frac{\mathrm{V}_{(\mathrm{IN}, \text { nom })}-1.8}{6.3 \times 10^{-8} \times \mathrm{F}_{\mathrm{OSC}}} \mathrm{~K} \Omega \tag{EQ.3}
\end{equation*}
$$

where $\mathrm{F}_{\text {OSC }}$ is in Hz . For example, for $\mathrm{F}_{\text {OSC }}=80 \mathrm{kHz}$ and $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{R}_{\text {RAMP }}=2 \mathrm{M} \Omega$.

## Gate Drive Section

The adaptive gate control logic translates the internal PWM control signal into the MOSFET gate drive signals and provides necessary amplification, level shifting, and shoot-through protection. It also has functions that help optimize the IC performance over a wide range of operating conditions. Since the MOSFET switching time can vary dramatically from device to device and with the input voltage, the gate control logic provides adaptive dead time by monitoring the gate-to-source voltages of both upper and lower MOSFETs. The lower MOSFET drive is not turned on until the gate-to-source voltage of the upper MOSFET has decreased to less than approximately 1 V . Similarly, the upper MOSFET is not turned on until the gate-to-source voltage of the lower MOSFET has decreased to less than approximately 1V. This allows a wide variety of upper and lower MOSFETs to be used without a concern for simultaneous conduction, or shoot-through.

A low impedance path between the driver pin and the MOSFET gate is recommended for the adaptive deadtime circuit to work properly. Any delay along this path reduces the delay generated by the adaptive dead-time circuit, thereby increasing the chances for shoot-through.

## Protection

In the FAN5099, the converter is protected against overload, short-circuit, over-voltage, and under-voltage conditions. All of these extreme conditions generate an internal "fault latch" which shuts down the converter. For all fault conditions, both the high-side and the low-side drives are off, except in the case of OVP, where the lowside MOSFET is turned on until the voltage on the FB pin goes below 0.4 V . The fault latch can be reset either by toggling the EN pin or recycling $\mathrm{V}_{\mathrm{CC}}$ to the chip.

## Over-Current Limit (PWM)

The PWM converter is protected against overloading through a cycle-by-cycle current limit set by selecting $\mathrm{R}_{\text {ILIM }}$ resistor. An internal $10 \mu \mathrm{~A}$ current source sets the threshold voltage for the output of the summing amplifier. When the summing amplifier output exceeds this threshold level, the current limit comparator trips and the PWM starts skipping pulses. If the current limit tripping occurs for 16 continuous clock cycles, a fault latch is set and the
controller shuts down the converter. This shutdown feature is disabled during the start-up until the voltage on the SS capacitor crosses 1.2 V .
To achieve current limit, the FAN5099 monitors the inductor current during the OFF time by monitoring and holding the voltage across the lower MOSFET. The voltage across the lower MOSFET is sensed between the PGND and the SW pins.

The output of the summing amplifier is a function of the inductor current, $R_{\text {DS_ON }}$ of the bottom FET and the gain of the current sense amplifier. With the $R_{\text {Ds on }}$ method of current sensing, the current limit can vary widely from unit to unit. $R_{D S}$ on $n o t$ only varies from unit to unit, but also has a typical junction temperature coefficient of about $0.4 \% /{ }^{\circ} \mathrm{C}$ (consult the MOSFET datasheet for actual values). The set point of the actual current limit decreases in proportion to increase in MOSFET die temperature. A factor of 1.6 in the current limit set point typically compensates for all MOSFET $R_{\text {DS_ON }}$ variations, assuming the MOSFET's heat sinking keeps its operating die temperature below $125^{\circ} \mathrm{C}$.

For more accurate current limit setting, use resistor sensing. In a resistor sensing scheme, an appropriate current sense resistor is connected between the source terminal of the bottom MOSFET and PGND.

Set the current limit by choosing $\mathrm{R}_{\text {ILIM }}$ as follows:

$$
\begin{equation*}
\mathrm{R}_{\text {ILIM }}=\left[128+\frac{\mathrm{K} 1 \cdot \mathrm{I}_{\mathrm{MAX}} \cdot \mathrm{R}_{\mathrm{DSON}} \cdot 10^{3}}{1.43}+\left(\left(1-\frac{1.8}{\mathrm{Vin}}\right) \cdot \frac{\mathrm{Vout} \cdot 33.32 \cdot 10^{11}}{\mathrm{~F}_{\text {SW }} \cdot \mathrm{R}_{\text {RAMP }}}\right)\right] \tag{EQ.4}
\end{equation*}
$$

where:
$R_{\text {ILIM }}$ is in $K \Omega$.
$\mathrm{I}_{\text {MAX }}$ is the maximum load current.
K 1 is a constant to accommodate for the variation of MOSFET $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ (typically 1.6).

With $\mathrm{K}_{1}=1.6, \mathrm{I}_{\mathrm{MAX}}=20 \mathrm{~A}, \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=7 \mathrm{~m} \Omega, \mathrm{~V}_{\mathrm{IN}}=24 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{~F}_{\text {SW }}=300 \mathrm{kHz}, \mathrm{R}_{\text {RAMP }}=400 \mathrm{~K} \Omega, \mathrm{R}_{\text {ILIM }}$ calculates to be $323.17 \mathrm{~K} \Omega$.

## Auto Restart (PWM)

The FAN5099 supports two modes of response when the internal fault latch is set. The user can configure it to keep the power supply latched in the OFF state OR in the auto restart mode. When the EN pin is tied to $\mathrm{V}_{\mathrm{CC}}$, the power supply is latched OFF. When the EN pin is terminated with a 100 nF to GND, the power supply is in auto restart mode. The table below describes the relationship between PWM restart and setting on EN pin. Do not leave the EN pin open without any capacitor.

| EN Pin | PWM/Restart |
| :---: | :---: |
| Pull to GND | OFF |
| $\mathrm{V}_{\mathrm{CC}}$ | No restart after fault |
| Cap to GND | Restart after <br> $\mathrm{t}_{\text {DELAY }}($ Sec. $)=0.85 \times \mathrm{C}$ <br> where C is in $\mu \mathrm{F}$ |

The fault latch can also be reset by recycling the $\mathrm{V}_{\mathrm{CC}}$ to the controller.

## Under Voltage Protection (PWM)

The PWM converter output is monitored constantly for under voltage at the FB pin. If the voltage on the FB pin stays lower than $75 \%$ of internal $V_{\text {REF }}$ for 16 clock cycles, the fault latch is set and the converter shuts down. This shutdown feature is disabled during startup until the voltage on the SS capacitor reaches 1.2 V .

## Over-Voltage Protection (PWM)

The PWM converter output voltage is monitored constantly at the FB pin for over voltage. If the voltage on the FB pin stays higher than $115 \%$ of internal $\mathrm{V}_{\text {REF }}$ for twoclock cycles, the controller turns OFF the upper MOSFET and turns ON the lower MOSFET. This crowbar action stops when the voltage on the FB pin comes down to 0.4 V to prevent the output voltage from becoming negative. This over-voltage protection (OVP) feature is active when the voltage on the EN pin becomes HIGH.
Turning ON the low-side MOSFETs on an OVP condition pulls down the output, resulting in a reverse current, which starts to build up in the inductor. If the output overvoltage is due to failure of the high-side MOSFET, this crowbar action pulls down the input supply or blows its fuse, protecting the system, which is very critical.
During soft-start, if the output overshoots beyond $115 \%$ of $\mathrm{V}_{\text {REF }}$, the output voltage is brought down by the lowside MOSFET until the voltage on the FB pin goes below 0.4 V . The fault latch is NOT set until the voltage on the SS pin reaches 1.2 V . Once the fault latch is set, the converter shuts down.


Figure 22. Over-Voltage Protection

## Thermal Fault Protection

The FAN5099 features thermal protection where the IC temperature is monitored. When the IC junction temperature exceeds $+160^{\circ} \mathrm{C}$, the controller shuts down and when the junction temperature gets down to $+125^{\circ} \mathrm{C}$, the converter restarts.

## LDO Section

The LDO controller is designed to provide ultra low voltages, as low as 0.8 V for GTL-type loads. The regulating loop employs a very fast response feedback loop and small capacitors can be used to keep track of the changing output voltage during transients. For stable operation, the minimum capacitance on the output needs to be $100 \mu \mathrm{~F}$ and the typical ESR needs to be around $100 \mathrm{~m} \Omega$.

The maximum voltage at the gate drive for the MOSFET can reach close to 0.5 V below the $\mathrm{V}_{\mathrm{Cc}}$ of the controller. For example, for a 1.2 V output, the minimum enhancement voltage required with 4.75 V on $\mathrm{V}_{\mathrm{CC}}$ is 3.05 V $(4.75 \mathrm{~V}-0.5 \mathrm{~V}-1.2 \mathrm{~V}=3.05 \mathrm{~V})$. The dropout voltage for the LDO is dependent on the load current and the MOSFET chosen. It is recommended to use low enhancement voltage MOSFETs for the LDO. In an application where LDO is not needed, pull up the FBLDO pin (Pin 1) higher than 1 V to disable the LDO.

The soft-start on the LDO output (ramp) is controlled by the capacitor on the SS pin to GND. The LDO output is enabled only when the voltage on the SS pin reaches 2.2V. Refer to Figure 9 for startup waveform.

## Design Section

## General Design Guidelines

Establishing the input voltage range and the maximum current loading on the converter before choosing the switching frequency and the inductor ripple current is highly recommended. There are design tradeoffs choosing optimum switching frequency and ripple current.
The input voltage range should accommodate the worstcase input voltage with which the converter may ever operate. This voltage needs to account for the cable drop encountered from the source to the converter. Typically, the converter efficiency tends to be higher at lower input voltage conditions.
When selecting maximum loading conditions, consider the transient and steady-state (continuous) loading separately. The transient loading affects the selection of the inductor and the output capacitors. Steady-state loading affects the selection of MOSFETs, input capacitors, and other critical heat-generating components.

The selection of switching frequency is challenging. While higher switching frequency results in smaller components, it also results in lower efficiency. Ideal selection of switching frequency takes into account the maximum operating voltage. The MOSFET switching losses are directly proportional to $\mathrm{F}_{\text {SW }}$ and the square function of the input voltage.
When selecting the inductor, consider the minimum and maximum load conditions. Lower inductor values produce better transient response, but result in higher ripple and lower efficiency due to high RMS currents. Optimum minimum inductance value enables the converter to
operate at the boundary of continuous and discontinuous conduction modes.

## Setting the Output Voltage (PWM)

The internal reference for the PWM controller is at 0.8 V . The output voltage of the PWM regulator can be set in the range of 0.8 V to $90 \%$ of its power input by an external resistor divider. The output is divided down by an external voltage divider to the FB pin (for example, R1 and $R_{\text {BIAS }}$ as in Figure 25). The output voltage is given by the following equation:
$\mathrm{V}_{\text {OUT }}=0.8 \mathrm{~V} \times\left(1+\frac{\mathrm{R} 1}{\mathrm{R}_{\mathrm{BIAS}}}\right)$
To minimize noise pickup on this node, keep the resistor to GND ( $\mathrm{R}_{\mathrm{BIAS}}$ ) below $10 \mathrm{~K} \Omega$.

## Inductor Selection (PWM)

When the ripple current, switching frequency of the converter, and the input-output voltages are established, select the inductor using the following equation:
$\mathrm{L}_{\text {MIN }}=\frac{\left(\mathrm{V}_{\text {OUT }}-\frac{\mathrm{V}_{\text {OUT }^{2}}}{\mathrm{~V}_{\text {IN }}}\right)}{\mathrm{I}_{\text {Ripple }} \times \mathrm{F}_{\text {SW }}}$
where $I_{\text {Ripple }}$ is the ripple current.
This number typically varies between $20 \%$ to $50 \%$ of the maximum steady-state load on the converter.

When selecting an inductor from the vendors, select the inductance value which is close to the value calculated at the rated current (including half the ripple current).

## Input Capacitor Selection (PWM)

The input capacitors must have an adequate RMS current rating to withstand the temperature rise caused by the internal power dissipation. The combined RMS current rating for the input capacitor should be greater than the value calculated using the following equation:
$I_{\text {INPUT(RMS) }}=I_{\text {LOAD }(\text { MAX })} \times\left(\sqrt{\frac{V_{\text {OUT }}}{V_{\text {IN }}}-\left(\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right)^{2}}\right)$ (EQ. 7)
Common capacitor types used for such application include aluminum, ceramic, POS CAP, and OSCON.

## Output Capacitor Selection (PWM)

The output capacitors chosen must have low enough ESR to meet the output ripple and load transient requirements. The ESR of the output capacitor should be lower than both of the values calculated below to satisfy both the transient loading and steady-state ripple conditions as given by the following equation:
$E S R \leq \frac{V_{\text {STEP }}}{\Delta I_{\text {LOAD (MAX) }}}$ and $\quad E S R \leq \frac{V_{\text {Ripple }}}{I_{\text {Ripple }}}$

In the case of aluminum and polymer-based capacitors, the output capacitance is typically higher than normally required to meet these requirements. While selecting the ceramic capacitors for the output; although lower ESR can be achieved easily, higher capacitance values are required to meet the $\mathrm{V}_{\text {OUT(MIN) }}$ restrictions during a load transient. From the stability point of view, the zero caused by the ESR of the output capacitor plays an important role in the stability of the converter.

## Output Capacitor Selection (LDO)

For stable operation, the minimum capacitance of $100 \mu \mathrm{~F}$ with ESR around $100 \mathrm{~m} \Omega$ is recommended. For other values, contact the factory.

## Power MOSFET Selection (PWM)

The FAN5099 is capable of driving N-Channel MOSFETs as circuit switch elements. For better performance, MOSFET selection should address these key parameters:
■ The maximum Drain-to-Source Voltage ( $\mathrm{V}_{\mathrm{DS}}$ ) should be at least $25 \%$ higher than the worst-case input voltage.
■ The MOSFETs should have low $Q_{G} Q_{G D}$, and $Q_{G S}$.

- The $R_{\text {Ds_on }}$ of the MOSFETs should be as low as possible.

In typical applications for a buck converter, the duty cycles are lower than $20 \%$. To optimize the selection of MOSFETs for both the high-side and low-side, follow different selection criteria. Select the high-side MOSFET to minimize the switching losses and the low-side MOSFET to minimize the conduction losses due to the channel and the body diode losses. Note that the gate drive losses also affect the temperature rise on the controller.

For loss calculation, refer to Fairchild's Application Note AN-6005 and the associated spreadsheet.

## High-Side Losses

To understand losses in the MOSFET, follow the MOSFET switching interval shown in Figure 23. The MOSFET gate drive equivalent circuit is shown in Figure 24.


Figure 23. Switching Losses and $\mathbf{Q}_{\mathbf{g}}$


Figure 24. Drive Equivalent Circuit
The upper graph in Figure 23 represents Drain-toSource Voltage ( $\mathrm{V}_{\mathrm{DS}}$ ) and Drain Current ( $\mathrm{I}_{\mathrm{D}}$ ) waveforms. The lower graph details Gate-to-Source Voltage ( $\mathrm{V}_{\mathrm{GS}}$ ) versus time with a constant current charging the gate. The $x$-axis is representative of Gate Charge $\left(Q_{G}\right)$. $C_{I S S}=$ $\mathrm{C}_{G D}+\mathrm{C}_{\mathrm{GS}}$ and controls t 1 , t2, and t4 timing. $\mathrm{C}_{\mathrm{GD}}$ receives current from the gate driver during t 3 (as VDS is falling). Obtain the gate charge $\left(\mathrm{Q}_{\mathrm{G}}\right)$ parameters shown on the lower graph from the MOSFET datasheets.

Assuming switching losses are about the same for both the rising edge and falling edge, Q1's switching losses occur during the shaded time when the MOSFET has voltage across it and current through it.

Losses are given by Equations 9-11:
$P_{\text {UPPER }}=P_{\text {SW }}+P_{\text {COND }}$
$P_{S W}=\left(\frac{V_{D S} \times I_{L}}{2} \times 2 \times t_{s}\right) F_{S W}$
$P_{\text {COND }}=\left(\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right) \times I_{\text {OUT }}^{2} \times R_{\text {DS(ON) }}$
where PUPPER is the upper MOSFET's total losses and $P_{\text {SW }}$ and $P_{\text {COND }}$ are the switching and conduction losses for a given MOSFET $R_{D S(O N)}$ is at the maximum junction temperature $\left(T_{j}\right)$ and $t_{S}$ is the switching period (rise or fall time) and equals $\mathrm{t} 2+\mathrm{t} 3$, as shown in Figure 23.

The driver's impedance and $\mathrm{C}_{\mid S S}$ determine t2 while t3's period is controlled by the driver's impedance and $Q_{G D}$. Since most of $t_{S}$ occurs when $V_{G S}=V_{S P}$, assume a constant current for the driver to simplify the calculation of $\mathrm{t}_{\mathrm{S}}$ with the following equation:
$t_{s}=\frac{Q_{G(S W)}}{I_{\text {Driver }}} \approx \frac{Q_{G(S W)}}{\left(\frac{V_{C C}-V_{S P}}{R_{\text {Driver }}+R_{\text {Gate }}}\right)}$
Most MOSFET vendors specify $Q_{G D}$ and $Q_{G S}$. $Q_{G(S W)}$ can be determined as:
$Q_{G(S W)}=Q_{G D}+Q_{G S}-Q_{T H}$ where $Q_{T H}$ is the gate charge required to reach the MOSFET threshold $\left(\mathrm{V}_{\mathrm{TH}}\right)$.

Note that for the high-side MOSFET, $\mathrm{V}_{\mathrm{DS}}$ equals $\mathrm{V}_{\mathrm{IN}}$, which can be as high as 20 V in a typical portable application. Include the power delivered to the MOSFET's ( $\mathrm{P}_{\text {GATE }}$ ) in calculating the power dissipation required for the FAN5099.
$P_{\text {GATE }}$ is determined by the following equation:
$P_{\text {Gate }}=Q_{G} \times V_{C C} \times F_{S W}$
where $\mathrm{Q}_{\mathrm{G}}$ is the total gate charge to reach $\mathrm{V}_{\mathrm{CC}}$.

## Low-Side Losses

Q2 switches on or off with its parallel Schottky diode simultaneously conducting, so the $\mathrm{V}_{\mathrm{DS}} \approx 0.5 \mathrm{~V}$. Since $P_{S W}$ is proportional to $V_{D S}$, Q2's switching losses are negligible and Q2 is selected based on $R_{D S(O N)}$ alone.
Conduction losses for Q2 are given by the equation:
$P_{\text {COND }}=(1-D) \times I_{\text {OUT }}^{2} \times R_{\text {DS(ON })}$
where $R_{D S(O N)}$ is the $R_{D S(O N)}$ of the MOSFET at the highest operating junction temperature and $D=V_{\text {OUT }} / V_{I N}$ is the minimum duty cycle for the converter.
Since $\mathrm{D}_{\mathrm{MIN}}<20 \%$ for portable computers, (1-D) $\approx 1$ produces a conservative result, simplifying the calculation.
The maximum power dissipation $\left(\mathrm{P}_{\mathrm{D}(\mathrm{MAX})}\right)$ is a function of the maximum allowable die temperature of the lowside MOSFET, the $\theta_{\mathrm{JA}}$, and the maximum allowable ambient temperature rise. $\mathrm{P}_{\mathrm{D}(\mathrm{MAX})}$ is calculated using the following equation:
$P_{D(\text { MAX })}=\frac{T_{J(M A X)}-T_{A(M A X)}}{\theta_{J A}}$
$\theta_{\mathrm{JA}}$ depends primarily on the amount of PCB area devoted to heat sinking.

## Selection of MOSFET Snubber Circuit

The switch node (SW) ringing is caused by fast switching transitions due to energy stored in parasitic elements. This ringing on the SW node couples to other circuits around the converter if they are not handled properly. To dampen ringing, an R-C snubber is connected across the SW node and the source of the low-side MOSFET.

R-C components for the snubber are selected as follows:
a) Measure the SW node ringing frequency ( $\mathrm{F}_{\text {ring }}$ ) with a low capacitance scope probe.
b) Connect a capacitor ( $\mathrm{C}_{\text {SNUB }}$ ) from SW node to GND so that it reduces this ringing by half.
c) Place a resistor ( $R_{\text {SNUB }}$ ) in series with this capacitor. $R_{\text {SNUB }}$ is calculated using the following equation:

$$
\begin{equation*}
R_{\text {SNUB }}=\frac{2}{\pi \times F_{\text {ring }} \times C_{S N U B}} \tag{EQ.16}
\end{equation*}
$$

d) Calculate the power dissipated in the snubber resistoras shown in the following equation:
$P_{R(S N U B)}=C_{S N U B} \times V_{I N(M A X)}^{2} \times F_{S W}$
where, $\mathrm{V}_{\mathrm{IN}(\mathrm{MAX})}$ is the maximum input voltage and FSW is the converter switching frequency.

The snubber resistor chosen should be de-rated to handle the worst-case power dissipation. Do not use wirewound resistors for $\mathrm{R}_{\text {SNUB }}$.

## Loop Compensation

Typically, the closed-loop crossover frequency ( $\mathrm{F}_{\text {cross }}$ ), where the overall gain is unity, should be selected to achieve optimal transient and steady-state response to disturbances in line and load conditions. It is recommended to keep $\mathrm{F}_{\text {cross }}$ below one-fifth of the switching frequency of the converter. Higher phase margin tends to have a more stable system with more sluggish response to load transients. Optimum phase margin is about $60^{\circ}$, a good compromise between steady-state and transient responses. A typical design should address variations over a wide range of load conditions and over a large sample of devices.


Figure 25. Closed-Loop System with Type-3 Network

FAN5099 has a high gain error amplifier around which the loop is closed. Figure 25 shows a type- 3 compensation network. For type-2 compensation, R3 and C3 are not used. Since the FAN5099 architecture employs summing current mode, type-2 compensation can be used for most applications. For for further information about type-2 compensation networks, refer to the following:
■ Venable, H. Dean, "The K factor: A new mathematical tool for stability analysis and synthesis," Proceedings of Powercon, March 1983.

Note: For critical applications requiring wide loop bandwidth using very low ESR output capacitors, use type-3 compensation.

## Type-3 Feedback Component Calculations

Use these steps to calculate feedback components:

## Notation:

$\mathrm{C}_{0}=$ Net Output Filter Capacitance
$\mathrm{G}_{\mathrm{p}}(\mathrm{s})=$ Net Gain of Plant = control-to-output transfer function
L = Inductor Value
$R_{\text {DSON }}=$ On-State Drain-to Source Resistance of Low-side MOSFET
$R_{\text {es }}=$ Net ESR of the output filter capacitors
$R_{L}=$ Load Resistance
$\mathrm{T}_{\mathrm{s}}=$ Switching Period
$\mathrm{V}_{\mathrm{i}}=$ Input Voltage
$F_{\text {SW }}=$ Switching Frequency

## Equations:

Effective current sense resistance $=R_{i}=7 \times R_{\text {DSON }}$
Current modulator DC gain $=M_{i}=\frac{R_{L}}{R_{i}}$
Effective ramp amplitude $=\mathrm{V}_{\mathrm{m}}=3.33 \times 10^{10} \times \frac{\left(\mathrm{V}_{\mathrm{i}}-1.8\right) \times \mathrm{T}_{\mathrm{s}}}{\mathrm{R}_{\mathrm{ramp}}}$
Voltage modulator DC gain $=M_{v}=\frac{V_{i}}{V_{m}}$
Plant DC gain $=M_{o}=M_{v} \| M_{i}=\frac{M_{v} \times M_{i}}{M_{v}+M_{i}}$
Sampling gain natural frequency $=\omega_{n}=\frac{\pi}{T_{s}}$
Effective inductance $=L_{e}=\frac{M_{O}}{M_{v}} \times\left(L+\frac{M_{v} \times R_{i}}{\omega_{n} \times Q_{z}}\right)$
$R_{p}=\frac{M_{v} \times R_{i} \times R_{L}}{M_{v} \times R_{i}+R_{L}}=\left(M_{v} \times R_{i}\right) \| R_{L}$

Poles and Zeros of Plant Transfer Function:
Plant zero frequency $=f_{z}=\frac{1}{2 \times \pi \times C_{o} \times R_{e s}}$
Plant $1^{\text {st }}$ pole frequency $=f_{p 1}=\frac{1}{2 \times \pi \times\left(C_{o} \times R_{p}+\frac{L_{e}}{R_{L}}\right)}$
Plant $2^{\text {nd }}$ pole frequency $=f_{p 2}=\frac{1}{2 \times \pi} \times\left(\frac{1}{C_{o} \times R_{L}}+\frac{R_{p}}{L_{e}}\right)$
Plant $3^{\text {rd }}$ pole frequency $=f_{p 3}=\frac{\omega_{n}^{2} \times L_{e}}{2 \times \pi \times R_{p}}$
Plant gain (magnitude) response:
$\left|G_{p}\right|(f)=20 \times \log M_{0}+10 \times \log \left[\frac{1+\left(\frac{f}{f_{z}}\right)^{2}}{\left[1+\left(\frac{f}{f_{p 1}}\right)^{2}\right] \times\left[1+\left(\frac{f}{f_{p 2}}\right)^{2}\right] \times\left[1+\left(\frac{f}{f_{p 3}}\right)^{2}\right]}\right]$

Plant phase response:
$\angle G_{p}(f)=\tan ^{-1}\left(\frac{f}{f_{z}}\right)-\tan ^{-1}\left(\frac{f}{f_{p 1}}\right)-\tan ^{-1}\left(\frac{f}{f_{p 2}}\right)--\tan ^{-1}\left(\frac{f}{f_{p 3}}\right)$
Choose R1, $\mathrm{R}_{\text {BIAS }}$ to set the output voltage using EQ.5. Choose the zero crossover frequency $\mathrm{F}_{\text {cross }}$ of the overall loop. Typically $F_{\text {cross }}$ should be less than $1 / 5$ th of $F_{\text {sw }}$. Choose the desired phase margin. Typically this number should be between $60^{\circ}$ to $90^{\circ}$.

Calculate plant gain at $\mathrm{F}_{\text {cross }}$ using EQ. 30 by substituting $\mathrm{F}_{\text {cross }}$ in place of $f$. The gain that the amplifier needs to provide to get the required crossover is given by:
$G_{A M P}=\frac{1}{\left|G_{p}\right|\left(F_{\text {cross }}\right)}$
The phase boost required is calculated as given in (EQ. 33).
Phase Boost $=M-\angle G_{P}\left(F_{\text {cross }}\right)-90^{\circ}$
where $M$ is the desired phase margin in degrees.
The feedback component values are now calculated as given in equations below:
$K=\left\{\operatorname{Tan}\left[\left(\frac{\text { Boost }}{4}\right)+45\right]\right\}^{2}$
$\mathrm{C} 2=\frac{1}{2 \times \pi \times \mathrm{F}_{\text {cross }} \times \mathrm{G}_{\mathrm{AMP}} \times \mathrm{R} 1}$
$\mathrm{C} 1=\mathrm{C} 2 \times(\mathrm{K}-1)$
$\mathrm{C} 3=\frac{1}{2 \times \pi \times \mathrm{F}_{\text {cross }} \times \sqrt{\mathrm{K}} \times \mathrm{R} 3}$
$\mathrm{R} 2=\frac{\sqrt{\mathrm{K}}}{2 \times \pi \times \mathrm{F}_{\text {cross }} \times \mathrm{C} 1}$
$R 3=\frac{R 1}{(K-1)}$

## Design Tools

Fairchild application note AN-6020 provides a PSPICE model and spreadsheet calculator for the PWM regulator, simplifying external component selections and verifying loop stability. The topics covered in the datasheet provide an understanding behind the calculations in the spreadsheet.

The spreadsheet calculator, which is part of AN-6020 can be used to calculate all external component values for designing around FAN5099. The spreadsheet provides optimized compensation components and generates a Bode plot to ensure loop stability.

Based on the input values entered, AN-6020's PSPICE model can be used to simulate Bode plots (for loop stability) as well as transient analysis that help customize the design for a wide range of applications.

Use Fairchild application note AN-6005 for prediction of the losses and die temperatures for the power semiconductors used in the circuit.

Both AN-6020 and AN-6005 can be downloaded from www.fairchildsemi.com/apnotes/.

## Layout Considerations

The switching power converter layout needs careful attention and is critical to achieving low losses and clean and stable operation. Below are specific recommendations for a good board layout:

- Keep the high current traces and load connections as short as possible.
■ Use thick copper boards whenever possible to achieve higher efficiency.
■ Keep the loop area between the SW node, low-side MOSFET, inductor, and the output capacitor as small as possible.
■ Route high dV/dt signals, such as SW node, away from the error amplifier input/output pins. Keep components connected to these pins close to the pins.
- Place ceramic de-coupling capacitors very close to $V_{C C}$ pin.
- All input signals are referenced with respect to AGND pin. Dedicate one layer of the PCB for a GND plane. Use at least four layers for the PCB.
- Minimize GND loops in the layout to avoid EMI-related issues.
■ Use wide traces for the lower gate drive to keep the drive impedances low.
- Connect PGND directly to the lower MOSFET source pin.
■ Use wide land areas with appropriate thermal vias to effectively remove heat from the MOSFETs.
- Use snubber circuits to minimize high-frequency ringing at the SW nodes.
- Place the output capacitor for the LDO close to the source of the LDO MOSFET.


## Application Board Schematic

$\mathrm{V}_{\text {IN }}=3$ to $24 \mathrm{~V} ; \mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}$ at $20 \mathrm{~A} ; \mathrm{F}_{\mathrm{OSC}}=300 \mathrm{kHz}$.


Figure 26. Application Board Schematic

## Bill of Materials

| Part Description | Quantity | Designator | Vendor | Vendor Part Number |
| :---: | :---: | :---: | :---: | :---: |
| Capacitor, 1500pF, 10\%, 50V, 0603, X7R | 1 | C1 | Panasonic | ECJ1VB1H152K |
| Capacitor, 220pF, 5\%, 50V, 0603, NPO | 1 | C2 | Panasonic | ECJ1VC1H221J |
| Capacitor, 3300pF, 10\%, 50V, 0603, X7R | 1 | C3 | Panasonic | ECJ1VB1H332K |
| Capacitor, $0.1 \mu \mathrm{~F}, 10 \%$, 25V, 0603, X7R | 4 | C4, C5, C6, C15 | Panasonic | ECJ1VB1E104K |
| Capacitor, $0.22 \mu \mathrm{~F}, 20 \%$, 25V, 0603, X7R | 2 | C7, C8 | TDK | C1608JB1E224K |
| Capacitor, $0.01 \mu \mathrm{~F}, 10 \%, 50 \mathrm{~V}, 0603, \mathrm{X7R}$ | 1 | C9 | Panasonic | ECJ1VB1H103K |
| Capacitor, $820 \mu \mathrm{~F}, 20 \%$, 10X20, 25V, 20 m , 1.96A | 2 | C10, C11 | Nippon-Chemicon | KZH25VB820MHJ20 |
| Capacitor, $820 \mu \mathrm{~F}, 20 \%, 8 \mathrm{X} 8,2.5 \mathrm{~V}, 7 \mathrm{~m} \Omega, 6.1 \mathrm{~A}$ | 1 | C17 | Nippon-Chemicon | PSC2.5VB820MH08 |
| Capacitor, $560 \mu \mathrm{~F}, 20 \%$, $8 \mathrm{X} 11.5,4 \mathrm{~V}, 7 \mathrm{~m} \Omega, 5.58 \mathrm{~A}$ | 3 | C12, C13, C14 | Nippon-Chemicon | PSA4VB560MH11 |
| Capacitor, 3300pF, 10\%, 50V, 0805, X7R | 1 | C16 | Panasonic | ECJ2VB1H332K |
| Connector Header 0.100 Vertical, Tin - 2 Pin | 1 | J1 | Molex | 22-28-4360 |
| Terminal Quickfit Male .052"Dia.187" Tab | 6 | J2-J7 | Keystone | 1212 |
| Inductor, $1.8 \mu \mathrm{H}, 20 \%$, 26Amps Max, 3.24m | 1 | L1 | Inter-Technical | SC5018-1R8M |
| MOSFET N-CH, 32m $\Omega$, 20V, 21A, D-PAK, FSID: FDD6530A | 1 | Q1 | Fairchild Semiconductor | FDD6530A |
| MOSFET N-CH, 8.8m®, 30V, 50A, D-PAK, FSID: FDD6296 | 1 | Q2 | Fairchild Semiconductor | FDD6296 |
| MOSFET N-CH, 6m , 30V, 75A, D-PAK, FSID: FDD6606 | 2 | Q3, Q4 | Fairchild Semiconductor | FDD6606 |
| Resistor, 5.11k, 1\%, 1/16W | 1 | R1 | Panasonic | ERJ3EKF5111V |
| Resistor, 12.7k, 1\%, 1/16W | 1 | R2 | Panasonic | ERJ3EKF1272V |
| Resistor, 825, 1\%, 1/16W | 1 | R3 | Panasonic | ERJ3EKF8250V |
| Resistor, 25.5k, 1\%, 1/16W | 1 | R4 | Panasonic | ERJ3EKF2552V |
| Resistor, 210k, 1\%, 1/16W | 1 | R5 | Panasonic | ERJ3EKF2103V |
| Resistor, 453k, 1\%, 1/16W | 1 | R6 | Panasonic | ERJ3EKF453V |
| Resistor, 10k, 1\%, 1/16W | 1 | R7 | Panasonic | ERJ3EKF1002V |
| Resistor, 4.99k, 1\%, 1/16W | 1 | R8 | Panasonic | ERJ3EKF4991V |
| Resistor, 200, 1\%, 1/4W | 1 | R9 | Panasonic | ERJ8ENF2000V |
| Resistor, 5.90k, 1\%, 1/16W | 1 | R10 | Panasonic | ERJ3EKF5901V |
| Resistor, 2.2, 1\%, 1/4W | 1 | R11 | Panasonic | ERJ8RQF2R2V |
| Connector Header 0.100 Vertical, Tin - 1 Pin | 3 | TP1, TP2, Vcc | Molex | 22-28-4360 |
| IC, System Regulator, TSSOP16, FSID: FAN5099 | 1 | U1 | Fairchild Semiconductor | FAN5099 |

## Application Board Schematic

$\mathrm{V}_{\mathrm{IN}}=3$ to 24 V ; $\mathrm{V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ at $20 \mathrm{~A} ; \mathrm{F}_{\mathrm{OSC}}=80 \mathrm{kHz}$.


Figure 27. Application Board Schematic

## Bill of Materials

| Part Description | Quantity | Designator | Vendor | Vendor Part Number |
| :---: | :---: | :---: | :---: | :---: |
| Capacitor, 3900pF, 10\%, 50V, 0603, X7R | 1 | C1 | Panasonic | ECJ1VB1H392K |
| Capacitor, 680pF, 5\%, 50V, 0603, NPO | 1 | C2 | Panasonic | ECJ1VC1H681J |
| Capacitor, 6800pF, 10\%, 50V, 0603, X7R | 1 | C3 | Panasonic | ECJ1VB1H682K |
| Capacitor, $0.1 \mu \mathrm{~F}, 10 \%$, 25V, 0603, X7R | 4 | C4, C5, C6, C15 | Panasonic | ECJ1VB1E104K |
| Capacitor, 0.22 ${ }^{\text {F }}$, 20\%, 25V, 0603, X7R | 2 | C7, C8 | TDK | C1608JB1E224K |
| Capacitor, $0.01 \mu \mathrm{~F}, 10 \%, 50 \mathrm{~V}, 0603, \mathrm{X7R}$ | 1 | C9 | Panasonic | ECJ1VB1H103K |
| Capacitor, $820 \mu \mathrm{~F}, 20 \%$, 10X20, 25V, $20 \mathrm{~m} \Omega$, 1.96A | 2 | C10, C11 | Nippon-Chemicon | KZH25VB820MHJ20 |
| Capacitor, $820 \mu \mathrm{~F}, 20 \%$, 8X8, 2.5V, $7 \mathrm{~m} \Omega$, 6.1A | 1 | C17 | Nippon-Chemicon | PSC2.5VB820MH08 |
| Capacitor, $560 \mu \mathrm{~F}, 20 \%$, 8X11.5, 4V, $7 \mathrm{~m} \Omega$, 5.58 A | 3 | C12, C13, C14 | Nippon-Chemicon | PSA4VB560MH11 |
| Capacitor, 3300pF, 10\%, 50V, 0805, X7R | 1 | C16 | Panasonic | ECJ2VB1H332K |
| Connector Header 0.100 Vertical, Tin - 2 Pin | 1 | J1 | Molex | 22-28-4360 |
| Terminal Quickfit Male .052"Dia.187" Tab | 6 | J2-J7 | Keystone | 1212 |
| Inductor, $4.0 \mu \mathrm{H} @ 25 \mathrm{~A}, 9.0 \mu \mathrm{H} @ 0 \mathrm{~A}, 25 \mathrm{~A}$ max, $4.4 \mathrm{~m} \Omega$, wound on T80-52B core (Micrometals), 12 turns, 14 AWG wire | 1 | L1 | Custom made |  |
| MOSFET N-CH, 32mת, 20V, 21A, D-PAK, FSID: FDD6530A | 1 | Q1 | Fairchild Semiconductor | FDD6530A |
| MOSFET N-CH, 8.8mת, 30V, 50A, D-PAK, FSID: FDD6296 | 1 | Q2 | Fairchild Semiconductor | FDD6296 |
| MOSFET N-CH, 6m , 30V, 75A, D-PAK, FSID: FDD6606 | 2 | Q3, Q4 | Fairchild Semiconductor | FDD6606 |
| Resistor, 5.11k, 1\%, 1/16W | 1 | R1 | Panasonic | ERJ3EKF5111V |
| Resistor, 10.5k, 1\%, 1/16W | 1 | R2 | Panasonic | ERJ3EKF1052V |
| Resistor, 845, 1\%, 1/16W | 1 | R3 | Panasonic | ERJ3EKF8450V |
| Resistor, 200k, 1\%, 1/16W | 1 | R4 | Panasonic | ERJ3EKF2003V |
| Resistor, 287k, 1\%, 1/16W | 1 | R5 | Panasonic | ERJ3EKF2873V |
| Resistor, 453k, 1\%, 1/16W | 1 | R6 | Panasonic | ERJ3EKF453V |
| Resistor, 10k, 1\%, 1/16W | 1 | R7 | Panasonic | ERJ3EKF1002V |
| Resistor, 4.99k, 1\%, 1/16W | 1 | R8 | Panasonic | ERJ3EKF4991V |
| Resistor, 200, 1\%, 1/4W | 1 | R9 | Panasonic | ERJ8ENF2000V |
| Resistor, 5.90k, 1\%, 1/16W | 1 | R10 | Panasonic | ERJ3EKF5901V |
| Resistor, 2.2, 1\%, 1/4W | 1 | R11 | Panasonic | ERJ8RQF2R2V |
| Connector Header 0.100 Vertical, Tin - 1 Pin | 3 | TP1, TP2, Vcc | Molex | 22-28-4360 |
| IC, System Regulator, TSSOP16, FSID: FAN5099 | 1 | U1 | Fairchild Semiconductor | FAN5099 |

Typical Application Board Layout


Figure 28. Assembly Diagram


Figure 29. Top Layer

Figure 30. Mid Layer 1


Figure 32. Bottom Layer



Figure 31. Mid Layer 2

## Mechanical Dimensions

## 16-Lead TSSOP

All dimensions are in millimeters unless otherwise specified.


Figure 33. 16-Lead Thin Shrink Small Outline Package

## Mechanical Dimensions (continued)

## 16-Lead SOIC

All dimensions are in millimeters unless otherwise specified.


Figure 34. 16-Lead Molded Small Outline Package

## TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx | FACT Quiet Series ${ }^{T M}$ | OCX | TM | SILENT SWITCHER ${ }^{\text {TM }}$ |
| :--- | :--- | :--- | :--- | :--- | UniFET ${ }^{T M}$

## DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

## As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

PRODUCT STATUS DEFINITIONS
Definition of Terms

| Datasheet Identification | Product Status | Definition |
| :--- | :--- | :--- |
| Advance Information | Formative or In Design | This datasheet contains the design specifications for <br> product development. Specifications may change in <br> any manner without notice. |
| Preliminary | Full Production | This datasheet contains preliminary data, and <br> supplementary data will be published at a later date. <br> Fairchild Semiconductor reserves the right to make <br> changes at any time without notice to improve <br> design. |
| No Identification Needed | This datasheet contains final specifications. Fairchild <br> Semiconductor reserves the right to make changes at <br> any time without notice to improve design. |  |
| Obsolete | Not In Production | This datasheet contains specifications on a product <br> that has been discontinued by Fairchild semiconductor. <br> The datasheet is printed for reference information only. |

