# **Quad 2-Channel Multiplexer** The MC74VHC157 is an advanced high-speed CMOS quad 2-channel multiplexer, fabricated with silicon gate CMOS technology. It achieves high-speed operation similar to equivalent Bipolar-Schottky TTL, while maintaining CMOS low-power dissipation. It consists of four 2-input digital multiplexers with common select (S) and enable $(\overline{E})$ inputs. When $\overline{E}$ is held High, selection of data is inhibited and all the outputs go Low. The select decoding determines whether the A or B inputs get routed to the corresponding Y outputs. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7 V, allowing the interface of 5 V systems to 3 V systems. - High Speed: $t_{PD} = 4.1 \text{ ns (Typ)}$ at $V_{CC} = 5 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A$ (Max) at $T_A = 25$ °C - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2 V to 5.5 V Operating Range - Low Noise: V<sub>OLP</sub> = 0.8 V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: HBM > 2000 V; Machine Model > 200 V - Chip Complexity: 82 FETs - These devices are available in Pb-free package(s). Specifications herein apply to both standard and Pb-free devices. Please see our website at www.onsemi.com for specific Pb-free orderable part numbers, or contact your local ON Semiconductor sales office or representative. Figure 1. Pin Assignment # **ON Semiconductor** http://onsemi.com #### MARKING DIAGRAMS A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week # ORDERING INFORMATION | Device | Package | Shipping | |----------------|-----------------|-----------------| | MC74VHC157D | SOIC-16 | 48 Units/Rail | | MC74VHC157DR2 | SOIC-16 | 2500 Units/Reel | | MC74VHC157DT | TSSOP-16 | 96 Units/Rail | | MC74VHC157DTR2 | TSSOP-16 | 2500 Units/Reel | | MC74VHC157M | SOIC<br>EIAJ-16 | 50 Units/Rail | | MC74VHC157MEL | SOIC<br>EIAJ-16 | 2000 Units/Reel | Figure 2. Expanded Logic Diagram Figure 3. IEC Logic Symbol # **FUNCTION TABLE** | Inp | Outputs | | |-----|---------|---------| | E | s | Y0 - Y3 | | Н | Х | L | | L | L | A0-A3 | | L | Н | B0-B3 | A0 - A3, B0 - B3 = the levels of the respective Data-Word Inputs. ### MAXIMUM RATINGS (Note 1) | Symbol | Parame | ter | Value | Unit | |-----------------------|-------------------------------------------|--------------------------------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage | | -0.5 to +7.0 | V | | VI | DC Input Voltage | | $-0.5$ to $V_{CC} + 7.0$ | V | | Vo | DC Output Voltage | | $-0.5$ to $V_{CC} + 7.0$ | V | | I <sub>IK</sub> | DC Input Diode Current | $V_I < GND$ | -20 | mA | | I <sub>OK</sub> | DC Output Diode Current | V <sub>O</sub> < GND | ±20 | mA | | Io | DC Output Sink Current | | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | °C | | T <sub>L</sub> | Lead Temperature, 1 mm from Case for 10 S | Seconds | 260 | °C | | $T_{J}$ | Junction Temperature under Bias | | +150 | °C | | $\theta_{JA}$ | Thermal Resistance | | 250 | °C/W | | $P_{D}$ | Power Dissipation in Still Air at 85°C | | 250 | mW | | MSL | Moisture Sensitivity | | Level 1 | | | F <sub>R</sub> | Flammability Rating | Oxygen Index: 30% - 35% | UL-94-VO (0.125 in) | | | V <sub>ESD</sub> | ESD Withstand Voltage | Human Body Model (Note 2)<br>Machine Model (Note 3)<br>Charged Device Model (Note 4) | >2000<br>>200<br>N/A | V | | I <sub>Latch-Up</sub> | Latch-Up Performance Abov | e V <sub>CC</sub> and Below GND at 85°C (Note 5) | ±500 | mA | <sup>1.</sup> Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Extended exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristics | Min | Max | Unit | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage (Note 6) | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range, all Package Types | - 55 | 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time $ \begin{array}{c} V_{CC} = 3.3 \ V \ \pm \ 0.3 \ V \\ V_{CC} = 5.0 \ V \ \pm \ 0.5 \ V \end{array} $ | 0<br>0 | 100<br>20 | ns/V | <sup>6.</sup> Unused inputs may not be left open. All inputs must be tied to a high-logic voltage level or a low-logic input voltage level. # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 100 178,700 | | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 4. Failure Rate vs. Time Junction Temperature <sup>2.</sup> Tested to EIA/JESD22-A114-A. <sup>3.</sup> Tested to EIA/JESD22-A115-A. <sup>4.</sup> Tested to JESD22-C101-A. Tested to EIA/JESD78. ### DC CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Т | A = 25°( | | T <sub>A</sub> ≤ | 85°C | -55°C ≤T | A ≤ 125°C | | |-----------------|------------------------------|----------------------------------------------------------------------------------------------|-------------------|----------------------------|-------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Condition | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | High-Level<br>Input Voltage | | 2.0<br>3.0 to 5.5 | 1.5<br>0.7 V <sub>CC</sub> | | | 1.5<br>0.7 V <sub>CC</sub> | | 1.5<br>0.7 V <sub>CC</sub> | | V | | V <sub>IL</sub> | Low-Level<br>Input Voltage | | 2.0<br>3.0 to 5.5 | | | 0.5<br>0.3 V <sub>CC</sub> | | 0.5<br>0.3 V <sub>CC</sub> | | 0.5<br>0.3 V <sub>CC</sub> | V | | V <sub>OH</sub> | High-Level<br>Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -50 \mu A$ | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | V | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -8 \text{ mA}$ | 3.0<br>4.5 | 2.58<br>3.94 | | | 2.48<br>3.8 | | 2.34<br>3.66 | | | | V <sub>OL</sub> | Low-Level<br>Output Voltage | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = 4$ mA<br>$I_{OH} = 8$ mA | 3.0<br>4.5 | | | 0.36<br>0.36 | | 0.44<br>0.44 | | 0.52<br>0.52 | | | I <sub>IN</sub> | Input Leakage<br>Current | V <sub>IN</sub> = 5.5 V or<br>GND | 0 to 5.5 | | | ± 0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>CC</sub> | Quiescent<br>Supply Current | V <sub>IN</sub> = V <sub>CC</sub> or<br>GND | 5.5 | | | 4.0 | | 40.0 | | 40.0 | μΑ | ### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | | | T <sub>A</sub> = 25° | С | T <sub>A</sub> ≤85°C -55°C ≤T <sub>A</sub> ≤125°C | | <sub>A</sub> ≤125°C | | | |----------------------------------------|-----------------------------------|----------------------------------|--------------------------------------------------|-----|----------------------|--------------|---------------------------------------------------|--------------|---------------------|--------------|------| | Symbol | Characteristic | Test Condit | ions | Min | Тур | Max | Тур | Max | Тур | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>A to B to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 6.2<br>8.7 | 9.7<br>13.2 | 1.0<br>1.0 | 11.5<br>15.0 | 1.0<br>1.0 | 11.5<br>15.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 V$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 4.1<br>5.6 | 6.4<br>8.4 | 1.0<br>1.0 | 7.5<br>9.5 | 1.0<br>1.0 | 7.5<br>9.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>S to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | $C_L = 15 pF$<br>$C_L = 50 pF$ | | 8.4<br>10.9 | 13.2<br>16.7 | 1.0<br>1.0 | 15.5<br>19.0 | 1.0<br>1.0 | 15.5<br>19.0 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.3<br>6.8 | 8.1<br>10.1 | 1.0<br>1.0 | 9.5<br>11.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay,<br>E to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 8.7<br>11.2 | 13.6<br>17.1 | 1.0<br>1.0 | 16.0<br>19.5 | 1.0<br>1.0 | 16.0<br>19.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ | C <sub>L</sub> = 15 pF<br>C <sub>L</sub> = 50 pF | | 5.6<br>7.1 | 8.6<br>10.6 | 1.0<br>1.0 | 10.0<br>12.0 | 1.0<br>1.0 | 10.0<br>12.0 | | | C <sub>IN</sub> | Input Capacitance | | | | 4 | 10 | | 10 | | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |-----------------|----------------------------------------|-----------------------------------------|----| | C <sub>PD</sub> | Power Dissipation Capacitance (Note 7) | 20 | pF | <sup>7.</sup> C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC} \cdot C_{PD}$ is used to determine the no-load dynamic power consumption: $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . # NOISE CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}; C_L = 50 \text{ pF}; V_{CC} = 5.0 \text{ V})$ | | | <b>T</b> <sub>A</sub> = 3 | | | |------------------|----------------------------------------------|---------------------------|------|------| | Symbol | Characteristic | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.3 | 8.0 | ٧ | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.3 | -0.8 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 3.5 | ٧ | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | Figure 5. Switching Waveform Figure 6. Inverting Switching <sup>\*</sup>Includes all probe and jig capacitance. Figure 7. Test Circuit Figure 8. Input Equivalent Circuit #### PACKAGE DIMENSIONS #### **SOIC-16 D SUFFIX** CASE 751B-05 **ISSUE J** #### NOTES: - NOTES: 1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2 CONTROLLING DIMENSION: MILLIMETER. 3 DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4 MAXIMUM MOLD PROTRUSION 0.15 (0.006) - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR - PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INCHES | | | | |-----|--------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | | G | 1.27 | BSC | 0.050 BSC | | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | М | 0° | 7° | 0° | 7° | | | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | | #### NOTES: - 11. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE OR 10 (202) TOTAL IN - PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|--------|----------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | 6.40 BSC | | BSC | | | М | 0° | 8° | 0° | 8° | | #### PACKAGE DIMENSIONS - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | , | , | | | |----------------|--------|--------|-----------|-------| | | MILLIN | IETERS | INC | HES | | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.18 | 0.27 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | ᄪ | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative