# M36L0T7050T0 M36L0T7050B0 128Mbit (Multiple Bank, Multi-Level, Burst) Flash Memory 32Mbit (2M x16) PSRAM, Multi-Chip Package #### FEATURES SUMMARY - MULTI-CHIP PACKAGE - 1 die of 128Mbit (8Mx16, Multiple Bank, Multi-level, Burst) Flash Memory - 1 die of 32Mbit (2Mx16) Pseudo SRAM - SUPPLY VOLTAGE - V<sub>DDF</sub> = 1.7 to 2V - V<sub>DDP</sub> = V<sub>DDQ</sub> = 2.7 to 3.3V - V<sub>PP</sub> = 9V for fast program (12V tolerant) - ELECTRONIC SIGNATURE - Manufacturer Code: 20h - Device Code (Top Flash Configuration) M36L0T7050T0: 88C4h - Device Code (Bottom Flash Configuration) M36L0T7050B0: 88C5h - PACKAGE - Compliant with Lead-Free Soldering Processes - Lead-Free Versions #### **FLASH MEMORY** - SYNCHRONOUS / ASYNCHRONOUS READ - Synchronous Burst Read mode: 50MHz - Asynchronous Page Read mode - Random Access: 90ns - SYNCHRONOUS BURST READ SUSPEND - PROGRAMMING TIME - 10µs typical Word program time using Write to Buffer and Program - MEMORY ORGANIZATION - Multiple Bank Memory Array: 8 Mbit Banks - Parameter Blocks (Top or Bottom location) - DUAL OPERATIONS - program/erase in one Bank while read in others - No delay between read and write operations - SECURITY - 64 bit unique device number - 2112 bit user programmable OTP Cells Figure 1. Package - BLOCK LOCKING - All blocks locked at power-up - Any combination of blocks can be locked with zero latency - WP for Block Lock-Down - Absolute Write Protection with V<sub>PP</sub> = V<sub>SS</sub> - COMMON FLASH INTERFACE (CFI) - 100,000 PROGRAM/ERASE CYCLES per BLOCK #### **PSRAM** - ACCESS TIME: 70ns - LOW STANDBY CURRENT: 100µA - DEEP POWER-DOWN CURRENT: 10µA - BYTE CONTROL: UB<sub>P</sub>/LB<sub>P</sub> - PROGRAMMABLE PARTIAL ARRAY - 8 WORD PAGE ACCESS CAPABILITY: 18ns - POWER-DOWN MODES - Deep Power-Down - 4 Mbit Partial Array Refresh - 8 Mbit Partial Array Refresh - 16 Mbit Partial Array Refresh December 2004 1/18 # M36L0T7050T0, M36L0T7050B0 # **TABLE OF CONTENTS** | FEATURES SUMMARY | 1 | |--------------------------------------------------------|----| | FLASH MEMORY | 1 | | Figure 1. Package | | | PŠRAM | | | | | | SUMMARY DESCRIPTION | 4 | | Figure 2. Logic Diagram | 4 | | Table 1. Signal Names | 4 | | Figure 3. TFBGA Connections (Top view through package) | 5 | | SIGNAL DESCRIPTIONS | 6 | | Address Inputs (A0-A22) | | | Data Input/Output (DQ0-DQ15). | | | Flash Chip Enable (E <sub>F</sub> ) | | | Flash Output Enable ( $\overline{G}_{F}$ ) | | | Flash Write Enable ( $\overline{W}_F$ ) | | | Flash Write Protect (WP <sub>F</sub> ). | | | Flash Reset (RP <sub>F</sub> ). | | | Flash Latch Enable (L <sub>F</sub> ) | | | Flash Clock (K <sub>F</sub> ) | | | Flash Wait (WAIT <sub>F</sub> ) | | | Chip Enable (E1 <sub>P</sub> ) | 6 | | Chip Enable (E2 <sub>P</sub> ) | 6 | | Output Enable ( $\overline{G}_{P}$ ) | 6 | | Write Enable ( $\overline{W}_P$ ) | 7 | | Upper Byte Enable (UB <sub>P</sub> ) | | | Lower Byte Enable ( $\overline{LB}_P$ ) | | | V <sub>DDF</sub> Supply Voltage | | | V <sub>DD</sub> P Supply Voltage | | | V <sub>DDQ</sub> Supply Voltage | | | V <sub>PPF</sub> Program Supply Voltage | | | V <sub>SS</sub> Ground | 7 | | FUNCTIONAL DESCRIPTION | 8 | | Figure 4. Functional Block Diagram | 8 | | Table 2. Main Operating Modes | 9 | | FLASH MEMORY DEVICE | 10 | | PSRAM DEVICE | 10 | | Table 3. Power-Down Configuration Data | 10 | | MAXIMUM RATING | 11 | # M36L0T7050T0, M36L0T7050B0 | Table 4. | Absolute Maximum Ratings11 | |------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AND AC | PARAMETERS12 | | Figure 5.<br>Figure 6.<br>Table 6.<br>Table 7.<br>Table 8. | Operating and AC Measurement Conditions12AC Measurement I/O Waveform12AC Measurement Load Circuit12Device Capacitance12Flash DC Characteristics - Currents13Flash Memory DC Characteristics - Voltages14PSRAM DC Characteristics14 | | CKAGE M | ECHANICAL | | • | Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch, Bottom View Outline15 Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch, Package Data 15 | | RT NUMB | ERING16 | | Table 11. | Ordering Information Scheme | | | STORY | | | Table 5. Figure 5. Figure 6. Table 6. Table 7. Table 8. Table 9. CKAGE M Figure 7. Table 10. RT NUMB Table 11. VISION HI | #### SUMMARY DESCRIPTION The M36L0T7050T0 and M36L0T7050B0 combine two memory devices in a Multi-Chip Package: a 128-Mbit, Multiple Bank Flash memory, the M30L0T7000T0 or M30L0T7000B0, and a 32-Mbit PseudoSRAM, the M69AW048B. Recommended operating conditions do not allow more than one memory to be active at the same time. The memory is offered in a Stacked TFBGA88 (8x10mm, 8x10 ball array, 0.8mm pitch) package. In addition to the standard version, the packages are also available in Lead-free version, in compliance with JEDEC Std J-STD-020B, the ST ECO-PACK 7191395 Specification, and the RoHS (Restriction of Hazardous Substances) directive. All packages are compliant with Lead-free soldering processes. The memory is supplied with all the bits erased (set to '1'). Figure 2. Logic Diagram **Table 1. Signal Names** | Table 1. Signal Names | | | | | | | | |-----------------------------|-------------------------------------------------------------|--|--|--|--|--|--| | A0-A22 <sup>(1)</sup> | Address Inputs | | | | | | | | DQ0-DQ15 | Common Data Input/Output | | | | | | | | V <sub>DDF</sub> | Power Supply for Flash Memory | | | | | | | | $V_{DDQ}$ | Flash Memory Power Supply for I/O Buffers | | | | | | | | V <sub>PPF</sub> | Flash Optional Supply Voltage for Fast<br>Program and Erase | | | | | | | | V <sub>SS</sub> | Ground | | | | | | | | V <sub>DDP</sub> | PSRAM Power Supply | | | | | | | | NC | Not Connected Internally | | | | | | | | DU | Do Not Use as Internally Connected | | | | | | | | Flash Memor | y Signals | | | | | | | | Ī <sub>F</sub> | Latch Enable Input | | | | | | | | ĒF | Chip Enable Input | | | | | | | | G <sub>F</sub> | Output Enable Input | | | | | | | | $\overline{W}_F$ | Write Enable Input | | | | | | | | RP <sub>F</sub> | Reset Input | | | | | | | | WP <sub>F</sub> | Write Protect Input | | | | | | | | K <sub>F</sub> | Burst Clock | | | | | | | | WAIT <sub>F</sub> | Wait Data in Burst Mode | | | | | | | | PSRAM Sign | als | | | | | | | | E1 <sub>P</sub> | Chip Enable Input | | | | | | | | <del>G</del> <sub>P</sub> | Output Enable Input | | | | | | | | $\overline{\mathbb{W}}_{P}$ | Write Enable Input | | | | | | | | E2 <sub>P</sub> | Power-down Input | | | | | | | | <del>UB</del> <sub>P</sub> | Upper Byte Enable Input | | | | | | | | <del>LB</del> <sub>P</sub> | Lower Byte Enable Input | | | | | | | | | • | | | | | | | Note: 1. A22-A21 are not connected to the PSRAM component. #### SIGNAL DESCRIPTIONS See Figure 2., Logic Diagram and Table 1., Signal Names, for a brief overview of the signals connected to this device. Address Inputs (A0-A22). Addresses A0-A20 are common inputs for the Flash Memory and the PSRAM components. The other lines (A21-A22) are inputs for the Flash Memory component only. The Address Inputs select the cells in the memory array to access during Bus Read operations. During Bus Write operations they control the commands sent to the Command Interface of the Flash memory Program/Erase Controller or they select the cells to access in the PSRAM. The Flash memory component is accessed through the Chip Enable signal ( $E_F$ ) and through the Write Enable ( $W_F$ ) signal, while the PSRAM is accessed through two Chip Enable signals ( $E1_P$ and $E2_P$ ) and the Write Enable signal ( $W_P$ ). **Data Input/Output (DQ0-DQ15).** In the Flash memory the Data I/O output the data stored at the selected address during a Bus Read operation or input a command or the data to be programmed during a Write Bus operation. In the PSRAM the Upper Byte Data Inputs/Outputs, DQ8-DQ15, carry the data to or from the upper part of the selected address during a <u>Write</u> or Read operation, when Upper Byte Enable (UB<sub>P</sub>) is driven Low. The Lower Byte Data Inputs/Outputs, DQ0-DQ7, carry the data to or from the lower part of the selected address during a W<u>rite</u> or Read operation, when Lower Byte Enable (LB<sub>P</sub>) is driven Low. **Flash Chip Enable (E<sub>F</sub>).** The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is Low, $V_{IL}$ , and Reset is High, $V_{IH}$ , the device is in active mode. When Chip Enable is at $V_{IH}$ the Flash memory is deselected, the outputs are high impedance and the power consumption is reduced to the standby level. **Flash Output Enable (G<sub>F</sub>).** The Output Enable input controls data output during Flash memory Bus Read operations. Flash Write Enable ( $\overline{W_F}$ ). The Write Enable controls the Bus Write operation of the Flash memories' Command Interface. The data and address inputs are latched on the rising edge of Chip Enable or Write Enable whichever occurs first. **Flash Write Protect (WPF).** Write Protect is an input that gives an additional hardware protection for each block. When Write Protect is Low, $V_{IL}$ , Lock-Down is enabled and the protection status of the Locked-Down blocks cannot be changed. When Write Protect is at High, $V_{IH}$ , Lock-Down is disabled and the Locked-Down blocks can be locked or unlocked. (See the Lock Status Table in the M30L0T7000T0 datasheet). Flash Reset (RP<sub>F</sub>). The Reset input provides a hardware reset of the memory. When Reset is at $V_{IL}$ , the memory is in Reset mode: the outputs are high impedance and the current consumption is reduced to the Reset Supply Current $I_{DD2}$ . Refer to Table 7., Flash DC Characteristics - Currents, for the value of $I_{DD2}$ . After Reset all blocks are in the Locked state and the Configuration Register is reset. When Reset is at $V_{IH}$ , the device is in normal operation. Exiting Reset mode the device enters Asynchronous Read mode, but a negative transition of Chip Enable or Latch Enable is required to ensure valid data outputs. The Reset pin can be interfaced with 3V logic without any additional circuitry. It can be tied to $V_{RPH}$ (refer to Table 8., Flash Memory DC Characteristics - Voltages). **Flash Latch Enable (LF).** Latch Enable latches the address bits on its rising edge. The address latch is transparent when Latch Enable is Low, $V_{IL}$ , and it is inhibited when Latch Enable is High, $V_{IH}$ . Latch Enable can be kept Low (also at board level) when the Latch Enable function is not required or supported. Flash Clock ( $K_F$ ). The Clock input synchronizes the Flash memory to the microcontroller during synchronous read operations; the address is latched on a Clock edge (rising or falling, according to the configuration settings) when Latch Enable is at $V_{IL}$ . Clock is don't care during Asynchronous Read and in write operations. **Flash Wait (WAIT<sub>F</sub>).** WAIT is a Flash output signal used during Synchronous Read to indicate whether the data on the output bus are valid. This output is high impedance when Flash Chip Enable is at $V_{IH}$ or Flash Reset is at $V_{IL}$ . It can be configured to be active during the wait cycle or one clock cycle in advance. The WAIT<sub>F</sub> signal is not gated by Output Enable. Chip Enable (E1p). When asserted (Low), the Chip Enable, E1p, activates the memory state machine, address buffers and decoders, allowing Read and Write operations to be performed. When de-asserted (High), all other pins are ignored, and the device is put, automatically, in low-power Standby mode. Chip Enable (E2<sub>P</sub>). The Chip Enable, E2<sub>P</sub>, puts the device in Power-down mode (Deep Power-Down, PAR and Standby) when it is driven Low. One of these, Deep Power-Down mode, is the lowest power mode. Output Enable (G<sub>P</sub>). The Output Enable, G<sub>P</sub>, provides a high speed tri-state control, allowing fast read/write cycles to be achieved with the common I/O data bus. Write Enable (W<sub>P</sub>). The Write Enable, $\overline{W}_P$ , controls the Bus Write operation of the memory. **Upper Byte Enable (UBp).** The Upper Byte Enable, UBp, gates the data on the Upper Byte Data Inputs/Outputs (DQ8-DQ15) to or from the upper part of the selected address during a Write or Read operation. **Lower Byte Enable (LB<sub>P</sub>).** The Lower Byte Enable, LB<sub>P</sub>, gates the data on the Lower Byte Data Inputs/Outputs (DQ0-DQ7) to or from the lower part of the selected address during a Write or Read operation. $V_{DDF}$ Supply Voltage. $V_{DDF}$ provides the power supply to the internal cores of the Flash memory component. It is the main power supply for all Flash operations (Read, Program and Erase). **V<sub>DDP</sub> Supply Voltage.** The V<sub>DDP</sub> Supply Voltage supplies the power for all operations (Read, Write, etc.) and for driving the refresh logic, even when the device is not being accessed. **V<sub>DDQ</sub> Supply Voltage.** V<sub>DDQ</sub> provides the power supply for the Flash Memory I/O pins. This allows all Outputs to be powered independently of the Flash Memory core power supply, V<sub>DDF</sub>. **V<sub>PPF</sub> Program Supply Voltage.** V<sub>PPF</sub> is both a Flash control input and a Flash power supply pin. The two functions are selected by the voltage range applied to the pin. If $V_{PPF}$ is kept in a low voltage range (0V to $V_{DDQ}$ ) $V_{PPF}$ is seen as a control input. In this case a voltage lower than $V_{PPLKF}$ gives an absolute protection against Program or Erase, while $V_{PPF} > V_{PP1F}$ enables these functions (see Tables 7 and 8, DC Characteristics for the relevant values). $V_{PPF}$ is only sampled at the beginning of a Program or Erase; a change in its value after the operation has started does not have any effect and Program or Erase operations continue. If $V_{PPF}$ is in the range of $V_{PPHF}$ it acts as a power supply pin. In this condition $V_{PPF}$ must be stable until the Program/Erase algorithm is completed. **Vss Ground.** Vss is the common ground reference for all voltage measurements in the Flash (core and I/O Buffers) and PSRAM chips. Note: Each Flash memory device in a system should have their supply voltage ( $V_{DDF1}$ and $V_{DDF2}$ ) and the program supply voltage $V_{PPF}$ decoupled with a 0.1µF ceramic capacitor close to the pin (high frequency, inherently low inductance capacitors should be as close as possible to the package). See Figure 6., AC Measurement Load Circuit. The PCB track widths should be sufficient to carry the required $V_{PPF}$ program and erase currents. ## **FUNCTIONAL DESCRIPTION** The PSRAM and Flash memory components have separate power supplies but share the same grounds. They are distinguished by three Chip Enable inputs: $\overline{E_F}$ for the Flash memory and $\overline{E1_P}$ and E2p for the PSRAM. Recommended operating conditions do not allow more than one device to be active at a time. The most common example is simultaneous read operations in the Flash memory and the PSRAM which would result in a data bus contention. Therefore it is recommended to put the other device in the high impedance state when reading the selected device. Figure 4. Functional Block Diagram **Table 2. Main Operating Modes** | Operation | Ē <sub>F</sub> | G <sub>F</sub> | W <sub>F</sub> | Ī <sub>F</sub> | RP <sub>F</sub> | WAIT <sub>F</sub> <sup>(4)</sup> | E1 <sub>P</sub> | E2 <sub>P</sub> | G <sub>P</sub> | $\overline{W}_{P}$ | $\overline{LB_{P}}\overline{UB_{P}}$ | DQ15-DQ0 | |--------------------------|-----------------|---------------------------|-----------------|--------------------------------|-----------------|----------------------------------|-----------------|-----------------|-----------------|--------------------|--------------------------------------|-------------------------------| | Flash Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | | | | | | Flash Data Out | | Flash Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> <sup>(2)</sup> | V <sub>IH</sub> | | | PSRAN | /I must | be disa | bled | Flash Data In | | Flash Address<br>Latch | VIL | Х | VIH | V <sub>IL</sub> | V <sub>IH</sub> | | | | | | | Flash Data Out<br>or Hi-Z (3) | | Flash Output<br>Disable | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | | | | | | | Hi-Z | | Flash Standby | $V_{IH}$ | Х | Х | Х | V <sub>IH</sub> | Hi-Z | Aı | ny PSR | AM mo | de is a | llowed | Hi-Z | | Flash Reset | Х | Х | Х | Х | $V_{IL}$ | Hi-Z | | | | | | Hi-Z | | PSRAM Read | | Flash | Memo | ry must | be dis | abled | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | PSRAM data out | | PSRAM Write | | | | | | | VIL | V <sub>IH</sub> | V <sub>IH</sub> | VIL | V <sub>IL</sub> | PSRAM data in | | Output Disable | | | | | | | VIL | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | Hi-Z | | PSRAM<br>Standby | | Any Flash mode is allowed | | | | ved | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Hi-Z | | PSRAM Deep<br>Power-Down | | | | | | | Х | VIL | Х | Х | Х | Hi-Z | Note: 1. X = Don't care. 2. L<sub>F</sub> can be tie<u>d</u> to V<sub>IH</sub> if the valid address has been previously latched. 3. Depends on G<sub>F</sub>. 4. WAIT signal polarity is configured using the Set Configuration Register command. See the M30L0T7000T0 datasheet for details. ## **FLASH MEMORY DEVICE** The M36L0T7050T0 and M36L0T7050B0 contain a 128 Mbit Flash memory. For detailed information on how to use the devices, see the M30L0T7000(T/B)0 datasheet which is available from your local STMicroelectronics distributor. ## **PSRAM DEVICE** The M36L0T7050T0 and M36L0T7050B0 contain a 32 Mbit PSRAM. This device can be placed in a number of sleep and partial sleep modes (see Table 3.). For detailed information on how to use the device, see the M69AW048B datasheet which is available from the internet site <a href="http://www.st.com">http://www.st.com</a> or from your local STMicroelectronics distributor. **Table 3. Power-Down Configuration Data** | Power-Down Modes | Power-Down Configuration Data | | | | | | | |------------------------------|-------------------------------|---------|-----|-----|--|--|--| | Power-Down Modes | DQ15-DQ9 | DQ8-DQ2 | DQ1 | DQ0 | | | | | Deep Power-Down<br>(default) | 0 | 0 | 1 | 1 | | | | | 4Mb PAR | 0 | 0 | 1 | 0 | | | | | 8Mb PAR | 0 | 0 | 0 | 1 | | | | | 16Mb PAR | 0 | 0 | 0 | 0 | | | | #### **MAXIMUM RATING** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not im- plied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents **Table 4. Absolute Maximum Ratings** | Symbol | Parameter | Va | Unit | | |-------------------------------------|------------------------------------------------|------|------|-------| | Symbol | Farameter | Min | Max | Offic | | T <sub>A</sub> | Ambient Operating Temperature | -25 | 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -25 | 85 | °C | | T <sub>STG</sub> | Storage Temperature | -55 | 125 | °C | | T <sub>LEAD</sub> | Lead Temperature during Soldering | | (1) | °C | | V <sub>IO</sub> | Input or Output Voltage | -0.5 | 3.6 | V | | V <sub>DDF</sub> | Flash Memory Core Supply Voltage | -0.2 | 2.5 | V | | V <sub>DDQ</sub> , V <sub>DDP</sub> | PSRAM and Input/Output Supply<br>Voltages | -0.2 | 3.6 | V | | V <sub>PPF</sub> | Flash Program Voltage | -0.2 | 14 | V | | Io | Output Short Circuit Current | | 100 | mA | | t <sub>VPPFH</sub> | Time for V <sub>PPF</sub> at V <sub>PPFH</sub> | | 100 | hours | Note: 1. Compliant with the JEDEC Std J-STD-020B (for small body, Sn-Pb or Pb assembly), the ST ECOPACK® 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU. #### DC AND AC PARAMETERS This section summarizes the operating measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measurement Conditions summarized in Table 5., Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters. **Table 5. Operating and AC Measurement Conditions** | Parameter | Flash | Memory | PSF | Unit | | |-------------------------------------------------------------|-----------------------|-----------------------|---------------------|------------------|----| | Farameter | Min | Max | Min | Max | | | V <sub>DDF</sub> Supply Voltage | 1.7 | 2.0 | _ | - | V | | V <sub>DDP</sub> Supply Voltage | _ | - | 2.7 | 3.3 | V | | V <sub>DDQF</sub> Supply Voltage | 2.7 | 3.3 | _ | - | V | | V <sub>PPF</sub> Supply Voltage (Factory environment) | 8.5 | 12.6 | - | _ | V | | V <sub>PPF</sub> Supply Voltage (Application environment) | -0.4 | V <sub>DDQ</sub> +0.4 | - | _ | V | | Ambient Operating Temperature | -25 | 85 | -30 | 85 | °C | | Load Capacitance (C <sub>L</sub> ) | ; | 30 | 5 | 0 | pF | | Output Circuit Resistors (R <sub>1</sub> , R <sub>2</sub> ) | 2 | 22 | 2 | 2 | kΩ | | Input Rise and Fall Times | | 5 | 5 | | ns | | Input Pulse Voltages | 0 to V <sub>DDQ</sub> | | 0 to \ | V <sub>DDQ</sub> | V | | Input and Output Timing Ref. Voltages | V <sub>D</sub> | <sub>DQ</sub> /2 | V <sub>DDQ</sub> /2 | | V | Figure 5. AC Measurement I/O Waveform Figure 6. AC Measurement Load Circuit **Table 6. Device Capacitance** | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|--------------------|-----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 15 | pF | Note: Sampled only, not 100% tested. **Table 7. Flash DC Characteristics - Currents** | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------------------|------------------------------------------------------|--------------------------------------------------------------------|-----|-----|-----|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{DDQ}$ | | | ±2 | μA | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{DDQ}$ | | | ±10 | μA | | | Supply Current<br>Asynchronous Read (f=6MHz) | $\overline{E}_F = V_{IL}, \overline{G}_F = V_{IH}$ | | 14 | 16 | mA | | | | 4 Word | | 13 | 17 | mA | | | Supply Current | 8 Word | | 15 | 19 | mA | | | Synchronous Read (f=40MHz) | 16Word | | 17 | 21 | mA | | $I_{DD1}$ | | Continuous | | 21 | 26 | mA | | | | 4 Word | | 16 | 19 | mA | | | Supply Current | 8 Word | | 19 | 23 | mA | | | Synchronous Read (f=50MHz) | 16 Word | | 22 | 26 | mA | | | | Continuous | | 23 | 28 | mA | | I <sub>DD2</sub> | Supply Current (Reset) | $\overline{RP}_F = V_SS \pm 0.2V$ | | 25 | 75 | μΑ | | I <sub>DD3</sub> | Supply Current (Standby) | $\overline{E}_F = V_{DDF} \pm 0.2V$ | | 25 | 75 | μA | | I <sub>DD4</sub> | Supply Current (Automatic Standby) | $\overline{E}_F = V_{IL}, \overline{G}_F = V_{IH}$ | | 25 | 75 | μА | | | Cumbic Current (Program) | V <sub>PPF</sub> = V <sub>PPH</sub> | | 8 | 15 | mA | | . (1) | Supply Current (Program) | V <sub>PPF</sub> = V <sub>DDF</sub> | | 10 | 20 | mA | | I <sub>DD5</sub> <sup>(1)</sup> | 0 | V <sub>PPF</sub> = V <sub>PPH</sub> | | 8 | 15 | mA | | | Supply Current (Erase) | V <sub>PPF</sub> = V <sub>DDF</sub> | | 10 | 20 | mA | | . (12) | Supply Current | Program/Erase in one<br>Bank, Asynchronous<br>Read in another Bank | | 24 | 36 | mA | | I <sub>DD6</sub> (1,2) | (Dual Operations) | Program/Erase in one<br>Bank, Synchronous<br>Read in another Bank | | 40 | 55 | mA | | I <sub>DD7</sub> <sup>(1)</sup> | Supply Current Program/ Erase<br>Suspended (Standby) | $\overline{E} = V_{DD} \pm 0.2V$ | | 25 | 75 | μΑ | | | V Cumply Current (Dragram) | V <sub>PPF</sub> = V <sub>PPH</sub> | | 2 | 5 | mA | | , (1) | V <sub>PPF</sub> Supply Current (Program) | $V_{PPF} = V_{DDF}$ | | 0.2 | 5 | μA | | I <sub>PP1</sub> <sup>(1)</sup> | V Cumply Current (Frees) | V <sub>PPF</sub> = V <sub>PPH</sub> | | 2 | 5 | mA | | | V <sub>PPF</sub> Supply Current (Erase) | V <sub>PPF</sub> = V <sub>DDF</sub> | | 0.2 | 5 | μA | | I <sub>PP2</sub> | V <sub>PPF</sub> Supply Current (Read) | V <sub>PPF</sub> ≤ V <sub>DDF</sub> | | 0.2 | 5 | μA | | I <sub>PP3</sub> <sup>(1)</sup> | V <sub>PPF</sub> Supply Current (Standby) | V <sub>PPF</sub> ≤ V <sub>DDF</sub> | | 0.2 | 5 | μA | Note: 1. Sampled only, not 100% tested. 2. V<sub>DD</sub> Dual Operation current is the sum of read and program or erase currents. Table 8. Flash Memory DC Characteristics - Voltages | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |-------------------|-------------------------------------------|--------------------------|-----------------------|-----|------------------------|------| | VIL | Input Low Voltage | | -0.5 | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>DDQ</sub> -0.4 | | V <sub>DDQ</sub> + 0.4 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.1 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>DDQ</sub> -0.1 | | | V | | V <sub>PP1</sub> | V <sub>PPF</sub> Program Voltage-Logic | Program, Erase | 1.1 | 1.8 | 3.3 | V | | V <sub>PPH</sub> | V <sub>PPF</sub> Program Voltage Factory | Program, Erase | 8.5 | 9.0 | 12.6 | V | | V <sub>PPLK</sub> | Program or Erase Lockout | | | | 0.4 | V | | V <sub>LKO</sub> | V <sub>DDF</sub> Lock Voltage | | 1 | | | V | | V <sub>RPH</sub> | RP <sub>F</sub> pin Extended High Voltage | | | | 3.3 | V | **Table 9. PSRAM DC Characteristics** | Symbol | Parameter | Test Condition | on | Min | Max | Unit | |--------------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------------------|------------------------|------| | I <sub>CC1</sub> | VDDP Active Current | $V_{DDP} = 3.3V,$ $V_{IN} = V_{IH} \text{ or } V_{IL},$ | t <sub>RC</sub> / t <sub>WC</sub> = minimum | | 30 | mA | | I <sub>CC2</sub> | VDDP Active Current | $\overline{E1}_P = V_{IL} \text{ and } E2_P = V_{IH},$ $I_{OUT} = 0 \text{mA}$ | t <sub>RC</sub> / t <sub>WC</sub> = 1 μs | | 3 | mA | | I <sub>CC3</sub> | V <sub>DDP</sub> Page Read Current | $\begin{split} V_{DDP} &= 3.3 \text{V}, \\ V_{IN} &= \text{V}_{IH} \text{ or } \text{V}_{IL}, \\ \overline{\text{E1}}_{P} &= \text{V}_{IL} \text{ and } \text{E2}_{P} &= \text{V}_{IH}, \\ I_{OUT} &= 0 \text{mA}, t_{PRC} &= \text{min}. \end{split}$ | | | 10 | mA | | ICCPD | | V <sub>DDP</sub> = 3.3V, | Deep<br>Power-<br>Down | | 10 | μA | | I <sub>CCP4</sub> | V <sub>DDP</sub> Power Down Current | $V_{IN} = V_{IH} \text{ or } V_{IL},$ | 4 Mb PAR | | 40 | μA | | I <sub>CCP8</sub> | | E2 <sub>P</sub> ≤ 0.2V | 8 Mb PAR | | 50 | μA | | I <sub>CCP16</sub> | | | 16 Mb PAR | | 65 | μA | | I <sub>LI</sub> | Input Leakage Current | $0V \le V_{IN} \le V_{DI}$ | DP | -1 | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>E</sub> | DDP | -1 | 1 | μA | | I <sub>SB</sub> | Standby Supply Current CMOS | $V_{DDP} = 3.3V,$ $V_{IN} \le 0.2V \text{ or } V_{IN} \ge V_{DDP} - 0.2V,$ $\overline{E1}_P = E2_P \ge V_{DDP} - 0.2V$ | | | 100 | μA | | V <sub>IH</sub> <sup>(1)</sup> | Input High Voltage | | | 0.8V <sub>DDP</sub> | V <sub>DDP</sub> + 0.2 | V | | V <sub>IL</sub> <sup>(2)</sup> | Input Low Voltage | | | -0.3 | 0.2V <sub>DDP</sub> | V | | V <sub>OH</sub> | Output High Voltage | $V_{DDP} = 2.7V$ , $I_{OH} = -0.5mA$ | | 2.4 | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 1mA | | | 0.4 | V | Note: 1. Maximum DC voltage on input and I/O pins is $V_{DDP}$ + 0.2V. During voltage transitions, input may positive overshoot to V<sub>DDP</sub> + 1.0V for a period of up to 5ns. Minimum DC voltage on input or I/O pins is -0.3V. During voltage transitions, input may positive overshoot to V<sub>SS</sub> + 1.0V for a period of up to 5ns. ## **PACKAGE MECHANICAL** BALL "A1" A1 BGA-Z42 Figure 7. Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch, Bottom View Outline Note: Drawing is not to scale. Table 10. Stacked TFBGA88 8x10mm - 8x10 active ball array, 0.8mm pitch, Package Data | Sumb al | | millimeters | | inches | | | | |---------|--------|-------------|--------|--------|--------|--------|--| | Symbol | Тур | Min | Max | Тур | Min | Max | | | А | | | 1.200 | | | 0.0472 | | | A1 | | 0.200 | | | 0.0079 | | | | A2 | 0.850 | | | 0.0335 | | | | | b | 0.350 | 0.300 | 0.400 | 0.0138 | 0.0118 | 0.0157 | | | D | 8.000 | 7.900 | 8.100 | 0.3150 | 0.3110 | 0.3189 | | | D1 | 5.600 | | | 0.2205 | | | | | ddd | | | 0.100 | | | 0.0039 | | | E | 10.000 | 9.900 | 10.100 | 0.3937 | 0.3898 | 0.3976 | | | E1 | 7.200 | | | 0.2835 | | | | | E2 | 8.800 | | | 0.3465 | | | | | е | 0.800 | - | _ | 0.0315 | - | _ | | | FD | 1.200 | | | 0.0472 | | | | | FE | 1.400 | | | 0.0551 | | | | | FE1 | 0.600 | | | 0.0236 | | | | | SD | 0.400 | | | 0.0157 | | | | | SE | 0.400 | | | 0.0157 | | | | #### **PART NUMBERING** **Table 11. Ordering Information Scheme** Blank = Standard Packing T = Tape & Reel Packing E= lead-free and RoHS package, standard packing F= lead-free and RoHS package, tape and reel packing Devices are shipped from the factory with the memory content bits erased to '1'. For a list of available options (Speed, Package, etc.) or for further information on any aspect of this device, please contact the ST-Microelectronics Sales Office nearest to you. **477** # **REVISION HISTORY** **Table 12. Document Revision History** | Date | Version | Revision Details | |-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29-Jul-2003 | 0.1 | First Issue | | 10-Dec-2004 | 1.0 | Document status promoted from Target Specification to full Datasheet. TFBGA88 package specifications updated, package fully compliant with the ST ECOPACK specification. Flash memory and PSRAM data updated to the version 0.2 of the M30L0T7000x0 datasheet and to the version 5.0 of the M69AW048B datasheet. | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. ECOPACK is a registered trademark of STMicroelectronics. All other names are the property of their respective owners © 2004 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com