

### **Features**

- High-speed, low-power, first-in first-out (FIFO) memories
- 64k x 9 (CY7C4281)
- 128k x 9 (CY7C4291)
- 0.5 micron CMOS for optimum speed/power
- High-speed 100-MHz operation (10 ns read/write cycle times)
- · Low power
  - $-I_{CC}$ =40 mA
  - $-I_{SB} = 2 \text{ mA}$
- Fully asynchronous and simultaneous read and write operation
- Empty, Full, and programmable Almost Empty and Almost Full status flags
- TTL compatible
- Output Enable (OE) pin
- Independent read and write enable pins
- · Center power and ground pins for reduced noise
- Supports free-running 50% duty cycle clock inputs
- Width Expansion Capability
- 32-pin PLCC
- Pin-compatible density upgrade to CY7C42X1 family

# 64K/128Kx9 Deep Sync FIFOs

 Pin-compatible density upgrade to IDT72201/11/21/31/41/51

## **Functional Description**

The CY7C4281/91 are high-speed, low-power, first-in first-out (FIFO) memories with clocked read and write interfaces. All are 9 bits wide. The CY7C4281/91 are pin-compatible to the CY7C42X1 Synchronous FIFO family. Programmable features include Almost Full/Almost Empty flags. These FIFOs provide solutions for a wide variety of data buffering needs, including high-speed data acquisition, multiprocessor interfaces, and communications buffering.

These FIFOs have 9-bit input and output ports that are controlled by separate clock and enable signals. The input port is controlled by a free-running clock (WCLK) and two write-enable pins (WEN1, WEN2/LD).

When WEN1 is LOW and WEN2/LD is HIGH, data is written into the FIFO on the rising edge of the WCLK signal. While WEN1, WEN2/LD is held active, data is continually written into the FIFO on each WCLK cycle. The output port is controlled in a similar manner by a free-running read clock (RCLK) and two read enable pins (REN1, REN2). In addition, the CY7C4281/91 has an output enable pin (OE). The read (RCLK) and write (WCLK) clocks may be tied together for single-clock operation or the two clocks may be run independently for asynchronous read/write applications. Clock frequencies up to 100 MHz are achievable. Depth expansion is possible using one enable input for system control, while the other enable is controlled by expansion logic to direct the flow of data.





### Functional Description (continued)

The CY7C4281/91 provides four status pins: Empty, Full, Programmable Almost Empty, and Programmable Almost Full. The Almost Empty/Almost Full flags are programmable to single word granularity. The programmable flags default to Empty+7 and Full-7.

The flags are synchronous, i.e., they change state relative to either the read clock (RCLK) or the write clock (WCLK). When entering or exiting the Empty and Almost Empty states, the flags are updated exclusively by the RCLK. The flags denoting Almost Full, and Full states are updated exclusively by WCLK. The synchronous flag architecture guarantees that the flags maintain their status for at least one cycle

All configurations are fabricated using an advanced  $0.5\mu$  CMOS technology. Input ESD protection is greater than 2001V, and latch-up is prevented by the use of guard rings.

## **Pin Configuration**



#### **Selection Guide**

|                                                         |            | 7C4281/91-10 | 7C4281/91-15 | 7C4281/91-25 |
|---------------------------------------------------------|------------|--------------|--------------|--------------|
| Maximum Frequency (MHz                                  | <u>'</u> ) | 100          | 66.7         | 40           |
| Maximum Access Time (ns                                 | s)         | 8            | 10           | 15           |
| Minimum Cycle Time (ns)                                 |            | 10           | 15           | 25           |
| Minimum Data or Enable Set-Up (ns)                      |            | 3            | 4            | 6            |
| Minimum Data or Enable Hold (ns)                        |            | 0.5          | 1            | 1            |
| Maximum Flag Delay (ns)                                 |            | 8            | 10           | 15           |
| Active Power Supply<br>Current (I <sub>CC1</sub> ) (mA) | Commercial | 40           | 40           | 40           |
|                                                         | Industrial | 45           |              |              |

|         | CY7C4281 | CY7C4291 |
|---------|----------|----------|
| Density | 64k x 9  | 128k x 9 |

|         | CY7C4281    | CY7C4291    |
|---------|-------------|-------------|
| Package | 32-pin PLCC | 32-pin PLCC |

### **Maximum Ratings**

| Static Discharge Voltage       | .>2001V |
|--------------------------------|---------|
| (per MIL-STD-883, Method 3015) |         |
| Latch-Up Current               | >200 mA |

### **Operating Range**

| Range                     | Ambient<br>Temperature | V <sub>CC</sub> |
|---------------------------|------------------------|-----------------|
| Commercial                | 0°C to +70°C           | 5V ± 10%        |
| Industrial <sup>[1]</sup> | -40°C to +85°C         | 5V ± 10%        |

#### Note:

1. T<sub>A</sub> is the "instant on" case temperature.



## **Pin Definitions**

| Signal Name      | Description                  | I/O | Description                                                                                                                                                                                                                                                                                                                  |
|------------------|------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>0-8</sub> | Data Inputs                  | I   | Data Inputs for 9-bit bus                                                                                                                                                                                                                                                                                                    |
| Q <sub>0-8</sub> | Data Outputs                 | 0   | Data Outputs for 9-bit bus                                                                                                                                                                                                                                                                                                   |
| WEN1             | Write Enable 1               | I   | The only write enable when device is configured to have programmable flags. Data is written on a LOW-to-HIGH transition of WCLK when WEN1 is asserted and FF is HIGH. If the FIFO is configured to have two write enables, data is written on a LOW-to-HIGH transition of WCLK when WEN1 is LOW and WEN2/LD and FF are HIGH. |
| WEN2/LD          | Write Enable 2               | Т   | If HIGH at reset, this pin operates as a second write enable. If LOW at reset, this pin                                                                                                                                                                                                                                      |
| Dual Mode Pin    | Load                         |     | operates as a control to write or read the programmable flag offsets. WEN1 must be LOW and WEN2 must be HIGH to write data into the FIFO. Data will not be written into the FIFO if the FF is LOW. If the FIFO is configured to have programmable flags, WEN2/LD is held LOW to write or read the programmable flag offsets. |
| REN1, REN2       | Read Enable<br>Inputs        | Ι   | Enables the device for Read operation. Both $\overline{\text{REN1}}$ and $\overline{\text{REN2}}$ must be asserted to allow a read operation.                                                                                                                                                                                |
| WCLK             | Write Clock                  | I   | The rising edge clocks data into the FIFO when $\overline{WEN1}$ is LOW and $\overline{WEN2}\overline{LD}$ is HIGH and the FIFO is not Full. When $\overline{LD}$ is asserted, WCLK writes data into the programmable flag-off-set register.                                                                                 |
| RCLK             | Read Clock                   | I   | The rising edge clocks data out of the FIFO when REN1 and REN2 are LOW and the FIFO is not Empty. When WEN2/LD is LOW, RCLK reads data out of the programmable flag-offset register.                                                                                                                                         |
| EF               | Empty Flag                   | 0   | When EF is LOW, the FIFO is empty. EF is synchronized to RCLK.                                                                                                                                                                                                                                                               |
| FF               | Full Flag                    | 0   | When FF is LOW, the FIFO is full. FF is synchronized to WCLK.                                                                                                                                                                                                                                                                |
| PAE              | Programmable<br>Almost Empty | 0   | When $\overline{\text{PAE}}$ is LOW, the FIFO is almost empty based on the almost empty offset value programmed into the FIFO. $\overline{\text{PAE}}$ is synchronized to RCLK.                                                                                                                                              |
| PAF              | Programmable<br>Almost Full  | 0   | When $\overline{PAF}$ is LOW, the FIFO is almost full based on the almost full offset value programmed into the FIFO. $\overline{PAF}$ is synchronized to WCLK.                                                                                                                                                              |
| RS               | Reset                        | I   | Resets device to empty condition. A reset is required before an initial read or write operation after power-up.                                                                                                                                                                                                              |
| ŌĒ               | Output Enable                | I   | When $\overline{\text{OE}}$ is LOW, the FIFO's data outputs drive the bus to which they are connected. If $\overline{\text{OE}}$ is HIGH, the FIFO's outputs are in High Z (high-impedance) state.                                                                                                                           |



## Electrical Characteristics Over the Operating Range

|                                      |                               |                                                          |       | 7C42X1-10 |                 | 7C42 | X1–15           | 7C42 | X1–25           |      |
|--------------------------------------|-------------------------------|----------------------------------------------------------|-------|-----------|-----------------|------|-----------------|------|-----------------|------|
| Parameter                            | Description                   | Test Condi                                               | tions | Min.      | Max.            | Min. | Max.            | Min. | Max.            | Unit |
| V <sub>OH</sub>                      | Output HIGH Voltage           | $V_{CC} = Min.,$<br>$I_{OH} = -2.0 \text{ mA}$           |       | 2.4       |                 | 2.4  |                 | 2.4  |                 | V    |
| V <sub>OL</sub>                      | Output LOW Voltage            | $V_{CC} = Min.,$<br>$I_{OL} = 8.0 \text{ mA}$            |       |           | 0.4             |      | 0.4             |      | 0.4             | V    |
| V <sub>IH</sub>                      | Input HIGH Voltage            |                                                          |       | 2.0       | V <sub>CC</sub> | 2.0  | V <sub>CC</sub> | 2.0  | V <sub>CC</sub> | V    |
| V <sub>IL</sub>                      | Input LOW Voltage             |                                                          |       | -0.5      | 0.8             | -0.5 | 0.8             | -0.5 | 0.8             | V    |
| I <sub>IX</sub>                      | Input Leakage<br>Current      | V <sub>CC</sub> = Max.                                   |       | -10       | +10             | -10  | +10             | -10  | +10             | μΑ   |
| I <sub>OZL</sub><br>I <sub>OZH</sub> | Output OFF,<br>High Z Current | $\overline{OE} \ge V_{IH},$<br>$V_{SS} < V_{O} < V_{CO}$ | ;     | -10       | +10             | -10  | +10             | -10  | +10             | μΑ   |
| I <sub>CC1</sub> <sup>[2]</sup>      | Active Power Supply           |                                                          | Com'l |           | 40              |      | 40              |      | 40              | mA   |
|                                      | Current                       |                                                          | Ind   |           | 45              |      | 45              |      | 45              | mA   |
| I <sub>SB</sub> <sup>[3]</sup>       | Average Standby               |                                                          | Com'l |           | 2               |      | 2               |      | 2               | mA   |
|                                      | Current                       |                                                          | Ind   |           | 2               |      |                 |      |                 | mA   |

## Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                    | Max. | Unit |
|------------------|--------------------|------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 5    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                    | 7    | pF   |

## AC Test Loads and Waveforms<sup>[5, 6]</sup>





Equivalent to:

THÉVENIN EQUIVALENT  $420\Omega$ OUTPUT -1.91V **مـ** 

- Input signals switch from 0V to 3V with a rise/fall time of less than 3 ns, clocks and clock enables switch at maximum frequency 20 MHz, while data inputs switch at 10 MHz. Outputs are unloaded. lcc1(typical) = (20mA+(freq-20MHz)\*(0.7mA/MHz)).

  All inputs = V<sub>CC</sub> 0.2V, except WCLK and RCLK (which are at frequency = 0 MHz). All outputs are unloaded.

  Tested initially and after any design or process changes that may affect these parameters.

  C<sub>L</sub> = 30 pF for all AC parameters except for t<sub>OHZ</sub>.

- $C_L = 5 \text{ pF for } t_{OHZ}$



## Switching Characteristics Over the Operating Range

|                    |                                                                                         | 7C42 | X1-10 | 7C42 | X1-15 | 5 7C42X1-25 |      |      |
|--------------------|-----------------------------------------------------------------------------------------|------|-------|------|-------|-------------|------|------|
| Parameter          | Description                                                                             | Min. | Max.  | Min. | Max.  | Min.        | Max. | Unit |
| t <sub>S</sub>     | Clock Cycle Frequency                                                                   |      | 100   |      | 66.7  |             | 40   | MHz  |
| t <sub>A</sub>     | Data Access Time                                                                        | 2    | 8     | 2    | 10    | 2           | 15   | ns   |
| t <sub>CLK</sub>   | Clock Cycle Time                                                                        | 10   |       | 15   |       | 25          |      | ns   |
| t <sub>CLKH</sub>  | Clock HIGH Time                                                                         | 4.5  |       | 6    |       | 10          |      | ns   |
| t <sub>CLKL</sub>  | Clock LOW Time                                                                          | 4.5  |       | 6    |       | 10          |      | ns   |
| t <sub>DS</sub>    | Data Set-Up Time                                                                        | 3    |       | 4    |       | 6           |      | ns   |
| t <sub>DH</sub>    | Data Hold Time                                                                          | 0.5  |       | 1    |       | 1           |      | ns   |
| t <sub>ENS</sub>   | Enable Set-Up Time                                                                      | 3    |       | 4    |       | 6           |      | ns   |
| t <sub>ENH</sub>   | Enable Hold Time                                                                        | 0.5  |       | 1    |       | 1           |      | ns   |
| t <sub>RS</sub>    | Reset Pulse Width <sup>[7]</sup>                                                        | 10   |       | 15   |       | 25          |      | ns   |
| t <sub>RSS</sub>   | Reset Set-Up Time                                                                       | 8    |       | 10   |       | 15          |      | ns   |
| t <sub>RSR</sub>   | Reset Recovery Time                                                                     | 8    |       | 10   |       | 15          |      | ns   |
| t <sub>RSF</sub>   | Reset to Flag and Output Time                                                           |      | 10    |      | 15    |             | 25   | ns   |
| t <sub>OLZ</sub>   | Output Enable to Output in Low Z <sup>[8]</sup>                                         | 0    |       | 0    |       | 0           |      | ns   |
| t <sub>OE</sub>    | Output Enable to Output Valid                                                           | 3    | 7     | 3    | 8     | 3           | 12   | ns   |
| t <sub>OHZ</sub>   | Output Enable to Output in High Z <sup>[8]</sup>                                        | 3    | 7     | 3    | 8     | 3           | 12   | ns   |
| t <sub>WFF</sub>   | Write Clock to Full Flag                                                                |      | 8     |      | 10    |             | 15   | ns   |
| t <sub>REF</sub>   | Read Clock to Empty Flag                                                                |      | 8     |      | 10    |             | 15   | ns   |
| t <sub>PAF</sub>   | Clock to Programmable Almost-Full Flag                                                  |      | 8     |      | 10    |             | 15   | ns   |
| t <sub>PAE</sub>   | Clock to Programmable Almost-Full Flag                                                  |      | 8     |      | 10    |             | 15   | ns   |
| t <sub>SKEW1</sub> | Skew Time between Read Clock and Write Clock for<br>Empty Flag and Full Flag            | 5    |       | 6    |       | 10          |      | ns   |
| t <sub>SKEW2</sub> | Skew Time between Read Clock and Write Clock for Almost-Empty Flag and Almost-Full Flag | 10   |       | 15   |       | 18          |      | ns   |

Pulse widths less than minimum values are not allowed. Values guaranteed by design, not currently tested.



## **Switching Waveforms**





- t<sub>SKEW1</sub> is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that FF will go HIGH during the current clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than t<sub>SKEW1</sub>, then FF may not change state until the next WCLK rising edge. t<sub>SKEW1</sub> is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that FF will go HIGH during the current clock cycle. It the time between the rising edge of WCLK and the rising edge of RCLK is less than t<sub>SKEW2</sub>, then FF may not change state until the next RCLK rising edge.





- The clocks (RCLK, WCLK) can be free-running during reset.
   After reset, the outputs will be LOW if OE = 0 and three-state if OE=1.
   Holding WEN2/LD HIGH during reset will make the pin act as a second enable pin. Holding WEN2/LD LOW during reset will make the pin act as a load enable for the programmable flag offset registers.





 <sup>14.</sup> When t<sub>SKEW1</sub> ≥ minimum specification, t<sub>FRL</sub> (maximum) = t<sub>CLK</sub> + t<sub>SKEW2</sub>. When t<sub>SKEW1</sub> < minimum specification, t<sub>FRL</sub> (maximum) = either 2\*t<sub>CLK</sub> + t<sub>SKEW1</sub> or t<sub>CLK</sub> + t<sub>SKEW1</sub>. The Latency Timing applies only at the Empty Boundary (EF = LOW).
 15. The first word is available the cycle after EF goes HIGH, always.



## **Empty Flag Timing**







#### Programmable Almost Empty Flag Timing



- t<sub>SKEW2</sub> is the minimum time between <u>a rising</u> WCLK and a rising RCLK edge for <u>PAE</u> to change state during that clock cycle. If the time between the edge of WCLK and the rising RCLK is less than t<sub>SKEW2</sub>, then <u>PAE</u> may not change state until the next RCLK.
  PAE offset= n.

  If a read is preformed on this rising edge of the read clock, there will be Empty + (n–1) words in the FIFO when <u>PAE</u> goes LOW. 16.



### **Programmable Almost Full Flag Timing**



## Write Programmable Registers



- If a write is performed on this rising edge of the write clock, there will be Full (m–1) words of the FIFO when  $\overline{PAF}$  goes LOW. PAF offset = m.

  16,384 m words for CY7C4281, 32,768 m words for CY4291.

  15KEW2 is the minimum time between a rising RCLK edge and a rising WCLK edge for  $\overline{PAF}$  to change during that clock cycle. If the time between the rising edge of RCLK and the rising edge of WCLK is less than  $1_{SKEW2}$ , then  $\overline{PAF}$  may not change state until the next WCLK.



#### Read Programmable Registers



#### **Architecture**

The CY7C4281/91 consists of an array of 64k to 128k words of 9 bits each (implemented by a dual-port array of SRAM cells), a read pointer, a write pointer, control signals (RCLK, WCLK, REN1, REN2, WEN1, WEN2, RS), and flags (EF, PAE, PAF, FF).

## **Resetting the FIFO**

Upon power-up, the FIFO must be reset with a Reset ( $\overline{RS}$ ) cycle. This causes the FIFO to enter the Empty condition signified by  $\overline{EF}$  being LOW. All data outputs ( $Q_{0-8}$ ) go LOW t<sub>RSF</sub> after the rising edge of  $\overline{RS}$ . In order for the FIFO to reset to its default state, the user must not read or write while  $\overline{RS}$  is LOW. All flags are guaranteed to be valid t<sub>RSF</sub> after  $\overline{RS}$  is taken LOW.

#### FIFO Operation

When the  $\overline{WEN1}$  signal is active LOW, WEN2 is active HIGH, and  $\overline{FF}$  is active HIGH, data present on the  $D_{0-8}$  pins is written into the  $\overline{FIFO}$  on each rising edge of the WCLK signal. Similarly, when the  $\overline{REN1}$  and  $\overline{REN2}$  signals are active LOW and  $\overline{EF}$  is active HIGH, data in the FIFO memory will be presented on the  $Q_{0-8}$  outputs. New data will be presented on each rising edge of RCLK while  $\overline{REN1}$  and  $\overline{REN2}$  are active.  $\overline{REN1}$  and  $\overline{REN2}$  must set up  $t_{ENS}$  before RCLK for it to be a valid read function.  $\overline{WEN1}$  and WEN2 must occur  $t_{ENS}$  before WCLK for it to be a valid write function.

An output enable  $(\overline{OE})$  pin is provided to three-state the  $Q_{0-8}$  outputs when  $\overline{OE}$  is asserted. When  $\overline{OE}$  is enabled (LOW), data in the output register will be available to the  $Q_{0-8}$  outputs after  $t_{OE}$ . If devices are cascaded, the  $\overline{OE}$  function will only output data on the FIFO that is read enabled.

The FIFO contains overflow circuitry to disallow additional writes when the FIFO is full, and underflow circuitry to disallow additional reads when the FIFO is empty. An empty FIFO maintains the data of the last valid read on its  $Q_{0-8}$  outputs even after additional reads occur.

Write Enable 1 (WEN1) - If the FIFO is configured for programmable flags, Write Enable 1 (WEN1) is the only write enable control pin. In this configuration, when Write Enable 1 (WEN1) is LOW, data can be loaded into the input register and RAM array on the LOW-to-HIGH transition of every write clock (WCLK). Data is stored is the RAM array sequentially and independently of any on-going read operation.

Write Enable 2/Load (WEN2/LD) - This is a dual-purpose pin. The FIFO is configured at Reset to have programmable flags or to have two write enables, which allows for depth expansion. If Write Enable 2/Load (WEN2/LD) is set active HIGH at Reset (RS=LOW), this pin operates as a second write enable pin.

If the FIFO is configured to have two write enables, when Write Enable (WEN1) is LOW and Write Enable 2/Load (WEN2/LD) is HIGH, data can be loaded into the input register and RAM array on the LOW-to-HIGH transition of every write clock (WCLK). Data is stored in the RAM array sequentially and independently of any on-going read operation.

### **Programming**

When WEN2/LD is held LOW during Reset, this pin is the load (LD) enable for flag offset programming. In this configuration, WEN2/LD can be used to access the four 9-bit offset registers contained in the CY7C4281/4291 for writing or reading data to these registers.

When the device is configured for programmable flags and both WEN2/LD and WEN1 are LOW, the first LOW-to-HIGH transition of WCLK writes data from the data inputs to the empty offset least significant bit (LSB) register. The second, third, and fourth LOW-to-HIGH transitions of WCLK store data in the empty offset most significant bit (MSB) register, full offset LSB register, and full offset MSB register, respectively, when WEN2/LD and WEN1 are LOW. The fifth LOW-to-HIGH transition of WCLK while WEN2/LD and WEN1 are LOW writes data to the empty LSB register again. Figure 1 shows the registers sizes and default values for the various device types.





Figure 1. Offset Register Location and Default Values

It is not necessary to write to all the offset registers at one time. A subset of the offset registers can be written; then by bringing the WEN2/LD input HIGH, the FIFO is returned to normal read and write operation. The next time WEN2/LD is brought LOW, a write operation stores data in the next offset register in sequence.

The contents of the offset registers can be read to the data outputs when WEN2/ $\overline{\text{LD}}$  is LOW and both  $\overline{\text{REN1}}$  and  $\overline{\text{REN2}}$  are LOW. LOW-to-HIGH transitions of RCLK read register contents to the data outputs. Writes and reads should not be performed simultaneously on the offset registers.

#### Programmable Flag (PAE, PAF) Operation

Whether the flag offset registers are programmed as described in *Table 1* or the default values are used, the programmable almost-empty flag (PAE) and programmable almost-full flag (PAF) states are determined by their corresponding offset registers and the difference between the read and write pointers.

Table 1. Writing the Offset Registers

| LD | WEN | WCLK <sup>[23]</sup> | Selection                                                                 |
|----|-----|----------------------|---------------------------------------------------------------------------|
| 0  | 0   |                      | Empty Offset (LSB) Empty Offset (MSB) Full Offset (LSB) Full Offset (MSB) |
| 0  | 1   |                      | No Operation                                                              |
| 1  | 0   |                      | Write Into FIFO                                                           |
| 1  | 1   |                      | No Operation                                                              |

The number formed by the empty offset least significant bit register and empty offset most significant bit register is referred to as *n* and determines the operation of PAE. PAF is synchronized to the LOW-to-HIGH transition of RCLK by one flip-flop and is LOW when the FIFO contains n or fewer unread words. PAE is set HIGH by the LOW-to-HIGH transition of RCLK when the FIFO contains (n+1) or greater unread words.

The number formed by the full offset least significant bit register and full offset most significant bit register is referred to as m and determines the operation of  $\overline{PAF}$ .  $\overline{PAE}$  is synchronized to the LOW-to-HIGH transition of WCLK by one flip-flop and is set LOW when the number of unread words in the FIFO is greater than or equal to CY7C4281 (64k-m) and CY7C4291 (128k-m).  $\overline{PAF}$  is set HIGH by the LOW-to-HIGH transition of WCLK when the number of available memory locations is greater than m.

Table 2. Status Flags

| Number of                            |                                       |    |     |     |    |
|--------------------------------------|---------------------------------------|----|-----|-----|----|
| CY7C4281                             | CY7C4291                              | FF | PAF | PAE | EF |
| 0                                    | 0                                     | Н  | Н   | L   | L  |
| 1 to n <sup>[24]</sup>               | 1 to n <sup>[24]</sup>                | Н  | Н   | L   | Н  |
| (n+1) to (65536 – (m+1))             | (n+1) to (131072 – (m+1))             | Н  | Н   | Н   | Н  |
| (65536 – m) <sup>[25]</sup> to 65535 | 131072 – m) <sup>[25]</sup> to 131071 | Н  | L   | Н   | Н  |
| 65536                                | 131072                                | L  | L   | Н   | Н  |

- 23. The same selection sequence applies to reading from the registers. RENT and RENZ are enabled and a read is performed on the LOW-to-HIGH transition of RCLK.
- 24. n = Empty Offset (n=7 default value).
   25. m = Full Offset (m=7 default value).



### **Width Expansion Configuration**

Word width may be increased simply by connecting the corresponding input controls signals of multiple devices. A composite flag should be created for each of the end-point status flags (EF and FF). The partial status flags (PAE and PAF) can be detected from any one device. *Figure 2* demonstrates a 18-bit word width by using two CY7C42X1s. Any word width can be attained by adding additional CY7C42X1s.

When the CY7C42X1 is in a Width Expansion Configuration, the Read Enable (REN2) control input can be grounded (See *Figure 2*). In this configuration, the Write Enable 2/Load (WEN2/LD) pin is set to LOW at Reset so that the pin operates as a control to load and read the programmable flag offsets.

### **Flag Operation**

The CY7C4281/91 devices provide five flag pins to indicate the condition of the FIFO contents. Empty, Full,  $\overline{PAE}$ , and  $\overline{PAF}$  are synchronous.

#### **Full Flag**

The Full Flag (FF) will go LOW when the device is full. Write operations are inhibited whenever FF is LOW regardless of the state of WEN1 and WEN2/LD. FF is synchronized to WCLK, i.e., it is exclusively updated by each rising edge of WCLK.

#### **Empty Flag**

The Empty Flag (EF) will go LOW when the device is empty. Read operations are inhibited whenever EF is LOW, regardless of the state of REN1 and REN2. EF is synchronized to RCLK, i.e., it is exclusively updated by each rising edge of RCLK.



Figure 2. Block Diagram of 64k x 9/128k x 9 Deep Sync FIFO Memory Used in a Width Expansion Configuration



## **Ordering Information**

## 64Kx9 Deep Sync FIFO

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type                     | Operating<br>Range |
|---------------|---------------|-----------------|-------------------------------------|--------------------|
| 10            | CY7C4281-10JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |
|               | CY7C4281-10JI | J65             | 32-Lead Plastic Leaded Chip Carrier | Industrial         |
| 15            | CY7C4281-15JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |
| 25            | CY7C4281-25JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |

### 128Kx9 Deep Sync FIFO

| Speed<br>(ns) | Ordering Code | Package<br>Name | Package<br>Type                     | Operating<br>Range |
|---------------|---------------|-----------------|-------------------------------------|--------------------|
| 10            | CY7C4291-10JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |
|               | CY7C4291-10JI | J65             | 32-Lead Plastic Leaded Chip Carrier | Industrial         |
| 15            | CY7C4291-15JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |
| 25            | CY7C4291-25JC | J65             | 32-Lead Plastic Leaded Chip Carrier | Commercial         |

Document #: 38-00587-B

### **Package Diagram**

### 32-Lead Plastic Leaded Chip Carrier J65



<sup>©</sup> Cypress Semiconductor Corporation, 1997. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.