

# HT82V36 16-Bit CCD/CIS Analog Signal Processor

### Features

- Operating voltage: 3.3V
- Low power consumption at 56mW
- Power-down mode: Under 1µA (clock timing keep low)
- 16-bit 6 MSPS A/D converter
- Guaranteed no missing codes
- Supports CDS/SHA mode
- 1~6 programmable gain

- ±200mV programmable offset
- Input clamp circuitry
- Internal voltage reference
- Multiplexed byte-wide output (8+8 format)
- Programmable 3-wire serial interface
- 3.3V digital I/O compatibility
- 28-pin SSOP package

### Applications

Low power flatbed document scanners

### **General Description**

The HT82V36 is a complete analog signal processor for CCD imaging applications. It features a 1-channel architecture designed to sample and condition the outputs of linear CCD arrays. It consists of an input clamp, Correlated Double Sampler (CDS), offset DAC and Programmable Gain Amplifier (PGA), and a low power 16-bit A/D converter.

The CDS amplifiers may be disabled for use with sensors such as Contact Image Sensors (CIS) and CMOS active pixel sensors, which do not require CDS.

### **Block Diagram**



The 16-bit digital output is multiplexed into an 8-bit output word that is accessed using two read cycles. The internal registers are programmed through a 3-wire serial interface, which provides gain, offset and operating mode adjustments.



### **Pin Assignment**

|            |        |     | 1           |        |  |  |  |  |  |  |  |  |
|------------|--------|-----|-------------|--------|--|--|--|--|--|--|--|--|
| CDSCLK1    | 1      | 28  | þ           | AVDD   |  |  |  |  |  |  |  |  |
| CDSCLK2    | 2      | 27  | Þ           | AVSS   |  |  |  |  |  |  |  |  |
| ADCCLK [   | 3      | 26  | Þ           | NC     |  |  |  |  |  |  |  |  |
|            | 4      | 25  | Þ           | OFFSET |  |  |  |  |  |  |  |  |
| DRVDD 🗌    | 5      | 24  | Þ           | VING   |  |  |  |  |  |  |  |  |
| DRVSS [    | 6      | 23  | Þ           | CML    |  |  |  |  |  |  |  |  |
| D7 (MSB) 🗆 | 7      | 22  | Þ           | NC     |  |  |  |  |  |  |  |  |
| D6 🗆       | 8      | 21  | Þ           | REFT   |  |  |  |  |  |  |  |  |
| D5 🗆       | 9      | 20  | Þ           | REF    |  |  |  |  |  |  |  |  |
| D4 🗆       | 10     | 19  | Þ           | AVSS   |  |  |  |  |  |  |  |  |
| D3 🗆       | 11     | 18  | Þ           | AVDD   |  |  |  |  |  |  |  |  |
| D2 🗆       | 12     | 17  | Þ           | SLOAD  |  |  |  |  |  |  |  |  |
| D1 🗆       | 13     | 16  | Þ           | SCLK   |  |  |  |  |  |  |  |  |
| D0 (LSB) 🗆 | 14     | 15  | Þ           | SDATA  |  |  |  |  |  |  |  |  |
| HT82V36    |        |     |             |        |  |  |  |  |  |  |  |  |
|            |        |     |             |        |  |  |  |  |  |  |  |  |
| -          | 28 550 | JP- | – 28 SSOP-A |        |  |  |  |  |  |  |  |  |

**Pad Assignment** 



Chip size: 1485×1980  $(\mu m)^2$ 

\* The IC substrate should be connected to VDD in the PCB layout artwork.



### **Pad Coordinates**

| Pad No. | x        | Y        | Pad No. | x        | Y        |
|---------|----------|----------|---------|----------|----------|
| 1       | -578.373 | 631.150  | 16      | 544.577  | -815.950 |
| 2       | -578.373 | 513.900  | 17      | 579.577  | -684.450 |
| 3       | -578.373 | 306.350  | 18      | 576.277  | -298.800 |
| 4       | -578.373 | 46.750   | 19      | 576.277  | -39.200  |
| 5       | -578.373 | -212.850 | 20      | 576.277  | 220.100  |
| 6       | -578.373 | -472.450 | 21      | 576.277  | 480.000  |
| 7       | -577.823 | -777.150 | 22      | 541.677  | 782.050  |
| 8       | -457.823 | -777.150 | 23      | 406.427  | 737.250  |
| 9       | -337.223 | -777.150 | 24      | 294.877  | 856.700  |
| 10      | -217.223 | -777.150 | 25      | 170.577  | 856.700  |
| 11      | -71.623  | -777.150 | 26      | 81.527   | 737.250  |
| 12      | 48.977   | -777.150 | 27      | -51.873  | 782.050  |
| 13      | 169.577  | -777.150 | 28      | -172.473 | 782.050  |
| 14      | 303.677  | -815.950 | 29      | -293.073 | 782.050  |
| 15      | 419.677  | -815.950 | 30      | -413.673 | 782.050  |

### **Pad Description**

| Pad No. | Pad Name | I/O   | Description                                |
|---------|----------|-------|--------------------------------------------|
| 1       | CDSCLK1  | DI    | CDS reference clock pulse input            |
| 2       | CDSCLK2  | DI    | CDS data clock pulse input                 |
| 3       | ADCCLK   | DI    | A/D sample clock input for 3-channels mode |
| 4       | ŌĒ       | DI    | Output enable, active low                  |
| 5       | DRVDD    | Р     | Digital driver power                       |
| 6       | DRVSS    | Р     | Digital driver ground                      |
| 7~14    | D7~D0    | DO    | Digital data output                        |
| 15      | SDATA    | DI/DO | Serial data input/output                   |
| 16      | SCLK     | DI    | Clock input for serial interface           |
| 17      | SLOAD    | DI    | Serial interface load pulse                |
| 18, 27  | AVSS     | Р     | Analog ground                              |
| 19, 28  | AVDD     | Р     | Analog supply                              |
| 20      | REF      | AO    | Reference decoupling                       |
| 21      | REFT     | AO    | Reference decoupling                       |
| 23      | CML      | AO    | Internal reference output                  |
| 24      | VING     | AI    | Analog input                               |
| 25      | OFFSET   | AO    | Clamp bias level decoupling                |

### **Absolute Maximum Ratings**

| Supply Voltage | –0.3V to 3.6V                                |
|----------------|----------------------------------------------|
| Input VoltageV | <sub>SS</sub> –0.3V to V <sub>DD</sub> +0.3V |

Storage Temperature .....-50°C to 125°C Operating Temperature .....-25°C to 75°C

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.



### **D.C. Characteristics**

| Symbol          | Parameter                 | Tes             | t Conditions | Min.                 | Tran | Max.                | Unit |
|-----------------|---------------------------|-----------------|--------------|----------------------|------|---------------------|------|
| Symbol          | Parameter                 | V <sub>DD</sub> | Conditions   | win.                 | Тур. | wax.                | Unit |
| Logic Inp       | uts                       |                 |              |                      |      |                     |      |
| VIH             | High Level Input Voltage  | _               |              | 0.8×V <sub>DD</sub>  |      |                     | V    |
| VIL             | Low Level Input Voltage   |                 | —            |                      |      | 0.2×V <sub>DD</sub> | V    |
| I <sub>IH</sub> | High Level Input Current  |                 |              |                      | 10   |                     | μA   |
| IIL             | Low Level Input Current   |                 | _            | _                    | 10   | _                   | μA   |
| C <sub>IN</sub> | Input Capacitance         | _               |              | _                    | 10   | _                   | pF   |
| Logic Out       | puts                      |                 |              |                      |      |                     |      |
| V <sub>OH</sub> | High Level Output Voltage | _               | _            | V <sub>DD</sub> -0.5 |      | _                   | V    |
| V <sub>OL</sub> | Low Level Output Voltage  |                 |              | _                    | _    | 0.5                 | V    |
| I <sub>OH</sub> | High Level Output Voltage |                 |              | _                    | 1    | _                   | mA   |
| I <sub>OL</sub> | Low Level Output Voltage  |                 | _            | _                    | 1    | _                   | mA   |

### A.C. Characteristics

| Sympol            | Parameter                      | Tes             | t Conditions | Min.     | True | Max.     | Unit |
|-------------------|--------------------------------|-----------------|--------------|----------|------|----------|------|
| Symbol            | Parameter                      | $V_{\text{DD}}$ | Conditions   | win.     | Тур. | wax.     | Unit |
| Maximum           | Conversion Rate                |                 |              |          |      |          |      |
| t <sub>MAX</sub>  | 1-channel Mode with CDS/CIS    | —               |              | 6        |      | _        | MHz  |
| Accuracy          | (Entire Signal Path)           |                 |              |          |      |          |      |
|                   | ADC Resolution                 | —               |              | —        | 16   | —        |      |
|                   | Integral Nonlinear (INL)       | _               |              | _        | ±16  | _        | LSB  |
|                   | Differential Nonlinear (DNL)   | _               | —            | -1       |      | 2        | LSB  |
|                   | Offset Error                   | _               |              | -100     | TBD  | 100      | mV   |
|                   | Gain Error                     | _               |              | —        | TBD  | _        | %FSR |
| Analog In         | puts                           |                 |              |          |      |          |      |
| R <sub>FS</sub>   | Full-scale Input Range         | _               |              | 1.3      | 1.4  | 1.6      | Vp-p |
| Vi                | Input Limits                   | _               |              | AVDD-0.3 |      | AVDD+0.3 | V    |
| Ci                | Input Capacitance              |                 |              | _        | TBD  | _        | pF   |
| li                | Input Current                  | _               |              | _        | TBD  | _        | μA   |
| Amplifiers        | S                              |                 |              |          |      |          |      |
|                   | PGA Gain at Minimum            | _               | _            | _        | 1    | _        | V/V  |
|                   | PGA Gain at Maximum            | _               | _            | _        | 5.85 | _        | V/V  |
|                   | PGA Gain Resolution            | _               |              | _        | 6    |          | Bits |
|                   | Programmable Offset at Minimum | _               | _            | _        | -200 | _        | mV   |
|                   | Programmable Offset at Maximum | _               | _            | _        | 200  | _        | mV   |
|                   | Offset Resolution              | _               |              | _        | 9    | _        | Bits |
| Temperat          | ure Range                      |                 |              |          |      | 1 1      |      |
| t <sub>A</sub>    | Operating                      | _               | _            | 0        |      | 70       | °C   |
| Power Su          | pplies                         |                 |              |          |      | ·        |      |
| V <sub>ADD</sub>  | AVDD                           | _               | _            | 3        | 3.3  | 3.6      | V    |
| V <sub>DRDD</sub> | DRVDD                          | _               | _            | 3        | 3.3  | 3.6      | V    |
|                   | nsumption                      |                 |              |          |      |          |      |
| P <sub>tot</sub>  | Total Power Consumption        | _               |              | _        | 56   |          | mW   |



#### **Timing Specification** Symbol Parameter Min. Typ. Max. Unit **Clock Parameters** Pixel Rate Clock 166 **t**<sub>ADCLK</sub> ns \_\_\_\_ ADCCLK Pulse High Width t<sub>ADH</sub> 80 ns \_\_\_\_ $t_{ADL}$ ADCCLK Pulse Low Width 80 ns CDSCLK1 Pulse Width 20 t<sub>C1</sub> ns \_\_\_\_ \_\_\_\_ CDS Mode CDSCLK2 Pulse Width 20 t<sub>C2</sub> ns t<sub>C3</sub> SHA Mode CDSCLK2 Pulse Width 40 \_\_\_\_ \_ ns CDSCLK2 Falling to ADCCLK Falling 60 t<sub>C2ADF</sub> ns t<sub>ADFC1</sub> ADCCLK Falling to CDSCLK1 Rising 2 ns \_\_\_\_ \_\_\_\_ ADCCLK Falling to CDSCLK2 Rising 2 t<sub>ADFC2</sub> ns 5 t<sub>AD</sub> Analog Sampling Delay ns \_\_\_\_ Serial Interface Maximum SCLK Frequency 10 MHz **f<sub>SCLK</sub>** SLOAD to SCLK Setup Time 133 t<sub>LS</sub> ns t<sub>LH</sub> SCLK to SLOAD Hold Time 50 \_\_\_\_ ns SDATA to SCLK Rising Setup Time 16 ns t<sub>DS</sub> SCLK Rising to SDATA Hold Time 15 t<sub>DH</sub> ns Falling to SDATA Valid 50 t<sub>RDV</sub> ns **Data Output** t<sub>OD</sub> **Output Delay** 8 ns Latency (Pipeline Delay) 9 Cycles

### **Functional Description**

#### Integral nonlinear (INL)

Integral nonlinear error refers to the deviation of each individual code from a line drawn from zero scale through positive full scale. The point used as zero scale occurs 1 /2 LSB before the first code transition. Positive full scale is defined as a level 1/2 LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line.

#### **Differential nonlinear (DNL)**

An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Thus every code must have a finite width. No missing codes guaranteed to 16-bit resolution indicates that all 4096 codes, respectively, must be present over all operating ranges.

#### Offset error

The first ADC code transition should occur at a level 1/2 LSB above the nominal zero scale voltage.

The offset error is the deviation of the actual first code transition level from the ideal level.

#### Gain error

The last code transition should occur for an analog value 1/2 LSB below the nominal full-scale voltage.

Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between the first and last code transitions.

#### Aperture delay

The aperture delay is the time delay that occurs when a sampling edge is applied to the HT82V36 until the actual sample of the input signal is held. Both CDSCLK1 and CDSCLK2 sample the input signal during the transition from high to low, so the aperture delay is measured from each clock's falling edge to the instant the actual internal sample is taken.



#### Internal register descriptions

| Register      | Address |    |    | Data Bits |    |    |     |        |                  |                         |                 |              |
|---------------|---------|----|----|-----------|----|----|-----|--------|------------------|-------------------------|-----------------|--------------|
| Name          | A2      | A1 | A0 | D8        | D7 | D6 | D5  | D4     | D3               | D2                      | D1              | D0           |
| Configuration | 0       | 0  | 0  | 0         | 0  | 1  | 1   | CDS on | Clamp<br>Voltage | Enable<br>Power<br>Down | Output<br>Delay | 1byte<br>out |
| Reserved      | 0       | 0  | 1  |           |    |    |     |        |                  |                         |                 |              |
| Reserved      | 0       | 1  | 0  |           |    |    |     |        |                  |                         |                 |              |
| Green PGA     | 0       | 1  | 1  | х         | 0  | 0  | MSB |        |                  |                         |                 | LSB          |
| Reserved      | 1       | 0  | 0  |           |    |    |     |        |                  |                         |                 |              |
| Reserved      | 1       | 0  | 1  |           |    |    |     |        |                  |                         |                 |              |
| Green Offset  | 1       | 1  | 0  | MSB       |    |    |     |        |                  |                         |                 | LSB          |
| Reserved      | 1       | 1  | 1  |           |    |    |     |        |                  |                         |                 |              |

#### Internal register map

| D8       | D7       | D6       | D5       | D4            | D3         | D2              | D1           | D0         |
|----------|----------|----------|----------|---------------|------------|-----------------|--------------|------------|
|          |          |          |          | CDS operation | Clamp bias | Power-down      | Output delay | 1 byte out |
| Set to 0 | Set to 0 | Set to 1 | Set to 1 | 1=CDS mode*   | 1=2.5V*    | 1=On            | 1=On         | 1=On       |
|          |          |          |          | 0=CIS mode    | 0=2V       | 0=Off (Normal)* | 0=Off*       | 0=Off*     |

Configuration register settings

Note: \* Power-on default value

#### PGA gain registers

There are three PGA registers for individually programming the gain in the red, green and blue channels. Bits D8, D7 and D6 in each register must be set low, and bits D5 through D0 control the gain range in 64 increments. See figure for a graph of the PGA gain versus PGA register code. The coding for the PGA registers is straight binary, with an all zero words corresponding to the minimum gain setting (1x) and an all one word corresponding to the maximum gain setting (5.85x).

The HT82V36 uses one Programmable Gain Amplifier (PGA) for each channel. Each PGA has a gain range from 1x (0dB) to 5.85x (15.3dB), adjustable in 64 steps. The Figure shows the PGA gain as a function of the PGA register code. Although the gain curve is approximately linear in up, the gain cur Although the gain curve is approximately linear in dB, the gain in V/V varies in nonlinear proportion with the register

Where G is the decimal value of the gain register contents, and varies from 0 to 63.





| D8       | D7       | D6       | D5     | D4     | D3     | D2     | D1     | D0      | Gain<br>(V/V) | Gain (dB)    |
|----------|----------|----------|--------|--------|--------|--------|--------|---------|---------------|--------------|
| Set to 0 | Set to 0 | Set to 0 | MSB    |        |        |        |        | LSB     |               |              |
| 0<br>0   | 0<br>0   | 0<br>0   | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0*<br>1 | 1.0<br>1.013  | 0.0<br>0.12  |
| 0<br>0   | 0<br>0   | 0<br>0   | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | 1<br>1 | 0<br>1  | 5.43<br>5.85  | 14.7<br>15.3 |

PGA gain register settings

Note: \* Power-on default value

### **Offset registers**

There are three PGA registers for individually programming the offset in the red, green, and blue channels. Bits D8 through D0 control the offset range from –200mV to 200mV in 512 increments.

The coding for the offset registers is sign magnitude, with D8 as the sign bit. The Table shows the offset range as a function of the bits D8 through D0.

| D8          | D7          | D6          | D5          | D4          | D3          | D2          | D1          | D0          | Offset<br>(mV)    |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------|
| MSB         |             |             |             |             |             |             |             | LSB         |                   |
| 0<br>0      | 0*<br>1     | 0<br>0.78         |
| 0<br>1<br>1 | 1<br>0<br>0 | 1<br>0<br>1 | 200<br>0<br>-0.78 |
| 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | –200              |

Note: \* Power-on default value

### **Timing Diagrams**







1-channel CDS mode timing







### **Application Circuits**



Note: The recommended circuit configuration for 1-channel CDS mode operation is shown below. The recommended input coupling capacitor value is 0.1µF (see circuit operation section for more details).

A single ground plane is recommended for the HT82V36. A separate power supply may be used for DRVDD, the digital driver supply, but this supply pin should still be decoupled to the same ground plane as the rest of the HT82V36. The loading of the digital outputs should be minimized, either by using short traces to the digital ASIC, or by using external digital buffers. All  $0.1\mu$ F decoupling capacitors should be located as close as possible to the HT82V36 pins.



## Package Information

28-pin SSOP (150mil) outline dimensions





| Symphol |      | Dimensions in mil |            |
|---------|------|-------------------|------------|
| Symbol  | Min. | Nom.              | Max.       |
| A       | 228  | —                 | 244        |
| В       | 150  | _                 | 157        |
| С       | 8    |                   | 12         |
| C'      | 386  |                   | 394        |
| D       | 54   | _                 | 60         |
| E       | _    | 25                | _          |
| F       | 4    | _                 | 10         |
| G       | 22   |                   | 28         |
| н       | 7    | _                 | 10         |
| α       | 0°   |                   | <b>8</b> ° |

#### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science-based Industrial Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Sales Office)

11F, No.576, Sec.7 Chung Hsiao E. Rd., Taipei, Taiwan Tel: 886-2-2782-9635 Fax: 886-2-2782-9636 Fax: 886-2-2782-7128 (International sales hotline)

Holtek Semiconductor (Shanghai) Inc. 7th Floor, Building 2, No.889, Yi Shan Rd., Shanghai, China Tel: 021-6485-5560 Fax: 021-6485-0313 http://www.holtek.com.cn

#### Holtek Semiconductor (Hong Kong) Ltd.

Block A, 3/F, Tin On Industrial Building, 777-779 Cheung Sha Wan Rd., Kowloon, Hong Kong Tel: 852-2-745-8288 Fax: 852-2-742-8657

Holmate Semiconductor, Inc. 46712 Fremont Blvd., Fremont, CA 94538 Tel: 510-252-9880 Fax: 510-252-9885 http://www.holmate.com

#### Copyright © 2002 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.