# Dual, Interleaved, Step-Down DC-to-DC Controller with Tracking **ADP1823** #### **FEATURES** Fixed-frequency operation 300 kHz, 600 kHz, or synchronized operation up to 1 MHz Interleaved operation results in smaller, low cost input capacitor All-N-channel MOSFET design for low cost ± 0.85% accuracy at 0°C to 70°C Soft-start, thermal overload, current-limit protection 10 µA shutdown supply current Internal linear regulator Lossless R<sub>DSON</sub> current-limit sensing Reverse current protection during soft start for handling precharged outputs **Independent Power OK outputs** Voltage tracking for sequencing or DDR termination Available in 5 mm × 5 mm LFCSP-32 #### **APPLICATIONS** Telecommunications and networking systems Medical imaging systems Base station power Set-top boxes DDR termination #### **GENERAL DESCRIPTION** The ADP1823 is a versatile dual, interleaved synchronous PWM buck controller that generates two independent output rails from an input of 2.9 V to 20 V. Each controller can be configured to provide output voltages from 0.6 V to 85% of the input voltage and is sized to handle large MOSFETs for point-of-load regulators. The two channels operate 180° out of phase, reducing stress on the input capacitor and allowing smaller, low cost components. The ADP1823 is ideal for a wide range of high power applications, such as DSP and processor core I/O power, and general purpose power in telecommunications, medical imaging, PC, gaming, and industrial applications. The ADP1823 operates at a pin-selectable, fixed switching frequency of either 300 kHz or 600 kHz, minimizing external component size and cost. For noise-sensitive applications, it #### FUNCTIONAL BLOCK DIAGRAM may also be synchronized to an external clock to achieve switching frequencies between 300 kHz and 1 MHz. The ADP1823 includes soft-start protection to prevent inrush current from the input supply during startup, reverse current protection during soft start for precharged outputs, as well as a unique adjustable lossless current-limit scheme utilizing external MOSFET sensing. For applications requiring power supply sequencing, the ADP1823 also provides tracking inputs that allow the output voltages to track during startup, shutdown, and faults. This feature can also be used to implement DDR memory bus termination. The ADP1823 is specified over -40°C to +85°C ambient temperature range, and is available in an LFCSP-32 package. # **TABLE OF CONTENTS** | Features | Power-OK Indicator14 | |----------------------------------------------|-------------------------------------------------| | Applications | Tracking14 | | Functional Block Diagram 1 | MOSFET Drivers | | General Description1 | Current Limit | | Revision History | Applications Information | | Specifications | Selecting the Input Capacitor | | Absolute Maximum Ratings5 | Selecting the MOSFETS | | ESD Caution5 | Setting the Current Limit | | Simplified Schematic | Compensating the Voltage Mode Buck Regulator 18 | | Pin Configuration and Function Descriptions7 | Soft Start | | Typical Performance Characteristics | Voltage Tracking | | Theory of Operation | Coincident Tracking | | Input Power | Ratiometric Tracking | | Start-Up logic | Thermal Considerations | | Internal Linear Regulator | Printed Circuit Layout Considerations | | Oscillator and Synchronization | CSP Package Considerations | | Error Amplifier14 | Outline Dimensions | | Soft Start | Ordering Guide27 | ### **REVISION HISTORY** 4/06—Revision 0: Initial Version # **SPECIFICATIONS** Circuit of Figure 1, VIN = 12 V, EN = FREQ = PV = VREG = 5 V, SYNC = GND, $T_A = -40^{\circ}$ C to +85°C, unless otherwise specified. All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC). Typical values are at $T_A = 25^{\circ}$ C. Table 1. | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | POWER SUPPLY | | | | | | | IN Input Voltage | PV = VREG (using internal regulator) | 5.5 | | 20 | V | | | IN = PV = VREG (not using internal regulator) | 2.9 | | 5.5 | V | | IN Quiescent Current | Not switching, I <sub>VREG</sub> = 0 mA | | 1.5 | 3 | mA | | IN Shutdown Current | EN1 = EN2 = GND | | 10 | 20 | μΑ | | VREG Undervoltage Lockout Threshold | VREG rising | 2.4 | 2.7 | 2.9 | V | | VREG Undervoltage Lockout Hysteresis | | | 0.125 | | V | | ERROR AMPLIFER | | | | | | | FB1, FB2 Regulation Voltage | $T_A = 25$ °C, TRK1, TRK2 > 700 mV | 597 | 600 | 603 | mV | | | $T_A = 0$ °C to +85°C, TRK1, TRK2 > 700 mV | 591 | | 609 | mV | | | $T_A = -40$ °C to +85°C, TRK1, TRK2 > 700 mV | 588 | | 612 | mV | | | $T_A = 0$ °C to +70°C, TRK1, TRK2 > 700 mV | 595 | | 605 | mV | | FB1, FB2 Input Bias Current | TA O C to 170 C/ Matty Matter 7 00 mil | | | 100 | nA | | Open-Loop Voltage Gain | | | 70 | 100 | dB | | Gain-Bandwidth Product | | | 20 | | MHz | | COMP1, COMP2 Sink Current | | | 600 | | μA | | COMP1, COMP2 Source Current | | | 120 | | μΑ | | COMP1, COMP2 Clamp High Voltage | | | 2.4 | | V | | COMP1, COMP2 Clamp Low Voltage | | | 0.75 | | v | | LINEAR REGULATOR | | | 0.75 | | · · | | VREG Output Voltage | $T_A = 25$ °C. $I_{VRFG} = 20 \text{ mA}$ | 4.85 | 5.0 | 5.15 | V | | The output voltage | $V_{IN} = 7 \text{ V to } 20 \text{ V}, I_{VREG} = 20 \text{ mA} \text{ to } 100 \text{ mA}, T_A = -40^{\circ}\text{C to}$ | 4.75 | 5.0 | 5.25 | V | | | +85°C | 4./3 | 5.0 | 3.23 | | | VREG Load Regulation | $I_{VREG} = 0 \text{ mA to } 100 \text{ mA}, V_{IN} = 12$ | | -40 | | mV | | VREG Line Regulation | $V_{IN} = 7 \text{ V to } 20 \text{ V}, I_{VREG} = 20 \text{ mA}$ | | 1 | | mV | | VREG Current Limit | VREG = 4 V | | 220 | | mA | | VREG Short-Circuit Current | VREG < 0.5 V | 100 | 140 | 200 | mA | | IN to VREG Dropout Voltage | $I_{VREG} = 100 \text{ mA}$ | | 0.7 | 1.4 | V | | VREG Minimum Output Capacitance | | 1 | | | μF | | PWM CONTROLLER | | | | | | | PWM Ramp Voltage Peak | SYNC = GND | | 1.3 | | V | | DH1, DH2 Maximum Duty Cycle | FREQ = GND (300 kHz) | 85 | 90 | | % | | DH1, DH2 Minimum Duty Cycle | FREQ = GND (300 kHz) | | 1 | 3 | % | | SOFT START | | | | | | | SS1, SS2 Pull-Up Resistance | SS1, SS2 = GND | | 90 | | kΩ | | SS1, SS2 Pull-Down Resistance | SS1, SS2 = 0.6 V | | 6 | | kΩ | | SS1, SS2 to FB1, FB2 Offset Voltage | SS1, SS2 = 0 mV to 500 mV | | -45 | | mV | | SS1, SS2 Pull-Up Voltage | | | 8.0 | | V | | TRACKING | | | | | | | TRK1, TRK2 Common-Mode Input | | | | | | | Voltage Range | | 0 | | 600 | mV | | TRK1, TRK2 to FB1, FB2 Offset Voltage | TRK1, TRK2 = 0 mV to 500 mV | -5 | | +5 | mV | | TRK1, TRK2 Input Bias Current | | | | 100 | nA | | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------------|----------------------------------------------------------|------|------|------|------| | OSCILLATOR | | | | | | | Oscillator Frequency | SYNC = FREQ = GND | 240 | 300 | 370 | kHz | | | SYNC = GND, FREQ = VREG | 480 | 600 | 720 | kHz | | SYNC Synchronization Range | FREQ = GND, SYNC = 600 kHz to 1.2 MHz <sup>1</sup> | 300 | | 600 | kHz | | | FREQ = VREG, SYNC = 1.2 MHz to 2 MHz <sup>1</sup> | 600 | | 1000 | kHz | | SYNC Minimum Input Pulse Width | | | | 200 | ns | | CURRENT SENSE | | | | | | | CSL1, CSL2 Threshold Voltage | Relative to PGND | -30 | 0 | +30 | mV | | CSL1, CSL2 Output Current | CSL1, CSL2 = PGND | 44 | 50 | 56 | μΑ | | Current Sense Blanking Period | | | 100 | | ns | | GATE DRIVERS | | | | | | | DH1, DH2 Rise Time | $C_{DH} = 3 \text{ nF, } V_{BST} - V_{SW} = 5 \text{ V}$ | | 15 | | ns | | DH1, DH2 Fall Time | $C_{DH} = 3 \text{ nF, } V_{BST} - V_{SW} = 5 \text{ V}$ | | 10 | | ns | | DL1, DL2 Rise Time | $C_{DL} = 3 \text{ nF}$ | | 15 | | ns | | DL1, DL2 Fall Time | $C_{DL} = 3 \text{ nF}$ | | 10 | | ns | | DH to DL, DL to DH Deadtime | | | 40 | | ns | | LOGIC THRESHOLDS | | | | | | | SYNC, FREQ, LDOSD Input High Voltage | | 2.2 | | | V | | SYNC, FREQ, LDOSD Input Low Voltage | | | | 0.4 | V | | SYNC, FREQ Input Leakage Current | SYNC, FREQ = 0 V to 5.5 V | | | 1 | μΑ | | LDOSD Pull-Down Resistance | | | 100 | | kΩ | | EN1, EN2 Input High Voltage | IN = 2.9 V to 20 V | 2.0 | | | V | | EN1, EN2 Input Low Voltage | IN = 2.9 V to 20 V | | | 0.8 | V | | EN1, EN2 Current Source | EN1, EN2 = 0 V to 3.0 V | -0.3 | -0.6 | -1.5 | μΑ | | EN1, EN2 Input Impedance to 5 V Zener | EN1, EN2 = 5.5 V to 20 V | | 100 | | kΩ | | THERMAL SHUTDOWN | | | | | | | Thermal Shutdown Threshold <sup>2</sup> | | | 145 | | °C | | Thermal Shutdown Hysteresis <sup>2</sup> | | | 15 | | °C | | POWER GOOD | | | | | | | FB1, UV2 Overvoltage Threshold | V <sub>FB1</sub> , V <sub>UV2</sub> rising | | 750 | | mV | | FB1, UV2 Overvoltage Hysteresis | | | 50 | | mV | | FB1, UV2 Undervoltage Threshold | V <sub>FB1</sub> , V <sub>UV2</sub> rising | | 550 | | mV | | FB1, UV2 Undervoltage Hysteresis | _ | | 50 | | mV | | POK1, POK2 Propagation Delay | | | 8 | | μs | | POK1, POK2 Off Leakage Current | $V_{POK1}$ , $V_{POK2} = 5.5 \text{ V}$ | | | 1 | μΑ | | POK1, POK2 Output Low Voltage | $I_{POK1}$ , $I_{POK2} = 10 \text{ mA}$ | | 150 | 500 | m۷ | | UV2 Input Bias Current | | | 10 | 100 | nA | $<sup>^1</sup>$ SYNC input frequency is 2× single channel switching frequency. The SYNC frequency is divided by 2 and the separates phases used to clock the controllers. $^2$ Guaranteed by design and not subject to production test. ### **ABSOLUTE MAXIMUM RATINGS** Table 2. | Parameter | Rating | |-------------------------------------|-----------------------------| | IN, EN1, EN2 | −0.3 V to +20 V | | BST1, BST2 | −0.3 V to +30 V | | BST1, BST2 to SW1, SW2 | −0.3 V to +6 V | | CSL1, CSL2 | −1 V to +30 V | | SW1, SW2 | −2 V to +30 V | | DH1 | SW1 – 0.3 V to BST1 + 0.3 V | | DH2 | SW2 – 0.3 V to BST2 + 0.3 V | | DL1, DL2 to PGND | −0.3 V to PV + 0.3 V | | PGND to GND | ±2 V | | LDOSD, SYNC, FREQ, COMP1, | | | COMP2, SS1, SS2, FB1, FB2, VREG, | | | PV, POK1, POK2, TRK1, TRK2 | −0.3 V to +6 V | | θ <sub>JA</sub> 4-Layer | | | (JEDEC Standard Board) <sup>1</sup> | 45°C/W | | Operating Ambient Temperature | -40°C to +85°C | | Operating Junction Temperature | −55°C to +125°C | | Storage Temperature | −65°C to +150°C | | | | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>1</sup> Measured with exposed pad attached to PCB. ### SIMPLIFIED SCHEMATIC Figure 2. Simplified Schematic # PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB1 | Feedback Voltage Input for Channel 1. Connect a resistor divider from the buck regulator output to GND and tie | | | | the tap to FB1 to set the output voltage. | | 2 | SYNC | Frequency Synchronization Input. Accepts external signal between 600 kHz and 1.2 MHz or between 1.2 MHz and 2 MHz depending on whether FREQ is low or high respectively. Connect SYNC to ground if not used. | | 3 | FREQ | Frequency Select Input; low for 300 kHz, or high for 600 kHz. | | 4 | GND | Ground. Connect to a Ground Plane Directly Beneath the ADP1823. Tie the bottom of the feedback dividers to this GND. | | 5 | UV2 | Input to the POK2 Undervoltage and Overvoltage Comparators. For the default thresholds, connect UV2 directly to FB2. For some tracking applications, connect UV2 to an extra tap on the FB2 voltage divider string. | | 6 | FB2 | Voltage Feedback Input for Channel 2. Connect a resistor divider from the buck regulator output to GND and tie the tap to FB2 to set the output voltage. | | 7 | COMP2 | Error Amplifier Output for Channel 2. Connect an RC network from COMP2 to FB2 to compensate Channel 2. | | 8 | TRK2 | Tracking Input for Channel 2. To track a master voltage, drive TRK2 from a voltage divider from the master voltage. If the tracking function is not used, connect TRK2 to VREG. | | 9 | SS2 | Soft-Start Control Input. Connect a capacitor from SS2 to GND to set the soft-start period. | | 10 | POK2 | Open-Drain Power OK Output for Channel 2. Sinks current when UV2 is out of regulation. Connect a pull-up resistor from POK2 to VREG. | | 11 | BST2 | Boost Capacitor Input for Channel 2. Powers the high-side gate driver DH2. Connect a 0.22 μF to 0.47 μF ceramic capacitor from BST2 to SW2 and a Schottky diode from PV to BST2. | | 12 | DH2 | High-Side (Switch) Gate Driver Output for Channel 2. | | 13 | SW2 | Switch Node Connection for Channel 2. | | 14 | CSL2 | Current Sense Comparator Inverting Input for Channel 2. Connect a resistor between CSL2 and SW2 to set the current limit offset. | | 15 | PGND2 | Ground for Channel 2 Gate Driver. Connect to a ground plane directly beneath the ADP1823. | | 16 | DL2 | Low-Side (Synchronous Rectifier) Gate Driver Output for Channel 2. | | 17 | PV | Positive Input Voltage for Gate Drivers DL1 and DL2. Connect PV to VREG and bypass to ground with a 1 $\mu$ F capacitor. | | 18 | DL1 | Low-Side (Synchronous Rectifier) Gate Driver Output for Channel 1. | | 19 | PGND1 | Ground for Channel 1 Gate Driver. Connect to a ground plane directly beneath the ADP1823. | | 20 | CSL1 | Current Sense Comparator Inverting Input for Channel 1. Connect a resistor between CSL1 and SW1 to set the current limit offset. | | 21 | SW1 | Switch Node Connection for Channel 1. | | 22 | DH1 | High-Side (Switch) Gate Driver Output for Channel 1. | | 23 | BST1 | Boost Capacitor Input for Channel 1. Powers the high-side gate driver DH1. Connect a 0.22 μF to 0.47 μF ceramic capacitor from BST1 to SW1 and a Schottky diode from PV to BST1. | | 24 | POK1 | Open-Drain Power OK Output for Channel 1. Sinks current when FB1 is out of regulation. Connect a pull-up resistor from POK1 to VREG. | | 25 | EN1 | Enable Input for Channel 1. Drive EN1 high to turn on the Channel 1 controller, and drive it low to turn off. Enabling starts the internal LDO. Tie to IN for automatic startup. | | Pin No. | Mnemonic | Description | |---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | EN2 | Enable Input for Channel 2. Drive EN2 high to turn on the Channel 2 controller, and drive it low to turn off. Enabling starts the internal LDO. Tie to IN for automatic startup. | | 27 | LDOSD | LDO Shut Down Input. Only used to shut down the LDO in those applications where IN is tied directly to VREG. Otherwise connect LDOSD to GND or leave it open, as it has an internal $100 \text{ k}\Omega$ pull-down resistor. | | 28 | IN | Input Supply to the Internal Linear Regulator. Drive IN with 5.5 V to 20 V to power the ADP1823 from the LDO. For input voltages between 2.9 V and 5.5 V, tie IN to VREG and PV. | | 29 | VREG | Output of the Internal Linear Regulator (LDO). The internal circuitry and gate drivers are powered from VREG. Bypass VREG to ground plane with 1 µF ceramic capacitor. | | 30 | SS1 | Soft-Start Control Input. Connect a capacitor from SS1 to GND to set the soft-start period. | | 31 | TRK1 | Tracking Input for Channel 1. To track a master voltage, drive TRK1 from a voltage divider to the master voltage. If the tracking function is not used, connect TRK1 to VREG. | | 32 | COMP1 | Error Amplifier Output for Channel 1. Connect an RC network from COMP1 to FB1 to compensate Channel 1. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Efficiency vs. Load Current, $V_{OUT} = 1.8 \text{ V}$ , 300 kHz Switching Figure 5. Efficiency vs. Load Current, $V_{IN}$ = 12 V, 300 kHz Switching Figure 6. Efficiency vs. Load Current, $V_{IN} = 5 V$ , $V_{OUT} = 1.8 V$ Figure 7. Efficiency vs. Load Current, $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1.8 \text{ V}$ Figure 8. VREG Voltage vs. Temperature Figure 9. VREG vs. Input Voltage, 10 mA Load Figure 10. VREG vs. Load Current, $V_{IN} = 12 \text{ V}$ Figure 11. VREG Current Limit Foldback Figure 12. VREG Output During Normal Operation Figure 13. Feedback Voltage vs. Temperature, $V_{IN} = 12 \text{ V}$ Figure 14. Switching Frequency vs. Temperature, $V_{IN} = 12 \text{ V}$ Figure 15. Supply Current vs. Input Voltage Figure 16. 1.5 A to 15A Load Transient Response, $V_{IN} = 12 \text{ V}$ Figure 17. Output Short-Circuit Response Figure 18. Out-of-Phase Switching, Internal Oscillator Figure 19. Out-of-Phase Switching, External 1 MHz Clock Figure 20. Out-of-Phase Switching, External 2 MHz Clock Figure 21. Enable Pin Response, $V_{IN} = 12 V$ Figure 22. Power-On Response, EN Tied to V<sub>IN</sub> Figure 23. Output Voltage Tracking Response Figure 24. Coincident Voltage Tracking Response ### THEORY OF OPERATION The ADP1823 is a dual, synchronous, PWM controller for buck regulators with output voltages down to 0.6 V and output currents in the tens of amps. The switching of the regulators is interleaved for reduced current ripple. It is ideal for a wide range of applications, such as DSP and processor core I/O supplies, general purpose power in telecom, medical imaging, gaming, PCs, set-top boxes and industrial controls. The ADP1823 controller operates directly from 2.9 V to 20 V. It includes fully integrated MOSFET gate drivers and a linear regulator for internal and gate drive bias. The ADP1823 operates at a fixed 300 kHz or 600 kHz switching frequency. The ADP1823 may also be synchronized to an external clock, to switch at up to 1 MHz per channel. The ADP1823 includes soft start to prevent inrush current during startup, as well as a unique adjustable lossless current limit. The ADP1823 offers flexible tracking for startup and shutdown sequencing. It is specified over the $-40^{\circ}$ C to $+85^{\circ}$ C temperature range and is available in a space-saving, 5 mm $\times$ 5 mm, 32-lead LFCSP. #### **INPUT POWER** The ADP1823 is powered from the IN pin up to 20 V. The internal low dropout linear regulator, VREG, regulates the IN voltage down to 5 V. The control circuits, gate drivers, and external boost capacitors operate from the LDO output. Tie the PV pin to VREG and bypass VREG with a 1 $\mu F$ or greater capacitor. The ADP1823 phase shifts the switching of the two step-down converters by 180°, thereby reducing the input ripple current. This reduces the size and cost of the input capacitors. The input voltage should be bypassed with a capacitor close to the high-side switch MOSFETs (see the Selecting the Input Capacitor section). In addition, a minimum 0.1 $\mu F$ ceramic capacitor should be placed as close as possible to the IN pin. The VREG output is sensed by the undervoltage lock-out (UVLO) circuit to be certain that enough voltage headroom is available to run the controllers and gate drivers. As VREG rises above about 2.7 V, the controllers are enabled. The IN voltage is not directly monitored by UVLO. If the IN voltage is insufficient to allow VREG to be above the UVLO threshold, the controllers are disabled but the LDO continues to operate. The LDO is enabled whenever either EN1 or EN2 is high, even if VREG is below the UVLO threshold. If the desired input voltage is between 2.9 V and 5.5 V, connect the IN directly to the VREG and PV pins, and drive LDOSD high to disable the internal regulator. The ADP1823 requires that the voltage at VREG and PV be limited to no more than 5.5 V. This is the only application where the LDOSD pin is used, and it should otherwise be grounded or left open. LDOSD has an internal 100 k $\Omega$ pull-down resistor. While IN is limited to 20 V, the switching stage can run from up to 24 V and the BST pins can go to 30 V to support the gate drive. This can provide an advantage, for example, in the case of high frequency operation from high input voltage. Dissipation on the ADP1823 can be limited by running IN from a low voltage rail while operating the switches from the high voltage rail. #### **START-UP LOGIC** The ADP1823 features independent enable inputs for each channel. Drive EN1 or EN2 high to enable their respective controllers. The LDO will start when either channel is enabled. When both controllers are disabled, the LDO is disabled and the IN quiescent current drops to about 10 $\mu A.$ For automatic startup, connect EN1 and/or EN2 to IN. The enable pins are 20 V compliant, but they sink current through an internal 100 k $\Omega$ resistor once the EN pin voltage exceeds about 5 V. #### **INTERNAL LINEAR REGULATOR** The internal linear regulator, VREG, is low drop-out, meaning it can regulate its output voltage close to the input voltage. It powers up the internal control and provides bias for the gate drivers. It is guaranteed to have more than 100 mA of output current capability, which is sufficient to handle the gate drive requirements of typical logic threshold MOSFETs driven at up to 1 MHz. Bypass VREG with a 1 $\mu F$ or greater capacitor. Because the LDO supplies the gate drive current, the output of VREG is subjected to sharp transient currents as the drivers switch and the boost capacitors recharge during each switching cycle. The LDO has been optimized to handle these transients without overload faults. Due to the gate drive loading, using the VREG output for other auxiliary system loads is not recommended. The LDO includes a current limit well above the expected maximum gate drive load. This current limit also includes a short-circuit fold back to further limit the VREG current in the event of a fault. #### OSCILLATOR AND SYNCHRONIZATION The ADP1823 internal oscillator can be set to either 300 kHz or 600 kHz. Drive the FREQ pin low for 300 kHz; drive it high for 600 kHz. The oscillator generates a start clock for each switching phase and also generates the internal ramp voltages for the PWM modulation. The SYNC input is used to synchronize the converter switching frequency to an external signal. The SYNC input should be driven with twice the desired switching frequency, as the SYNC input is divided by 2 and the resulting phases used to clock the two channels alternately. If FREQ is driven low, the recommended SYNC input frequency is between 600 kHz and 1.2 MHz. If FREQ is driven high, the recommended SYNC frequency is between 1.2 MHz and 2 MHz. The FREQ setting should be carefully observed for these SYNC frequency ranges, as the PWM voltage ramp scales down from about 1.3 V based on the percentage of frequency overdrive. Driving SYNC faster than recommended for the FREQ setting results in a small ramp signal, which could affect the signal-to-noise ratio and the modulator gain and stability. When an external clock is detected at the first SYNC edge, the internal oscillator is reset and clock control shifts to SYNC. The SYNC edges then trigger subsequent clocking of the PWM outputs. The DH rising edges appear about 400 ns after the corresponding SYNC edge, and the frequency is locked to the external signal. If the external SYNC signal disappears during operation, the ADP1823 reverts back to its internal oscillator and experiences a delay of no more than a single cycle of the internal oscillator. #### **ERROR AMPLIFIER** The ADP1823 error amplifiers are operational amplifiers. The ADP1823 senses the output voltages through external resistor dividers at the FB1 and FB2 pins. The FB pins are the inverting inputs to the error amplifiers. The error amplifiers compare these feedback voltages to the internal 0.6 V reference, and the outputs of the error amplifiers appear at the COMP1 and COMP2 pins. The COMP pin voltages then directly control the duty cycle of each respective switching converter. A series/parallel RC network is tied between the FB pins and their respective COMP pins to provide the compensation for the buck converter control loops. A detailed design procedure for compensating the system is provided in the Compensating the Voltage Mode Buck Regulator section. The error amplifier outputs are clamped at about 0.7 V on the low side and 2.4 V on the high side. When the COMP pins are low, the switching duty cycle goes to 0%, and when the COMP pins are high, the switching duty cycle goes to the maximum. The SS and TRK pins are auxiliary positive inputs to the error amplifiers. Whichever voltage is lowest, SS, TRK, or the internal 0.6 V reference, controls the FB pin voltage and thus the output. As a consequence, if two or more of these inputs are close to each other, a small offset is imposed on the error amplifier. For example, if TRK approaches the 0.6 V reference, the FB sees about 18 mV of negative offset at room temperature. For this reason, the soft-start pins have a built-in negative offset and they charge to 0.8 V. If the TRK pins are not used, they should be tied high to VREG. #### **SOFT START** The ADP1823 employs a programmable soft start that reduces input current transients and prevents output overshoot. The SS1 and SS2 pins drive auxiliary positive inputs to their respective error amplifiers, thus the voltage at these pins regulate the voltage at their respective feedback control pins. Program soft start by connecting capacitors from SS1 and SS2 to GND. On startup, the capacitor charges from an internal 90 k $\Omega$ resistor to 0.8 V. The regulator output voltage rises with the voltage at its respective soft start pin, allowing the output voltage to rise slowly, reducing inrush current. See the information about Soft Start in the Applications section. When a controller is disabled or experiences a current fault, the soft-start capacitor is discharged through an internal 6 $k\Omega$ resistor, so that at restart or recovery from fault the output voltage soft starts again. #### **POWER-OK INDICATOR** The ADP1823 features open-drain, power OK outputs, POK1 and POK2, that sink current when their respective output voltages drop, typically 8% below the nominal regulation voltage. The POK pins also go low for overvoltage of typically 25%. Use this output as a logical power-good signal by connecting pull-up resistors from POK1 and POK2 to VREG. The POK1 comparator directly monitors FB1, and the threshold is fixed at 550 mV for undervoltage and 750 mV for overvoltage. However, the POK2 undervoltage and overvoltage comparator input is connected to UV2 rather than FB2. For the default thresholds at FB2, connect UV2 directly to FB2. In a ratiometric tracking configuration, however, Channel 2 may be configured to be a fraction of a master voltage, and thus FB2 regulated to a voltage lower than the 0.6 V internal reference. In this configuration, UV2 can be tied to a different tap on the feedback divider, allowing a POK2 indication at an appropriate output voltage threshold. See the section Setting the Channel 2 Undervoltage Threshold for Ratiometric Tracking. #### **TRACKING** The ADP1823 features tracking inputs, TRK1 and TRK2, that make the output voltages track another, master voltage. This is especially useful in core and I/O voltage sequencing applications where one output of the ADP1823 can be set to track and not exceed the other, or in other multiple output systems where specific sequencing is required. The internal error amplifiers include three positive inputs, the internal 0.6 V reference voltage and their respective SS and TRK pins. The error amplifiers regulate the FB pins to the lowest of the three inputs. To track a supply voltage, tie the TRK pin to a resistor divider from the voltage to be tracked. See the Voltage Tracking section. #### **MOSFET DRIVERS** The DH1 and DH2 pins drive the high-side switch MOSFETs. These are boosted 5 V gate drivers that are powered by flying capacitor circuits. This configuration allows the high-side, n-channel MOSFET gate to be driven above the input voltage, allowing full enhancement and a low voltage drop across the MOSFET. The flying capacitors are connected from the SW pins to their respective BST pins. Schottky diodes from the PV pin to the BST pins recharge the boost capacitors every time the SW nodes go low. Use a flying capacitor value greater than 100× the high-side MOSFET input capacitance. In practice, the switch node can run up to 24 V of input voltage, and the boost nodes can operate more than 5 V above this to allow full gate drive. The IN pin can be run from 2.9 V to 20 V. This can provide an advantage, for example, in the case of high frequency operation from very high input voltage. Dissipation on the ADP1823 can be limited by running IN from a lower voltage rail while operating the switches from the high voltage rail. The switching cycle is initiated by the internal clock signal. The high-side MOSFET is turned on by the DH driver, and the SW node goes high, pulling up on the inductor. When the internally generated ramp signal crosses the COMP pin voltage, the switch MOSFET is turned off and the low-side synchronous rectifier MOSFET is turned on by the DL driver. Active break-beforemake circuitry as well as a supplemental fixed dead time are used to prevent cross-conduction in the switches. The DL1 and DL2 pins provide gate drive for the low-side MOSFET synchronous rectifiers. Internal circuitry monitors the external MOSFETs to ensure break-before-make switching to prevent cross-conduction. An active dead-time reduction circuit reduces the break-before-make time of the switching to limit the losses due to current flowing through the synchronous rectifier body diode. The PV pin provides power to the low-side drivers. It is limited to 5.5 V maximum input and should have a local decoupling capacitor. The synchronous rectifiers are turned on for a minimum time of about 200 ns on every switching cycle in order to sense the current. This and the nonoverlap dead times put a limit on the maximum high-side switch duty cycle based on the selected switching frequency. Typically this is about 90% at 300 kHz switching, and at 1 MHz switching, it reduces to about 70% maximum duty cycle. Because the two channels are 180° out of phase, if one is operating around 50% duty cycle, it is common for it to jitter when the other channel starts switching. The magnitude of the jitter depends somewhat on layout, but it is difficult to avoid in practice. When the ADP1823 is disabled, the drivers shut off the external MOSFETs, so that the SW node becomes three-stated or changes to high impedance. #### **CURRENT LIMIT** The ADP1823 employs a unique, programmable, cycle-by-cycle lossless current limit circuit that uses a small, ordinary, inexpensive resistor to set the threshold. Every switching cycle, the synchronous rectifier turns on for a minimum time and the voltage drop across the MOSFET R<sub>DSON</sub> is measured to determine if the current is too high. This measurement is done by an internal comparator and an external resistor. The CSL1 and CSL2 pins are the inverting inputs of the current limit comparators, and the noninverting inputs are referenced to PGND1 and PGND2, respectively. A resistor is tied between the CSL pin and its respective switch node, which is the drain of the rectifier MOSFET. A 50 $\mu A$ current is forced in the resistor, which creates an offset voltage drop across it. When the inductor current is flowing in the MOSFET rectifier, its drain is forced below PGND by the voltage drop across its $R_{DSON}$ . If the $R_{DSON}$ voltage drop exceeds the preset drop on the external resistor, the inverting comparator input is similarly forced below PGND and an overcurrent fault is flagged. The transient ringing on the switch node is ignored for 100 ns after the synchronous rectifier turns on, and the over current detection must also persist for 100 ns before a fault is flagged. When the ADP1823 senses an overcurrent condition, the next switching cycle is suppressed, the soft-start capacitor is discharged through an internal 6 k $\Omega$ resistor, and the error amplifier output voltage is pulled down. The ADP1823 remains in this mode for as long as the overcurrent condition persists. When the overcurrent condition is removed, operation resumes in soft-start mode. See also the Setting the Current Limit section for more information. ### APPLICATIONS INFORMATION #### **SELECTING THE INPUT CAPACITOR** The input current to a buck converter pulses. It is zero when the high-side switch is off and approximately equal to the load current when it is on. The input capacitor carries the input ripple current, allowing the input power source to supply only the dc current. The input capacitor needs sufficient ripple current rating to handle the input ripple and also ESR that is low enough to mitigate input voltage ripple. For the usual current ranges for these converters, good practice is to use two parallel capacitors placed close to the drains of the high-side switch MOSFETs, one bulk capacitor of sufficiently high current rating as calculated in Equation 1, along with 10 $\mu F$ of ceramic capacitor. Select an input bulk capacitor based on its ripple current rating. If both Channel 1 and Channel 2 maximum output load currents are about the same, the input ripple current is less than half of the higher of the output load currents. In this case, use an input capacitor with a ripple current rating greater than half of the highest load current. $$I_{RIPPLE} > \frac{I_L}{2} \tag{1}$$ If the Output 1 and Output 2 load currents are significantly different (if the smaller is less than 50% of the larger), then the procedure in Equation 1 yields a larger input capacitor than required. In this case, the input capacitor can be chosen as in the case of a single phase converter with only the higher load current, so first determine the duty cycle of the output with the larger load current: $$D = \frac{V_{OUT}}{V_{DV}} \tag{2}$$ In this case, the input capacitor ripple current is approximately $$I_{RIPPLE} \approx I_L \sqrt{D(1-D)}$$ (3) where $I_L$ is the maximum inductor or load current for the channel and D is the duty cycle. Use this method to determine the input capacitor ripple current rating for duty cycles between 20% and 80%. For duty cycles less than 20% or greater than 80% use an input capacitor with ripple current rating $$I_{RIPPLE} > 0.4 I_L \tag{4}$$ #### Selecting the Output LC Filter The output LC filter attenuates the switching voltage, making the output an almost dc voltage. The output LC filter characteristics determine the residual output ripple voltage. Choose an inductor value such that the inductor ripple current is approximately 1/3 of the maximum dc output load current. Using a larger value inductor results in a physical size larger than is required, and using a smaller value results in increased losses in the inductor and MOSFETs. Choose the inductor value by the equation: $$L = \frac{V_{IN} - V_{OUT}}{\Delta I_L f_{SW}} \left( \frac{V_{OUT}}{V_{IN}} \right)$$ (5) where: *L* is the inductor value. $f_{SW}$ is the switching frequency. $V_{OUT}$ is the output voltage. $V_{IN}$ is the input voltage. $\Delta I_L$ is the inductor ripple current, typically 1/3 of the maximum dc load current. Choose the output bulk capacitor to set the desired output voltage ripple. The impedance of the output capacitor at the switching frequency multiplied by the ripple current gives the output voltage ripple. The impedance is made up of the capacitive impedance plus the nonideal parasitic characteristics, the equivalent series resistance (ESR) and the equivalent series inductance (ESL). The output voltage ripple can be approximated with: $$\Delta V_{OUT} = \Delta I_L \left( ESR + \frac{1}{8 f_{SW} C_{OUT}} + 4 f_{SW} ESL \right)$$ (6) where: $\Delta V_{OUT}$ is the output ripple voltage. $\Delta I_L$ is the inductor ripple current. *ESR* is the equivalent series resistance of the output capacitor (or the parallel combination of ESR of all output capacitors). *ESL* is the equivalent series inductance of the output capacitor (or the parallel combination of ESL of all capacitors). Note that the factors of 8 and 4 in Equation 6 would normally be $2\pi$ for sinusoidal waveforms, but the ripple current waveform in this application is triangular. Parallel combinations of different types of capacitors, for example, a large aluminum electrolytic in parallel with MLCCs, may give different results. Usually the impedance is dominated by ESR at the switching frequency, as stated in the maximum ESR rating on the capacitor data sheet, so this equation reduces to $$\Delta V_{OUT} \cong \Delta I_L ESR \tag{7}$$ Electrolytic capacitors have significant ESL also, on the order of 5 nH to 20 nH, depending on type, size, and geometry, and PCB traces contribute some ESR and ESL as well. However, using the maximum ESR rating from the capacitor data sheet usually provides some margin such that measuring the ESL is not usually required. In the case of output capacitors where the impedance of the ESR and ESL are small at the switching frequency, for instance where the output cap is a bank of parallel MLCC capacitors, the capacitive impedance dominates and the ripple equation reduces to $$\Delta V_{OUT} \cong \frac{\Delta I_L}{8 C_{OUT} f_{SW}} \tag{8}$$ Make sure that the ripple current rating of the output capacitors is greater than the maximum inductor ripple current. During a load step transient on the output, the output capacitor supplies the load until the control loop has a chance to ramp the inductor current. This initial output voltage deviation due to a change in load is dependent on the output capacitor characteristics. Again, usually the capacitor ESR dominates this response, and the $\Delta V_{\rm OUT}$ in Equation 7 can be used with the load step current value for $\Delta I_{\rm L}$ . #### **SELECTING THE MOSFETS** The choice of MOSFET directly affects the dc-to-dc converter performance. The MOSFET must have low on resistance ( $R_{\rm DSON}$ ) to reduce $I^2R$ losses and low gate-charge to reduce switching losses. Also, the MOSFET must have low thermal resistance to ensure that the power dissipated in the MOSFET does not result in overheating. The power switch, or high-side MOSFET, carries the load current during the PWM on-time, carries the transition loss of the switching behavior, and requires gate charge drive to switch. Typically, the smaller the MOSFET $R_{\rm DSON}$ , the higher the gate charge and vice versa. Therefore, it is important to choose a high-side MOSFET that balances those two losses. The conduction loss of the high-side MOSFET is determined by the equation $$P_C \cong I_L^2 R_{DSON} \frac{V_{OUT}}{V_{IN}} \tag{9}$$ where: $P_C$ = conduction power loss. $R_{DSON} = MOSFET$ on resistance. The gate charge losses are dissipated by the ADP1823 regulator and gate drivers and affect the efficiency of the system. The gate charge loss is approximated by the equation $$P_G \cong V_{IN}Q_G f_{SW} \tag{10}$$ where: $P_G$ = gate charge power. $Q_G = MOSFET$ total gate charge. $f_{SW}$ = converter switching frequency. Making the conduction losses balance the gate charge losses usually yields the most efficient choice. Furthermore, the high-side MOSFET transition loss is approximated by the equation: $$P_T \cong \frac{V_{IN}I_L(t_R + t_F)f_{SW}}{2} \tag{11}$$ where $t_R$ and $t_F$ are the rise and fall times of the selected MOSFET as stated in the MOSFET data sheet. The total power dissipation of the high-side MOSFET is the sum of two of the losses: $$P_D = P_C + P_T \tag{12}$$ where $P_D$ is the total high-side MOSFET power loss. This dissipation heats the high-side MOSFET. The conduction losses may need an adjustment to account for the MOSFET $R_{\rm DSON}$ variation with temperature. Note that MOSFET $R_{\rm DSON}$ increases with increasing temperature. The MOSFET data sheet should list the thermal resistance of the package, $\theta_{\rm JA}$ , along with a normalized curve of the temperature coefficient of the $R_{\rm DSON}$ . For the power dissipation estimated above, calculate the MOSFET junction temperature rise over the ambient temperature of interest: $$T_I = T_A + \theta_{IA} P_D \tag{13}$$ Then calculate the new $R_{DSON}$ from the temperature coefficient curve and the $R_{DSON}$ spec at 25°C. A typical value of the temperature coefficient (TC) of the $R_{DSON}$ is 0.004/°C, so an alternate method to calculate the MOSFET $R_{DSON}$ at a second temperature, $T_{l}$ , is $$R_{DSON} @ T_J = R_{DSON} @ 25^{\circ}C(1+TC(T_J - 25^{\circ}C))$$ (14) Then the conduction losses can be recalculated and the procedure iterated once or twice until the junction temperature calculations are relatively consistent. The synchronous rectifier, or low side MOSFET, carries the inductor current when the high-side MOSFET is off. For high input voltage and low output voltage, the low-side MOSFET carries the current most of the time, and therefore to achieve high efficiency it is critical to optimize the low-side MOSFET for small on resistance. In cases where the power loss exceeds the MOSFET rating, or lower resistance is required than is available in a single MOSFET, connect multiple low-side MOSFETs in parallel. The equation for low-side MOSFET power loss is $$P_{LS} \cong I_L^2 R_{DSON} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right) \tag{15}$$ where: $P_{LS}$ is the low-side MOSFET on resistance. $R_{DSON}$ is the parallel combination of the resistances of the low-side MOSFETs. Check the gate charge losses of the synchronous rectifier(s) using the $P_G$ equation (Equation 10) to be sure they are reasonable. #### **SETTING THE CURRENT LIMIT** The current limit comparator measures the voltage across the low-side MOSFET to determine the load current. The current limit is set through the current limit resistor, $R_{\rm CL}$ . The current sense pins, CSL1 and CSL2, source 50 $\mu A$ through their respective $R_{\rm CL}$ . This creates an offset voltage of $R_{\rm CL}$ multiplied by the 50 $\mu A$ CSL current. When the drop across the low-side MOSFET $R_{\rm DSON}$ is equal to or greater than this offset voltage, the ADP1823 flags a current-limit event. Because the CSL current and the MOSFET $R_{DSON}$ vary over process and temperature, the minimum current limit should be set to ensure that the system can handle the maximum desired load current. To do this, use the peak current in the inductor, which is the desired current-limit level plus the ripple current, the maximum $R_{DSON}$ of the MOSFET at its highest expected temperature, and the minimum CSL current: $$R_{CL} = \frac{I_{LPK} R_{DSON(MAX)}}{44 \,\mu A} \tag{16}$$ where $I_{LPK}$ is the peak inductor current. Because the buck converters are usually running fairly high current, PCB layout and component placement may affect the current-limit setting. An iteration of the $R_{\rm CL}$ values may be required for a particular board layout and MOSFET selection. If alternate MOSFETs are substituted at some point in production, the values of the $R_{\rm CL}$ resistor may also need an iteration. # COMPENSATING THE VOLTAGE MODE BUCK REGULATOR Assuming the LC filter design is complete, the feedback control system can then be compensated. Good compensation is critical to proper operation of the regulator. Calculate the quantities in Equation 17 through Equation 58 the numbered equations to derive the compensation values. For convenience, Table 4 provides a summary of the design equations and space for calculations. The information can then be added to a spread-sheet for automated calculation. The goal is to guarantee that the voltage gain of the buck converter crosses unity at a slope that provides adequate phase margin for stable operation. Additionally, at frequencies above the crossover frequency, fco, guaranteeing sufficient gain margin and attenuation of switching noise are important secondary goals. For initial practical designs, a good choice for the crossover frequency is one tenth of the switching frequency, so first calculate: $$f_{\rm CO} = \frac{f_{\rm SW}}{10} \tag{17}$$ This gives sufficient frequency range to design a compensation that attenuates switching artifacts, while also giving sufficient control loop bandwidth to provide good transient response. The output LC filter is a resonant network that inflicts two poles upon the response at a frequency $f_{LC}$ , so next calculate $$f_{LC} = \frac{1}{2\pi\sqrt{LC}} \tag{18}$$ Generally speaking, the LC corner frequency is about two orders of magnitude below the switching frequency, and therefore about one order of magnitude below crossover. To achieve sufficient phase margin at crossover to guarantee stability, the design must compensate for the two poles at the LC corner frequency with two zeros to boost the system phase prior to crossover. The two zeros require an additional pole or two above the crossover frequency to guarantee adequate gain margin and attenuation of switching noise at high frequencies. Depending on component selection, one zero might already be generated by the equivalent series resistance (ESR) of the output capacitor. Calculate this zero corner frequency, *f*<sub>ESR</sub>, as $$f_{ESR} = \frac{1}{2\pi R_{ESR} C_{OUT}} \tag{19}$$ This zero is often near or below crossover and is useful in bringing back some of the phase lost at the LC corner. Figure 25 shows a typical bode plot of the LC filter by itself. The gain of the LC filter at crossover can be linearly approximated from Figure 25 as $$A_{FILTER} = A_{LC} + A_{ESR}$$ $$A_{FILTER} = -40 \, dB \times \log \left( \frac{f_{ESR}}{f_{LC}} \right) - 20 \, dB \times \log \left( \frac{f_{CO}}{f_{ESR}} \right)$$ (20) If $f_{ESR} \approx f_{CO}$ , then add another 3 dB to account for the local difference between the exact solution and the linear approximation above. To compensate the control loop, the gain of the system must be brought back up so that it is 0 dB at the desired crossover frequency. Some gain is provided by the PWM modulation itself, so next calculate $$A_{MOD} = 20\log\left(\frac{V_{IN}}{V_{RAMP}}\right) \tag{21}$$ For systems using the internal oscillator, this becomes $$A_{MOD} = 20 \log \left( \frac{V_{IN}}{1.3 \, V} \right) \tag{22}$$ Note that if the converter is being synchronized, the ramp voltage, $V_{RAMP}$ , is lower than 1.3 V by the percentage of frequency increase over the nominal setting of the FREQ pin: $$V_{RAMP} = 1.3 V \left( \frac{2 f_{FREQ}}{f_{SYNC}} \right)$$ (23) The factor of 2 in the numerator takes into account that the SYNC frequency is divided by 2 to generate the switching frequency. For example, if the FREQ pin is set high for the 600 kHz range and a 2 MHz SYNC signal is applied, the ramp voltage is 0.78 V. This increases the gain of the modulator by 4.4 dB in this example. The rest of the system gain needed to reach 0 dB at crossover is provided by the error amplifier and is covered in the compensation design information that follows. The total gain of the system therefore, is given by $$A_T = A_{MOD} + A_{FILTER} + A_{COMP} \tag{24}$$ where $A_{MOD}$ is the gain of the PWM modulator, $A_{FILTER}$ is the gain of the LC filter including the effects of the ESR zero, and $A_{COMP}$ is the gain of the compensated error amplifier. Additionally, the phase of the system must be brought back up to guarantee stability. Note from the bode plot of the filter that the LC contributes –180 degrees of phase shift. Additionally, because the error amplifier is an integrator at low frequency, it contributes an initial –90 degrees. Therefore, before adding compensation or accounting for the ESR zero, the system is already down –270 degrees. To avoid loop inversion at crossover, or –180 degrees phase shift, a good initial practical design is to require a phase margin of 60 degrees, which is therefore an overall phase loss of –120 degrees from the initial low frequency dc phase. The goal of the compensation is to boost the phase back up from -270 degrees to -120 degrees at crossover. Two common compensation schemes are used, which are sometimes referred to as Type II or Type III compensation, depending on whether the compensation design includes two or three poles. (dominant pole compensations, or single pole compensation, is referred to as Type I compensation, but unfortunately it is not very useful for dealing successfully with switching regulators.) If the zero produced by the ESR of the output capacitor provides sufficient phase boost at crossover, Type II compensation is adequate. If the phase boost produced by the ESR of the output capacitor is not sufficient, another zero is added to the compensation network, and thus Type III is used. A general rule to determine the scheme whether the phase contribution of the ESR zero is greater than 70 degrees at crossover. In Figure 26, the location of the ESR zero corner frequency gives significantly different net phase at the crossover frequency. Using a linear approximation from Figure 26, the phase contribution of the ESR zero at crossover can be estimated by: $$\phi_{ESR} = 45 \times \log \frac{10 \times f_{CO}}{f_{ESR}} \tag{25}$$ If $\varphi_{ESR} \ge 70$ , then Type II compensation is adequate. If $\varphi_{ESR} < 70$ , use Type III, as an additional zero is needed. The total phase of the system at crossover is the sum of the contributing elements, namely: $$\varphi_T = \varphi_{LC} + \varphi_{ESR} + \varphi_{COMP} \tag{26}$$ where: $\varphi_{LC} = -180.$ $\varphi_{ESR}$ is as calculated in Equation 25. $$\varphi_{\text{COMP}} = -90 + \varphi_P + \varphi_Z \tag{27}$$ Note in the compensator phase expression shown in Equation 27, the -90 degree term is the phase contributed by the initial integrator pole. The $\varphi_P$ is the additional phase contributed by the high frequency compensation poles placed above crossover, and $\varphi_Z$ is the phase contributed by the compensation zeros placed below crossover. For the system to be stable at crossover, phase boost is required from the compensator. For stability, the total phase at crossover is designed to be equal to -120 degrees: $$\varphi_T = \varphi_{LC} + \varphi_{ESR} + \varphi_{COMP} \tag{28}$$ $$-120 = -180 + \varphi_{ESR} + -90 + \varphi_P + \varphi_Z \tag{29}$$ Define phase boost $\varphi_B$ to be that portion of the phase at crossover contributed by the compensator's higher order poles and zeros: $$\varphi_B = \varphi_P + \varphi_Z \tag{30}$$ $$\varphi_B = 150 - \varphi_{ESR} \tag{31}$$ Venable<sup>2</sup> showed that an optimum compensation solution was to place the zeros and poles symmetrically around the crossover frequency. He derived a factor known as K with which the frequencies of the compensation zeros and poles may be calculated. K is calculated for the type of compensation selected Figure 27. #### Type II Compensator Figure 27. Type II Compensation To calculate K for Type II compensation use: $$K = \tan\left(\frac{\varphi_B}{2} + 45\right) \tag{32}$$ Values of K between 4 and 15 are practical for implementation, so if the selected type of compensation does not yield a reasonable value of K, try the other type. From K, the frequency of the added zeros, $f_z$ , is below crossover by: $$f_Z = \frac{f_{CO}}{K}$$ for Type II (33) Similarly, the frequency of the added poles, $f_P$ , should be above crossover: $$f_P = f_{CO}K$$ for Type II (34) Select $R_{TOP}$ between 1 k and 10 k. A good starting value is 2 k. Next calculate $R_{BOT}$ as: $$R_{BOT} = \frac{V_{FB}R_{TOP}}{V_{OUT} - V_{FB}} \tag{35}$$ $$R_{BOT} = \frac{0.6 \, V \times R_{TOP}}{V_{OUT} - 0.6 \, V} \tag{36}$$ Note that if ratiometric tracking is used, substitute the actual FB voltage for the 0.6 V term used in Equation 36. Calculate the compensator gain needed at crossover to achieve 0 dB total system gain: $$A_T = A_{MOD} + A_{FILTER} + A_{COMP} \tag{37}$$ $$0 dB = A_{MOD} + A_{FILTER} + A_{COMP}$$ (38) $$A_{COMP} = 0 \text{ dB} - A_{MOD} - A_{FILTER}$$ (39) Calculate the value of $R_Z$ to achieve that gain: $$A_{COMP} = 20 \times \log \left( \frac{R_Z}{R_{TOP}} \right) \tag{40}$$ $$R_Z = R_{TOP} \times 10^{\left(\frac{A_{COMP}}{20}\right)} \tag{41}$$ Calculate the integrator cap value to place the compensation zero at the desired frequency: $$C_I = \frac{1}{2\pi R_Z f_Z} \tag{42}$$ Calculate the capacitor value for the high frequency pole: $$C_{HF} = \frac{1}{2\pi R_{\alpha} f_{p}} \tag{43}$$ <sup>&</sup>lt;sup>2</sup> D. Venable, "The K Factor: A New Mathematical Tool for Stability Analysis and Synthesis," 1983. #### Type III Compensator Figure 28. Type III Compensation $$K = \left(\tan\left(\frac{\varphi_B}{2} + 45\right)\right)^2 \tag{44}$$ and $$f_Z = \frac{f_{CO}}{\sqrt{K}} \tag{45}$$ and $$f_P = f_{CO} \sqrt{K} \tag{46}$$ Select $R_{\text{TOP}}$ between 1 k and 10 k. A good starting point is 2 k. Next calculator R<sub>BOT</sub> as: $$R_{BOT} = \frac{0.6 \, V \times R_{TOP}}{V_{OUT} + 0.6 \, V} \tag{47}$$ $$R_{BOT} = \frac{0.6 \, V \times R_{TOP}}{V_{OUT} - 0.6 \, V} \tag{48}$$ Note that if ratiometric tracking is used, substitute the actual FB voltage for the 0.6 V term in Equation 48. Calculate the feedforward capacitor to produce the first compensator 0: $$C_{FF} = \frac{1}{2\pi R_{TOP} f_Z} \tag{49}$$ Calculate the resistor of the feedforward network to provide the first high frequency compensator pole: $$R_{FF} = \frac{1}{2\pi C_{FF} f_P} \tag{50}$$ Calculate the impedance of the feedforward network at the crossover frequency, as this will be required to set the gain of the compensator: $$Z_{FF} = \frac{1}{2\pi C_{FF} f_{CO}} + R_{FF} \tag{51}$$ Calculate the compensator gain needed at crossover to achieve 0 dB total system gain: $$A_T = A_{MOD} + A_{FILTER} + A_{COMP}$$ (52) $$0 dB = A_{MOD} + A_{FILTER} + A_{COMP}$$ (53) $$A_{COMP} = 0 \text{ dB} - A_{MOD} - A_{FILTER}$$ (54) Calculate the value of R<sub>Z</sub> to achieve that gain: $$A_{COMP} = 20 \times \log \left( \frac{R_Z}{R_{TOP} || Z_{FF}} \right)$$ (55) $$R_{Z} = \left(R_{TOP} \mid\mid Z_{FF}\right) \times 10^{\left(\frac{A_{COMP}}{20}\right)}$$ (56) Calculate the integrator cap value to place the compensation zero at the desired frequency: $$C_I = \frac{1}{2\pi R_Z f_Z} \tag{57}$$ $$C_I = \frac{1}{2\pi R_Z f_Z} \tag{57}$$ Calculate the capacitor value for the high frequency pole: $$C_{HF} = \frac{1}{2\pi R_{Z} f_{P}}$$ (58) Check that the calculated component values are reasonable. For instance, capacitors smaller than about 47 pF should be avoided. Also, the ADP1823 error amplifier has finite output current drive, so $R_Z$ values less than a few $k\Omega$ and $C_I$ values greater than 10 nF should be avoided. If necessary, recalculate the compensation network with a different starting value of $R_{TOP}$ . If $C_{HF}$ is too small, start with a smaller value $R_{TOP}$ . If $R_Z$ is too small and $C_I$ is too big, start with a larger value of $R_{TOP}$ . This compensation technique should yield a good working solution. For a more exact method or to optimize for other system characteristics, a number of references and tools are available from your ADI application support team. #### **SOFT START** The ADP1823 uses an adjustable soft start to limit the output voltage ramp-up period, thus limiting the input inrush current. The soft start is set by selecting the capacitor, $C_{SS}$ , from SS1 and SS2 to GND. The ADP1823 charges $C_{SS}$ to 0.8 V through an internal 90 k $\Omega$ resistor. The voltage on the soft start capacitor while it is charging is $$V_{SS} = 0.8 \text{ V}^{\left(1 - e^{\frac{t_{SS}}{RC_{SS}}}\right)}$$ (59) The soft-start period ends when the voltage on the soft-start pin reaches 0.6 V. Substituting 0.6 V for V<sub>SS</sub> and solving for the number of RC time constants: $$0.6 V = 0.8 V^{\left(1 - e^{\frac{t_{SS}}{RC_{SS}}}\right)}$$ (60) $$t_{SS} = 1.386 RC_{SS}$$ (61) Because $R = 90 \text{ k}\Omega$ : $$C_{SS} = t_{SS} \times 8 \,\mu\text{F/sec} \tag{62}$$ where tss is the desired soft-start time in seconds. #### **VOLTAGE TRACKING** The ADP1823 includes a tracking feature that prevents an output voltage from exceeding a master voltage. This is especially important when the ADP1823 is powering separate power supply voltages on a single integrated circuit, such as the core and I/O voltages of a DSP or microcontroller. In these cases, improper sequencing can cause damage to the load. The ADP1823 tracking input is an additional positive input to the error amplifier. The feedback voltage is regulated to the lower of the 0.6 V reference or the voltage at TRK, so a lower voltage on TRK limits the output voltage. This feature allows implementation of two different types of tracking, coincident tracking where the output voltage is the same as the master voltage until the master voltage reaches regulation, or ratiometric tracking, where the output voltage is limited to a fraction of the master voltage. In all tracking configurations, the master voltage should be higher than the slave voltage. Note that the soft-start time setting of the master voltage should be longer than the soft-start of the slave voltage. This forces the rise time of the master voltage to be imposed on the slave voltage. If the soft-start setting of the slave voltage is longer, the slave comes up more slowly and the tracking relationship is not seen at the output. The slave channel should still have a softstart capacitor to give a small but reasonable soft-start time to protect in case of restart after a current-limit event. Figure 29. Voltage Tracking #### COINCIDENT TRACKING The most common application is coincident tracking, used in core vs. I/O voltage sequencing and similar applications. Coincident tracking limits the slave output voltage to be the same as the master voltage until it reaches regulation. Connect the slave TRK input to a resistor divider from the master voltage that is the same as the divider used on the slave FB pin. This forces the slave voltage to be the same as the master voltage. For coincident tracking, use $R_{TRKT} = R_{TOP}$ and $R_{TRKB} = R_{BOT}$ , where $R_{\text{TOP}}$ and $R_{\text{BOT}}$ are the values chosen in the section Compensating the Voltage Mode Buck Regulator. Figure 30. Coincident Tracking As the master voltage rises, the slave voltage rises identically. Eventually, the slave voltage reaches its regulation voltage, where the internal reference takes over the regulation while the TRK input continues to increase and thus remove itself from influencing the output voltage. To ensure that the output voltage accuracy isn't compromised by the TRK pin being too close in voltage to the 0.6 V reference, make sure that the final value of the master voltage is greater than the slave regulation voltage by at least 10%, or 60 mV as seen at the FB node, and the higher, the better. A difference of 60 mV between TRK and the 0.6 V reference produces about 3 mV of offset in the error amplifier, or 0.5%, at room temperature, while 100 mV between them produces only 0.6 mV or 0.1% offset. #### RATIOMETRIC TRACKING Ratiometric tracking limits the output voltage to a fraction of the master voltage. For example, the termination voltage for DDR memories, VTT, is set to half the VDD voltage. Figure 31. Ratiometric Tracking For ratiometric tracking, the simplest configuration is to tie the TRK pin of the slave channel to the FB pin of the master channel. This has the advantage of having the fewest components, but the accuracy suffers as the TRK pin voltage becomes equal to the internal reference voltage and an offset is imposed on the error amplifier of about -18 mV at room temperature. A more accurate solution is to provide a divider from the master voltage that sets the TRK pin voltage to be something lower than 0.6 V at regulation, for example, 0.5 V. The slave channel can be viewed as having a 0.5 V external reference supplied by the master voltage. Once this is complete, then the FB divider for the slave voltage is designed as in the section Compensating the Voltage Mode Buck Regulator, except to substitute the 0.5 V reference for the $V_{\text{FB}}$ voltage. The ratio of the slave output voltage to the master voltage is a function of the two dividers: $$\frac{V_{OUT}}{V_{MASTER}} = \frac{\left(1 + \frac{R_{TOP}}{R_{BOT}}\right)}{\left(1 + \frac{R_{TRKT}}{R_{TRKR}}\right)}$$ (63) Another option is to add another tap to the divider for the master voltage. Split the $R_{\text{BOT}}$ resistor of the master voltage into two pieces, with the new tap at 0.5 V when the master voltage is in regulation. This saves one resistor, but be aware that Type III compensation on the master voltage causes the feedforward signal of the master voltage to appear at the TRK input of the slave channel. # Setting the Channel 2 Undervoltage Threshold for Ratiometric Tracking If FB2 is regulated to a voltage lower than 0.6 V by configuring TRK2 for ratiometric tracking, the channel 2 undervoltage threshold can be set appropriately by splitting the top resistor in the voltage divider, as shown in Figure 32. $R_{BOT}$ is the same as calculated for the compensation in Equation 63, and $$R_{TOP} = R_A + R_B \tag{64}$$ Figure 32. Setting the Channel 2 Undervoltage Threshold The current in all the resistors is the same: $$\frac{V_{FB2}}{R_{ROT}} = \frac{V_{UV2} - V_{FB2}}{R_B} = \frac{V_{OUT2} - V_{UV2}}{R_A}$$ (65) where: $V_{UV2}$ is 600 mV. $V_{FB2}$ is the feedback voltage value set during the ratiometric tracking calculations. *V*<sub>OUT2</sub> is the Channel 2 output voltage. Solving for R<sub>A</sub> and R<sub>B</sub>: $$R_A = R_{BOT} \frac{\left(V_{OUTA2} - V_{UV2}\right)}{V_{FB2}} \tag{66}$$ $$R_{B} = R_{BOT} \frac{\left(V_{UV2} - V_{FB2}\right)}{V_{FB2}} \tag{67}$$ #### THERMAL CONSIDERATIONS The current required to drive the external MOSFETs comprises the vast majority of the power dissipation of the ADP1823. The on-chip LDO regulates down to 5 V, and this 5 V supplies the drivers. Because the full gate drive current passes through the LDO and then is dissipated in the gate drive, effectively the full gate charge is coming from the input voltage and dissipated on the ADP1823: $$P_D = V_{IN} f_{SW} (Q_{DH1} + Q_{DL1} + Q_{DH2} + Q_{DL2})$$ (68) where $V_{IN}$ is the voltage applied to IN. $f_{SW}$ is the switching frequency. Q numbers are the total gate charge specifications from the selected MOSFET data sheets. The power dissipation heats the ADP1823. As the switching frequency, the input voltage, and the MOSFET size increase, the power dissipation on the ADP1823 increases. Care must be taken not to exceed the maximum junction temperature. To calculate the junction temperature from the ambient temperature and power dissipation: $$T_{J} = T_{A} + P_{D} \theta_{JA} \tag{69}$$ The thermal resistance, $\theta_{JA}$ , of the package is typically 40°C/W depending on board layout, and the maximum specified junction temperature is 125°C, which means that at maximum ambient of 85°C without air flow, the maximum dissipation allowed is about 1 W. A thermal shutdown protection circuit on the ADP1823 shuts off the LDO and the controllers if the die temperature exceeds approximately 145°C, but this is a gross fault protection only and should not be relied upon for system reliability. ### PRINTED CIRCUIT LAYOUT CONSIDERATIONS When designing printed circuit boards, be sure to keep high current loops small. In addition, keep compensation and feedback components away from the switch nodes and their associated components. #### **CSP PACKAGE CONSIDERATIONS** The CSP package has an exposed die paddle on the bottom that efficiently conducts heat to the PCB. To achieve the optimum performance from the CSP package, give special consideration to the layout of the PCB. Use the following layout guidelines for the CSP package. - The pad pattern is given in Figure 33. The pad dimension should be followed closely for reliable solder joints while maintaining reasonable clearances to prevent solder bridging. - The thermal pad of the CSP package provides a low thermal impedance path to the PCB. Therefore, the PCB must be properly designed to effectively conduct the heat away from the package. This is achieved by adding thermal vias to the PCB, which provide a thermal path to the inner or bottom layers. See Figure 33 for the recommended via pattern. Note that the via diameter is small. This prevents the solder from flowing through the via and leaving voids in the thermal pad solder joint. Note that the thermal pad is attached to the die substrate, so the planes that the thermal pad is connected to must be electrically isolated or connected to GND. - The solder mask opening should be about 120 microns (4.7 mils) larger than the pad size, resulting in a minimum 60 microns (2.4 mils) clearance between the pad and the solder mask. - The paste mask opening is typically designed to match the pad size used on the peripheral pads of the LFCSP package. This should provide a reliable solder joint as long as the stencil thickness is about 0.125 mm. - The paste mask for the thermal pad needs to be designed for the maximum coverage to effectively remove the heat from the package. However, due to the presence of thermal vias and the large size of the thermal pad, eliminating voids may not be possible. Also, if the solder paste coverage is too large, solder joint defects may occur. Therefore, it is recommended to use multiple small openings over a single big opening in designing the paste mask. The recommended paste mask pattern is given in Figure 33. This pattern results in about 80% coverage, which should not degrade the thermal performance of the package significantly. - The recommended paste mask stencil thickness is 0.125 mm. A laser cut stainless steel stencil with trapezoidal walls should be used. - A no clean, Type 3 solder paste should be used for mounting the LFCSP package. Also, a nitrogen purge during the reflow process is recommended. - The package manufacturer recommends that the reflow temperature should not exceed 220°C and the time above liquidus is less than 75 seconds. The preheat ramp should be 3°C/second or lower. The actual temperature profile depends on the board density; the assembly house must determine what works best. | Table 4. Compensation Equations | | | | |---------------------------------------------------------------------------------------------------------------------------------|--------------|--|--| | Equations | Calculations | | | | $f_{CO} = \frac{f_{SW}}{10}$ | (70) | | | | $f_{LC} = \frac{1}{2\pi\sqrt{LC}}$ | (71) | | | | $f_{ESR} = \frac{1}{2\pi R_{ESR} C_{OUT}}$ | (72) | | | | $A_{FILTER} = -40 \ dB \times \log \left(\frac{f_{ESR}}{f_{LC}}\right) - 20 dB \times \log \left(\frac{f_{CO}}{f_{ESR}}\right)$ | (73) | | | | $A_{MOD} = 20 \log \left( \frac{V_{IN}}{V_{RAMP}} \right)$ | (74) | | | | $\varphi_{ESR} = 45 \times \log \frac{10 \times f_{CO}}{f_{ESR}}$ | (75) | | | | $\varphi_B = 150 - \varphi_{ESR}$ | (76) | | | | If $\varphi_{\rm ESR} \ge 70$ , use Type II compensation. | | | | Type II Compensation **Calculations** $K = \tan\left(\frac{\phi_B}{2} + 45\right)$ $$f_{Z} = \frac{f_{CO}}{K} \tag{77}$$ $$f_P = f_{CO}K \tag{78}$$ If $\varphi_{\rm ESR}$ < 70 , use Type III compensation. Select $R_{\text{TOP}}$ between 1 k and 10 k. A good starting value is 2 k. $$R_{BOT} = \frac{V_{FB}R_{TOP}}{V_{OUT} - V_{FB}}$$ (80) $$A_{COMP} = 0 dB - A_{MOD} - A_{FILTER}$$ (81) $$R_Z = R_{TOP} \times 10^{\left(\frac{A_{COMP}}{20}\right)} \tag{82}$$ $$C_I = \frac{1}{2\pi R_Z f_Z} \tag{83}$$ $$C_{HF} = \frac{1}{2\pi R_Z f_P} \tag{84}$$ Type III Compensation **Calculations** $$K = \left(\tan\left(\frac{\phi_B}{2} + 45\right)\right)^2 \tag{85}$$ $$f_Z = \frac{f_{CO}}{\sqrt{K}} \tag{86}$$ $$f_P = f_{CO} \sqrt{K} \tag{87}$$ Select $R_{\text{TOP}}$ between 1 k and 10 k. A good starting value is 2 k. $$R_{BOT} = \frac{0.6 \, V \times R_{TOP}}{V_{OUT} - 0.6 \, V} \tag{88}$$ $$C_{FF} = \frac{1}{2\pi R_{TOP} f_Z} \tag{89}$$ | Type III Compensation (continued) | | Calculations | |-------------------------------------------------------------------------------------------|------|--------------| | $R_{FF} = rac{1}{2\pi C_{FF} f_P}$ | | | | $2\pi C_{FF} J_{P}$ | (90) | | | $Z_{FF} = \frac{1}{2\pi C_{FF} f_{CO}} + R_{FF}$ | | | | $2\pi \mathrm{C}_{\mathrm{FF}} f_{\mathrm{CO}}$ | (91) | | | $A_{COMP} = 0 dB - A_{MOD} - A_{FILTER}$ | (92) | | | $R_Z = \left(R_{TOP} \mid\mid Z_{FF}\right) \times 10^{\left(\frac{A_{COMP}}{20}\right)}$ | | | | $R_Z = (R_{TOP} \mid\mid Z_{FF}) \times 10^{(-20)}$ | (93) | | | $C_I = \frac{1}{2\pi R_Z f_Z}$ | | | | $2\pi R_Z f_Z$ | (94) | | | $C_{HF} = \frac{1}{2\pi R_Z f_P}$ | | | | $2\pi R_z f_p$ | (95) | | # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-VHHD-2 Figure 33. 32-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 5 mm × 5 mm Body, Very Thin Quad (CP-32-2) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-----------------------------|-------------------|--------------------------------------------------|----------------| | ADP1823ACPZ-R7 <sup>1</sup> | −40°C to +85°C | 32-Lead Lead Frame Chip Scale Package (LFCSP_VQ) | CP-32-2 | $<sup>^{1}</sup>$ Z = Pb-free part. | ADP1823 | | | | | |---------|--|--|--|--| |---------|--|--|--|--| NOTES