## FM27C256 ## 262,144-Bit (32K x 8) High Performance CMOS EPROM ## **General Description** The FM27C256 is a 256K Electrically Programmable Read Only Memory. It is manufactured in Fairchild's latest CMOS split gate EPROM technology which enables it to operate at speeds as fast as 90 ns access time over the full operating range. The FM27C256 provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 90 ns access time provides high speed operation with high-performance CPUs. The FM27C256 offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility. The FM27C256 is configured in the standard EPROM pinout which provides an easy upgrade path for systems which are currently using standard EPROMs. The FM27C256 is one member of a high density EPROM Family which range in densities up to 4 Mb. #### **Features** - High performance CMOS - -90, 120, 150 ns access time - JEDEC standard pin configuration - 32-pin PLCC package - 28-pin CERDIP package - Drop-in replacement for 27C256 or 27256 - Manufacturer's identification code ## **Block Diagram** ## **Connection Diagrams** | 27C040 | 27C010 | 27C512 | | DIP | 27C512 | 27C010 | 27C040 | |-----------------|-----------------|-----------------|---------------------|----------------------|--------------------|-----------------|-----------------| | XX/VPP | XX/VPP | | EN/ | DIP<br>127C256 | | Vcc | Vcc | | A16 | A16 | | | 7 | | XX/PGM | A18 | | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | V <sub>PP</sub> 🗌 1 | 28 □ V <sub>CC</sub> | Vcc | XX | A17 | | A12 | A12 | A12 | A12 🗌 2 | 27 🔲 A <sub>14</sub> | A14 | A14 | A14 | | A7 | A7 | A7 | A7 🗌 3 | 26 🗌 A <sub>13</sub> | A13 | A13 | A <sub>13</sub> | | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> 🗌 4 | 25 🗌 A <sub>8</sub> | A <sub>8</sub> | A8 | A8 | | A5 | A5 | A5 | A5 🗆 5 | 24 🗀 A9 | A9 | A9 | A9 | | A4 | A4 | A4 | A4 🗌 6 | 23 🔲 A11 | A11 | A <sub>11</sub> | A <sub>11</sub> | | Аз | Аз | Аз | A3 🗌 7 | 22 🔲 ŌĒ | OE/V <sub>PP</sub> | ŌĒ | ŌĒ | | A <sub>2</sub> | A <sub>2</sub> | A2 | A2 🗌 8 | 21 🔲 A <sub>10</sub> | A10 | A10 | A10 | | A <sub>1</sub> | A <sub>1</sub> | Α1 | A1 🗌 9 | 20 CE/PGM | CE/PGM | CE | CE/PGM | | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> 🗌 10 | 19 🔲 O7 | 07 | 07 | 07 | | 00 | 00 | 00 | O <sub>0</sub> 🗌 11 | 18 🔲 O6 | 06 | 06 | 06 | | 01 | 01 | 01 | 01 🗌 12 | 17 🔲 O <sub>5</sub> | 05 | 05 | 05 | | 02 | 02 | 02 | O <sub>2</sub> 🗌 13 | 16 🗌 O4 | 04 | 04 | 04 | | GND | GND | GND | GND 🗌 14 | 15 🗆 O3 | О3 | О3 | О3 | Note: Compatible EPROM pin configurations are shown in the blocks adjacent to the FM27C256 pins. # Commercial Temp. Range (0°C to +70°C) $V_{CC}$ = 5V ±10% | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | FM27C256 Q, V 90 | 90 | | FM27C256 Q, V 120 | 120 | | FM27C256 Q, V 150 | 150 | # Extended Temp. Range (-40°C to +85°C) $V_{CC}$ = 5V ±10% | Parameter/Order Number | Access Time (ns) | |------------------------|------------------| | FM27C256 QE, VE 90 | 90 | | FM27C256 QE, VE 120 | 120 | | FM27C256 QE, VE 150 | 150 | Package Types: FM27C256 Q, V XXX Q = Quartz-Windowed Ceramic DIP V = Surface-Mount PLCC - All Packages conform to the JEDEC standard. - · All versions are guaranteed to function for slower speeds. #### **Pin Names** | Symbol | Description | |--------|--------------------------| | A0-A14 | Addresses | | CE/PGM | Chip Enable/Program | | ŌĒ | Output Enable | | 00–07 | Outputs | | XX | Don't Care (during Read) | ## **PLCC** 2 ## **Absolute Maximum Ratings** (Note 1) **ESD Protection** > 2000V Storage Temperature -65°C to +150°C All Output Voltages with Respect to Ground V<sub>CC</sub> + 1.0V to GND -0.6V All Input Voltages except A9 with Respect to Ground -0.6V to +7V **Operating Range** $\ensuremath{V_{PP}}$ and A9 with Respect to Ground -0.7V to +14V V<sub>CC</sub> Supply Voltage with Respect to Ground -0.6V to +7V | Range | Temperature | $V_{CC}$ | |------------|----------------|----------| | Comm'l | 0°C to +70°C | +5V ±10% | | Industrial | -40°C to +85°C | +5V ±10% | ## **Read Operation** ## **DC Electrical Characteristics** Over Operating Range with $V_{PP} = V_{CC}$ | Symbol | Parameter | Test Conditions | Min | Max | Units | |-------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------| | V <sub>IL</sub> | Input Low Level | | -0.5 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | 2.0 | V <sub>CC</sub> +1 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -2.5 mA | 3.5 | | V | | I <sub>SB1</sub><br>(Note 11) | V <sub>CC</sub> Standby Current (CMOS) | $\overline{\text{CE}} = V_{\text{CC}} \pm 0.3V$ | | 100 | μА | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (TTL) | CE = V <sub>IH</sub> | | 1 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current<br>TTL Inputs | $\overline{CE} = \overline{OE} = V_{IL}, f=5 \text{ MHz}$<br>Inputs = $V_{IH}$ or $V_{IL}$ , I/O = 0 mA | | 35 | mA | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | 10 | μА | | V <sub>PP</sub> | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> - 0.7 | V <sub>CC</sub> | V | | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 5.5V or GND | -1 | 1 | μА | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 5.5V or GND | -10 | 10 | μА | ## AC Electrical Characteristics Over Operating Range with $V_{PP} = V_{CC}$ | Symbol | Parameter | 9 | 90 | | 120 | | 150 | | |-----------------------------|----------------------------------------------------------------|-----|-----|-----|-----|-----|-----|----| | | | Min | Max | Min | Max | Min | Max | | | t <sub>ACC</sub> | Address to Output Delay | | 90 | | 120 | | 150 | ns | | t <sub>CE</sub> | CE to Output Delay | | 90 | | 120 | | 150 | ] | | t <sub>OE</sub> | OE to Output Delay | | 35 | | 50 | | 50 | | | t <sub>DF</sub><br>(Note 2) | Output Disable to<br>Output Float | | 30 | | 35 | | 45 | | | t <sub>OH</sub><br>(Note 2) | Output Hold from Addresses, CE or OE, Whichever Occurred First | 0 | | 0 | | 0 | | | ## **Capacitance** (Note 2) $T_A = +25$ °C, f = 1 MHz | Syn | nbol | Parameter | Conditions | Тур | Max | Units | |-----|------|--------------------|-----------------------|-----|-----|-------| | С | IN | Input Capacitance | $V_{IN} = 0V$ | 6 | 12 | pF | | Co | DUT | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 12 | pF | #### **AC Test Conditions** Output Load 1 TTL Gate and CL = 100 pF (Note 8) Input Rise and Fall Times Input Pulse Levels 0.45 to 2.4V Timing Measurement Reference Level (Note 10) Inputs 0.8V and 2.0V Outputs 0.8V and 2.0V ## AC Waveforms (Note 6) (Note 7) (Note 9) ≤ 5 ns Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. $\textbf{Note 3:} \ \ \, \overline{\text{OE}} \text{ may be delayed up to } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ without impacting } \\ \\ t_{\text{ACC}} \cdot t_{\text{OE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the falling edge of } \\ \overline{\text{CE}} \text{ after the fall$ **Note 4:** The $t_{DF}$ and $t_{CF}$ compare level is determined as follows: High to TRI-STATE®, the measured V<sub>OH1</sub> (DC) - 0.10V; Low to TRI-STATE, the measured $V_{OL1}$ (DC) + 0.10V; Low to TRI-STATE, the measured $V_{OL1}$ (DC) + 0.10V. Note 5: TRI-STATE may be attained using $\overline{OE}$ or $\overline{CE}$ . Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between $V_{CC}$ and GND. Note 7: The outputs must be restricted to $V_{CC}$ + 1.0V to avoid latch-up and device damage. Note 8: TTL Gate: $I_{OL} = 1.6$ mA, $I_{OH} = -400$ $\mu$ A. $C_L = 100 \text{ pF}$ includes fixture capacitance. Note 9: $V_{PP}$ may be connected to $V_{CC}$ except during programming. Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max. Note 11: CMOS inputs: $V_{IL} = GND \pm 0.3V, \ V_{IH} = V_{CC} \pm 0.3V.$ ## Programming Characteristics (Note 12) (Note 13) (Note 14) (Note 15) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------------------------------------------------|----------------------|------|-------|------|-------| | t <sub>AS</sub> | Address Setup Time | | 1 | | | μs | | t <sub>OES</sub> | OE Setup Time | | 1 | | | μs | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | | 1 | | | μs | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | | 1 | | | μs | | t <sub>DS</sub> | Data Setup Time | | 1 | | | μs | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 1 | | | μs | | t <sub>DF</sub> | Output Enable to Output<br>Float Delay | CE = V <sub>IL</sub> | 0 | | 60 | ns | | t <sub>PW</sub> | Program Pulse Width | | 45 | 50 | 105 | μs | | t <sub>OE</sub> | Data Valid from OE | CE = V <sub>IL</sub> | | | 100 | ns | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current CE = V <sub>IL</sub> during Programming Pulse | | | | 30 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Supply Current | | | | 50 | mA | | T <sub>A</sub> | Temperature Ambient | | 20 | 25 | 30 | °C | | V <sub>CC</sub> | Power Supply Voltage | | 6.25 | 6.5 | 6.75 | V | | V <sub>PP</sub> | Programming Supply Voltage | | 12.5 | 12.75 | 13.0 | V | | t <sub>FR</sub> | Input Rise, Fall Time | | 5 | | | ns | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0.45 | V | | V <sub>IH</sub> | Input High Voltage | | 2.4 | 4.0 | | V | | t <sub>IN</sub> | Input Timing Reference Voltage | | 0.8 | | 2.0 | V | | t <sub>out</sub> | Output Timing Reference Voltage | | 0.8 | | 2.0 | V | ## **Programming Waveforms** (Note 14) Note 12: Fairchild's standard product warranty applies to devices programmed to specifications described herein. Note 13: $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ . The EPROM must not be inserted into or removed from a board with voltage applied to $V_{PP}$ or $V_{CC}$ . Note 14: The maximum absolute allowable voltage which may be applied to the V<sub>PP</sub> pin during programming is 14V. Care must be taken when switching the V<sub>PP</sub> supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across V<sub>PP</sub>, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 15: During power up the $\overline{PGM}$ pin must be brought high $(\ge V_{lh})$ either coincident with or before power is applied to $V_{PP}$ . ## **Turbo Programming Algorithm Flow Chart** Note: The standard National Semiconductor algorithm may also be used but it will have longer programming time. FIGURE 1. 6 # Functional Description DEVICE OPERATION The six modes of operation of the EPROM are listed in Table 1. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are $V_{\text{CC}}$ and $V_{\text{PP}}$ . The $V_{\text{PP}}$ power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The $V_{\text{CC}}$ power supply must be at 6.5V during the three programming modes, and at 5V in the other three modes. #### **Read Mode** The EPROM has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE/PGM}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to the delay from $\overline{\text{CE}}$ to output ( $t_{\text{CE}}$ ). Data is available at the outputs $t_{\text{OE}}$ after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE/PGM}}$ has been low and addresses have been stable for at least $t_{\text{ACC}}$ – $t_{\text{OE}}$ . ### **Standby Mode** The EPROM has a standby mode which reduces the active power dissipation by over 99%, from 385 mW to 0.55 mW. The EPROM is placed in the standby mode by applying a CMOS high signal to the $\overline{\text{CE/PGM}}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. #### **Output Disable** The EPROM is placed in output disable by applying a TTL high signal to the $\overline{\text{OE}}$ input. When in output disable all circuitry is enabled, except the outputs are in a high impedance state (TRI-STATE). #### **Output OR-Typing** Because the EPROM is usually used in larger memory arrays, Fairchild has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - 1. the lowest possible memory power dissipation, and - complete assurance that output bus contention will not occur. To most efficiently use these two control lines, it is recommended that $\overline{CE}/\overline{PGM}$ be decoded and used as the primary device selecting function, while $\overline{OE}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. #### **Programming** CAUTION: Exceeding 14V on pin 1 ( $V_{PP}$ ) will damage the EPROM. Initially, and after each erasure, all bits of the EPROM are in the "1's" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" will be programmed, both "1's" and "0's" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The EPROM is in the programming mode when the $V_{PP}$ power supply is at 12.75V and $\overline{OE}$ is at $V_{IH}$ . It is required that at least a 0.1 $\mu$ F capacitor be placed across $V_{PP}$ , $V_{CC}$ to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. When the address and data are stable, an active low, TTL program pulse is applied to the $\overline{\text{CE/PGM}}$ input. A program pulse must be applied at each address location to be programmed. The EPROM is programmed with the Turbo Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 50 $\mu$ s pulses until it verifies good, up to a maximum of 10 pulses. Most memory cells will program with a single 50 $\mu$ s pulse. (The standard National Semiconductor Algorithm may also be used but it will have longer programming time.) The EPROM must not be programmed with a DC signal applied to the $\overline{\text{CE/PGM}}$ input. Programming multiple EPROM in parallel with the same data can be easily accomplished due to the simplicity of the programming requirments. Like inputs of the parallel EPROM may be connected together when they are programmed with the same data. A low level TTL pulse applied to the $\overline{\text{CE}/\text{PGM}}$ input programs the paralleled EPROM. #### **Program Inhibit** Programming multiple EPROMs in parallel with different data is also easily accomplished. Except for $\overline{\text{CE/PGM}}$ , all like inputs (including $\overline{\text{OE}}$ ) of the parallel EPROMs may be common. A TTL low level program pulse applied to an EPROM's CE/PGM input with $V_{PP}$ at 12.75V will program that EPROM. A TTL high level $\overline{\text{CE/PGM}}$ input inhibits the other EPROMs from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with $V_{PP}$ at 12.75V. $V_{PP}$ must be at $V_{CC},$ except during programming and program verify. #### **AFTER PROGRAMMING** Opaque labels should be placed over the EPROM window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. #### MANUFACTURER'S IDENTIFICATION CODE The EPROM has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code. The Manufacturer's Identification code, shown in Table 2, specifically identifies the manufacturer and device type. The code for FM27C256 is "8F04", where "8F" designates that it is made by Fairchild Semiconductor, and "04" designates a 256K part. The code is accessed by applying 12V $\pm 0.5$ V to address pin A9. Addresses A1–A8, A10–A16, and all control pins are held at V<sub>IL</sub>. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at V<sub>IH</sub> for the device code. The code is read on the eight data pins, O0–O7. Proper code access is only guaranteed at 25°C to $\pm 5$ °C. 7 www.fairchildsemi.com # Functional Description (Continued) ERASURE CHARACTERISTICS The erasure characteristics of the device are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å–4000Å range. The recommended erasure procedure for the EPROM is exposure to short wave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The EPROM should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure An erasure system should be calibrated periodically. The distance from lamp to device should be maintained at one inch. The erasure time increases as the square of the distance from the lamp (if distance is doubled the erasure time increases by factor of 4). Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. #### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent of the output capacitance loading of the device. The associated $\mathrm{V}_{\mathrm{CC}}$ transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 $\mu$ F ceramic capacitor be used on every device between $V_{CC}$ and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between $V_{\rm CC}$ and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. #### **Mode Selection** The modes of operation of FM27C256 listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for $V_{\rm PP}$ and A9 for device signature. **TABLE 1. Modes Selection** | Pins | CE/PGM | ŌĒ | V <sub>PP</sub> | V <sub>cc</sub> | Outputs | |-----------------|-----------------|-----------------|-----------------|-----------------|------------------| | Mode | | | | | | | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>CC</sub> | 5.0V | D <sub>OUT</sub> | | Output Disable | X<br>(Note 16) | V <sub>IH</sub> | V <sub>CC</sub> | 5.0V | High-Z | | Standby | V <sub>IH</sub> | Х | V <sub>cc</sub> | 5.0V | High-Z | | Programming | V <sub>IL</sub> | VIH | 12.75V | 6.25V | D <sub>IN</sub> | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | 12.75V | 6.25V | D <sub>OUT</sub> | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | 12.75V | 6.25V | High-Z | Note 16: X can be V<sub>IL</sub> or V<sub>IH</sub>. **TABLE 2. Manufacturer's Identification Code** | Pins | A0<br>(10) | A9<br>(24) | O7<br>(19) | O6<br>(18) | O5<br>(17) | O4<br>(16) | O3<br>(15) | O2<br>(13) | O1<br>(12) | O0<br>(11) | Hex<br>Data | |-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------| | Manufacturer Code | $V_{IL}$ | 12V | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 8F | | Device Code | V <sub>IH</sub> | 12V | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 04 | 8 ## Physical Dimensions inches (millimeters) unless otherwise noted UV Window Cavity Dual-In-Line CerDIP Package (Q) Order Number FM27C256QXXX Package Number J28AQ ## Physical Dimensions inches (millimeters) unless otherwise noted 32-Lead Plastic Leaded Chip Carrier (PLCC) Order Number FM27C256VXXX Package Number VA32A ### Life Support Policy Fairchild's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of Fairchild Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which. (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. | Fairchild Semiconductor | |--------------------------| | Americas | | Customer Response Center | | Tel. 1-888-522-5372 | | Fairchild Semiconductor Europe | | | |--------------------------------|------|---------------------| | | Fax: | +44 (0) 1793-856858 | | Deutsch | Tel: | +49 (0) 8141-6102-0 | | English | Tel: | +44 (0) 1793-856856 | | Français | Tel: | +33 (0) 1-6930-3696 | | Italiano | Tel: | +39 (0) 2-249111-1 | Fairchild Semiconductor Hong Kong 8/F, Room 808, Empire Centre 68 Mody Road, Tsimshatsui East Kowloon. Hong Kong Tel; +852-2722-8338 Fax: +852-2722-8383 Fairchild Semiconductor Fairchild Semiconductor Japan Ltd. 4F, Natsume Bldg. 2-18-6, Yushima, Bunkyo-ku Tokyo, 113-0034 Japan Tel: 81-3-3818-8840 Fax: 81-3-3818-8841 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications