

## Modulation PLL for GSM, DCS and PCS Systems

#### **Description**

The U2894B is a monolithic integrated circuit manufactured using TEMIC Semiconductors' advanced silicon bipolar UHF5S technology. The device integrates a mixer, an I/Q modulator, a phase-frequency detector (PFD) with two synchronous programmable dividers, and a charge pump. The U2894B is designed for cellular phones such as GSM900, DCS1800, and PCS1900, applying a transmitter architecture at which the VCO operates at the TX output frequency. No duplexer is needed since the out-of-band noise is very low. The

U2894B exhibits low power consumption. Broadband operation provides high flexibility for multi-band frequency mappings. The IC is available in a shrinked small-outline 28-pin package (SSO28).

The U2893B offers the same functionality with other divider ratios.

Electrostatic sensitive device. Observe precautions for handling.



#### **Features**

- Supply-voltage range 2.7 V to 5.5 V
- Current consumption 50 mA
- Power-down functions
- High-speed PFD and charge pump (CP)
- Small CP saturation voltages (0.5/0.6 V)
- Programmable dividers and CP polarity
- Low-current standby mode

#### **Benefits**

- Novel TX architecture saves filter costs
- Extended battery operating time without duplexer
- Less board space (few external components)
- VCO control without voltage doubler
- Small SSO28 package
- One device for all GSM bands

#### **Block Diagram**



Figure 1. Block diagram



## **Ordering Information**

| Extended Type Number | Package | Remarks          |
|----------------------|---------|------------------|
| U2894B-AFS           | SSO28   | Tube             |
| U2894B-AFSG3         | SSO28   | Taped and reeled |

## **Pin Description**



Figure 2. Pinning

| Pin | Symbol            | Function                            |
|-----|-------------------|-------------------------------------|
| 1   | I                 | In-phase baseband input             |
| 2   | NI                | Complementary to I                  |
| 3   | MDLO              | I/Q-modulator LO input              |
| 4   | GND 1)            | Negative supply                     |
| 5   | MDO               | I/Q-modulator output                |
| 6   | NMDO              | Complementary to MDO                |
| 7   | VS1 <sup>3)</sup> | Positive supply (I/Q MOD)           |
| 8   | VSP               | Pos. supply charge pump             |
| 9   | CPO               | Charge-pump output                  |
| 10  | GNDP 2)           | Neg. supply charge pump             |
| 11  | CPC               | Charge-pump current control (input) |
| 12  | PUMIX             | Power-up, mixer only                |
| 13  | RD                | R-divider input                     |
| 14  | NRD               | Complementary to RD                 |
| 15  | MC                | Mode control                        |
| 16  | ND                | N-divider input                     |
| 17  | NND               | Complementary to ND                 |
| 18  | GND 1)            | Negative supply                     |
| 19  | PU                | Power-up, whole chip except mixer   |
| 20  | MIXLO             | Mixer LO input                      |
| 21  | VS2 3)            | Positive supply (MISC.)             |
| 22  | RF                | Mixer RF-input                      |
| 23  | NRF               | Complementary to RF                 |
| 24  | GND 1)            | Negative supply                     |
| 25  | MIXO              | Mixer output                        |
| 26  | VS3 <sup>3)</sup> | Positive supply (mixer)             |
| 27  | NQ                | Complementary to Q                  |
| 28  | Q                 | Quadphase baseband input            |

- All GND pins must be connected to GND potential. No DC voltage between GND pins!
- $^{2)}$  Max. voltage between GNDP and GND pins  $\leq 200 \text{ mV}$
- The maximum permissible voltage difference between pins VS1, VS2 and VS3 is  $\leq$  200 mV.



## **Absolute Maximum Ratings**

| Parameters                                   | Symbol                              | Value                           | Unit |
|----------------------------------------------|-------------------------------------|---------------------------------|------|
| Supply voltage VS1, VS2, VS3                 | $V_{ m VS\#}$                       | $\leq V_{VSP}$                  | V    |
| Supply voltage charge pump VSP               | $V_{ m VSP}$                        | 5.5                             | V    |
| Voltage at any input                         | $ m V_{ m Vi\#}$                    | $-0.5 \le V_{VS} + 0.5 \le 5.5$ | V    |
| Current at any input / output pin except CPC | I <sub>I#</sub>     I <sub>O#</sub> | 2                               | mA   |
| CPC output currents                          | I <sub>CPC</sub>                    | 5                               | mA   |
| Ambient temperature                          | T <sub>amb</sub>                    | -20 to +85                      | °C   |
| Storage temperature                          | $T_{stg}$                           | -40 to +125                     | °C   |

## **Operating Range**

| Parameters          | Symbol              | Value      | Unit |
|---------------------|---------------------|------------|------|
| Supply voltage      | $V_{VS\#}, V_{VSP}$ | 2.7 to 5.5 | V    |
| Ambient temperature | T <sub>amb</sub>    | -20 to +85 | °C   |

## **Thermal Resistance**

| Parameters             | Symbol     | Value | Unit |
|------------------------|------------|-------|------|
| Junction ambient SSO28 | $R_{thJA}$ | 130   | K/W  |

## **Electrical Characteristics**

 $T_{amb} = 25^{\circ}C$ ,  $V_S = 2.7$  to 5.5 V

| Parameters                                    | Parameters Test Conditions / Pin |                   | Min.                   | Тур. | Max. | Unit              |
|-----------------------------------------------|----------------------------------|-------------------|------------------------|------|------|-------------------|
| DC supply                                     |                                  |                   |                        |      |      |                   |
| Supply voltages VS#                           | $V_{VS1} = V_{VS2} = V_{VS3}$    | V <sub>VS#</sub>  | 2.7                    |      | 5.5  | V                 |
| Supply voltage VSP                            |                                  | $V_{VSP}$         | V <sub>VS#</sub> - 0.3 |      | 5.5  | V                 |
| Supply current I <sub>VS1</sub>               | Active $(V_{PU} = VS)$           | I <sub>VS1A</sub> |                        | 18   | 23   | mA                |
|                                               | Standby $(V_{PU} = 0)$           | I <sub>VS1Y</sub> |                        |      | 20   | μA                |
| Supply current I <sub>VS2</sub>               | Active $(V_{PU} = VS)$           | I <sub>VS2A</sub> |                        | 17   | 22   | mA                |
|                                               | Standby $(V_{PU} = 0)$           | I <sub>VS2Y</sub> |                        |      | 20   | μA                |
| Supply current I <sub>VS3</sub>               | Active $(V_{PUMIX} = VS)$        | I <sub>VS3A</sub> |                        | 13   | 17   | mA                |
|                                               | Standby $(V_{PUMIX} = 0)$        | $I_{VS3Y}$        |                        |      | 30   | μA                |
| Supply current I <sub>VSP</sub> <sup>1)</sup> | Active $(V_{PU} = VS, CPC open)$ | $I_{ m VSPA}$     |                        | 1.4  | 1.8  | mA                |
|                                               | Standby $(V_{PU} = 0)$           | I <sub>VSPY</sub> |                        |      | 20   | μΑ                |
| N & R divider inputs ND                       | , NND & RD, NRD                  |                   |                        |      |      |                   |
| N:1 divider frequency                         | 50-Ω source                      | $f_{ND}$          | 100                    |      | 600  | MHz               |
| R:1 divider frequency                         | 50-Ω source                      | $f_{RD}$          | 100                    |      | 600  | MHz               |
| Input impedance                               | Active & standby                 | $Z_{RD}, Z_{ND}$  | 1 kΩ                   |      | 2 pF | _                 |
| Input sensitivity                             | 50-Ω source                      | $V_{RD}, V_{ND}$  | 20                     |      | 200  | mV <sub>rms</sub> |

<sup>1)</sup> Mean value measured with  $F_{ND}$  = 151 MHz,  $F_{RD}$  = 150 MHz, current vs. time, figure 3.

Rev. A4, 25–Feb–00 3 (16)



## **Electrical Characteristics (continued)**

 $T_{amb} = 25$ °C,  $V_S = 2.7$  to 5.5 V

| Parameters                              | Test Conditions / Pin                                                  | Symbol                                                              | Min.          | Тур.  | Max.           | Unit              |  |
|-----------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|---------------|-------|----------------|-------------------|--|
| Phase-frequency detector (PFD)          |                                                                        |                                                                     |               |       |                |                   |  |
| PFD operation                           | $f_{ND} = 450 \text{ MHz}, N = 2$<br>$f_{RD} = 450 \text{ MHz}, R = 2$ | $f_{ m PFD}$                                                        | 50            |       | 225            | MHz               |  |
| Frequency comparison only <sup>3)</sup> | f <sub>ND</sub> = 600 MHz, N = 2<br>f <sub>RD</sub> = 450 MHz, R = 2   | f <sub>FD</sub>                                                     |               |       | 300            | MHz               |  |
| I/Q modulator baseband                  | l inputs I, NI & Q, NQ                                                 |                                                                     |               |       |                |                   |  |
| DC voltage                              | Referred to GND                                                        | V <sub>I</sub> , V <sub>NI</sub> , V <sub>Q</sub> , V <sub>NQ</sub> | 1.35          | VS1/2 | VS1/2<br>+ 0.1 | V                 |  |
| MD_IQ                                   | Frequency range                                                        | f <sub>IO</sub>                                                     | DC            |       | 1              | MHz               |  |
| AC voltage <sup>4)</sup>                | Referred to GND                                                        | $\begin{array}{c} AC_{I,}AC_{NI,} \\ AC_{Q,}AC_{NQ} \end{array}$    |               | 200   |                | mV <sub>pp</sub>  |  |
|                                         | Differential (preferres)                                               | AC <sub>DI</sub> , AC <sub>DQ</sub>                                 |               | 400   |                | mV <sub>pp</sub>  |  |
| I/Q modulator LO input                  | t MDLO                                                                 |                                                                     |               |       |                |                   |  |
| MDLO                                    | Frequency range                                                        | f <sub>MDLO</sub>                                                   | 50            |       | 450            | MHz               |  |
| Input impedance                         | Active & standby                                                       | $Z_{MDLO}$                                                          |               | 250   |                | Ω                 |  |
| Input level 50-Ω source                 |                                                                        | P <sub>MDLO</sub>                                                   | -11           | -8    | -5             | dBm               |  |
| I/Q modulator outputs I                 | MDO, NMDO                                                              |                                                                     |               |       |                |                   |  |
| DC current                              | $V_{MDO}$ , $V_{NMDO} = VS$                                            | I <sub>MDO</sub> , I <sub>NMDO</sub>                                |               | 2.4   |                | mA                |  |
| Voltage compliance                      | $V_{MDO}$ , $V_{NMDO} = VC$                                            | VC <sub>MDO</sub> , VC <sub>NMDO</sub>                              | $V_{S} - 0.7$ |       | 5.5            | V                 |  |
| MDO output level (differential)         | 500 $\Omega$ to VS <sup>5)</sup>                                       | P <sub>MDO</sub>                                                    | 120           |       | 150            | mV <sub>rms</sub> |  |
| Carrier suppression 5)                  |                                                                        | CS <sub>MDO</sub>                                                   | -32           | -35   |                | dBc               |  |
| Sideband suppression <sup>5)</sup>      |                                                                        | SS <sub>MDO</sub>                                                   | -35           | -40   |                | dBc               |  |
| IF spurious <sup>5)</sup>               | $f_{LO} \pm 3 \times f_{mod}$                                          | SP <sub>MDO</sub>                                                   |               | -50   | -45            | dBc               |  |
| Noise 5)                                | @ 400 kHz off carrier                                                  | N <sub>MDO</sub>                                                    |               |       | -115           | dBc/Hz            |  |
| Frequency range                         |                                                                        | $f_{	ext{MDO}}$                                                     | 50            |       | 450            | MHz               |  |
| Mixer (900 MHz)                         |                                                                        |                                                                     |               |       |                |                   |  |
| RF input level                          | 900 MHz                                                                | P9 <sub>RF</sub>                                                    | -23           |       | -17            | dBm               |  |
| LO-spurious at<br>RF/NRF port           | @ $P9_{MIXLO} = -10 \text{ dBm}$<br>@ $P9_{RF} = -15 \text{ dBm}$      | SP9 <sub>RF</sub>                                                   |               |       | -40            | dBm               |  |
| MIXLO input level                       | 0.05 to 2 GHz                                                          | P9 <sub>MIXLO</sub>                                                 | -22           |       | -12            | dBm               |  |
| MIXO (100-Ω load)                       | Frequency range                                                        | f <sub>MIXO</sub>                                                   | 50            |       | 450            | MHz               |  |
| Output level 6)                         |                                                                        | P9 <sub>MIXO</sub>                                                  |               | 70    |                | mV <sub>rms</sub> |  |
| Carrier suppression                     |                                                                        | CS9 <sub>MIXO</sub>                                                 | -20           |       |                | dBc               |  |

<sup>&</sup>lt;sup>3)</sup> PFD can be used as a frequency comparator until 300 MHz for loop acquisition

Single-ended operation (complementary baseband input is AC-grounded) leads to reduced linearity (degrading suppression of odd harmonics)

<sup>5)</sup> With typical drive levels at MDLO- & I/Q-inputs

<sup>6) —1</sup> dB compression point (CP-1)



## **Electrical Characteristics (continued)**

 $T_{amb} = 25^{\circ}C$ ,  $V_S = 2.7$  to 5.5 V

| Parameters                                                   | Test Conditions / Pin                                              | Symbol                   | Min. | Тур. | Max.                  | Unit    |
|--------------------------------------------------------------|--------------------------------------------------------------------|--------------------------|------|------|-----------------------|---------|
| Mixer (1900 MHz)                                             |                                                                    |                          |      |      |                       |         |
| RF input level                                               | 0.5 to 2 GHz                                                       | P19 <sub>RF</sub>        | -23  |      | -17                   | dBm     |
| LO-spurious at                                               |                                                                    | SP19 <sub>RF</sub>       |      |      | -40                   | dBm     |
| RF/NRF ports                                                 | @ $P19_{RF} = -15 \text{ dBm}$                                     |                          |      |      |                       |         |
| MIXLO input level                                            | 0.05 to 2 GHz                                                      | P19 <sub>MIXLO</sub>     | -22  |      | -12                   | dBm     |
| MIXO (100 Ω load)                                            |                                                                    |                          |      |      |                       |         |
| Output level 6)                                              | $ @ P19_{MIXLO} = -17 \text{ dBm} $                                | P19 <sub>MIXO</sub>      |      | 55   |                       | mVrms   |
| Carrier suppression                                          | @ $P19_{MIXLO} = -17 \text{ dBm}$                                  | CS19 <sub>MIXO</sub>     | -20  |      |                       | dBc     |
| Charge-pump output C                                         | <b>PO</b> $(V_{VSP} = 5 V; V_{CPO} = 2.$                           | 5 V)                     |      |      |                       |         |
| Pump-current pulse                                           | CPC open for DC                                                    | I <sub>CPO</sub>         | 0.7  | 1    | 1.3                   | mA      |
|                                                              | $R_{CPC} = 2.2 \text{ k}\Omega^{-7}$                               | I <sub>CPO 2</sub>       | 1.4  | 2    | 2.6                   | mA      |
|                                                              | $P_{CPC} = 680 \ \Omega^{-7}$                                      | I <sub>CPO_4</sub>       | 3    | 4    | 5                     | mA      |
| TK pump current                                              |                                                                    | $Tk_{\perp}   I_{CPC}  $ |      |      | 15                    | %/100°K |
| Mismatch source / sink                                       | (I <sub>CPOSI</sub> – I <sub>CPOSO</sub> )/I <sub>CPOSI</sub>      | $M_{ICPO}$               |      |      | 0.1                   | _       |
| current                                                      | $I_{CPOSO} = I_{sourc}$                                            |                          |      |      |                       |         |
|                                                              | $I_{CPOSI} = I_{sink}$                                             |                          |      |      |                       |         |
| Sensivity to VSP                                             | $ \frac{\Delta I_{CPO}}{I_{CPO}}  \qquad  \frac{\Delta VSP}{VSP} $ | $S_{ICPO}$               |      |      | 0.1                   | _       |
| V <sub>CPO</sub> voltage range                               |                                                                    | $V_{CPO}$                | 0.5  |      | V <sub>VSP</sub> -0.6 | V       |
| Charge-pump control in                                       | nput CPC                                                           |                          |      |      |                       |         |
| Compensation capacitor                                       |                                                                    | $C_{CPC}$                | 500  |      |                       | pF      |
| Short-circuit current 8)                                     | CPC grounded                                                       | I <sub>CPCK</sub>        | 1.6  |      |                       | mA      |
| Mode control                                                 |                                                                    |                          |      |      |                       |         |
| Sink current $V_{MC} = VS$                                   |                                                                    | $I_{MC}$                 |      | 60   |                       | μΑ      |
| Power-up input PU (pov                                       | wer-up for all functions, exce                                     | ept mixer)               |      |      |                       |         |
| Settling time                                                | Output power within 10% of steady state values                     | $S_{\mathrm{PU}}$        |      | 5    | 10                    | μs      |
| High level                                                   | Active                                                             | $V_{\mathrm{PUH}}$       | 2.4  |      |                       | V       |
| Low level                                                    | Standby                                                            | $V_{ m PUL}$             | 0    |      | 0.4                   | V       |
| High-level current                                           | Active, $V_{PUH} = 2.7 \text{ V}$                                  | $I_{\mathrm{PUH}}$       |      |      | 0.26                  | mA      |
| Low-level current                                            | Standby, V <sub>PUL</sub> = 0.4 V                                  | $I_{\mathrm{PUL}}$       | -1   |      | 20                    | μΑ      |
| Power-up input PUMIX                                         | (power-up for mixer only)                                          |                          |      |      |                       |         |
| Settling time Output power within 10% of steady state values |                                                                    | $t_{setl}$               |      | 5    | 10                    | μs      |
| High level                                                   | Active                                                             | V <sub>PUMIXH</sub>      | 2.4  |      | $V_{S2}$              | V       |
| Low level                                                    | Standby                                                            | $V_{PUMIXL}$             | 0    |      | 0.4                   | V       |
| High-level current                                           | Active, V <sub>PUMIXH</sub> = 2.7 V                                | I <sub>PUMIXH</sub>      |      |      | 0.26                  | mA      |
| Low-level current                                            | Standby,<br>V <sub>PUMIXL</sub> = 0.4 V                            | I <sub>PUMIXL</sub>      | -1   |      | 20                    | μΑ      |

<sup>6) – 1</sup> dB compression point (CP – 1)

Rev. A4, 25–Feb–00 5 (16)

 $<sup>^{7)}</sup>$  R<sub>CPC</sub>: external resistor to GND for charge–pump current control

<sup>8)</sup> See figure 7.



# Supply Current of the Charge Pump $I_{VSP}$ vs. Time

Due to the pulsed operation of the charge pump, the current into the charge-pump supply Pin VSP is not constant. Depending on I (see figure 7) and the phase difference at the phase detector inputs, the current  $I_{VSP}$  over time varies. Basically, the total current is the sum of the quiescent current, the charge-/discharge current, and – after each phase comparison cycle – a current spike (see figure 3).



Figure 3. Supply current of the charge pump = f(t)

Internal current, I, |I<sub>CPC</sub>| and I<sub>CPC</sub> vs. R<sub>CPC</sub>

| R <sub>CPC</sub> | I      | I <sub>CPCO</sub> | I <sub>CPC</sub> |
|------------------|--------|-------------------|------------------|
| CPC open         | 0.5 mA | 1 mA              | 0                |
| 2.2 kΩ           | 1.0 mA | 2 mA              | −0.5 mA          |
| 680 Ω            | 2.0 mA | 4 mA              | -1.5 mA          |

(typical values)

# **Initial Charge-Pump Current after Power-Up**

Due to stability reasons, the reference current generator for the charge pump needs an external capacitor (>500 pF from CPC to GND). After power-up, only the on-chip generated current  $I=I_{CPCK}$  is available for charging the external capacitor. Due to the charge pump's architecture, the charge-pump current will be  $2\times I=2\times I_{CPCK}$  until the voltage on CPC has reached the reference voltage (1.1 V). The following figures illustrate this behavior.



Time  $t_1$  can be calculated as  $t_1 \approx (1.1 \text{ V} \times C_{CPC})/I_{CPCK}$  e.g.,  $C_{CPC} = 1 \text{ nF}$ ,  $I_{CPCK} = 2.7 \text{ mA} \rightarrow t_1 \approx 0.4 \text{ }\mu\text{s}$ . Time  $t_2$  can be calculated as  $t_2 \approx (R_{CPC}/2200 \ \Omega) \times C_{CPC}$  e.g.,  $C_{CPC} = 1 \text{ nF}$ ,  $R_{CPC} = 2200 \ \Omega \rightarrow t_2 \approx 1.1 \ \mu\text{s}$ 

Figure 4.

The behavior of  $|I_{CPO}|$  after power-up can be very advantageous for a fast settling of the loop. By using larger capacitors (>1 nF), an even longer period with maximum charge-pump current is possible.

Ramp-up time for the internal band gap reference is about 1  $\mu s$ . This time has to be added to the times calculated for the charge-pump reference.



#### **Mode Selection**

The device can be programmed to different modes via an external resistor RMODE (including short, open) from Pin MC to VS2. The mode is distinguished from specific N-, R-divider ratios, and the polarity of the charge-pump current.

| N    | Mode Selection                        | N-Divider | R-Divider | CPO Current Polarity 4) |                  | CPO Current Polarity <sup>4)</sup> Applic |  | Application |
|------|---------------------------------------|-----------|-----------|-------------------------|------------------|-------------------------------------------|--|-------------|
| Mode | Resistance between Pin MC and Pin VS2 |           |           | $f_N < f_R^{-1}$        | $f_N > f_R^{-1}$ |                                           |  |             |
| 1    | 0 (<50 Ω)                             | 1:1       | 1:1       | Sink                    | Source           |                                           |  |             |
| 2    | 2.7 kΩ (±5%)                          | 1:1       | 1:1       | Source                  | Sink             |                                           |  |             |
| 3    | 10 kΩ (±5%)                           | 1:1       | 2:1       | Source                  | Sink             |                                           |  |             |
| 4    | 36 kΩ (±5%)                           | 2:1       | 2:1       | Source                  | Sink             | PCN/PCS 2)                                |  |             |
| 5    | ∞ (>1 MΩ)                             | 2:1       | 2:1       | Sink                    | Source           | GSM <sup>3)</sup>                         |  |             |

- 1) Frequencies referred to PFD input
- 2) LO frequencies below VCO frequency
- 3) LO frequencies above VCO frequency
- 4) Sink current into Pin CPO. Source: current out from Pin CPO.

### **Equivalent Circuits at the IC's Pins**



Figure 5. I/Q modulator



Figure 6. Mixer

Rev. A4, 25–Feb–00 7 (16)



Figure 7. Charge pump



Figure 8. Dividers





C (U) is a non-linear junction capacitance

Figure 11. ESD-protection diodes

#### **Test Circuit**



Figure 12. Test circuit

Rev. A4, 25–Feb–00 9 (16)



## **Application Hints**

#### Interfacing

For some baseband ICs it may be necessary to reduce the I/Q voltage swing so that it can be handled by the U2894B. In those cases, the following circuitry can be used.



Figure 13. Interfacing the U2894B to I/Q baseband circuits

Due to a possible current offset in the differential baseband inputs of the U2894B the best values for the carrier suppression of the I/Q modulator can be achieved with voltage driven I/NI-, and Q/NQ-inputs. A value of  $R_{source}=R2/2\times R_S\leq 1.5~k\Omega$  should be realized.  $R_S$  is the sum of R1 (above drawing) and the output resistance of the baseband IC.

#### **Charge-Pump Current Programming**



Figure 14. Programming the charge-pump current

#### **Mode Control**



Figure 15. Application examples for programming different modes



## **Application Circuit for DCS1800 (1710 – 1785 MHz)**



Figure 16. Application circuit (power-up and charge-pump control is not shown)

#### Measurements

#### **Modulation-Loop Settling Time**

As valid for all PLL loops, the settling time depends on several factors. Figure 17 is an extraction from measurements performed in an arrangement like the application circuit. It shows that a loop settling time of a few  $\mu s$  can be achieved.



Vertical: VCO tuning voltage 1 V/Div

Horizontal: Time 1 µs/Div

Figure 17.



#### **Modulation Spectrum & Phase Error**

Application for GSM900



Figure 18. Modulation spectrum



Figure 19. Phase error



Application for DCS1800



Figure 20. Modulation spectrum



Figure 21. Phase error



Application for PCS1900



Figure 22. Modulation spectrum



Figure 23. Phase error

Complete transmitters (including PA) were measured. The test equipment was the R & S CMD55 performing standard approval tests. Typically, the spectrum @ 400 kHz off the center carrier frequency is approximately -65 dB attenuated (-60 dB according

specification). The corresponding rms phase error is about 3°. Dimensioning the loop-filters allows to optimize spectral-and phase error performance.



## **Package Information**





#### **Ozone Depleting Substances Policy Statement**

It is the policy of **TEMIC Semiconductor GmbH** to

- 1. Meet all present and future national and international statutory requirements.
- Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**TEMIC Semiconductor GmbH** has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

**TEMIC Semiconductor GmbH** can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice.

Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use TEMIC Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify TEMIC Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

Data sheets can also be retrieved from the Internet: http://www.temic-semi.com

TEMIC Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany Telephone: 49 (0)7131 67 2594, Fax number: 49 (0)7131 67 2423