# INTEGRATED CIRCUITS

# DATA SHEET



# **UDA1361TS**96 kHz sampling 24-bit stereo audio ADC

Product specification Supersedes data of 2001 Jan 17





**Philips Semiconductors** 

# 96 kHz sampling 24-bit stereo audio ADC

# **UDA1361TS**

# **FEATURES**

## General

- · Low power consumption
- 256, 384, 512 and 768f<sub>s</sub> system clock
- 2.4 to 3.6 V power supply
- Supports sampling frequency of 5 to 110 kHz
- Small package size (SSOP16)
- · Integrated high-pass filter to cancel DC offset
- Power-down mode
- Supports 2 V (RMS) input signals
- · Easy application
- · Master or slave operation.

# Multiple format output interface

- I2S-bus and MSB-justified format compatible
- Up to 24 significant bits serial output.

# Advanced audio configuration

- Stereo single-ended input configuration
- High linearity, dynamic range and low distortion.

BITSTREAM CONVERSION

## **GENERAL DESCRIPTION**

The UDA1361TS is a single chip stereo Analog-to-Digital Converter (ADC) employing bitstream conversion techniques. The low power consumption and low voltage requirements make the device eminently suitable for use in low-voltage low-power portable digital audio equipment which incorporates recording functions.

The UDA1361TS supports the I<sup>2</sup>S-bus data format and the MSB-justified data format with word lengths of up to 24 bits.

## ORDERING INFORMATION

| TYPE                        | PACKAGE |                                                                   |          |  |
|-----------------------------|---------|-------------------------------------------------------------------|----------|--|
| NUMBER NAME DESCRIPTION VER |         |                                                                   |          |  |
| UDA1361TS                   | SSOP16  | plastic shrink small outline package; 16 leads; body width 4.4 mm | SOT369-1 |  |

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

# **QUICK REFERENCE DATA**

| SYMBOL              | PARAMETER                             | CONDITIONS                       | MIN. | TYP. | MAX. | UNIT |
|---------------------|---------------------------------------|----------------------------------|------|------|------|------|
| Supplies            | Supplies                              |                                  |      |      |      |      |
| $V_{DDA}$           | analog supply voltage                 |                                  | 2.4  | 3.0  | 3.6  | V    |
| $V_{DDD}$           | digital supply voltage                |                                  | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub>    | analog supply current                 | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     |                                       | operating mode                   | -    | 10.5 | _    | mA   |
|                     |                                       | Power-down mode                  | _    | 0.5  | _    | mA   |
| I <sub>DDD</sub>    | digital supply current                | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     |                                       | operating mode                   | _    | 3.5  | _    | mA   |
|                     |                                       | Power-down mode                  | -    | 0.45 | _    | mA   |
| T <sub>amb</sub>    | ambient temperature                   |                                  | -40  | _    | +85  | °C   |
| Analog              |                                       |                                  |      | •    |      |      |
| V <sub>i(rms)</sub> | input voltage (RMS value)             | at 0 dB(FS) equivalent           | _    | 1.1  | _    | V    |
|                     |                                       | at -1 dB(FS) signal output       | _    | 1.0  | _    | V    |
| (THD + N)/S         | total harmonic                        | f <sub>s</sub> = 48 kHz          |      |      |      |      |
|                     | distortion-plus-noise to signal ratio | at –1 dB                         | _    | -88  | -83  | dB   |
|                     |                                       | at –60 dB; A-weighted            | -    | -40  | -34  | dB   |
|                     |                                       | f <sub>s</sub> = 96 kHz          |      |      |      |      |
|                     |                                       | at –1 dB                         | _    | -85  | -80  | dB   |
|                     |                                       | at –60 dB; A-weighted            | -    | -40  | -37  | dB   |
| S/N                 | signal-to-noise ratio                 | V <sub>i</sub> = 0 V; A-weighted |      |      |      |      |
|                     |                                       | f <sub>s</sub> = 48 kHz          | _    | 100  | _    | dB   |
|                     |                                       | f <sub>s</sub> = 96 kHz          | _    | 100  | _    | dB   |
| $\alpha_{	t cs}$    | channel separation                    |                                  | _    | 100  | _    | dB   |

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

# **BLOCK DIAGRAM**



# **PINNING**

| SYMBOL           | PIN | DESCRIPTION                                     |
|------------------|-----|-------------------------------------------------|
| V <sub>INL</sub> | 1   | left channel input                              |
| $V_{ref}$        | 2   | reference voltage                               |
| $V_{INR}$        | 3   | right channel input                             |
| $V_{RN}$         | 4   | negative reference voltage                      |
| $V_{RP}$         | 5   | positive reference voltage                      |
| SFOR             | 6   | data format selection input                     |
| PWON             | 7   | power control input                             |
| SYSCLK           | 8   | system clock 256, 384, 512 or 768f <sub>s</sub> |
| $V_{DDD}$        | 9   | digital supply voltage                          |
| $V_{SSD}$        | 10  | digital ground                                  |
| BCK              | 11  | bit clock input/output                          |
| WS               | 12  | word select input/output                        |
| DATAO            | 13  | data output                                     |
| MSSEL            | 14  | master/slave select                             |
| $V_{SSA}$        | 15  | analog ground                                   |
| $V_{DDA}$        | 16  | analog supply voltage                           |



# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

#### **FUNCTIONAL DESCRIPTION**

## System clock

The UDA1361TS accommodates master and slave modes. The system devices must provide the system clock regardless of master or slave mode. In the master mode a system clock frequency of  $256f_{\rm s}$  is required. In the slave mode a system frequency of 256, 384, 512 or  $768f_{\rm s}$  is automatically detected (for a system clock of  $768f_{\rm s}$  the sampling frequency must be limited to 55 kHz). The system clock must be locked in frequency to the digital interface input signals.

#### Input level

The overall system gain is proportional to  $V_{DDA}$ , or more accurately the potential difference between the reference voltages  $V_{VRP}$  and  $V_{VRN}$ . The -1 dB input level at which THD + N/S is specified corresponds to -1 dB(FS) digital output (relative to the full-scale swing). With an input gain switch, the input level can be calculated as follows:

at 0 dB gain: 
$$V_i(-1 \text{ dB}) = \frac{V_{VRP} - V_{VRN}}{3} = V \text{ (RMS)}$$

at 6 dB gain: 
$$V_i(-1 \text{ dB}) = \frac{V_{VRP} - V_{VRN}}{2 \times 3} = V \text{ (RMS)}$$

In applications where a 2 V (RMS) input signal is used, a 12 k $\Omega$  resistor must be connected in series with the input of the ADC. This forms a voltage divider together with the internal ADC resistor and ensures that only 1 V (RMS) maximum is input to the IC.

Using this application for a 2 V (RMS) input signal, the gain switch must be set to 0 dB. When a 1 V (RMS) input signal is input to the ADC in the same application the gain switch must be set to 6 dB.

An overview of the maximum input voltage allowed against the presence of an external resistor and the setting of the gain switch is given in Table 1. The power supply voltage is assumed to be 3 V.

Table 1 Application modes using input gain stage

| RESISTOR (12 kΩ) | INPUT GAIN<br>SWITCH | MAXIMUM<br>INPUT<br>VOLTAGE (RMS) |
|------------------|----------------------|-----------------------------------|
| Present          | 0 dB                 | 2 V                               |
| Present          | 0 dB                 | 1 V                               |
| Absent           | 0 dB                 | 1 V                               |
| Absent           | 6 dB                 | 0.5 V                             |

## Multiple format output interface

The serial interface provides the following data output formats in both master and slave modes (see Figs 3, 4 and 5):

- I<sup>2</sup>S-bus with data word length of up to 24 bits
- MSB-justified serial format with data word length of up to 24 bits.

The master mode drives pins WS (word select;  $1f_s$ ) and BCK (bit clock;  $64f_s$ ). WS and BCK are received in slave mode.

Table 2 Master/slave select

| MSSEL | MASTER/SLAVE SELECT         |  |  |
|-------|-----------------------------|--|--|
| L     | slave mode                  |  |  |
| Н     | master mode                 |  |  |
| M     | (reserved for digital test) |  |  |

Table 3 Select data format

| SFOR | DATA FORMAT                      |  |  |
|------|----------------------------------|--|--|
| L    | I <sup>2</sup> S-bus data format |  |  |
| Н    | MSB-justified data format        |  |  |
| M    | (reserved for analog test)       |  |  |

## **Decimation filter**

The decimation from  $64f_s$  is performed in two stages. The first stage realizes a 4th-order sinx/x characteristic. This filter decreases the sample rate by 8.

The second stage, a FIR filter, consists of 3 half-band filters, each decimating by a factor of 2.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

Table 4 Decimation filter characteristic

| ITEM             | CONDITION                | VALUE (dB) |
|------------------|--------------------------|------------|
| Pass-band ripple | 0 to 0.45f <sub>s</sub>  | ±0.01      |
| Pass-band droop  | 0.45f <sub>s</sub>       | -0.2       |
| Stop band        | >0.55 f <sub>s</sub>     | -70        |
| Dynamic range    | 0 to 0.45 f <sub>s</sub> | >135       |

## DC cancellation filter

A IIR high-pass filter is provided to remove unwanted DC components. The filter characteristics are given in Table 5.

Table 5 DC cancellation filter characteristic

| ITEM              | CONDITION                | VALUE (dB) |
|-------------------|--------------------------|------------|
| Pass-band ripple  | _                        | none       |
| Pass-band gain    | _                        | 0          |
| Droop             | at 0.00045f <sub>s</sub> | -0.031     |
| Attenuation at DC | at 0.00000036fs          | >40        |
| Dynamic range     | 0 to 0.45f <sub>s</sub>  | >135       |

#### Mute

On recovery from Power-down, the serial data output DATAO is held LOW until valid data is available from the decimation filter. This time tracks with the sampling frequency:

$$t = \frac{12288}{f_s}$$
,  $t = 256$  ms when  $f_s = 48$  kHz.

# Power-down mode/input voltage control

The PWON pin can control the power saving together with the optional gain switch for 2 or 1 V (RMS) input.

The UDA1361TS supports 2 V (RMS) input using a series resistor of 12 k $\Omega$ . For the definition of the pin settings for 1 or 2 V (RMS) mode, it is assumed that this resistor is present as a default component.

Table 6 Power-down/input voltage control

| PWON | POWER-DOWN OR GAIN |  |  |
|------|--------------------|--|--|
| L    | Power-down mode    |  |  |
| M    | 0 dB gain          |  |  |
| Н    | 6 dB gain          |  |  |

# Serial interface formats



# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

## **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL                 | PARAMETER                      | CONDITIONS  | MIN.  | MAX.  | UNIT |
|------------------------|--------------------------------|-------------|-------|-------|------|
| $V_{DD}$               | supply voltage                 | note 1      | _     | 4.0   | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature    |             | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature            |             | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature            |             | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling voltage | HBM; note 2 | -3000 | +3000 | V    |
|                        |                                | MM; note 2  | -300  | +300  | V    |

## **Notes**

- 1. All supply connections must be made to the same power supply.
- 2. ESD behaviour is tested in accordance with JEDEC II standard:
  - a) Human Body Model (HBM); equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.
  - b) Machine Model (MM); equivalent to discharging a 200 pF capacitor through a 0.75  $\mu$ H series inductor.

## THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 130   | K/W  |

## **DC CHARACTERISTICS**

V<sub>DDD</sub> = V<sub>DDA</sub> = 3 V; T<sub>amb</sub> = 25 °C; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL           | PARAMETER              | CONDITIONS              | MIN. | TYP. | MAX. | UNIT |
|------------------|------------------------|-------------------------|------|------|------|------|
| Supplies         | •                      | •                       |      |      |      |      |
| $V_{DDA}$        | analog supply voltage  | note 1                  | 2.4  | 3.0  | 3.6  | V    |
| $V_{DDD}$        | digital supply voltage | note 1                  | 2.4  | 3.0  | 3.6  | V    |
| I <sub>DDA</sub> | analog supply current  | f <sub>s</sub> = 48 kHz |      |      |      |      |
|                  |                        | operating mode          | _    | 10.5 | _    | mA   |
|                  |                        | Power-down mode         | _    | 0.5  | _    | mA   |
|                  |                        | f <sub>s</sub> = 96 kHz |      |      |      |      |
|                  |                        | operating mode          | _    | 10.5 | -    | mA   |
|                  |                        | Power-down mode         | _    | 0.5  | _    | mA   |
| I <sub>DDD</sub> | digital supply current | f <sub>s</sub> = 48 kHz |      |      |      |      |
|                  |                        | operating mode          | _    | 3.5  | -    | mA   |
|                  |                        | Power-down mode         | _    | 0.45 | _    | mA   |
|                  |                        | f <sub>s</sub> = 96 kHz |      |      |      |      |
|                  |                        | operating mode          | _    | 7.0  | _    | mA   |
|                  |                        | Power-down mode         | _    | 0.65 | _    | mA   |

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

| SYMBOL           | PARAMETER                  | CONDITIONS                       | MIN.                 | TYP.                | MAX.                  | UNIT |
|------------------|----------------------------|----------------------------------|----------------------|---------------------|-----------------------|------|
| Digital input p  | oin (SYSCLK)               |                                  | 1                    |                     |                       | · ·  |
| V <sub>IH</sub>  | HIGH-level input voltage   |                                  | 2.0                  | _                   | 5.5                   | V    |
| V <sub>IL</sub>  | LOW-level input voltage    |                                  | -0.5                 | _                   | +0.8                  | V    |
| l <sub>Li </sub> | input leakage current      |                                  | _                    | _                   | 1                     | μΑ   |
| C <sub>i</sub>   | input capacitance          |                                  | _                    | _                   | 10                    | pF   |
| Digital 3-level  | input pins (PWON, SFOR, I  | MSSEL)                           | •                    | •                   | •                     | •    |
| V <sub>IH</sub>  | HIGH-level input voltage   |                                  | 0.9V <sub>DD</sub>   | _                   | V <sub>DD</sub> + 0.5 | V    |
| V <sub>IM</sub>  | MIDDLE-level input voltage |                                  | 0.4V <sub>DD</sub>   | _                   | 0.6V <sub>DD</sub>    | V    |
| V <sub>IL</sub>  | LOW-level input voltage    |                                  | -0.5                 | _                   | +0.4                  | V    |
| Digital input/c  | output pins (BCK, WS)      |                                  |                      |                     |                       | •    |
| V <sub>IH</sub>  | HIGH-level input voltage   |                                  | 2.0                  | _                   | 5.5                   | V    |
| V <sub>IL</sub>  | LOW-level input voltage    |                                  | -0.5                 | _                   | +0.8                  | V    |
| l <sub>Ll</sub>  | input leakage current      |                                  | _                    | _                   | 1                     | μΑ   |
| C <sub>i</sub>   | input capacitance          |                                  | _                    | _                   | 10                    | pF   |
| V <sub>OH</sub>  | HIGH-level output voltage  | I <sub>OH</sub> = -2 mA          | 0.85V <sub>DDD</sub> | _                   | _                     | V    |
| V <sub>OL</sub>  | LOW-level output voltage   | I <sub>OL</sub> = 2 mA           | _                    | _                   | 0.4                   | V    |
| Digital output   | pin (DATAO)                |                                  |                      |                     |                       |      |
| V <sub>OH</sub>  | HIGH-level output voltage  | I <sub>OH</sub> = -2 mA          | 0.85V <sub>DDD</sub> | _                   | _                     | V    |
| V <sub>OL</sub>  | LOW-level output voltage   | I <sub>OL</sub> = 2 mA           | _                    | _                   | 0.4                   | V    |
| Analog           | •                          | •                                | •                    | •                   | •                     | •    |
| V <sub>ref</sub> | reference voltage          | with respect to V <sub>SSA</sub> | 0.45V <sub>DDA</sub> | 0.5V <sub>DDA</sub> | 0.55V <sub>DDA</sub>  | V    |
| R <sub>i</sub>   | input resistance           |                                  | _                    | 12                  | _                     | kΩ   |
| C <sub>i</sub>   | input capacitance          |                                  | _                    | 20                  | _                     | pF   |

# Note

<sup>1.</sup> All power supply connections must be connected to the same external power supply unit.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

# **AC CHARACTERISTICS (ANALOG)**

 $V_{DDD} = V_{DDA} = 3 \text{ V}$ ;  $f_i = 1 \text{ kHz}$ ;  $T_{amb} = 25 \,^{\circ}\text{C}$ ; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL              | PARAMETER                       | CONDITIONS                                                     | TYP. | MAX. | UNIT |
|---------------------|---------------------------------|----------------------------------------------------------------|------|------|------|
| V <sub>i(rms)</sub> | input voltage (RMS value)       | at 0 dB(FS) equivalent                                         | 1.1  | _    | V    |
|                     |                                 | at -1 dB(FS) signal output                                     | 1.0  | _    | V    |
| $ \Delta V_i $      | unbalance between channels      |                                                                | <0.1 | 0.4  | dB   |
| (THD + N)/S         | total harmonic                  | f <sub>s</sub> = 48 kHz                                        |      |      |      |
|                     | distortion-plus-noise to signal | at –1 dB                                                       | -88  | -83  | dB   |
|                     | ratio                           | at –60 dB; A-weighted                                          | -40  | -34  | dB   |
|                     |                                 | f <sub>s</sub> = 96 kHz                                        |      |      |      |
|                     |                                 | at –1 dB                                                       | -85  | -80  | dB   |
|                     |                                 | at –60 dB; A-weighted                                          | -40  | -37  | dB   |
| S/N                 | signal-to-noise ratio           | V <sub>i</sub> = 0 V; A-weighted                               |      |      |      |
|                     |                                 | f <sub>s</sub> = 48 kHz                                        | 100  | _    | dB   |
|                     |                                 | f <sub>s</sub> = 96 kHz                                        | 100  | _    | dB   |
| $\alpha_{cs}$       | channel separation              |                                                                | 100  | _    | dB   |
| PSRR                | power supply rejection ratio    | f <sub>ripple</sub> = 1 kHz; V <sub>ripple</sub> = 30 mV (p-p) | 30   | _    | dB   |

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

# **AC CHARACTERISTICS (DIGITAL)**

 $V_{DDD} = V_{DDA} = 2.4$  to 3.6 V;  $T_{amb} = -40$  to +85 °C; all voltages referenced to ground (pins 10 and 15); unless otherwise specified.

| SYMBOL                    | PARAMETER                                         | CONDITIONS                                | MIN.                 | TYP.             | MAX.                 | UNIT |
|---------------------------|---------------------------------------------------|-------------------------------------------|----------------------|------------------|----------------------|------|
| System clo                | ock timing                                        |                                           | •                    | •                | •                    |      |
| T <sub>sys</sub>          | system clock cycle                                | $f_{sys} = 256f_s$                        | 35                   | 88               | 780                  | ns   |
|                           |                                                   | $f_{\text{sys}} = 384f_{\text{s}}$        | 23                   | 59               | 520                  | ns   |
|                           |                                                   | $f_{sys} = 512f_s$                        | 17                   | 44               | 390                  | ns   |
|                           |                                                   | $f_{sys} = 768f_s$                        | 17                   | 30               | 260                  | ns   |
| t <sub>CWL</sub>          | LOW-level system clock pulse width                |                                           | 0.40T <sub>sys</sub> | _                | 0.60T <sub>sys</sub> | ns   |
| t <sub>CWH</sub>          | HIGH-level system clock pulse width               |                                           | 0.40T <sub>sys</sub> | _                | 0.60T <sub>sys</sub> | ns   |
| Serial data               | timing; see Figs 4 and 5                          |                                           |                      |                  |                      |      |
| T <sub>cy(CLK)(bit)</sub> | bit clock period                                  | $f_{cy} = \frac{1}{T_{cy}}$ ; master mode | 64f <sub>s</sub>     | 64f <sub>s</sub> | 64f <sub>s</sub>     | Hz   |
|                           |                                                   | $f_{cy} = \frac{1}{T_{cy}}$ ; slave mode  | _                    | -                | 64f <sub>s</sub>     | Hz   |
| t <sub>BCKH</sub>         | bit clock HIGH time                               |                                           | 50                   | _                | -                    | ns   |
| t <sub>BCKL</sub>         | bit clock LOW time                                |                                           | 50                   | _                | Ī-                   | ns   |
| t <sub>r</sub>            | rise time                                         |                                           | _                    | _                | 20                   | ns   |
| t <sub>f</sub>            | fall time                                         |                                           | _                    | _                | 20                   | ns   |
| $t_{d(o)(D)(BCK)}$        | data output delay time<br>(from BCK falling edge) |                                           | _                    | _                | 40                   | ns   |
| $t_{d(o)(D)(WS)}$         | data output delay time<br>(from WS edge)          | MSB-justified format                      | _                    | _                | 40                   | ns   |
| t <sub>h(o)(D)</sub>      | data output hold time                             |                                           | 0                    | _                | _                    | ns   |
| t <sub>r(WS)</sub>        | word select rise time                             |                                           | _                    | _                | 20                   | ns   |
| t <sub>f(WS)</sub>        | word select fall time                             |                                           | _                    | _                | 20                   | ns   |
| f <sub>WS</sub>           | word select period                                |                                           | 1                    | 1                | 1                    | fs   |
| t <sub>d(WS)(BCK)</sub>   | word select delay from BCK                        | master mode                               | -40                  | _                | +40                  | ns   |
| t <sub>su(WS)</sub>       | word select set-up time                           | slave mode                                | 20                   | _                | _                    | ns   |
| t <sub>h(WS)</sub>        | word select hold time                             | slave mode                                | 10                   | _                | _                    | ns   |

# 96 kHz sampling 24-bit stereo audio ADC

# **UDA1361TS**





# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

## **APPLICATION INFORMATION**

The application information illustrated in Fig.6, is an optimum application environment. Simplification is possible at the cost of some performance degradation.



The value of capacitors C11 and C12 can be reduced. Note that changing their value will change the cut-off frequency determined by the capacitor value and the 12 k $\Omega$  input resistance of the ADC.

Fig.6 Application diagram.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

# **PACKAGE OUTLINE**

SSOP16: plastic shrink small outline package; 16 leads; body width 4.4 mm

SOT369-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | HE         | L   | Lp           | Q            | v   | w    | у   | z <sup>(1)</sup> | θ         |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|------|------------|-----|--------------|--------------|-----|------|-----|------------------|-----------|
| mm   | 1.5       | 0.15<br>0.00   | 1.4<br>1.2     | 0.25           | 0.32<br>0.20 | 0.25<br>0.13 | 5.30<br>5.10     | 4.5<br>4.3       | 0.65 | 6.6<br>6.2 | 1.0 | 0.75<br>0.45 | 0.65<br>0.45 | 0.2 | 0.13 | 0.1 | 0.48<br>0.18     | 10°<br>0° |

1. Plastic or metal protrusions of 0.20 mm maximum per side are not included.

| OUTLINE REFERENCES |           |        |      | EUROPEAN   | ICCUE DATE                       |  |
|--------------------|-----------|--------|------|------------|----------------------------------|--|
| VERSION            | IEC JEDEC |        | EIAJ | PROJECTION | ISSUE DATE                       |  |
| SOT369-1           |           | MO-152 |      |            | <del>-95-02-04</del><br>99-12-27 |  |

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

#### **SOLDERING**

# Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

## Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C for small/thin packages.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

# Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

## Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                           | SOLDERING METHOD                  |                       |  |  |
|------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|
| PACKAGE                                                          | WAVE                              | REFLOW <sup>(2)</sup> |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                             | not suitable                      | suitable              |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>(3)</sup>       | suitable              |  |  |
| PLCC <sup>(4)</sup> , SO, SOJ                                    | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                                                  | not recommended <sup>(4)(5)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                                                 | not recommended <sup>(6)</sup>    | suitable              |  |  |

#### **Notes**

- 1. For more detailed information on the BGA packages refer to the "(LF)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 5. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

#### **DATA SHEET STATUS**

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS(2)(3) | DEFINITION                                                                                                                                                                                                                                                                                     |
|-------|-------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development             | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                    | Qualification           | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                        | Production              | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

#### **Notes**

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### **DEFINITIONS**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **DISCLAIMERS**

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

NOTES

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

NOTES

# 96 kHz sampling 24-bit stereo audio ADC

**UDA1361TS** 

NOTES

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2002

SCA74

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753503/02/pp20

Date of release: 2002 Nov 25

Document order number: 9397 750 10479

Let's make things better.





