## μPD75116F Family (μPD75108F/112F/116F) 4-Bit High-End Single-Chip Microcontrollers October 1994 ## Description The $\mu$ PD75116F family of high-performance single-chip CMOS microcontrollers offers the same functions as the $\mu$ PD75116 family. The $\mu$ PD75116F family is optimized for operation at low voltages with a faster cycle time at 2.7 volts and a maximum operating voltage of 5.0 volts. The $\mu$ PD75116F family includes the following devices: μPD75108F μPD75112F μPD75116F The $\mu$ PD75116F family features a 4-bit programmable threshold comparator and 58 I/O lines. The $\mu$ PD75116F family uses the high-end 75x instruction set, which is rich in 8-bit operations including 8-bit add and subtract. The instruction set operates on 1-, 4-, and 8-bit operands. Timing is generated by a single oscillator. Since CMOS power dissipation is proportional to clock rate, the $\mu$ PD75116F provides a software selectable instruction cycle time from $0.95\,\mu s$ to $15.3\,\mu s$ at $4.19\,MHz$ . The STOP and HALT modes turn off parts of the microcontroller for additional power saving. The data retention mode retains RAM contents down to 2.0 V. #### **Features** - 4-input programmable threshold comparator - ☐ 58 I/O lines - 32 outputs can directly drive LEDs - 12 n-channel, open-drain output lines at 10 V maximum - 44 bidirectional I/O lines - 14 input-only lines - 8-bit clock-synchronous serial interface - Full-duplex, three-wire mode - Half-duplex, two-wire mode - Timers: three channels - Two 8-bit timer/event counters - 8-bit interval timer - Bit sequential buffer - 16-bit, bit addressable memory - □ Hi-end 75x instruction set - Bit manipulation - 8- and 4-bit transfer, arithmetic, logical, comparison, and increment/decrement instructions - 1-byte relative branch - GETI instruction; converts one 2-byte, one 3byte branch or call, or two 1-byte instructions into a single 1-byte instruction - Minimum instruction execution times - 0.95, 1.91, and 15.3 $\mu s$ using 4.19-MHz system clock - Four banks of eight 4-bit registers - Usable as four 8-bit registers - Memory-mapped on-chip peripherals - Special function registers - Vectored interrupt controller - Five external and four internal sources - Five edge-detect inputs - Five vectored interrupts - Power saving and battery backup - Variable CPU clock rate; 3 mA typical at 5 V, 4.19 MHz - HALT mode stops CPU; 0.6 mA typical current drain - STOP mode, stops oscillator; 0.1 μA typical power drain - 2.0 volt data retention mode - CMOS operation - ROM versions; V<sub>DD</sub> from 2.7 to 5.0 V ## Internal High Capacity ROM and RAM | | 75108F | 75112F | 75116F | 75P108B* | 75P116* | |------|-------------|--------------|--------------|-------------|--------------| | ROM | 8064 bytes | 12,160 bytes | 16,256 bytes | _ | | | PROM | <del></del> | _ | <del>-</del> | 8064 bytes | 16,256 bytes | | RAM | 512 nibbles | 512 nibbles | 512 nibbles | 512 nibbles | 512 nibbles | <sup>\*</sup> See the $\mu$ PD75116 family data sheet for the $\mu$ PD75P108B and the $\mu$ PD75P116 electrical and functional specifications. ## μPD75116F Family **Ordering Information** | Part Number | Quality Grade | ROM | Package Type | Package Drawing No. | |---------------------|---------------|------|--------------------|----------------------| | μPD75108FGF-xxx-3BE | Standard | Mask | 64-pin plastic QFP | P64GF-100-3B8, 3BE-1 | | μPD75112FGF-xxx-3BE | - | | | | | μPD75116FGF-3BE | <u></u> | | | | #### Notes: - (1) Engineering samples are supplied in a 64-pin ceramic QFP. - (2) xxx indicates ROM code suffix. ## **Pin Configurations** #### 64-Pin Plastic QFP ## **Block Diagram** #### Pin Identification | Symbol | Function | |-------------------------------------|--------------------------------------------------------------| | P0 <sub>0</sub> /INT4 | Port 0 input; interrupt 4 | | P0 <sub>1</sub> /SCK | Port 0 input; serial clock | | P0 <sub>2</sub> /SO | Port 0 input; serial out | | P0 <sub>3</sub> /SI | Port 0 input; serial in | | P1 <sub>0</sub> /INTO | Port 1 input; interrupt 0 | | P1 <sub>1</sub> /INT1 | Port 1 input; interrupt 1 | | P1 <sub>2</sub> /INT2 | Port 1 input; interrupt 2 | | P1 <sub>3</sub> /INT3 | Port 1 input; interrupt 3 | | P2 <sub>0</sub> /PTO0 | Port 2 I/O; timer/event counter 0 | | P2 <sub>1</sub> /PTO1 | Port 2 I/O; timer/event counter 1 | | P2 <sub>2</sub> /PCL | Port 2 I/O; clock output | | P2 <sub>3</sub> | Port 2 VO | | P3 <sub>0</sub> | Port 3 I/O | | P3 <sub>1</sub> | Port 3 I/O | | P3 <sub>2</sub> | Port 3 I/O | | P3 <sub>3</sub> | Port 3 I/O | | P4 <sub>0</sub> - P4 <sub>3</sub> | Port 4 I/O | | P5 <sub>0</sub> - P5 <sub>3</sub> | Port 5 I/O | | P6 <sub>0</sub> - P6 <sub>3</sub> | Port 6 I/O | | P7 <sub>0</sub> - P7 <sub>3</sub> | Port 7 I/O | | P8 <sub>0</sub> - P8 <sub>3</sub> | Port 8 I/O | | P9 <sub>0</sub> - P9 <sub>3</sub> | Port 9 I/O | | P12 <sub>0</sub> - P12 <sub>3</sub> | Port 12 I/O | | P13 <sub>0</sub> - P13 <sub>3</sub> | Port 13 I/O | | P14 <sub>0</sub> - P14 <sub>3</sub> | Port 14 I/O | | PTH00 - PTH03 | 4-bit programmable threshold comparator<br>analog input port | | RESET | Reset input | | TIO/TI1 | Event timer/counter external input | | V <sub>DD</sub> | Positive power supply | | V <sub>SS</sub> | Ground | | X1, X2 | Main clock inputs | | NC | No connection | | | | ### **PIN FUNCTIONS** P0<sub>0</sub>/INT4, P0<sub>1</sub>/SCK, P0<sub>2</sub>/SO, P0<sub>3</sub>/SI. These pins can be used as the 4-bit input port 0. P0<sub>0</sub> can be used for vectored interrupt 4, which interrupts on both the leading edge and the trailing edge of the signal. P0<sub>1</sub> - P0<sub>3</sub> may also be used for the serial interface; SI is the serial input, SO is the serial output, and $\overline{SCK}$ is the serial clock. Reset causes these pins to default to the port 0 input mode. P1<sub>0</sub>/INT0, P1<sub>1</sub>/INT1, P1<sub>2</sub>/INT2, P1<sub>3</sub>/INT3. These pins can be used as 4-bit input port 1. They can also be used, respectively, for edge-triggered interrupts INT0, INT1, INT2, and INT3. INT0 and INT1 are triggered by rising or falling edges, while INT2 and INT3 respond to rising edges only and generate an interrupt request but not an interrupt. Reset causes these pins to default to the port 1 input mode. P2<sub>0</sub>/PTO0, P2<sub>1</sub>/PTO1, P2<sub>2</sub>/PCL, P2<sub>3</sub>. These pins can be used as 4-bit I/O port 2. This port has latched outputs and can directly drive LEDs. PTO0 and PTO1 are the timer/event counter output pins; PCL is the clock output pin. Reset causes these pins to default to the port 2 input mode. P3<sub>0</sub>/MD0, P3<sub>1</sub>/MD1, P3<sub>2</sub>/MD2, P3<sub>3</sub>/MD3. These pins are used for I/O port 3. Each bit in this port can be independently programmed to be either an input or an output. This port has latched outputs and can directly drive LEDs. A reset signal causes this port to default to the input mode. P4<sub>0</sub> - P4<sub>3</sub>, P5<sub>0</sub> - P5<sub>3</sub>. Port 4 and port 5 are identical 4-bit I/O ports that can be combined together to function as a single 8-bit port. Latched outputs will directly drive LEDs. A reset signal causes these ports to default to the input mode. P6<sub>0</sub> - P6<sub>3</sub>, P7<sub>0</sub> - P7<sub>3</sub>. Port 6 and port 7 are 4-bit I/O ports; port 6 is I/O bit programmable. These ports may be combined together to function as a single 8-bit port. Latched outputs will directly drive LEDs. A reset signal causes these ports to default to the input mode. P8<sub>0</sub> - P8<sub>3</sub>, P9<sub>0</sub> - P9<sub>3</sub>. Port 8 and port 9 are identical 4-bit I/O ports that can be combined together to function as a single 8-bit port. Latched outputs will directly drive LEDs. A reset signal causes these ports to default to the input mode. P12<sub>0</sub> - P12<sub>3</sub>, P13<sub>0</sub> - P13<sub>3</sub>. Port 12 and port 13 are identical 4-bit I/O ports that can be combined together to function as a single 8-bit port. Latched outputs will directly drive LEDs. Outputs are n-channel open drain, and can withstand up to 10 volts; pullup resistor mask options are available for these ports. A reset signal causes these ports to default to the input mode. P14<sub>0</sub> - P14<sub>3</sub>. Port 14 is a 4-bit I/O port. Latched outputs will directly drive LEDs. Outputs are n-channel open drain, and can withstand up to 10 volts; pullup resistor mask options are available for this port. A reset signal causes the port to default to the input mode. PTH00 - PTH03. 4-channel comparator with 4-bit resolution and on-chip resistor ladder. TIO, TI1. External event input for the timer/event counters. Each pin can also act as an edge-triggered vectored interrupt and a 1-bit input port. NC. This pin may be left unconnected when using the $\mu$ PD751xxF. Pin must be connected to V<sub>DD</sub> if the same circuit board is used for both programmable and non-programmable devices. X1, X2. These pins are the system clock inputs. The clock can be either a ceramic resonator or a crystal; an external logic signal may also be used. RESET. This is the reset input and it is active low. V<sub>DD</sub>. The system positive power supply pin. Vss. System ground. The table below compares the mask ROM parts with the two OTP/EPROM devices used for prototyping ( $\mu$ PD75P108B and the $\mu$ PD75P116). For full specifications on the $\mu$ PD75P108B and the $\mu$ PD75P116 devices, refer to the $\mu$ PD75116 data sheet. ## **Product Comparison** | Item | μPD75108F | μPD75112F | μPD75116F | μPD75P108B * | μPD75P116 * | | | |-----------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--| | Program<br>memory | Mask ROM<br>8064 x 8 bits<br>000H-1F7FH | Mask ROM<br>12,160 x 8 bits<br>000H-2F7FH | Mask ROM<br>16,256 x 8 bits<br>000H-3F7FH | OTP; EPROM<br>8064 x 8 bits<br>000H-1F7FH | OTP; EPROM<br>16,256 x 8 bits<br>000H-3FFFH | | | | Data memory | | 512 x 4 bits | | | | | | | 3-byte branch instructions | | Yes | | | | | | | Other instructions | | Common to the products | | | | | | | Program counter | 13-bit | 14-bit | 14-bit | 13-bit | 14-bit | | | | Ports 12, 13, and 14<br>pullup resistor | - | Mask option | | | | | | | N-channel open drain<br>output, maximum<br>voltage | | + 10 V | | | +12 V | | | | Power-on reset circuit<br>and flag | | | No | | | | | | V <sub>PP</sub> , PROM<br>programming pins | | No | | , | /es | | | | Operating voltage<br>and temperature<br>ranges | | 2.7 to 5.0 V ( $T_A = -40 \text{ to } +50^{\circ}\text{C}$ )<br>2.8 to 5.0 V ( $T_A = -40 \text{ to } +60^{\circ}\text{C}$ ) | | 2.7 to 6.0 V<br>(T <sub>A</sub> = -40 to<br>+85°C) | 4.5 to 5.5 V<br>(T <sub>A</sub> = -40 to<br>+85°C) | | | | Minimum instruction<br>execution time (4.19<br>MHz) | | s ( $V_{DD} = 2.7 \text{ V}$ ; $T_A = -4$<br>s ( $V_{DD} = 4.5 \text{ V}$ ; $T_A = -4$ | , | 3.8 $\mu$ s (V <sub>DD</sub> = 2.7<br>V); 0.95 $\mu$ s (V <sub>DD</sub> = 4.5 V) | 1.1 $\mu$ s (V <sub>DD</sub> = 4.5<br>V); 0.95 $\mu$ s<br>(V <sub>DD</sub> = 4.75 V) | | | | Package | See ordering infor | See ordering information for a complete listing of the packages | | | | | | See the μPD75116 family data sheet for the μPD75P108B and the μPD75P116 electrical and functional specifications. Differences Among the $\mu$ PD75116, $\mu$ PD75116F, and $\mu$ PD75117H Families | | | 75116 Family * | 75116F Family | 75117H Family * | |----------------------------------------------------|-------|-------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------| | Power-on reset circuit and flag | | Mask Option | No | No | | N-channel open-drain output lines | | 12 | 12 | 12 | | Specified for direct<br>LED drive | | Yes | Yes | No | | N-channel open-drain<br>output, maximum<br>voltage | | +12 V | +10 V | +6 V | | Minimum instruction | 4.5 V | 0.95 μs | 0.95 μs | 0.95 μs | | execution time (4.19 | 2.7 V | 3.8 µs | 1.91 $\mu$ s (T <sub>A</sub> = -40 to +50°C) | 0.95 μs | | MHz) | 1.8 V | | | 1.91 μs | | Voltage operation and temperature ranges | | 2.7 to 6.0 V<br>(T <sub>A</sub> = -40 to +85°C) | 2.7 to 5.0 V<br>(T <sub>A</sub> = -40 to +50°C) | 1.8 to 5.0 V<br>$(T_A = -40 \text{ to } +60^{\circ}\text{C})$ | | | | | 2.8 to 5.0 V $(T_A = -40 \text{ to } +60^{\circ}\text{C})$ | | Refer to the µPD75116 and 75117H family data sheets for more information. ## **ELECTRICAL SPECIFICATIONS** # Absolute Maximum Ratings | I <sub>A</sub> = 25°C | | |---------------------------------------------------------------------------|---------------------------------| | Supply voltage, V <sub>DD</sub> | -0.3 to +5.5 V | | Input voltage, V <sub>I1</sub> (except ports 12-14) | $-0.3$ to $V_{DD} + 0.3$ V | | Input voltage, V <sub>I2</sub> (ports 12-14;<br>internal pullup resistor) | –0.3 to V <sub>DD</sub> + 0.3 V | | Input voltage, V <sub>12</sub> (ports 12-14;<br>open drain) | −0.3 to +11 V<br>(Note 1) | | Output voltage, V <sub>O</sub> | -0.3 to V <sub>DD</sub> + 0.3 V | | High-level output current, 1 <sub>OH</sub> (Single pin) | ~15 mA | | High-level output current, I <sub>OH</sub> (Total of all pins) | -30 mA | | Low-level output current, I <sub>OL</sub> | 30 mA peak | | (Single pin) | 15 mA rms (Note 2) | | Low-level output current, I <sub>OL</sub> | 100 mA peak | | (Total of ports 0, 2-4, 12-14) | 60 mA rms (Note 2) | | Low-level output current, IOL | 100 mA peak | | (Total of ports 5–9) | 60 mA rms (Note 2) | | | | | Operating temperature, t <sub>OPT</sub> | -40 to + 60°C | |-----------------------------------------|---------------| | Storage temperature, t <sub>STG</sub> | -65 to +150°C | #### Notes: - (1) When applying more than 10 V to ports 12, 13, or 14, the external pullup resistor must be at least 50 $k\Omega$ - (2) rms value = peak x (duty cycle) 1/2. - (3) Exposure to Absolute Maximum Ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. ## Capacitance $V_{DD} = 0 \text{ V}; T_A = 25^{\circ}\text{C}$ | Parameter | Symbol | Max | Unit | Conditions | | | |--------------------|-----------------|-----|------|------------------------------|--|--| | Input capacitance | CIN | 15 | pF | f = 1 MHz; | | | | Output capacitance | Cout | 15 | рF | all unmeasured pins returned | | | | I/O capacitance | C <sub>IO</sub> | 15 | pF | to ground | | | ### **Oscillator Characteristics** $T_A = -40 \text{ to } +60^{\circ}\text{C}; V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | Oscillator | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-------------------|-----------------------------------------|----------|-----|------|--------------|------|---------------------------------------------------| | Ceramic resonator | Oscillation frequency (Note 1) | fxx | 2.0 | | 5.0 | MHz | | | (figure 1A) | Oscillation stabilization time (Note 2) | | | | 4 (Note 3) | ms | After V <sub>DD</sub> reaches oscillation voltage | | Crystal resonator | Oscillation frequency (Note 1) | fxx | 2.0 | 4.19 | 5.0 (Note 4) | MHz | | | (figure 1A) | Oscillation stabilization time (Note 2) | | | | 10 (Note 3) | ms | V <sub>DD</sub> = 4.5 to 5.0 V | | | | | | | 30 (Note 3) | ms | | | External clock | X1 input frequency (Note 1) | fxx | 2.0 | | 5.0 | MHz | | | (figure 1B) | X1 input high/low-level width | txH, txL | 100 | | 250 | nş | | #### Notes: - (1) The oscillation frequency and X1 input frequency are included only to show the characteristics of the oscillators. Refer to the AC Characteristics table for actual instruction execution times. - (2) The oscillation stabilization time is the time required for the oscillator to stabilize after voltage is applied or the STOP mode is released. - (3) Values shown are for the recommended resonators. Values for resonators not shown in this data sheet should be obtained from the manufacturer's spec sheets. - (4) When the oscillator frequency is 4.19 MHz < $f_{\rm XX}$ < 5.0 MHz, PCC = 0011 should not be selected as the instruction execution time. If PCC = 0011 is selected, one machine cycle is less than 0.95 $\mu$ s and the rated minimum value of 0.95 $\mu$ s is not observed. ## Figure 1. System Clock Configurations ### **Recommended Ceramic Resonators** | Manufacturer | Part Number | C1<br>(pF) | C2<br>(pF) | Remarks | |--------------|-------------------------|------------|------------|------------------------------------------| | Murata | CSA 2.00MG | 30 | 30 | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | | CSA 4.19MG | 30 | 30 | V <sub>DD</sub> = 3.0 to 5.0 V | | | CSA 4.19MGU | 30 | 30 | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | | CST 4.19T<br>(Note) | _ | | $V_{DD} = 3.0 \text{ to } 5.0 \text{ V}$ | | Kyocera | KBR-2.0MS | 100 | 100 | $V_{DD} = 3.0 \text{ to } 5.0 \text{ V}$ | | | KBR-4.0MS<br>KBR-4.19MS | 33<br>33 | 33<br>33 | • | | | KBR-4.9152M | 33 | 33 | | Note: C1 and C2 are contained in the oscillator. ## Recommended Crystal Resonator | Manufacturer | Frequency<br>(MHz) | Part No.<br>(Note) | C1<br>(pF) | C2<br>(pF) | Remarks | |--------------|--------------------|--------------------|------------|------------|-----------------------------------| | Kinseki | 4.19 | HC-49/U | 22 | 22 | V <sub>DD</sub> = 2.7<br>to 5.0 V | Note: Equivalent series resistance of crystal must be less than 80 $\Omega$ ## μPD75116F Family ## **Comparator Characteristics** $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}; T_A = -40 \text{ to } +60^{\circ}\text{C}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |--------------------------------|--------------------|-----|-----|-----------------|------|----------------| | Comparison accuracy | V <sub>ACOMP</sub> | | | ±100 | m۷ | | | Threshold voltage | V <sub>TH</sub> | 0 | | V <sub>DD</sub> | ٧ | | | PTH input voltage | V <sub>IPTH</sub> | 0 | | V <sub>DD</sub> | ٧ | | | Comparator consumption current | Ісомр | | 1 | | mA | Set PTHM7 to 1 | ## **DC Characteristics** $T_A = -40 \text{ to } +60^{\circ}\text{C}; V_{DD} = 2.7 \text{ to } 5.0 \text{ V}; \text{ refer to figure } 2$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |-----------------------------------|-------------------|-----------------------|------|---------------------|------|-----------------------------------------------------------------------------------| | High-level input voltage | V <sub>iH1</sub> | 0.7 V <sub>DD</sub> | - | V <sub>DD</sub> | ٧ | Except ports 0, 1, 12-14, Ti0, Ti1, RESET, X1, X2 | | | V <sub>IH2</sub> | 0.8 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | Ports 0, 1, TI0, TI1 and RESET | | | V <sub>IH3</sub> | 0.7 V <sub>DD</sub> | | V <sub>DD</sub> | ٧ | Ports 12-14; built-in pullup resistor | | | | 0.7 V <sub>DD</sub> | | 10 | ٧ | Ports 12-14; open drain | | | V <sub>IH4</sub> | V <sub>DD</sub> - 0.5 | | V <sub>DD</sub> | ٧ | X1, X2 | | Low-level input voltage | V <sub>IL1</sub> | 0 | | 0.3 V <sub>DD</sub> | ٧ | Except ports 0, 1, TI0, TI1, RESET, X1, X2 | | | V <sub>IL2</sub> | 0 | | 0.2 V <sub>DD</sub> | ٧ | Ports 0, 1, TI0, TI1 and RESET | | | V <sub>iL3</sub> | 0 | | 0.4 | ٧ | X1, X2 | | High-level output voltage | Voн | V <sub>DD</sub> – 1.0 | | | ٧ | $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}; I_{OH} = -1 \text{ mA}$ | | | | V <sub>DD</sub> – 0.5 | | | ٧ | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V; } I_{OH} = -100 \mu\text{A}$ | | Low-level output voltage | Vol | - | 0.35 | 2.0 | ٧ | Ports 0, 2-9; $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ ; $I_{OL} = 15 \text{ mA}$ | | | | | 0.35 | 2.0 | ٧ | Ports 12-14; V <sub>DD</sub> = 4.5 to 5.0 V; I <sub>OL</sub> = 10 mA | | | | | | 0.4 | ٧ | V <sub>DD</sub> = 4.5 to 5.0 V; I <sub>QL</sub> = 1.6 mA | | | | | | 0.5 | ٧ | I <sub>OL</sub> = 400 μA | | High-level input leakage current | ILIH1 | | | 3 | μΑ | All except X1, X2, and ports 12-14; $V_{IN} = V_{DD}$ | | | I <sub>LIH2</sub> | | | 20 | μΑ | X1, X2; $V_{IN} = V_{DD}$ | | | I <sub>LIH3</sub> | | | 20 | μΑ | Ports 12-14 (with open drain); V <sub>IN</sub> = 10 V | | Low-level input leakage current | I <sub>LIL1</sub> | | | -3 | μА | All except X1, X2; V <sub>IN</sub> = 0 V | | | lil2 | | | -20 | μА | X1, X2; V <sub>IN</sub> = 0 V | | High-level output leakage current | lLOH1 | | | 3 | μΑ | Other than ports 12-14; V <sub>OUT</sub> = V <sub>DD</sub> | | | I <sub>LOH2</sub> | | | 20 | μА | Ports 12-14 (open drain); V <sub>OUT</sub> = 10 V | | Low-level output leakage current | LOL | | | -3 | μΑ | V <sub>OUT</sub> = 0 V | | Internal pullup resistor | RL | 15 | 40 | 70 | kΩ | Ports 12-14; V <sub>DD</sub> = 4.5 to 5.0 V | | | | 10 | | 80 | kΩ | Ports 12-14 | | Supply current (Note 1) | I <sub>DD1</sub> | | 3 | 9 | mA | V <sub>DD</sub> = 4.5 to 5.0 V (Notes 2, 3) | | | | | 0.55 | 1.5 | mA | V <sub>DD</sub> = 3 V ± 10% (Notes 3, 4) | | | I <sub>DD2</sub> | | 600 | 1800 | μΑ | HALT mode; V <sub>DD</sub> = 4.5 to 5.0 V | | | | | 200 | 600 | μΑ | HALT mode; $V_{DD} = 3 V \pm 10\%$ (Note 3) | | | IDD3 | | 0.1 | 10 | μA | STOP mode; V <sub>DD</sub> = 3 V ± 10% | ## Notes: - (1) Does not include pullup resistor current and comparator current. - (2) When operated in the high-speed mode with the processor clock control register (PCC) set to 0011. - (3) $f_{XX} = 4.19 \text{ MHz}$ ; C1 = C2 = 22 pF. - (4) When operated in the low-speed mode with the PCC set to 0000. Figure 2. DC Characteristics Figure 2. DC Characteristics (cont) ## **AC Characteristics** $T_A = -40 \text{ to } +60^{\circ}\text{C}$ ; $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ ; refer to figures 3 through 10 | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |------------------------------------------|-------------------------------------|----------------------------|-----|------|------|--------------------------------------------------| | Cycle time * | tcy | 0.95 | | 32 | μз | V <sub>DD</sub> = 4.5 to 5.0 V | | | | 1.91 | | 32 | μs | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | TIO, TI1 input frequency | fTI | 0 | | 1 | MHz | $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ | | | | 0 | | 275 | kHz | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | TIO, TI1 input high- and low-level width | t <sub>TIH</sub> , t <sub>TIL</sub> | 0.48 | | | μs | $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ | | | | 1.8 | - | | μs | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | SCK cycle time | tkcy | 0.8 | | | μs | Input; V <sub>DD</sub> = 4.5 to 5.0 V | | | | 0.95 | | | μs | Output; V <sub>DD</sub> = 4.5 to 5.0 V | | | | 3.2 | | | με | Input; V <sub>DD</sub> = 2.7 to 5.0 V | | | | 3.8 | | | μѕ | Output; V <sub>DD</sub> = 2.7 to 5.0 V | | SCK high and low level width | tKH, tKL | 0.4 | | | με | Input; $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ | | | | 0.5 t <sub>KCY</sub> - 50 | | | ns | Output; $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ | | | | 1.6 | | | με | Input; $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | | | 0.5 t <sub>KCY</sub> - 150 | | | ns | Output; $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | SI setup time to SCK † | tsıĸ | 100 | | | пѕ | | | SI hold time from SCK † | t <sub>KSI</sub> | 400 | | | ns | | | SCK ↓ to SO output delay time | t <sub>KSO</sub> | | | 300 | пѕ | $V_{DD} = 4.5 \text{ to } 5.0 \text{ V}$ | | | | | | 1000 | пѕ | $V_{DD} = 2.7 \text{ to } 5.0 \text{ V}$ | | INTO-INT4 high- and low-level width | tinth, tintl | 5 | | | μs | | | RESET low-level width | t <sub>RSL</sub> | 5 | | · | μѕ | | <sup>\*</sup> Cycle time (minimum instruction execution time) is determined by the frequency of the oscillator connected to the microcontroller and the processor clock control (PCC) register. See figure 3. Figure 3. Main System Clock Operation; t<sub>CY</sub> vs V<sub>DD</sub> Figure 4. AC Timing Measurement Points (except Ports 0, 1, TI0, TI1, X1, X2, and RESET) Figure 5. Clock Timing Measurement Points Figure 6. TI Timing Figure 7. Serial Transfer Timing Figure 8. Interrupt Input Timing Figure 9. RESET Input Timing Figure 10. Main System Clock Operation; $f_{TI}$ vs $V_{DD}$ ## μPD75116F Family ## Data Memory STOP Mode; Low Voltage Data Retention Characteristics $T_{\Delta} = -40 \text{ to } +60^{\circ}\text{C}$ ; refer to figure 11 | 'д | | | | | | | |-----------------------------------------|-------------------|-----|----------------------------------|-----|------|------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Data retention voltage | V <sub>DDDR</sub> | 2.0 | | 5.0 | ٧ | | | Data retention current (Note 1) | IDDDR | | 0.1 | 10 | μΑ | $V_{DDDR} = 2.0 V$ | | Release signal set time | †\$REL | 0 | | | μs | | | Oscillation stabilization time (Note 2) | twart | | 2 <sup>17</sup> /f <sub>xx</sub> | | s | Release by RESET input | | | | | (Note 3) | | ms | Release by interrupt request | #### Notes: - (1) Excludes current in the pullup resistors and comparator. - (2) Consult the manufacturer's resonator or crystal spec sheet for this value. - (3) Oscillation stabilization WAIT time is the time during which the CPU is stopped and the crystal is stabilizing. This time is required to prevent unstable operation while the oscillation is started. The interval timer can be used to delay the CPU from executing instructions using the the basic interval timer mode register (BTM) according to the following table: | втмз | BTM2 | BTM1 | втмо | WAIT time ( $f_{XX} = 4.19 \text{ MHz}$ ) | |------|------|------|------|---------------------------------------------------| | | 0 | 0 | 0 | 2 <sup>20</sup> /f <sub>xx</sub> (Approx 250 ms) | | | 0 | 1 | 1 | 2 <sup>17</sup> /f <sub>xx</sub> (Approx 31.3 ms) | | | 1 | 0 | 1 | 2 <sup>15</sup> /f <sub>xx</sub> (Approx 7.82 ms) | | | 1 | 1 | 1 | 2 <sup>13</sup> /f <sub>xx</sub> (Approx 1.95 ms) | Figure 11. Data Retention Timing #### SOLDERING ## **Packaging and Soldering Information** | Part Number | Package | Package Drawing No. | Recommended Soldering Code | |-------------|--------------------|----------------------|---------------------------------| | μPD751xxFGF | 64-pin plastic QFP | P64GF-100-3B8, 3BE-1 | IR30-00-1, VP15-00-1, WS60-00-1 | **Soldering Conditions** | Method (Note 1) | Code (Note 2) | Soldering Conditions | Exposure Limit (Note 3) | |---------------------------|--------------------|---------------------------------------------------------------------------------------------------------|-------------------------| | Infrared reflow | IR30-00 <i>-</i> 1 | Package peak temp: 230°C<br>Time: 30 sec max (210°C min) | No limit | | Vapor phase | VP15-00-1 | Package peak temp: 215°C<br>Time: 40 sec max (200°C min) | No limit | | Wave soldering | WS60-00-1 | Solder bath temp: 260°C max<br>Time: 10 sec max<br>Preheating temp: 120°C max<br>(package surface temp) | No limit | | Pin partial heating (QFP) | | Temperature: 300°C max Time: 3 sec max (per device side) | No limit | #### Notes: - (1) Do not use different soldering methods together. However, on all devices the pin partial heating soldering method can be used alone or in combination with other soldering methods. - (2) The maximum number of soldering operations is one or two as indicated by the last digit of the soldering code: -1 or -2. - (3) Exposure limit means number of days after unpacking the dry pack. Storage conditions are 25°C and 65% RH minimum. Thereafter, baking the devices is required before soldering. ## **PACKAGE DRAWINGS** ## 64-Pin Plastic QFP (2.7 mm thick) | tem | Millimeters | Inches | <u> </u> | |-----|-----------------------|-------------------------------|------------------------------------------------| | Α | 23.6 ± 0.4 | .929 ± .016 | <del> </del> | | В | 20.0 ± 0.2 | .795 + .009<br>008 | | | С | 14.0 ± 0.2 | .551 + .009<br>008 | 51 33 | | D | 17.6 ± 0.4 | .693 ± .016 | | | F | 1.0 | .039 | | | G | 1.0 | .039 | | | н | 0.40 ± 0.10 | .016 + .004<br>005 | C D | | ı | 0.20 | .008 | | | J | 1.0 (TP) | .039 (TP) | | | K | 1.8 ± 0.2 | .071 + .008 | 19 | | L | 0.8 ± 0.2 | .031 <sup>+ .009</sup><br>008 | | | м | 0.15 + 0.10<br>- 0.05 | .006 + .004 | | | N | 0.15 | .006 | G H 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | P | 2.7 | .106 | | | Q | 0.1 ± 0.1 | .004 ± .004 | Enlarged detail of lead en | | R | 0.1 ± 0.1 | .004 ± .004 | <del> </del> | | S | 3.0 max | .119 max | S P \ | | | | | | | | | | L→ L Q R | | | B8, 3BE-1 | | 49NR-599B | 83YL-9269B (6/94) ## 64-Pin Ceramic QFP for Engineering Samples