# **OKI** Semiconductor

# **MSM66P54**

One-Time Programmable (OTP) Speech Synthesizer

# DESCRIPTION

The MSM66P54 is a one-time-programmable (OTP) version of the MSM6654 speech synthesizer, suitable for evaluation of the MSM6650 family and code development. This part is also suitable for applications requiring small quantities and/or short-term delivery after code completion. The PC-based AR76-202 Speech Development System is used for speech encoding, editing, and programming of the MSM66P54.

When compared to the mask-programmed MSM6654 version, the SOP-packaged version of the MSM66P54 is backwards compatible, while the DIP-packaged version has two extra pins for programming. On the DIP version, programming pins can either be cut off or left open after programming. DIP pin spacing and location allows insertion of the MSM66P54 into an IC socket intended for the MSM6654.

To provide high-quality speech synthesis, all members of the MSM6650 family members implement adaptive differential pulse-code modulation (ADPCM) playback, pulse-code modulation (PCM) playback, 12-bit D/A conversion, and an on-chip -40dB/octave low-pass filter (LPF). In addition, easy-to-use "beep" tones, a two-channel mixing function, a melody function, a fade-out function, and a random playback function are included. Also, an on-chip edit ROM can form sentences by catenating phrases, making external control simpler than before.

Four code versions of the MSM66P54 are available. Stand-alone or microcomputer (MCU) interface modes can be selected by using one of the four available codes. The table below shows the code versions available.

| Part No.    | OTP ROM | Mode               | Interface/Standby Features |
|-------------|---------|--------------------|----------------------------|
| MSM66P54-01 | 1 Mbit  | MCU Interface Mode | Serial Interface           |
| MSM66P54-02 | 1 Mbit  | MCU Interface Mode | Parallel Interface         |
| MSM66P54-03 | 1 Mbit  | Standalone Mode    | Standby Function           |
| MSM66P54-04 | 1 Mbit  | Standalone Mode    | No Standby Function        |

#### MSM66P54 Code Versions

# FEATURES

- Single-chip synthesizer
- 4-bit ADPCM or 8-bit PCM sound playback
- Melody function
- Edit ROM function
- Built-in two-channel mixing function
- Internal random playback function
- Fade-out function
- Built-in "beep" tones at 0.5, 1.0, 1.6, and 2.0 kHz
- Sampling frequency of 4.0, 5.3, 6.4, 8.0, 10.6, 12.8, 16, or 32  $\rm kHz^{[1]}$

- · Up to 127 phrases
- Internal 12-bit D/A converter
- Internal -40 dB/octave low-pass filter (LPF)
- Built-in standby function
- Selectable RC oscillation or ceramic/crystal oscillation
- Package options include 20-pin DIP (DIP20-P-300), 24-pin SOP (SOP24-P-430-2K), or die

<sup>1. 32</sup> kHz is not available when RC oscillation is selected

The table below shows the additional functions available in the MSM6650 family when compared to the family's predecessor, the MSM637x family.

| Comparison | of | <b>MSM6376</b> | and | <b>MSM6650</b> | Families |
|------------|----|----------------|-----|----------------|----------|
|------------|----|----------------|-----|----------------|----------|

|                                                | MSM6650 Family                                                                                                                                                        | MSM637x Family                                              |  |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|
| Control Method                                 | Standalone mode<br>Microcomputer mode - parallel input<br>Microcomputer mode - serial input                                                                           | CPU input - software control                                |  |  |
| Speech synthesis method                        | 4-bit ADPCM or<br>8-bit PCM/Melody PCM                                                                                                                                | 4-bit ADPCM                                                 |  |  |
| "Beep" tone frequency (length)                 | 0.5, 1.0, 1.6, or 2.0 kHz1.0 or 2.0 kHz, (User-specified length (User-specified length of variable duration)fixed at either 64, 128, 250, or 500                      |                                                             |  |  |
| Sampling frequency (f <sub>S</sub> )           | Eight frequencies Three frequencies at two oscillator i $(4.0, 5.3, 6.4, 8.0, 10.6, 12.8, 16.0, or 32.0 \text{ kHz})$ 16.0, 25.6, or 32.0 \text{ kHz with } f_{OSC} = |                                                             |  |  |
| Master clock frequency                         | 256 kHz (RC) / 4.096 MHz (crystal)                                                                                                                                    | 40 kHz ~ 256 kHz                                            |  |  |
| LPF attenuation factor                         | -40 dB/octave                                                                                                                                                         | -24 dB/octave                                               |  |  |
| LPF cut-off Frequency (f <sub>CUT</sub> ), kHz | f <sub>CUT</sub> 1.8 2.6 2.6 3.2 4.2 5.1 6.4 12.8   f <sub>SAM</sub> 4.0 5.3 6.4 8.0 10.6 12.8 16.0 32.0                                                              | f <sub>CUT</sub> 1.5 3.0 3.0   f <sub>SAM</sub> 4.0 6.4 8.0 |  |  |
| Maximum phrase number                          | 127 (in MCU Interface Mode)                                                                                                                                           | 111                                                         |  |  |
| Pull-up/pull-down resistors                    | Built in                                                                                                                                                              |                                                             |  |  |
| Standby conversion time                        | 200 ms                                                                                                                                                                | 3 Sec                                                       |  |  |
| Maximum external ROM                           | 64 Mbit                                                                                                                                                               | 16 Mbit                                                     |  |  |
| Added functions in edit ROM                    | Fade-out<br>Random playback<br>Melody playback<br>PCM playback<br>Serial input control                                                                                | No Edit ROM                                                 |  |  |

# SPEECH DURATION

|                         | Data ROM                | OM Maximum Speech Duration                                            |              |                            |                             |                             |  |  |
|-------------------------|-------------------------|-----------------------------------------------------------------------|--------------|----------------------------|-----------------------------|-----------------------------|--|--|
| Туре                    | Capacity <sup>[1]</sup> | f <sub>SAM</sub> = 4.0 kHz f <sub>SAM</sub> = 6.4 kHz f <sub>SA</sub> |              | f <sub>SAM</sub> = 8.0 kHz | f <sub>SAM</sub> = 16.0 kHz | f <sub>SAM</sub> = 32.0 kHz |  |  |
| MSM6650                 | 64 Mbits [2]            | > 1 hour                                                              | > 40 minutes | > 30 minutes               | > 15 minutes                | > 8 minutes                 |  |  |
| MSM6652                 | 288 Kbit                | 16.9 sec                                                              | 10.5 sec     | 8.4 sec                    | 4.2 sec                     | 2.1 sec                     |  |  |
| MSM6653                 | 544 Kbit                | 31.2 sec                                                              | 19.5 sec     | 15.6 sec                   | 7.8 sec                     | 3.9 sec                     |  |  |
| MSM6654                 | 1 Mbit                  | 63.8 sec                                                              | 39.9 sec     | 31.9 sec                   | 15.9 sec                    | 7.9 sec                     |  |  |
| MSM66P54 <sup>[3]</sup> | 1 Mbit                  | 63.8 sec                                                              | 39.9 sec     | 31.9 sec                   | 15.9 sec                    | 7.9 sec                     |  |  |
| MSM6655                 | 1.5 Mbit                | 96.5 sec                                                              | 60.3 sec     | 48.2 sec                   | 24.1 sec                    | 12.0 sec                    |  |  |
| MSM6656                 | 2 Mbit                  | 129.1 sec                                                             | 80.7 sec     | 64.5 sec                   | 32.2 sec                    | 16.1 sec                    |  |  |

[1] Actual ROM area in MSM6652, MSM6653, MSM6654, MSM6655, and MSM6656 is smaller by 22 Kbits.

[2] Via external ROM only (no on-chip ROM available).

[3] OTP version.

# PACKAGE DRAWINGS



Figure 1. MSM66P54 Mechanical Drawing (DIP20-P-300-W1 Package)





#### **BLOCK DIAGRAMS**



Figure 3. MSM66P54-03/-04 Block Diagram (Standalone Mode)



Figure 4. MSM66P54-01/-02 Block Diagram (MCU Interface Mode)

#### **PIN CONFIGURATION**

|          |                |           | 24 🗖 GND    |
|----------|----------------|-----------|-------------|
|          |                |           | 23 🗆 AOUT   |
|          | 19 T SW3       | OSC2 🗖 3  | 22 🗆 XT/RC  |
|          | 18 1 SW2       | NC 🗖 4    | 21 🗖 NC     |
|          | 17 H SW1       | OSC3 🗖 5  | 20 🗆 BUSY   |
|          | 16 T SW0       | NC 🗖 6    | 19 🗖 NC     |
|          |                |           | 18 🗖 VPP    |
|          |                |           | 17 🗆 RESET  |
| BUSY 7   | 14 🗋 OSC3      | SW0 🗖 9   | 16 TEST     |
| XT/RC 8  | 13 🗖 OSC2      | SW1 🗖 10  | 15 🗖 A2     |
| AOUT 🛛 9 | 12 🛛 OSC1      | SW2 11    | 14 🗄 A1     |
| GND 010  |                | SW3 112   |             |
| 18 Lea   | ad Plastic DIP |           |             |
|          |                | 24 Lead F | Plastic SOP |

Figure 5. MSM66P54-03/-04 Configuration (Standalone Mode)



Figure 6. MSM66P54-01/-02 Pin Configuration (MCU Interface Mode)

# **PIN DESCRIPTIONS**

| Pin Name         | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET            | I   | <b>Reset</b> . Setting this pin to "L" puts the device in standby status. At this time, oscillation stops, A <sub>OUT</sub> is pulled to GND, and the device is initialized. The MSM6650 Family devices have an internal power-on reset. To operate the power-on reset correctly, power should ramp up within 1 ms. If this is not possible, apply a RESET pulse when power is turned on. This pin has an internal pull-up resistor. |
| BUSY             | 0   | Busy. This pin outputs a "L" level during playback. At power-on, this pin is at "H" level.                                                                                                                                                                                                                                                                                                                                           |
| XT/RC            | I   | X'tal/RC selectable pin. Set to "H" level when using ceramic/crystal oscillation. Set to "L" level when using RC oscillation.                                                                                                                                                                                                                                                                                                        |
| A <sub>OUT</sub> | 0   | Sound output. This is the synthesized output pin of the internal low-pass filter.                                                                                                                                                                                                                                                                                                                                                    |
| GND              | -   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>DD</sub>  | -   | Power supply.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| OSC1             | I   | <b>Oscillator 1.</b> This pin is a ceramic/crystal oscillator connection pin when using ceramic or crystal oscillation. This pin is an RC connection pin when using RC oscillation. When using an external clock, use this pin as the clock input.                                                                                                                                                                                   |
| OSC2             | 0   | <b>Oscillator 2.</b> This pin is a ceramic/crystal oscillator connection pin when using a ceramic or crystal oscillator. This is an RC connection pin when using RC oscillation. Leave open if using an external clock. OSC2 outputs a "L" level in standby status.                                                                                                                                                                  |
| OSC3             | 0   | Oscillator 3. Leave open if using a ceramic/crystal oscillator. This pin is the RC connection pin when using RC oscillation. When RC oscillation is selected, OSC3 outputs a "H" level in standby status.                                                                                                                                                                                                                            |
| RND              | I   | <b>Random Playback.</b> Random playback starts when the $\overline{\text{RND}}$ pin is set to a "L" level. At the fall of $\overline{\text{RND}}$ , addresses from the random address playback circuit inside the IC are fetched. Set to a "H" level if random playback is not used. This pin has an internal pull-up resistor.                                                                                                      |
| TEST             | I   | Test Mode. Set to "H" level. This pin has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                              |
| SW0 ~ SW3        | I   | <b>Phrase Inputs.</b> These pins are phrase input pins corresponding to playback. If the input changes, SW0 ~ SW3 pins capture address data after 16 ms and speech playback commences. These pins have internal pull-down resistors.                                                                                                                                                                                                 |
| A0 ~ A2          | I   | <b>Phrase Inputs.</b> Phrase input pins corresponding to playback. The A0 input becomes invalid when the random playback function is used.                                                                                                                                                                                                                                                                                           |
| VPP              | -   | Power-supply voltage for programming the on-chip OTP ROM. Set to a "H" level or open during normal operation.                                                                                                                                                                                                                                                                                                                        |
| PGM              | I   | Interface pin for AR76-202 Speech Development System. Set to a "L" level or open during normal operation. This pin has an internal pull-down resistor.                                                                                                                                                                                                                                                                               |

#### MSM66P54-03/-04 Pin Descriptions (Standalone Mode)

#### MSM66P54-01/-02 Pin Descriptions (Microcomputer Interface Mode)

| Pin Name | I/O | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET    | I   | <b>Reset</b> . Setting this pin to "L" puts the device in standby status. At this time, oscillation stops, A <sub>OUT</sub> is pulled to GND, and the device is initialized. The MSM6650 Family devices have an internal power-on reset. To operate the power-on reset correctly, power should ramp up within 1 ms. If this is not possible, apply a RESET pulse when power is turned on. This pin has an internal pull-up resistor.                                                         |
| BUSY     | 0   | Busy. This pin outputs a "L" level during playback. At power-on, this pin is at "H" level.                                                                                                                                                                                                                                                                                                                                                                                                   |
| NAR      | 0   | <b>Next Address Request.</b> The CMD and ST input is valid when NAR is at a "H" level. When the CH pin is at "H" level, NAR becomes a Channel 1 status signal. When the CH pin is at "L", NAR becomes a Channel 2 status signal. This pin indicates whether the register that latches the addresses of I0~I6 in the Address & Command Controller (refer to the block diagram) is empty or not. At "H" level, it is empty and new address data may be applied. At power-on, NAR is "H" level. |
| AOUT     | 0   | Analog Sound Output. Either the D/A converter or the low-pass filter output can be selected by a command input.                                                                                                                                                                                                                                                                                                                                                                              |
| GND      | -   | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

| V <sub>DD</sub> | -   | Power supply.                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XT              | I   | <b>Ceramic/Crystal Oscillator Input.</b> A feedback resistor of 0.5~5M $\Omega$ between XT and $\overline{\text{XT}}$ is built in this pin. When using an external clock, input to this pin.                                                                                                                                                      |
| ΧT              | 0   | Ceramic/Crystal Oscillator Output. When using an external clock, leave this pin open.                                                                                                                                                                                                                                                             |
| CMD             | 1   | <b>Command Input and Option Selection Control</b> . Command and option input is enabled if the $\overline{ST}$ pin is set to a "L" level when the $\overline{CMD}$ pin is "L" Set the $\overline{CMD}$ pin to a "H" level when $\overline{CMD}$ is not used and when using the serial input interface. This pin has an internal pull-up resistor. |
| ST              | 1   | Start. Speech synthesis starts with the fall of $\overline{ST}$ . With the rise of $\overline{ST}$ , addresses I0~I6 are latched inside the IC. Input $\overline{ST}$ when the NAR status signal for Channels 1 and 2 is at a "H" level. A pull-up resistor is built into this pin.                                                               |
| CH              | I   | Channel control signal. Channel 1 is selected at "H" level and Channel 2 is selected at "L" level. A pull-up resistor is built into this pin.                                                                                                                                                                                                     |
| 16/SD           | I   | <b>Command Input 6/Serial Data Input</b> . When the parallel input option is selected, this is a command and phrase input pin. When the serial input option is selected, this pin becomes a serial data (command and address) input pin.                                                                                                          |
| 15/SI           | I   | <b>Command Input 5/Serial Clock Input</b> . When the parallel input option is selected, this is a command and phrase input pin. When the serial input option is selected, this pin becomes a serial clock input pin.                                                                                                                              |
| 14              | I   | <b>Command Input 4.</b> When the parallel input option is selected, this is a command and phrase input pin. When the serial input option is selected, leave this pin at a "L" level. A pull-up resistor is built into this pin.                                                                                                                   |
| I3/PORT1        | 1/0 | <b>Command Input 3/Port 1 Output.</b> When the parallel input option is selected, this is a command and phrase input pin. When the serial input option is selected, this pin becomes a port output pin. The output from this port can be varied by command inputs from the microcomputer interface.                                               |
| I2/PORT0        | 1/0 | <b>Command Input 2/Port 0 Output.</b> When the parallel input option is selected, this is a command and phrase input pin. When the serial input option is selected, this pin becomes a port output pin. The output from this port can be varied by command inputs from the microcomputer interface.                                               |
| 10, 11          | 1   | <b>Command Input 1/0.</b> These are command and user specified phrase input pins when parallel input is optionally selected. When the serial input option is selected, leave these pins at a "L" level. A pull-up resistor is built into these inputs.                                                                                            |
| VPP             | -   | Power-supply voltage for programming the on-chip OTP ROM. Set to a "H" level or open during normal operation.                                                                                                                                                                                                                                     |
| PGM             | I   | Interface pin for AR76-202 Speech Development System. Set to a "L" level or open during normal operation. This pin has an internal pull-down resistor.                                                                                                                                                                                            |
|                 |     |                                                                                                                                                                                                                                                                                                                                                   |

# MSM66P54-01/-02 Pin Descriptions (Microcomputer Interface Mode) (Continued)

# **APPLICATION CIRCUIT EXAMPLES**



Figure 7. Application Circuit in Standalone Mode with Serial Input Interface



# Figure 8. Application Circuit in Standalone Mode with Parallel Input Interface

The following table shows a comparison between switches and speech playback addresses.

|    | A2 | A1 | A0 | SW3 | SW2 | SW1 | SW0 | ADR |
|----|----|----|----|-----|-----|-----|-----|-----|
| S1 | 0  | 0  | 0  | 0   | 0   | 0   | 1   | 01  |
| S2 | 0  | 0  | 0  | 0   | 0   | 1   | 0   | 02  |
| S3 | 0  | 0  | 0  | 0   | 1   | 0   | 0   | 04  |
| S4 | 0  | 0  | 0  | 1   | 0   | 0   | 0   | 08  |

Switches and Speech Playback Address Comparison



Figure 9. Application Circuit in MCU Interface Mode with a Serial Input Interface



Figure 10. Application Circuit in MCU Interface Mode with a Parallel Input Interface

# **ELECTRICAL CHARACTERISTICS**

#### **Absolute Maximum Ratings**

| Item                 | Symbol           | Conditions             | Rating                      | Unit |
|----------------------|------------------|------------------------|-----------------------------|------|
| Power supply voltage | V <sub>DD</sub>  | T <sub>a</sub> = 25° C | -0.3 ~ 7.0                  | V    |
| Input voltage        | V <sub>IN</sub>  | 1 <sub>a</sub> =25 C   | -0.3 ~ V <sub>DD</sub> +0.3 | V    |
| Storage temperature  | T <sub>stg</sub> | -                      | -55 ~ 150                   | . С  |

#### **Recommended Operating Conditions**

| Parameter                        | Symbol                                    | Conditions           | Rated Value | Unit |  |
|----------------------------------|-------------------------------------------|----------------------|-------------|------|--|
| Dower cupply voltage             | М                                         | LPF output           | +2.7 ~ +5.5 | v    |  |
| Power supply voltage             | V <sub>DD</sub> DAC Output <sup>[1]</sup> |                      | +2.4 ~ +5.5 | 1    |  |
| Operating temperature            | T <sub>OP</sub>                           | -                    | -10 ~ 70    | °C   |  |
| Original oscillation frequency 1 | f <sub>OSC</sub>                          | When X'tal selected  | 3.5 ~ 4.5   | MHz  |  |
| Original oscillation frequency 2 | f <sub>OSC2</sub>                         | When RC selected [2] | 200 ~ 300   | kHz  |  |

[1] In Microcomputer Interface Mode only.

[2] The accuracy of the oscillation frequency when RC oscillation is selected depends largely on the accuracy of the R and C of the external parts.

| Item                        | Symbol            | Conditions                    | MIN  | TYP | MAX | Unit |
|-----------------------------|-------------------|-------------------------------|------|-----|-----|------|
| "H" input voltage           | V <sub>IH</sub>   | -                             | 4.2  | -   | -   | V    |
| "L" input voltage           | V <sub>IL</sub>   | -                             | -    | -   | 0.8 | V    |
| "H" output voltage          | V <sub>OH</sub>   | I <sub>OH</sub> = -1 mA       | 4.6  | -   | -   | V    |
| "L" output voltage          | V <sub>OL</sub>   | I <sub>OL</sub> = 2 mA        | -    | -   | 0.4 | V    |
| "H" input current 1         | I <sub>IH1</sub>  | $V_{IH} = V_{DD}$             | -    | -   | 10  | μA   |
| "H" input current 2         | I <sub>IH2</sub>  | Internal pull-down resistance | -200 | -90 | -30 | μA   |
| "L" input current 1         | I <sub>IL1</sub>  | V <sub>IL</sub> =GND          | -10  | -   | -   | μA   |
| "L" input current 2         | I <sub>IL2</sub>  | Internal pull-up resistance   | 30   | 90  | 200 | μA   |
| Operating power consumption | I <sub>DD</sub>   | -                             | -    | 6   | 10  | mA   |
| Standby power consumption   | I <sub>DS</sub>   | -                             | -    | -   | 10  | μA   |
| LPF driving resistor        | R <sub>AOUT</sub> | -                             | 50   | -   | -   | kΩ   |
| LPF output impedance        | R <sub>LFP</sub>  | I <sub>F</sub> = 100 μA       | -    | 1   | 3   | kΩ   |

# DC Characteristics ( $V_{DD}$ = 5.0 V, GND = 0 V, Ta = -10 ~ 70° C)

# DC Characteristics ( $V_{DD}$ = 3.1 V, GND = 0 V, $T_a$ = -10 ~ 70° C)

| Item                        | Symbol            | Conditions                        | MIN  | TYP | MAX | Unit |
|-----------------------------|-------------------|-----------------------------------|------|-----|-----|------|
| "H" input voltage           | V <sub>IH</sub>   | -                                 | 2.7  | -   | -   | V    |
| "L" input voltage           | V <sub>IL</sub>   | -                                 | -    | -   | 0.5 | V    |
| "H" output voltage          | V <sub>OH</sub>   | I <sub>OH</sub> = -1 mA           | 2.6  | -   | -   | V    |
| "L" output voltage          | V <sub>OL</sub>   | I <sub>OL</sub> = 2 mA            | -    | -   | 0.4 | V    |
| "H" input current 1         | I <sub>IH1</sub>  | V <sub>IH</sub> = V <sub>DD</sub> | -    | -   | 10  | μA   |
| "H" input current 2         | I <sub>IH2</sub>  | Internal pull-down resistance     | -100 | -30 | -10 | μA   |
| "L" input current 1         | I <sub>IL1</sub>  | V <sub>IL</sub> = GND             | -10  | -   | -   | μA   |
| "L" input current 2         | I <sub>IL2</sub>  | Internal pull-up resistance       | 10   | 30  | 100 | μA   |
| Operating power consumption | I <sub>DD</sub>   | -                                 | -    | 4   | 7   | mA   |
| Standby power consumption   | I <sub>DS</sub>   | -                                 | -    | -   | 1   | μA   |
| LPF driving resistor        | R <sub>AOUT</sub> | -                                 | 50   | -   | -   | kΩ   |
| LPF output impedance        | R <sub>LPF</sub>  | I <sub>F</sub> = 100 μA           |      | 1   | 3   | kΩ   |

# AC Characteristics (Standalone Mode, $V_{DD}$ = 5.0 V, GND = 0 V, $T_a$ = 10 ~ 70° C)

| Item                            | Symbol             | Condition                   | MIN | TYP | MAX | Unit |
|---------------------------------|--------------------|-----------------------------|-----|-----|-----|------|
| Master clock duty cycle         | f <sub>duty</sub>  | -                           | 40  | 50  | 60  | %    |
| RESET input pulse width         | tw(RST)            | -                           | 10  | -   | -   | μs   |
| RESET input time after power-on | td(RST)            | -                           | 0   | -   | -   | μs   |
| RND input pulse width           | tw(RAN)            | Function details 5.2        | 100 | -   | -   | μs   |
| SW0 ~ SW3 input pulse width     | tw <sub>(SW)</sub> | -                           | 16  | -   | -   | ms   |
| BUSY output time                | t <sub>SBS</sub>   | -                           | -   | -   | 10  | μs   |
| BUSY output time                | t <sub>BN</sub>    | At f <sub>SAM</sub> = 8 kHz | 350 | 375 | 400 | μs   |
| Chattering prevention time      | t <sub>CHA</sub>   | -                           | 14  | 15  | 16  | ms   |

| Item                       | Symbol           | Condition            | MIN  | TYP  | MAX  | Unit |
|----------------------------|------------------|----------------------|------|------|------|------|
| D/A converter change time  | t <sub>DAR</sub> | -                    | 60   | 64   | 68   | ms   |
| LPF stabilization time     | tL               | -                    | 6    | 8    | 10   | ms   |
| Standby transition period  | t <sub>STB</sub> | -                    | 0.15 | 0.20 | 0.25 | sec  |
| Random access capture time | t <sub>RA</sub>  | Function details 5.2 | 16   | 32   | 48   | μs   |

#### AC Characteristics (Standalone Mode, $V_{DD}$ = 5.0 V, GND = 0 V, $T_a$ = 10 ~ 70° C) (Continued)

#### AC Characteristics (Microcomputer Interface Mode, $V_{DD}$ = 5.0 V, GND = 0 V, $T_a$ = 10 ~ 70° C)

| Item                       | Symbol           | Condition           | MIN  | TYP   | MAX  | Unit |
|----------------------------|------------------|---------------------|------|-------|------|------|
| Master clock frequency (1) | f(OSC1)          | At XT selection     | -    | 4.096 | -    | MHz  |
| Master clock frequency (2) | f(OSC2)          | At RC selection [1] | -    | 256   | -    | kHz  |
| Master clock duty cycle    | fduty            | -                   | 40   | 50    | 60   | %    |
| O(RESET) input pulse width | tw(O(RST))       | -                   | 10   | -     | -    | μs   |
| O(RND) input pulse width   | tw(O(RAN))       | -                   | 100  | -     | -    | μs   |
| SW0~SW3 input pulse width  | tw(SW)           | -                   | 32   | -     | -    | ms   |
| (BUSY) output time         | t <sub>SBS</sub> | -                   | -    | -     | 10   | μs   |
| (BUSY) output time         | t <sub>BN</sub>  | At fs = 8 kHz       | 350  | 375   | 400  | μs   |
| (BUSY) output time         | t <sub>BF</sub>  | -                   | -    | -     | 64   | ms   |
| Chattering prevention time | <sup>t</sup> CHA | -                   | 29   | 30    | 31   | ms   |
| DA converter change time   | <sup>t</sup> DAR | -                   | 60   | 64    | 68   | ms   |
| LPF stabilization time     | tL               | -                   | 6    | 8     | 10   | ms   |
| Standby transition period  | t <sub>STB</sub> | -                   | 0.15 | 0.2   | 0.25 | sec  |

 Accuracy of oscillation frequencies when selecting RC oscillation strongly depends on the accuracy of the externally installed capacitor and resistor.

# **Timing Waveforms**



#### Figure 11. Power-On Timing



Figure 12. Activation of Standby State Timing



Figure 13. Repeated Playback Timing – Standalone Mode

#### ■ MSM66P54 OTP Speech Synthesizer ■







Figure 15. Repeated Random Playback Timing – Standalone Mode





Figure 16. Channel 1 Playback Timing with No External Commands – Microcomputer Interface Mode with Parallel Input



Figure 17. Channel 1 Playback Timing when External Commands are Used – Microcomputer Interface Mode with Parallel Input



Figure 18. Channels 1 and 2 Playback Timing when External Commands are Used – Microcomputer Interface Mode with Parallel Input



#### Figure 19. Playback Timing without Using External Command – Microcomputer Interface Mode with Serial Input

During serial input, data is transferred to the IC with the rising of the  $\overline{ST}$  input after the input of the serial data.



# Figure 20. Playback Timing using External Command – Microcomputer Interface Mode with Serial Input