209-Bump BGA Commercial Temp Industrial Temp # 18Mb ∑1x1Lp CMOS I/O Late Write SigmaRAM™ 200 MHz-333 MHz 1.8 V V<sub>DD</sub> 1.8 V I/O #### **Features** - Late Write mode, Pipelined Read mode - JEDEC-standard SigmaRAM<sup>TM</sup> pinout and package - 1.8 V + 150/-100 mV core power supply - 1.8 V CMOS Interface - ZQ controlled user-selectable output drive strength - Dual Cycle Deselect - Burst Read and Write option - Fully coherent read and write pipelines - Echo Clock outputs track data output drivers - Byte write operation (9-bit bytes) - 2 user-programmable chip enable inputs - IEEE 1149.1 JTAG-compliant Serial Boundary Scan - 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package - Pin-compatible with future 36Mb, 72Mb, and 144Mb devices ## SigmaRAM Family Overview GS8170LW36/72 SigmaRAMs are built in compliance with the SigmaRAM pinout standard for synchronous SRAMs. They are 18,874,368-bit (18Mb) SRAMs. This family of wide, very low voltage CMOS I/O SRAMs is designed to operate at the speeds needed to implement economical high performance networking systems. $\Sigma$ RAMs are offered in a number of configurations including Late Write, Double Late Write, and Double Data Rate (DDR). The logical differences between the protocols employed by these RAMs mainly involve various approaches to write cueing and data transfer rates. The $\Sigma$ RAM<sup>TM</sup> family standard allows a user to implement the interface protocol best suited to the task at hand. ## **Functional Description** **Bottom View** 209-Bump, 14 mm x 22 mm BGA 1 mm Bump Pitch, 11 x 19 Bump Array Because SigmaRAMs are synchronous devices, address data inputs and read/write control inputs are captured on the rising edge of the input clock. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. $\Sigma$ RAMs support pipelined reads utilizing a rising-edgetriggered output register. They also utilize a Dual Cycle Deselect (DCD) output deselect protocol. $\Sigma$ RAMs are implemented with high performance CMOS technology and are packaged in a 209-bump BGA. ## **Parameter Synopsis** | Key Fast Bin Specs | Symbol | - 333 | |--------------------|--------|--------| | Cycle Time | tKHKH | 3.0 ns | | Access Time | tKHQV | 1.6 ns | # 256K x 72 Common I/O—Top View (Package C) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|-----|--------------------|--------------------|-----------------|----------|-----------------|--------------------|--------------------|-----|-----| | Α | DQg | DQg | Α | E2 | Α | ADV | Α | E3 | Α | DQb | DQb | | В | DQg | DQg | Bc | Bg | NC | W | Α | Bb | Bf | DQb | DQb | | С | DQg | DQg | Bh | Bd | NC<br>(144M) | E1 | NC | Be | Ba | DQb | DQb | | D | DQg | DQg | $V_{SS}$ | NC | NC | MCL | NC | NC | $V_{SS}$ | DQb | DQb | | E | DQg | DQc | $V_{\mathrm{DDQ}}$ | $V_{DDQ}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{DDQ}$ | DQf | DQb | | F | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | ZQ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQf | DQf | | G | DQc | DQc | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | EP2 | $V_{DD}$ | V <sub>DDQ</sub> | $V_{\mathrm{DDQ}}$ | DQf | DQf | | Н | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | EP3 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQf | DQf | | J | DQc | DQc | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | MCL | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | DQf | DQf | | K | CQ2 | CQ2 | CK | NC | V <sub>SS</sub> | MCL | V <sub>SS</sub> | NC | NC | CQ1 | CQ1 | | L | DQh | DQh | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | MCH | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | DQa | DQa | | M | DQh | DQh | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQa | DQa | | N | DQh | DQh | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | MCH | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | DQa | DQa | | Р | DQh | DQh | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | MCL | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQa | DQa | | R | DQd | DQh | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{DD}$ | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | DQa | DQe | | T | DQd | DQd | V <sub>SS</sub> | NC | NC | MCL | NC | NC | V <sub>SS</sub> | DQe | DQe | | U | DQd | DQd | NC | A | NC<br>(72M) | A | NC<br>(36M) | A | NC | DQe | DQe | | ٧ | DQd | DQd | Α | Α | Α | A1 | Α | Α | Α | DQe | DQe | | W | DQd | DQd | TMS | TDI | Α | A0 | Α | TDO | TCK | DQe | DQe | • 2002.06 11 x 19 Bump BGA—14 x 22 mm<sup>2</sup> Body—1 mm Bump Pitch ## Note: Users of CMOS I/O SigmaRAMs may wish to connect "NC, $V_{REF}$ " and the "NC, $\overline{CK}$ " pins to $V_{REF}$ (i.e., $V_{DDQ}/2$ ) to allow alternate use of future HSTL I/O SigmaRAMs. # 512K x 36 Common I/O—Top View (Package C) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-----|-----|--------------------|--------------------|-----------------|------------|-----------------|--------------------|--------------------|-----|-----| | Α | NC | NC | Α | E2 | Α | ADV | Α | E3 | Α | DQb | DQb | | В | NC | NC | Bc | NC | Α | W | Α | Bb | NC | DQb | DQb | | С | NC | NC | NC | Bd | NC<br>(144M) | E1 | NC | NC | Ba | DQb | DQb | | D | NC | NC | V <sub>SS</sub> | NC | NC | MCL | NC | NC | V <sub>SS</sub> | DQb | DQb | | E | NC | DQc | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{DD}$ | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | NC | DQb | | F | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | ZQ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | | G | DQc | DQc | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | EP2 | $V_{DD}$ | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | NC | NC | | Н | DQc | DQc | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | EP3 | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | NC | NC | | J | DQc | DQc | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | MCL | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | NC | NC | | K | CQ2 | CQ2 | CK | NC | V <sub>SS</sub> | MCL | V <sub>SS</sub> | NC | NC | CQ1 | CQ1 | | L | NC | NC | V <sub>DDQ</sub> | V <sub>DDQ</sub> | V <sub>DD</sub> | MCH | V <sub>DD</sub> | V <sub>DDQ</sub> | V <sub>DDQ</sub> | DQa | DQa | | M | NC | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | MCH | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQa | DQa | | N | NC | NC | $V_{DDQ}$ | $V_{DDQ}$ | $V_{DD}$ | MCH | V <sub>DD</sub> | $V_{DDQ}$ | $V_{\mathrm{DDQ}}$ | DQa | DQa | | Р | NC | NC | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | MCL | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | DQa | DQa | | R | DQd | NC | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | $V_{DD}$ | $V_{DD}$ | V <sub>DD</sub> | $V_{\mathrm{DDQ}}$ | $V_{\mathrm{DDQ}}$ | DQa | NC | | T | DQd | DQd | V <sub>SS</sub> | NC | NC | MCL | NC | NC | V <sub>SS</sub> | NC | NC | | U | DQd | DQd | NC | A | NC<br>(72M) | Α | NC<br>(36M) | A | NC | NC | NC | | ٧ | DQd | DQd | Α | Α | Α | <b>A</b> 1 | Α | Α | Α | NC | NC | | W | DQd | DQd | TMS | TDI | Α | A0 | Α | TDO | TCK | NC | NC | • 2002.06 11 x 19 Bump BGA—14 x 22 mm<sup>2</sup> Body—1 mm Bump Pitch #### Note Users of CMOS I/O SigmaRAMs may wish to connect "NC, $V_{REF}$ " and the "NC, $\overline{CK}$ " pins to $V_{REF}$ (i.e., $V_{DDQ}/2$ ) to allow alternate use of future HSTL I/O SigmaRAMs. ## **Pin Description Table** | Symbol | Description | Туре | Comments | |-----------------|----------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------| | Α | Address | Input | <del>-</del> | | ADV | Advance | Input | Active High | | Bx | Byte Write Enable | Input | Active Low | | W | Write Enable | Input | Active Low | | E1 | Chip Enable | Input | Active Low | | E2 & E3 | Chip Enable | Input | Programmable Active High or Low | | EP2 & EP3 | Chip Enable Program Pin | Mode Input | To be tied directly to $V_{DD}$ , $V_{DDQ}$ or $V_{SS}$ | | СК | Clock | Input | Active High | | CQ, CQ | Echo Clock | Output | Three State - Deselect via E2 or E3 False | | DQ | Data I/O | Input/Output | Three State | | MCH | Must Connect High | Input | Active High To be tied directly to $V_{DD}$ or $V_{DDQ}$ | | MCL | Must Connect Low | Input | Active Low To be tied directly to V <sub>SS</sub> | | ZQ | Output Impedance Control | Mode Input | Low = Low Impedance [High Drive] High = High Impedance [Low Drive] To be tied directly to V <sub>DDQ</sub> or V <sub>SS</sub> | | TCK | Test Clock | Input | Active High | | TDI | Test Data In | Input | <del></del> | | TDO | Test Data Out | Output | <del>-</del> | | TMS | Test Mode Select | Input | <del>-</del> | | NC | No Connect | _ | Not connected to die or any other pin | | V <sub>DD</sub> | Core Power Supply | Input | 1.8 V Nominal | | $V_{DDQ}$ | Output Driver Power Supply | Input | 1.8 V Nominal | | V <sub>SS</sub> | Ground | Input | _ | # **Operation Control** All address, data and control inputs (with the exception of EP2, EP3, ZQ, and the mode pins, L6, M6, and J6) are synchronized to rising clock edges. Data in is captured on both rising and falling edges of CK. Read and write operations must be initiated with the Advance/ $\overline{\text{Load}}$ pin (ADV) held low, in order to load the new address. Device activation is accomplished by asserting all three of the Chip Enable inputs ( $\overline{\text{E1}}$ , E2, and E3). Deassertion of any one of the Enable inputs will deactivate the device. It should be noted that ONLY deactivation of the RAM via E2 and/or E3 deactivates the Echo Clocks, CQ1–CQ2. ## **Read Operations** ## **Pipelined Read** Read operation is initiated when the following conditions are satisfied at the rising edge of clock: All three chip enables ( $\overline{E1}$ , E2, and E3) are active, the write enable input signal ( $\overline{W}$ ) is deasserted high, and ADV is asserted low. The address presented to the address inputs is latched into the address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the next rising edge of clock the read data is allowed to propagate through the output register and onto the output pins ## Single Data Rate (SDR) Pipelined Read. ## **Write Operations** Write operation occurs when the following conditions are satisfied at the rising edge of clock: All three chip enables ( $\overline{E1}$ , E2, and E3) are active, the write enable input signal ( $\overline{W}$ ) is asserted low. ## **Late Write** In Late Write mode the RAM requires Data In one rising clock edge later than the edge used to load Address and Control. Late Write protocol has been employed on SRAMs designed for RISC processor L2 cache applications and in Flow Through mode NBT SRAMs # SigmaRAM Late Write with Pipelined Read ## **Byte Write Control** The Byte Write Enable inputs $(\overline{Bx})$ determine which bytes will be written. Any combination of Byte Write Enable control pins, including all or none, may be activated. A Write Cycle with no Byte Write inputs active is a write abort cycle. # **Example of x36 Byte Write Truth Table** | Function | W | Ba | Bb | Bc | Bd | |-----------------|---|----|----|----|----| | Read | Н | Х | Х | Х | Х | | Write Byte A | L | L | Н | Н | Н | | Write Byte B | L | Н | L | Н | Н | | Write Byte C | L | Н | Н | L | Н | | Write Byte D | L | Н | Н | Н | L | | Write all Bytes | L | L | L | L | L | | Write Abort | L | Н | Н | Н | Н | # Two Byte Write Control Example with Late Write SigmaRAM # **Special Functions** ## **Burst Cycles** SRAMs provide an on-chip burst address generator that can be utilized, if desired, to simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode. # SigmaRAM Pipelined Burst Reads with Counter Wraparound # SigmaRAM Late Write SRAM Burst Writes with Counter Wraparound #### **Burst Order** The burst address counter wraps around to its initial state after four internal addresses (the loaded address and three more) have been accessed. SigmaRAMs always count in linear burst order. #### **Linear Burst Order** | | A[1:0] | | | | | | |-------------|--------|----|----|----|--|--| | 1st address | 00 | 01 | 10 | 11 | | | | 2nd address | 01 | 10 | 11 | 00 | | | | 3rd address | 10 | 11 | 00 | 01 | | | | 4th address | 11 | 00 | 01 | 10 | | | #### Note: The burst counter wraps to initial state on the 5th rising edge of clock. #### **Echo Clock** $\Sigma$ RAMs feature Echo Clocks, CQ1, CQ2, $\overline{\text{CQ1}}$ , and $\overline{\text{CQ2}}$ that track the performance of the output drivers. The Echo Clocks are delayed copies of the main RAM clock, CK. Echo Clocks are designed to track changes in output driver delays due to variance in die temperature and supply voltage. The Echo Clocks are designed to fire with the rest of the data output drivers. SigmaRAMs provide both in-phase, or true, Echo Clock outputs (CQ1 and CQ2) and inverted Echo Clock outputs ( $\overline{\text{CQ1}}$ and $\overline{\text{CQ2}}$ ). It should be noted that deselection of the RAM via E2 and E3 also deselects the Echo Clock output drivers. The deselection of Echo Clock drivers is always pipelined to the same degree as output data. **Deselection of the RAM via E1 does not deactivate the Echo Clocks.** ## **Programmable Enables** $\Sigma$ RAMs feature two user-programmable chip enable inputs, E2 and E3. The sense of the inputs, whether they function as active low or active high inputs, is determined by the state of the programming inputs, EP2 and EP3. For example, if EP2 is held at $V_{DD}$ , E2 functions as an active high enable. If EP2 is held to $V_{SS}$ , E2 functions as an active low chip enable input. Programmability of E2 and E3 allows four banks of depth expansion to be accomplished with no additional logic. By programming the enable inputs of four SRAMs in binary sequence (00, 01, 10, 11) and driving the enable inputs with two address inputs, four SRAMs can be made to look like one larger RAM to the system. # Example Four Bank Depth Expansion Schematic— $\Sigma$ 1x1Lp # **Bank Enable Truth Table** | | EP2 | EP3 | E2 | E3 | |--------|-----------------|----------|-------------|-------------| | Bank 0 | V <sub>SS</sub> | $V_{SS}$ | Active Low | Active Low | | Bank 1 | $V_{SS}$ | $V_{DD}$ | Active Low | Active High | | Bank 2 | $V_{DD}$ | $V_{SS}$ | Active High | Active Low | | Bank 3 | $V_{DD}$ | $V_{DD}$ | Active High | Active High | It should be noted that deselection of the RAM via E2 and E3 also deselects the Echo Clock output drivers. The deselection of Echo Clock drivers is always pipelined to the same degree as output data. Deselection of the RAM via $\overline{E1}$ does not deactivate the Echo Clocks. In some applications it may be appropriate to pause between banks; to deselect both RAMs with $\overline{E1}$ before resuming read operations. An $\overline{E1}$ deselect at a bank switch will allow at least one clock to be issued from the new bank before the first read cycle in the bank. Although the following drawing illustrates a $\overline{E1}$ read pause upon switching from Bank 1 to Bank 2, a write to Bank 2 would have the same effect, causing the RAM in Bank 2 to issue at least one clock before it is needed. # Pipelined Read Bank Switch with E1 Deselect CMOS I/O SigmaRAMs are supplied with selectable (high or low) impedance output drivers. The ZQ pin allows selection between SRAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive strength (ZQ high) point-to-point applications. ## Late Write, Pipelined Read Truth Table | СК | E1<br>(t <sub>n</sub> ) | E<br>(t <sub>n</sub> ) | ADV<br>(t <sub>n</sub> ) | W<br>(t <sub>n</sub> ) | B<br>(t <sub>n</sub> ) | Previous<br>Operation | Current Operation | DQ/CQ<br>(t <sub>n</sub> ) | DQ/CQ<br>(t <sub>n+1</sub> ) | |-----|-------------------------|------------------------|--------------------------|------------------------|------------------------|-----------------------|---------------------------------------------------------------------|----------------------------|------------------------------| | 0→1 | Х | F | 0 | Х | Х | Х | Bank Deselect | ***/*** | Hi-Z/Hi-Z | | 0→1 | Х | Χ | 1 | Х | Х | Bank Deselect | Bank Deselect (Continue) | Hi-Z/Hi-Z | Hi-Z/Hi-Z | | 0→1 | 1 | Т | 0 | Χ | Х | Х | Deselect | ***/*** | Hi-Z/CQ | | 0→1 | Х | Х | 1 | Х | Х | Deselect | Deselect (Continue) | Hi-Z/CQ | Hi-Z/CQ | | 0→1 | 0 | Т | 0 | 0 | Т | Х | Write Loads new address Stores DQx if Bx = 0 | ***/*** | D1/CQ | | 0→1 | 0 | Т | 0 | 0 | F | Х | Write (Abort)<br>Loads new address<br>No data stored | ***/*** | Hi-Z/CQ | | 0→1 | х | Х | 1 | Х | Т | Write | Write Continue Increments address by 1 Stores DQx if Bx = 0 | Dn-1/CQ | Dn/CQ | | 0→1 | х | Х | 1 | Х | F | Write | Write Continue (Abort)<br>Increments address by 1<br>No data stored | Dn-1/CQ | Hi-Z/CQ | | 0→1 | 0 | Т | 0 | 1 | Х | Х | Read<br>Loads new address | ***/*** | Q1/CQ | | 0→1 | Х | Х | 1 | Х | Х | Read | Read Continue<br>Increments address by 1 | Qn-1/CQ | Qn/CQ | ### Notes: - 1. If E2 = EP2 and E3 = EP3, then E = "T" else E = "F". - 2. If one or more $\overline{Bx} = 0$ , then B = "T" else B = "F". - 3. "1" = input "high"; "0" = input "low"; "X" = input "don't care"; "T" = input "true"; "F" = input "false". - 4. "\*\*\*" indicates that the DQ input requirement / output state and CQ output state are determined by the previous operation. - 5. DQs are tristated in response to Bank Deselect, Deselect, and Write commands, one full cycle after the command is sampled. - 6. CQs are tristated in response to Bank Deselect commands only, one full cycle after the command is sampled. - 7. Up to three (3) Continue operations may be initiated after a Read or Write operation is initiated to burst transfer up to four (4) distinct pieces of data per single external address input. If a fourth (4th) Continue operation is initiated, the internal address wraps back to the initial external (base) address. Rev: 2.03 1/2005 11/27 © 2002, GSI Technology, Inc. Current State & Next State Definition for Read/Write Control State Diagram ## Notes: - 1. The notation "X,X,X,X" controlling the state transitions above indicate the states of inputs $\overline{E1}$ , E, ADV, and $\overline{W}$ respectively. - 2. If (E2 = EP2 and E3 = EP3) then E = "T" else E = "F". - 3. "1" = input "high"; "0" = input "low"; "X" = input "don't care"; "T" = input "true"; "F" = input "false". ## **Absolute Maximum Ratings** (All voltages reference to $V_{\rm SS}$ ) | Symbol | Description | Value | Unit | |------------------|----------------------------------|-------------------------------------------------------|-------| | $V_{DD}$ | Voltage on V <sub>DD</sub> Pins | -0.5 to 2.5 | V | | $V_{DDQ}$ | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5$ to V <sub>DDQ</sub> + 0.5 ( $\leq$ 2.5 V max.) | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5$ to V <sub>DDQ</sub> + 0.5 ( $\leq$ 2.5 V max.) | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–100 | mA dc | | I <sub>OUT</sub> | Output Current on Any I/O Pin | +/–100 | mA dc | | T <sub>J</sub> | Maximum Junction Temperature | 125 | °C | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Recommended Operating Conditions, for an extended period of time, may affect reliability of this component. # **Recommended Operating Conditions** # **Power Supplies** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |----------------------------------------------------|----------------|------|------|----------|------|-------| | Supply Voltage | $V_{DD}$ | 1.7 | 1.8 | 1.95 | V | | | 1.8 V I/O Supply Voltage | $V_{DDQ}$ | 1.7 | 1.8 | $V_{DD}$ | V | | | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 1 | | Ambient Temperature<br>(Industrial Range Versions) | T <sub>A</sub> | -40 | 25 | 85 | °C | 1 | #### Note: The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. ## **CMOS I/O DC Input Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------|-----------------|-------------------------|------|-------------------------|------|-------| | CMOS Input High Voltage | V <sub>IH</sub> | 0.65 * V <sub>DDQ</sub> | _ | V <sub>DDQ</sub> + 0.3 | V | 1 | | CMOS Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.35 * V <sub>DDQ</sub> | V | 1 | #### Note: For devices supplied with CMOS input buffers. Compatible with both 1.8 V and 1.5 V I/O drivers. # **Undershoot Measurement and Timing** # **Overshoot Measurement and Timing** # Capacitance $$(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 1.8 \text{ V})$$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Output Capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | #### Note: This parameter is sample tested. ## **AC Test Conditions** | Parameter | Conditions | |------------------------|---------------------| | Input high level | $V_{DDQ}$ | | Input low level | 0 V | | Max. input slew rate | 2 V/ns | | Input reference level | V <sub>DDQ</sub> /2 | | Output reference level | V <sub>DDQ</sub> /2 | # **AC Test Load Diagram** $$RQ = 250 \Omega \text{ (HSTL I/O)}$$ # Input and Output Leakage Characteristics | Parameter | Symbol | Test Conditions | Min. | Max | Notes | |---------------------------------------------|------------------|-------------------------------------------------------------|--------|-------|-------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DDQ</sub> | –2 uA | 2 uA | _ | | ZQ, MCH, MCL, EP2, EP3<br>Pin Input Current | I <sub>INM</sub> | V <sub>IN</sub> = 0 to V <sub>DDQ</sub> | –50 uA | 50 uA | _ | | Output Leakage Current | l <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DDQ</sub> | –2 uA | 2 uA | _ | # **Selectable Impedance Output Driver DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min. | Max | Notes | |--------------------------------|------------------|--------------------------|--------------------------|-------|-------| | Low Drive Output High Voltage | V <sub>OHL</sub> | I <sub>OHL</sub> = –4 mA | V <sub>DDQ</sub> – 0.4 V | _ | 1 | | Low Drive Output Low Voltage | V <sub>OLL</sub> | I <sub>OLL</sub> = 4 mA | _ | 0.4 V | 1 | | High Drive Output High Voltage | V <sub>OHH</sub> | I <sub>OHH</sub> = –8 mA | V <sub>DDQ</sub> – 0.4 V | _ | 2 | | High Drive Output Low Voltage | V <sub>OLH</sub> | I <sub>OLH</sub> = 8 mA | _ | 0.4 V | 2 | ## Notes: - 1. ZQ = 1; High Impedance output driver setting - 2. ZQ = 0; Low Impedance output driver setting # **AC Electrical Characteristics** | Dovernator | Complete al | -33 | 3 | -30 | 00 | -25 | 0 | -20 | 00 | Unit | Notes | |-------------------------------------|-------------|-------|------|-------|------|-------|------|------|------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Clock Cycle Time | tKHKH | 3.0 | _ | 3.3 | _ | 4.0 | | 5.0 | _ | ns | | | Clock High Time | tKHKL | 1.2 | _ | 1.3 | _ | 1.6 | _ | 1.8 | _ | ns | _ | | Clock Low Time | tKLKH | 1.2 | _ | 1.3 | _ | 1.6 | _ | 1.8 | _ | ns | _ | | Clock High to Echo Clock Low-Z | tKHCX1 | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | 2 | | Clock High to Echo Clock High | tKHCH | _ | 1.8 | | 1.8 | _ | 2.1 | _ | 2.1 | ns | | | Clock Low to Echo Clock Low | tKLCL | _ | 1.8 | | 1.8 | _ | 2.1 | _ | 2.1 | ns | | | Clock High to Echo Clock High-Z | tKHCZ | _ | 1.8 | | 1.8 | _ | 2.1 | _ | 2.1 | ns | 1, 2 | | Clock High to Output Low-Z | tKHQX1 | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | 1 | | Clock High to Output Valid | tKHQV | _ | 1.8 | | 1.8 | _ | 2.1 | _ | 2.25 | ns | | | Clock High to Output Invalid | tKHQX | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | _ | | Clock High to Output High-Z | tKHQZ | _ | 1.8 | | 1.8 | _ | 2.1 | _ | 2.1 | ns | 1 | | Echo Clock High to Output Valid | tCHQV | _ | 0.35 | | 0.38 | - | 0.45 | _ | 0.5 | ns | 2 | | Echo Clock High to Output Invalid | tCHQX | -0.35 | _ | -0.38 | _ | -0.45 | | -0.5 | _ | ns | 2 | | Address Valid to Clock High | tAVKH | 0.6 | _ | 0.7 | _ | 0.8 | | 0.8 | _ | ns | | | Clock High to Address Don't Care | tKHAX | 0.4 | _ | 0.4 | _ | 0.5 | | 0.5 | _ | ns | | | Enable Valid to Clock High | tEVKH | 0.6 | _ | 0.7 | _ | 0.8 | _ | 0.8 | _ | ns | | | Clock High to Enable Don't Care | tKHEX | 0.4 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | | Write Valid to Clock High | tWVKH | 0.6 | _ | 0.7 | _ | 0.8 | _ | 0.8 | _ | ns | | | Clock High to Write Don't Care | tKHWX | 0.4 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | _ | | Byte Write Valid to Clock High | tBVKH | 0.6 | _ | 0.7 | _ | 0.8 | _ | 0.8 | _ | ns | _ | | Clock High to Byte Write Don't Care | tKHBX | 0.4 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | | Data In Valid to Clock High | tDVKH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.8 | _ | ns | _ | | Clock High to Data In Don't Care | tKHDX | 0.4 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | | | ADV Valid to Clock High | tadvVKH | 0.6 | _ | 0.7 | _ | 0.8 | - | 0.8 | _ | ns | _ | | Clock High to ADV Don't Care | tKHadvX | 0.4 | _ | 0.4 | _ | 0.5 | _ | 0.5 | _ | ns | _ | ## Notes: - 1. Measured at 100 mV from steady state. Not 100% tested. - 2. Guaranteed by design. Not 100% tested. - 3. For any specific temperature and voltage tKHCZ < tKHCX1. # Timing Parameter Key—Pipelined Read Cycle Timing # Timing Parameter Key—Late Write Mode Control and Data In Timing Note: nVKH = EVKH, WVKH, BVKH, etc. KHnX = KHEX, KHWX, KHBX, etc. ## **JTAG Port Operation** #### Overview The JTAG Port on this RAM operates in a manner that is compliant with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG). The JTAG Port input interface levels scale with $V_{DD}$ . The JTAG output drivers are powered by $V_{DDQ}$ . #### Disabling the JTAG Port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either $V_{DD}$ or $V_{SS}$ . TDO should be left unconnected. Rev: 2.03 1/2005 17/27 © 2002, GSI Technology, Inc. ## **JTAG Pin Descriptions** | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | ln | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | ln | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | In | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | #### Note: This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. # **JTAG Port Registers** #### Overview The various JTAG registers, referred to as Test Access Port or TAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers is a serial shift register that captures serial input data on the rising edge of TCK and pushes serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. ## Instruction Register The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle, or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. ## **Bypass Register** The Bypass Register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAM's JTAG Port to another device in the scan chain with as little delay as possible. ## **Boundary Scan Register** The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instructions can be used to activate the Boundary Scan Register. # JTAG TAP Block Diagram ## Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. # **ID Register Contents** | | | Die<br>Revision Not Used<br>Code | | | | | | I/O<br>Configuration | | | GSI Technology<br>JEDEC Vendor<br>ID Code | | | | | | Presence Register | | | | | | | | | | | | | | | | |------|----|----------------------------------|----|----|----|----|----|----------------------|----|----|-------------------------------------------|----|----|----|----|----|-------------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | Bit# | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | x72 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | x36 | Χ | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | ## **Tap Controller Instruction Set** ## Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. The TAP on this device may be used to monitor all input and I/O pads, and can be used to load address, data or control signals into the RAM or to preload the I/O buffers. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. # JTAG Tap Controller State Diagram #### **Instruction Descriptions** ## **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE / PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Register. Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the Boundary Scan Chain table at the end of this section of the datasheet. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register is loaded with all logic 0s. The EXTEST command does not block or override the RAM's input pins; therefore, the RAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern of data with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the RAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may be loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the sate of all the RAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the RAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. ## **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. ## **RFU** These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction. ## **JTAG Port AC Test Conditions** | Parameter | Conditions | |------------------------|-------------------------| | Input high level | V <sub>DD</sub> – 0.2 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | V <sub>DDQ</sub> /2 | | Output reference level | V <sub>DDQ</sub> /2 | # #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as as shown unless otherwise noted. # **JTAG TAP Instruction Set Summary** | Instruction | Code | Description | Notes | |----------------|------|----------------------------------------------------------------------------------------------------------------------------------|-------| | EXTEST | 000 | Places the Boundary Scan Register between TDI and TDO. | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | RFU | 011 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. | 1 | | GSI | 101 | GSI private instruction. | 1 | | RFU | 110 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | ### Notes: - 1. Instruction codes expressed in binary, MSB on left, LSB on right. - 2. Default instruction automatically loaded at power-up and in test-logic-reset state. # JTAG Port Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|---------------------------|------------------------|------|-------| | 3.3 V Test Port Input High Voltage | V <sub>IHJ3</sub> | 2.0 | V <sub>DD3</sub> +0.3 | V | 1 | | 3.3 V Test Port Input Low Voltage | V <sub>ILJ3</sub> | -0.3 | 0.8 | V | 1 | | 2.5 V Test Port Input High Voltage | V <sub>IHJ2</sub> | 0.6 * V <sub>DD2</sub> | V <sub>DD2</sub> +0.3 | V | 1 | | 2.5 V Test Port Input Low Voltage | $V_{\rm ILJ2}$ | -0.3 | 0.3 * V <sub>DD2</sub> | V | 1 | | TMS, TCK and TDI Input Leakage Current | I <sub>INHJ</sub> | -300 | 1 | uA | 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INLJ</sub> | <b>-1</b> | 100 | uA | 3 | | TDO Output Leakage Current | I <sub>OLJ</sub> | -1 | 1 | uA | 4 | | Test Port Output High Voltage | V <sub>OHJ</sub> | 1.7 | _ | V | 5, 6 | | Test Port Output Low Voltage | V <sub>OLJ</sub> | _ | 0.4 | V | 5, 7 | | Test Port Output CMOS High | V <sub>OHJC</sub> | V <sub>DDQ</sub> – 100 mV | _ | V | 5, 8 | | Test Port Output CMOS Low | V <sub>OLJC</sub> | _ | 100 mV | V | 5, 9 | ## Notes: 1. Input Under/overshoot voltage must be $-2 \text{ V} > \text{Vi} < \text{V}_{DDn} + 2 \text{ V}$ not to exceed 4.6 V maximum, with a pulse width not to exceed 20% tTKC. - $2. \quad V_{ILJ} \leq V_{IN} \leq V_{DDn}$ - $3. \quad 0 \ V \leq V_{IN} \leq V_{ILJn}$ - 4. Output Disable, $V_{OUT} = 0$ to $V_{DDn}$ - 5. The TDO output driver is served by the $V_{DDQ}$ supply. - 6. $I_{OHJ} = -4 \text{ mA}$ - 7. $I_{OLJ} = + 4 \text{ mA}$ - 8. $I_{OHJC} = -100 \text{ uA}$ - 9. $I_{OHJC} = +100 \text{ uA}$ # **JTAG Port Timing Diagram** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 50 | _ | ns | | TCK Low to TDO Valid | tTKQ | _ | 20 | ns | | TCK High Pulse Width | tTKH | 20 | _ | ns | | TCK Low Pulse Width | tTKL | 20 | _ | ns | | TDI & TMS Set Up Time | tTS | 10 | - | ns | | TDI & TMS Hold Time | tTH | 10 | _ | ns | # 209 BGA Package Drawing (Package C) 14 mm x 22 mm Body, 1.0 mm Bump Pitch, 11 x 19 Bump Array | Symbol | Min | Тур | Max | Units | Symbol | Min | Тур | Max | Units | |---------|------|------|------|-------|--------|------|------------|------|-------| | Α | _ | _ | 1.70 | mm | D1 | _ | 18.0 (BSC) | _ | mm | | A1 | 0.40 | 0.50 | 0.60 | mm | Е | 13.9 | 14.0 | 14.1 | mm | | ∅b | 0.50 | 0.60 | 0.70 | mm | E1 | _ | 10.0 (BSC) | _ | mm | | С | 0.31 | 0.36 | 0.38 | mm | е | _ | 1.00 (BSC) | _ | mm | | D | 21.9 | 22.0 | 22.1 | mm | aaa | _ | 0.15 | _ | mm | | Rev 1.0 | | | | | | | | | | # Ordering Information—GSI SigmaRAM | Org | Part Number | Туре | I/O | Speed<br>(MHz) | T <sub>A</sub> | |-----------|------------------|------------------------|------|----------------|----------------| | 256K x 72 | GS8170LW72C-333 | Late Write S1x1Lp SRAM | CMOS | 333 MHz | С | | 256K x 72 | GS8170LW72C-300 | Late Write S1x1Lp SRAM | CMOS | 300 MHz | С | | 256K x 72 | GS8170LW72C-250 | Late Write S1x1Lp SRAM | CMOS | 250 MHz | С | | 256K x 72 | GS8170LW72C-200 | Late Write S1x1Lp SRAM | CMOS | 200 MHz | С | | 256K x 72 | GS8170LW72C-333I | Late Write S1x1Lp SRAM | CMOS | 333 MHz | I | | 256K x 72 | GS8170LW72C-300I | Late Write S1x1Lp SRAM | CMOS | 300 MHz | I | | 256K x 72 | GS8170LW72C-250I | Late Write S1x1Lp SRAM | CMOS | 250 MHz | I | | 256K x 72 | GS8170LW72C-200I | Late Write S1x1Lp SRAM | CMOS | 200 MHz | I | | 512K x 36 | GS8170LW36C-333 | Late Write Σ1x1Lp SRAM | CMOS | 333 MHz | С | | 512K x 36 | GS8170LW36C-300 | Late Write Σ1x1Lp SRAM | CMOS | 300 MHz | С | | 512K x 36 | GS8170LW36C-250 | Late Write Σ1x1Lp SRAM | CMOS | 250 MHz | С | | 512K x 36 | GS8170LW36C-200 | Late Write Σ1x1Lp SRAM | CMOS | 200 MHz | С | | 512K x 36 | GS8170LW36C-333I | Late Write Σ1x1Lp SRAM | CMOS | 333 MHz | I | | 512K x 36 | GS8170LW36C-300I | Late Write Σ1x1Lp SRAM | CMOS | 300 MHz | I | | 512K x 36 | GS8170LW36C-250I | Late Write Σ1x1Lp SRAM | CMOS | 250 MHz | I | | 512K x 36 | GS8170LW36C-200I | Late Write Σ1x1Lp SRAM | CMOS | 200 MHz | I | ## Notes: Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS817xx36C-300T. T<sub>A</sub> = C = Commercial Temperature Range. T<sub>A</sub> = I = Industrial Temperature Range. | DS/DateRev. Code: Old;<br>New | Types of Changes<br>Format or Content | Page;Revisions;Reason | |-----------------------------------|---------------------------------------|--------------------------------------------------------------------| | 8170LW18_r1 | | Creation of new datasheet | | 8170LW18_r1;<br>8170LW18_r1_01 | Content | Removed all references to FT mode | | 8170LW18_r1_01;<br>8170LW18_r2 | Content | Complete rewrite (DC from 36Mb) | | 8170LW18_r2;<br>8170LW18_r2_01 | Content/format | Added 200 MHz speed bin Updated format | | 8170LW18_r2_01;<br>8170LW18_r2_02 | Content/format | Pervasive edit Added x72 information to ordering information | | 8170LWxx_r2_02;<br>8170LWxx_r2_03 | Content/format | Updated format Removed Preliminary banner due to qualification |