# IR 3/16 Encode/Decode IC ## Technical Data #### **Features** - Compliant with IrDA Physical Layer Specs - Interfaces with IrDA Compliant HSDL-1000 IR Transceiver - 1 Micron CMOS Gate Array - Used in Conjunction with Standard 16550 UART - Pin Compatible with PLX-1000 # Applications Interfaces with HSDL-1000 to perform: • Serial Half-Duplex Data Transfer Between: > Notebook Computers Subnotebooks Desktops PCs PDAs Printers Other Peripheral Devices • Telecom Applications in: Modems Fax Machines Pagers Phones - Industrial Applications in: Data Collection Devices - Medical Applications in: Patient and Pharmaceutical Data Collection ### **Description** The HSDL-7000 performs the modulation/demodulation function used to both encode and decode the electrical pulses from the IR transceiver. These pulses are then sent to a standard UART which has a BAUDOUT signal available externally. This signal is 16 times the selected baud rate. In applications where the 16XCLK is not available, an external means of generating the 16XCLK must be designed. The HSDL-7000 is comprised of two state machines - the serial IR encode and the serial IR decode blocks. Each of these blocks derives their timing from the 16XCLK input signal from the UART. The Encode block is driven by the negative edge triggered TXD signal from the UART. This initiates the modulation state machine resulting in the 3/16 modulated IR TXD signal which drives the IR transceiver module, HSDL-1000. The IR Decode block is driven by the negative edge triggered IR RCV signal from the HSDL-1000. After this signal is demodulated and stretched, it drives the RCV signal to the UART. ## **HSDL-7000** #### **Schematic** #### Pin Out 5964-9278E 4-43 ## **Pin Description** 16XCLK - Positive edge triggered input clock that is set to 16 times the data transmission baud rate. The encode and decode schemes require this signal. The signal is usually tied to a UART's BAUDOUT signal. **TXD** - Negative edge triggered input signal; usually tied to a UART's SOUT signal (serial data to be transmitted). **RCV** - Output signal which is usually tied to a UART's SIN signal (received serial data). **GND** - Chip ground. NRST - Active low signal used to reset the decode state machine. This signal can be tied to POR (Power on reset) or $V_{\rm CC}.$ This signal can also be used to disable any data reception. IR\_RCV - A 3/16th pulse width input signal from the HSDL-1000. The signal is a demodulated (pulse stretched) to generate the RCV output signal. **IR\_TXD** - This signal is the modulated 3/16ths TXD signal which is input to the HSDL-1000. $\mathbf{V}_{\mathbf{CC}}$ - Power. ## **Package Dimensions** NOTE: DIMENSIONS IN MILLIMETERS (INCHES). ## **Encoding Scheme** The encoder sends a pulse for every space or "0" that is sent on the TXD line. On a high to low transition of the TXD line, the generation of the pulse is delayed for 7 clock cycles of the 16XCLK before the pulse is set high for 3 clock cycles (or 3/16th of a bit time) and then subsequently pulled low. ## **Decoding Scheme** A high to low transition of the IR\_RXD line from the HSDL-1000 signifies a 3/16th pulse. This pulse is stretched to accommodate 1 bit time (16 clock cycles). Every pulse that is received is translated into a "0" or space on the RXD line equal to 1 bit time. Note: The stretched pulse must be at least 3/4 of a bit time in duration to be correctly interpreted by a UART. ## **Absolute Maximum Ratings** | Parameter | Symbol | Min. | Max. | Units | Conditions | |-----------------------|--------------------------------|------|--------------------|----------------------|------------| | Storage Temperature | $T_{\mathrm{S}}$ | -65 | +150 | $^{\circ}\mathrm{C}$ | | | Operating Temperature | T <sub>A</sub> | -40 | +85 | $^{\circ}\mathrm{C}$ | | | Output Current | $I_{O}$ | | 10 | mA | | | Power Dissipation | P <sub>MAX</sub> | | 0.22 | W | | | Input/Output Voltage | V <sub>I</sub> /V <sub>O</sub> | -0.5 | $V_{\rm CC} + 0.5$ | V | | | Power Supply Voltage | $V_{\rm CC}$ | -0.5 | +6.5 | V | | # **Switching Specifications** $(V_{CC} = 5 \text{ Volts} \pm 10\%, T_A = -40 \text{ to } +85^{\circ}\text{C})$ | Parameter | Symbol | Min. | Typ. | Max. | Units | Conditions | |------------------------|------------------|------|------|------|-------|-----------------------------------------| | Toggle Frequency | $f_{tog}$ | | 120 | | Mhz | | | Propagation Delay Time | $t_{ m pd}$ | | 0.5 | | ns | Internal Gate | | | _ | | 1.0 | | ns | Input Buffer | | | | | 2.0 | | ns | Output Buffer | | Output Fall Time | $t_{\mathrm{f}}$ | | 1.42 | | ns | Output Buffer ( $C_L = 15 \text{ pF}$ ) | | Output Rise Time | $t_{\rm r}$ | | 1.54 | | ns | Output Buffer ( $C_L = 15 \text{ pF}$ ) | Note: $\mathbf{f}_{\mathrm{tog}}$ represents the maximum internal D-Type Flip Flop toggle rate # Capacitance $(V_{CC} = 0 \text{ Volts}, T_A = -40 \text{ to } +85^{\circ}\text{C})$ | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |--------------------|-----------|------|------|------|-------|-----------------------------| | Input Capacitance | $C_{IN}$ | | 10 | 20 | pF | f = 1 MHz - Unmeasured Pins | | Output Capacitance | $C_{OUT}$ | | 10 | 20 | pF | Returned to 0 Volts | | Output Fall Time | | | 10 | 20 | pF | | ## **Recommended Operating Conditions** $(T_A = -40 \text{ to } +85^{\circ}\text{C})$ | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |-------------------------------|---------------------|------------------|------|-------------------|-------|------------------------------| | Supply Voltage | $V_{\rm CC}$ | 2.7 | 5.0 | 5.5 | V | CMOS level | | Input Voltage | $V_{\rm I}$ | 0.0 | | $V_{\rm CC}$ | V | CMOS level | | Ambient Temperature | $T_{A}$ | -40 | | +85 | ℃ | CMOS level | | High Level Input Voltage | V <sub>IH</sub> | $0.7~V_{\rm CC}$ | | $V_{CC}$ | V | CMOS level | | Low Level Input Voltage | $V_{\mathrm{IL}}$ | 0.0 | | $0.3~{ m V_{CC}}$ | V | CMOS level | | Positive Trigger Voltage | $V_{\mathrm{P}}$ | 1.61 | | 4.00 | V | CMOS level | | Negative Trigger Voltage | V <sub>N</sub> | 0.55 | | 3.10 | V | CMOS level | | Hysteresis Voltage | $V_{\rm H}$ | 0.50 | | 2.00 | V | CMOS level | | Power Dissipation | $P_{ m DISS}$ | | 4.9 | 220 | mW | $f_{16XCLK} = 2 \text{ MHz}$ | | Input Rise Time | t <sub>ri</sub> | | | 200 | ns | $f_{16XCLK} = 2 \text{ MHz}$ | | Input Fall Time | $t_{fa}$ | | | 200 | ns | $f_{16XCLK} = 2 \text{ MHz}$ | | Max Clk Frequency (16XCLK) | f <sub>16XCLK</sub> | | | 2 | MHz | | | Minimum Pulse Width (IR_TXD)* | $t_{mpx}$ | 250 | | | ns | $f_{16XCLK} = 2 \text{ MHz}$ | <sup>\*</sup>IrDA Parameters. The Max Clk Frequency represents the maximum clock frequency to drive the HSDL-7000's internal state machine. Under normal circumstances, this clock input should not exceed 16 \* 115.2 Kbp/s or 1.8432 MHz. This product can operate at higher clock rates, but the above is the recommended rate. The Minimum Pulse Width represents the minimum pulse width of the encoded IR\_TXD pulse (and the IR\_RCV pulse). As per the IrDA specifications, the minimum pulse width of the IR\_TXD and IR\_RCV pulses should be 3\*(1/1.8432~MHz) or $1.63~\mu\text{s}$ . The minimum pulse width specified for the HSDL-7000 is 250~ns, which is within IrDA specification. Under normal circumstances, the pulse width should not be less than $1.63~\mu\text{s}$ . ## **Application Circuits** HSDL-7000 Connection to UART **Note:** At the time of this publication, Light Emitting Diodes (LEDs) that are contained in this product are regulated for eye safety in Europe by the Commission for European Electrotechnical Standardization (CENELEC) EN60825-1. Please refer to Application Briefs I-008, I-009, I-015 for more information.