### ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### GENERAL DESCRIPTION The ICS843251I-12 is a 10Gb Ethernet Clock Generator and a member of the HiPerClocks<sup>™</sup> family of high performance devices from ICS. The ICS843251I-12 uses an 18pF parallel resonant crystal over the range of 23.2MHz - 30MHz. For Ethernet applications, a 25MHz crystal is used. The device has excellent <1ps phase jitter performance, over the 1.875MHz - 20MHz integration range. The ICS843251I-12 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space. #### **F**EATURES - · One Differential LVPECL output - Crystal oscillator interface, 18pF parallel resonant crystal (23.2MHz - 30MHz) - Output frequency range: 290MHz 750MHz - VCO range: 580MHz 750MHz - RMS phase jitter @ 312.5MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.36ps (typical) - 3.3V or 2.5V operating supply - -40°C to 85°C ambient operating temperature - Available in both standard and lead-free RoHS-compliant packages #### COMMON CONFIGURATION TABLE | | Inp | Output Frequency | | | | |-------------------------|----------|-------------------------|---|-------|-------| | Crystal Frequency (MHz) | FREQ_SEL | Multiplication Value /M | | (MHz) | | | 25 | 0 | 25 | 1 | 25 | 625 | | 25 | 1 | 25 | 2 | 12.5 | 312.5 | ### **BLOCK DIAGRAM** #### PIN ASSIGNMENT #### ICS843251I-12 8-Lead TSSOP 4.4mm x 3.0mm x 0.925mm package body G Package Top View The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice. ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | ре | Description | |--------|----------------------|--------|--------|-----------------------------------------------------------------------------| | 1 | $V_{CCA}$ | Power | | Analog supply pin. | | 2 | $V_{\sf EE}$ | Power | | Negative supply pin. | | 3, 4 | XTAL_OUT,<br>XTAL_IN | Input | | Crystal oscillator interface. XTAL_IN is the input, XTAL_OUT is the output. | | 5 | FREQ_SEL | Input | Pullup | Frequency select pin. LVCMOS/LVTTL interface levels. | | 6, 7 | nQ, Q | Output | | Differential clock outputs. LVPECL interface levels. | | 8 | V <sub>cc</sub> | Power | | Core supply pin. | NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------|-----------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | ### ICS843251I-12 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_1$ -0.5V to $V_{CC}$ + 0.5V Outputs, $I_{\rm O}$ Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA} = 101.7^{\circ}\text{C/W}$ (0 mps) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 3A. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>EE</sub> | Power Supply Current | | | TBD | | mA | #### Table 3B. Power Supply DC Characteristics, $V_{CC} = V_{CCA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>CCA</sub> | Analog Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>EE</sub> | Power Supply Current | | | TBD | | mA | #### Table 3C. LVCMOS/LVTTL DC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ or $2.5V \pm 5\%$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|---------------------------------------------------|---------|---------|-----------------------|-------| | \/ | Input High Voltage | $V_{CC} = 3.3V$ | 2 | | V <sub>cc</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Voltage | $V_{CC} = 2.5V$ | 1.7 | | V <sub>cc</sub> + 0.3 | V | | V | Innest Law Valtage | $V_{CC} = 3.3V$ | -0.3 | | 0.8 | V | | V <sub>IL</sub> | Input Low Voltage | $V_{CC} = 2.5V$ | -0.3 | | 0.7 | V | | I <sub>IH</sub> | Input High Current | $V_{CC} = V_{IN} = 3.465V \text{ or } 2.625V$ | | | 5 | μΑ | | I <sub>IL</sub> | Input Low Current | $V_{CC} = 3.465V \text{ or } 2.625V, V_{IN} = 0V$ | -150 | | | μΑ | ### ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR ### $\textbf{TABLE 3D. LVPECL DC CHARACTERISTICS, V}_{\text{CC}} = V_{\text{CCA}} = 3.3 \text{V} \pm 5\% \text{ or } 2.5 \text{V} \pm 5\%, \text{Ta} = -40 ^{\circ}\text{C to } 85 ^{\circ}\text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 0.9 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> - 1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.0 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to V<sub>cc</sub> - 2V. #### TABLE 4. CRYSTAL CHARACTERISTICS | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------------------------|-----------------|-------------|---------|---------|-------| | Mode of Oscillation | | Fundamental | | | | | Frequency | | 23.2 | | 30 | MHz | | Equivalent Series Resistance (ESR) | | | | TBD | Ω | | Shunt Capacitance | | | | 7 | рF | | Drive Level | | | | TBD | mW | ### Table 5A. AC Characteristics, $V_{CC} = V_{CCA} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------|---------------------------------------|---------------------------------------------------|---------|---------|---------|-------| | | Output Fraguanay | F_SEL = 1 | | 312.5 | | MHz | | ОПТ | Output Frequency | F_SEL = 0 | | 625 | | MHz | | tjit(Ø) | RMS Phase Jitter ( Random);<br>NOTE 1 | 312.5MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.36 | | ps | | $t_R/t_F$ | Output Rise/Fall Time | 20% to 80% | | 325 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Please refer to the Phase Noise Plots following this section. #### Table 5B. AC Characteristics, $V_{CC} = V_{CCA} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------|---------------------------------------|---------------------------------------------------|---------|---------|---------|-------| | f | Output Fraguency | F_SEL = 1 | | 312.5 | | MHz | | OUT | Output Frequency | F_SEL = 0 | | 625 | | MHz | | tjit(Ø) | RMS Phase Jitter ( Random);<br>NOTE 1 | 312.5MHz @ Integration Range:<br>1.875MHz - 20MHz | | 0.38 | | ps | | $t_{R}/t_{F}$ | Output Rise/Fall Time | 20% to 80% | | 325 | | ps | | odc | Output Duty Cycle | | | 50 | | % | NOTE 1: Please refer to the Phase Noise Plots following this section. ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR ### Typical Phase Noise at 312.5MHz (3.3V) # ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR ### PARAMETER MEASUREMENT INFORMATION #### LVPECL 3.3V OUTPUT LOAD AC TEST CIRCUIT LVPECL 2.5V OUTPUT LOAD AC TEST CIRCUIT #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### RMS PHASE JITTER #### **OUTPUT RISE/FALL TIME** ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR ### **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS843251I-12 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm CC}$ and $V_{\rm CCA}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm CCA}$ pin. The $10\Omega$ resistor can also be replaced by a ferrite bead. FIGURE 1. POWER SUPPLY FILTERING #### CRYSTAL INPUT INTERFACE The ICS843251I-12 has been characterized with 18pF parallel resonant crystals. The capacitor values (TBD), C1 and C2, shown in *Figure 2* below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error. The optimum C1 and C2 values can be slightly adjusted for different board layouts. ### ICS843251I-12 # FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### TERMINATION FOR 3.3V LVPECL OUTPUT The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 3A and 3B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 3A. LVPECL OUTPUT TERMINATION FIGURE 3B. LVPECL OUTPUT TERMINATION ### ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### TERMINATION FOR 2.5V LVPECL OUTPUT Figure 4A and Figure 4B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to V $_{\rm CC}$ - 2V. For V $_{\rm CC}$ = 2.5V, the V $_{\rm CC}$ - 2V is very close to ground level. The R3 in Figure 4B can be eliminated and the termination is shown in *Figure 4C*. FIGURE 4A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE FIGURE 4C. 2.5V LVPECL TERMINATION EXAMPLE ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR ### RELIABILITY INFORMATION Table 6. $\theta_{\text{JA}} \text{vs. Air Flow Table for 8 Lead TSSOP}$ $\theta_{\text{M}}$ by Velocity (Meters per Second) 0 1 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 101.7°C/W 90.5°C/W 89.8°C/W #### TRANSISTOR COUNT The transistor count for ICS843251I-12 is: 2377 ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS | CVMDOL | Millin | neters | |--------|---------|---------| | SYMBOL | Minimum | Maximum | | N | | 3 | | Α | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 2.90 | 3.10 | | E | 6.40 [ | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 E | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 ICS843251I-12 FEMTOCLOCKS<sup>TM</sup> CRYSTAL-TO-3.3V, 2.5V LVPECL CLOCK GENERATOR #### TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|--------------------------|--------------------|---------------| | ICS843251BGI-12 | TBD | 8 Lead TSSOP | tube | -40°C to 85°C | | ICS843251BGI-12T | TBD | 8 Lead TSSOP | 2500 tape & reel | -40°C to 85°C | | ICS843251BGI-12LF | BI12L | 8 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS843251BGI-12FT | BI12L | 8 Lead "Lead-Free" TSSOP | 2500 tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademarks, HiPerClockS and FemtoClocks are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.