

# LIS3L02DQ

PRELIMINARY DATA

# INERTIAL SENSOR: 3Axis - 2g DIGITAL OUTPUT LINEAR ACCELEROMETER

# 1 FEATURES

- 2.7V TO 3.6V SINGLE SUPPLY OPERATION
- 1.8V COMPATIBLE IOs
- I<sup>2</sup>C/SPI DIGITAL OUTPUT INTERFACES
- MOTION ACTIVATED INTERRUPT SOURCE
- FACTORY TRIMMED DEVICE SENSITIVITY AND OFFSET
- EMBEDDED SELF TEST
- HIGH SHOCK SURVIVABILITY

# 2 **DESCRIPTION**

The LIS3L02DQ is a tri-axis digital output linear accelerometer that includes a sensing element and an IC interface able to take the information from the sensing element and to provide the measured acceleration signals to the external world through an  $I^2C/SPI$  serial interface.

The sensing element, capable to detect the acceleration, is manufactured using a dedicated process called THELMA (Thick Epi-Poly Layer for Microactuators and Accelerometers) developed by ST to produce inertial sensors and actuators in silicon.

The IC interface instead is manufactured using a CMOS process that allows high level of integration to design a dedicated circuit which is factory trimmed to better match the sensing element characteristics.

The LIS3L02DQ is capable of measuring accelerations over a maximum bandwidth of 2.0 KHz for

### Figure 1. Package



#### Table 1. Order Codes

| Part Number | Package |
|-------------|---------|
| LIS3L02DQ   | QFN-44  |

the X, Y axis and Z axis. The device bandwidth may be selected accordingly to the application requirements. A self-test capability allows the user to check the functioning of the system.

The device may be configured to generate an inertial wake-up/interrupt signal when a programmable acceleration threshold is exceeded along one of the three axis.

The LIS3L02DQ is available in plastic SMD package and it is specified over a temperature range extending from -20°C to +70°C.

The LIS3L02DQ belongs to a family of products suitable for a variety of applications:

- Motion activated functions in mobile terminals
- Antitheft systems and Inertial navigation
- Gaming and Virtual Reality input devices
- Vibration Monitoring and Compensation



## Figure 2. Block Diagram

January 2005

Rev. 3 1/19

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

| N°       | Pin                 | Function                                                                                           |
|----------|---------------------|----------------------------------------------------------------------------------------------------|
| 1 to 2   | NC                  | Internally not connected                                                                           |
| 3        | GND                 | 0V supply                                                                                          |
| 4        | Vdd                 | Power supply                                                                                       |
| 5 to 12  | NC                  | Internally not connected                                                                           |
| 13       | Reserved            | Leave unconnected or connect to Vdd                                                                |
| 14       | Reserved            | Leave unconnected or connect to GND                                                                |
| 15       | RDY/INT             | Data ready/inertial wake-up interrupt                                                              |
| 16       | SDO                 | SPI Serial Data Output                                                                             |
| 17       | SDA/<br>SDI/<br>SDO | I2C Serial Data (SDA)<br>SPI Serial Data Input (SDI)8<br>3-wire Interface Serial Data Output (SDO) |
| 18       | SCL/SPC             | I2C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                              |
| 19       | CS                  | SPI enable<br>I2C/SPI mode selection (1: I2C mode; 0: SPI enabled)                                 |
| 20       | Vdd_IO              | Power supply for I/O pads                                                                          |
| 21       | Vdd                 | Power supply                                                                                       |
| 22       | GND                 | 0V supply                                                                                          |
| 23 to 44 | NC                  | Internally not connected                                                                           |

# Figure 3. Pin Connection (Top view)



**\_\_\_** 

| Symbol    | Parameter                                  | Test Condition                                 | Min. | Typ. <sup>1</sup> | Max.    | Unit |
|-----------|--------------------------------------------|------------------------------------------------|------|-------------------|---------|------|
| Vdd       | Supply voltage                             |                                                | 2.7  |                   | 3.6     | V    |
| Vdd_IO    | I/O pads Supply voltage                    |                                                | 1.8  |                   | Vdd+0.1 | V    |
| Idd       | Supply current                             | T = 25°C                                       |      | 1                 | 1.5     | mA   |
| lddPdn    | Current consumption in<br>power-down mode  | T = 25°C                                       |      |                   | 10      | μA   |
| BW        | Digital Filter Cut-Off<br>frequency (-3dB) |                                                |      | 70                | 1150    | Hz   |
| FS        | Measurement range <sup>2</sup>             |                                                |      | ±2.0              |         | g    |
| FSAcc     | Full-scale accuracy                        | T = 25°C                                       | ±1.8 | ±2.0              | ±2.2    | g    |
| So        | Device Resolution                          | T = 25°C<br>BW=56Hz                            |      | 1                 |         | mg   |
| 0g-Offset | Zero g level                               | T = 25°C                                       | -50  |                   | 50      | mg   |
| NL        | Non Linearity                              | Best fit straight line<br>X, Y axis<br>BW=56Hz |      | ±1                |         | % FS |
|           |                                            | Best fit straight line<br>Z axis<br>BW=56Hz    |      | ±3                |         | % FS |
| DR1       | Output data rate                           | Dec factor = 128                               |      | 280               |         | Hz   |
| DR2       | Output data rate                           | Dec factor = 64                                |      | 560               |         | Hz   |
| DR3       | Output data rate                           | Dec factor = 32                                |      | 1120              |         | Hz   |
| DR4       | Output data rate                           | Dec factor = 8                                 |      | 4480              |         | Hz   |
| Ton       | Turn-on time                               |                                                |      | 50                |         | ms   |

# Table 3. Electrical Characteristcs (Temperature range -20°C to +70°C)

All the parameters are specified @ Vdd=3.3V and T=25°C unless otherwise noted

Notes

<sup>1</sup> Typical specifications are not guaranteed
 <sup>2</sup> Guaranteed by wafer level test and measurement of initial offset and sensitivity

# **ABSOLUTE MAXIMUM RATING**

Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Ratings                                                                      | Maximum Value        | Unit |
|------------------|------------------------------------------------------------------------------|----------------------|------|
| Vdd              | Supply voltage                                                               | -0.3 to 6            | V    |
| Vdd_IO           | I/O pads Supply voltage                                                      | -0.3 to Vdd +0.1     | V    |
| Vin              | Input voltage on any control pin<br>(CS, SCL/SPC, SDA/SDI/SDO, SDO, RDY/INT) | Vss -0.3 to Vdd +0.3 | V    |
| A <sub>POW</sub> | Acceleration (Any axis, Powered, Vdd=3.3V)                                   | 3000g for 0.5 ms     |      |
| A <sub>UNP</sub> | Acceleration (Any axis, Unpowered)                                           | 3000g for 0.5 ms     |      |
| T <sub>OP</sub>  | Operating Temperature Range                                                  | -20 to +70           | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                                    | -40 to +105          | °C   |

# **3 FUNCTIONALITY**

### 3.1 Sensing element

The THELMA process is utilized to create a surface micro-machined accelerometer. The technology allows to carry out suspended silicon structures which are attached to the substrate in a few points called anchors and free to move on a plane parallel to the substrate itself. To be compatible with the traditional packaging techniques a cap is placed on top of the sensing element to avoid blocking the moving parts during the molding phase.

The equivalent circuit for the sensing element is shown in the below figure; when a linear acceleration is applied, the proof mass displaces from its nominal position, causing an imbalance in the capacitive halfbridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the sense capacitor.

The nominal value of the capacitors, at steady state, is few pF and when an acceleration is applied the maximum variation of the capacitive load is few tenth of pF.

### C<sub>ps1</sub> R<sub>s1</sub> S1x Cpr R $\uparrow$ C<sub>s2x</sub> S2x C<sub>ps2</sub> R<sub>s2</sub> C<sub>ps1</sub> R<sub>s1</sub> S1y C<sub>s1y</sub> R Cn rot Ŷ C<sub>s2</sub> S2y R<sub>s2</sub> C<sub>ps2</sub> C<sub>ps1</sub> R<sub>s1</sub> S1z C<sub>s1z</sub> R Cpr Ŷ Cs2z S2z C<sub>ps2</sub> R<sub>s2</sub>

#### Figure 4. Equivalent electrical circuit

# 3.2 IC Interface

The complete measurement chain is composed by a low-noise capacitive amplifier which converts into an analog voltage the capacitive unbalancing of the MEMS sensor and by three  $\Sigma\Delta$  analog-to-digital converters, one for each axis, that translates the produced signal into a digital bitstream.

The  $\Sigma\Delta$  converters are tigthly coupled with dedicated reconstruction filters which removes the high frequency components of the quantization noise and provides low rate and high resolution digital words.

The charge amplifier and the  $\Sigma\Delta$  converters are operated respectively at 107.5 KHz and 35.8 KHz.

The data rate at the output of the reconstruction depends on the user selected Decimation Factor (DF) and span from 280 Hz to 4.48 KHz.

The acceleration data may be accessed through an I<sup>2</sup>C/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller.

The LIS3L02DQ features a Data-Ready signal (DRY) which indicated when a new set of measured acceleration data is available thus simplifying data synchronization in digital system employing the device itself.

The LIS3L02DQ may also be configured to generate an inertial wake-up/interrupt signal when a programmable acceleration threshold is exceeded along one of the three axis.

### 3.3 Factory calibration

The IC interface is factory calibrated to provide to the final user a device ready to operate. The parameters which are trimmed are: gain, offset, common mode and internal clock frequency.

The trimming values are stored inside the device by a non volatile structure. Any time the device is turned on, the trimming parameters are downloaded into the registers to be employed during the normal operation thus allowing the final user to employ the device without any need for further calibration.

# **4 DIGITAL INTERFACES**

tied high (i.e connected to Vdd).

The register embedded inside the LIS3L02DQ may be accessed through both the  $I^2C$  and SPI serial interfaces. The latter may be SW configured to operate either in SPI mode or in 3-wire interface mode. The serial interfaces are mapped onto the same pads. To select/exploit the  $I^2C$  interface, CS line must be

| PIN Name    | PIN Description                                                                                                |  |  |  |  |  |  |
|-------------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| CS          | SPI enable<br>I <sup>2</sup> C/SPI mode selection (1: I <sup>2</sup> C mode; 0: SPI enabled)                   |  |  |  |  |  |  |
| SCL/SPC     | I <sup>2</sup> C Serial Clock (SCL)<br>SPI Serial Port Clock (SPC)                                             |  |  |  |  |  |  |
| SDA/SDI/SDO | I <sup>2</sup> C Serial Data (SDA)<br>SPI Serial Data Input (SDI)<br>3-wire Interface Serial Data Output (SDO) |  |  |  |  |  |  |
| SDO         | SPI Serial Data Output (SDO)                                                                                   |  |  |  |  |  |  |

### Table 5. Serial Interface Pin Description

# 4.1 I<sup>2</sup>C Serial Interface

The LIS3L02DQ  $I^2C$  is a bus slave. The  $I^2C$  is employed to write the data into the registers whose content can also be read back.

The relevant I<sup>2</sup>C terminology is given in the table below

| Term Description                                   |                                                                                          |  |  |  |
|----------------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|
| Transmitter The device which sends data to the bus |                                                                                          |  |  |  |
| Receiver                                           | The device which receives data from the bus                                              |  |  |  |
| Master                                             | The device which initiates a transfer, generates clock signals and terminates a transfer |  |  |  |
| Slave                                              | The device addressed by the master                                                       |  |  |  |

### Table 6. Serial Interface Pin Description

There are two signals associated with the  $I^2C$  bus: the Serial Clock Line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines are connected to Vdd through a pull-up resistor embedded inside the LIS3L02DQ. When the bus is free both the lines are high.

### 4.1.1 I<sup>2</sup>C Operation

The transaction on the bus is started through a START signal. A START condition is defined as a HIGH to LOW transition on the data line while the SCL line is held HIGH. After this has been transmitted by the Master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the Master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the Master. The address can be made up of a programmable part and a fixed part, thus allowing more than one device of the same type to be connected to the  $l^2C$  bus.

The Slave ADdress (SAD) associated to the LIS3L02DQ is 0011101.

Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line LOW so that it remains stable low during the HIGH period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data has been received.

The I<sup>2</sup>C embedded inside the LIS3L02DQ behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a salve address is sent, once a slave acknowledge has been returned, a 8-bit sub-address will be transmitted: the 7 LSB represent the actual register address while the MSB enables address autoincrement. If the MSB of the SUB field is 1, the SUB (register address) will be automatically incremented to allow multiple data read/write.

If the LSB of the slave address was '1' (read), a repeated START condition will have to be issued after the two sub-address bytes; if the LSB is '0' (write) the Master will transmit to the slave with direction unchanged.

Transfer when Master is writing one byte to slave

| Master | ST | SAD + W |     | SUB |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |    |

Transfer when Master is writing multiple bytes to slave:

| Master | ST | SAD + W |     | SUB |     | DATA |     | DATA |     | SP |
|--------|----|---------|-----|-----|-----|------|-----|------|-----|----|
| Slave  |    |         | SAK |     | SAK |      | SAK |      | SAK |    |

Transfer when Master is receiving (reading) one byte of data from slave:

| Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | NMAK | SP |
|--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----|
| Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |      |    |

Transfer when Master is receiving (reading) multiple bytes of data from slave

| ſ | Master | ST | SAD + W |     | SUB |     | SR | SAD + R |     |      | MAK |
|---|--------|----|---------|-----|-----|-----|----|---------|-----|------|-----|
| F | Slave  |    |         | SAK |     | SAK |    |         | SAK | DATA |     |

| Master | SR |      | MAK |      | NMAK | SP |
|--------|----|------|-----|------|------|----|
| Slave  |    | DATA |     | DATA |      |    |

Data are transmitted in byte format. Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant Bit (MSB) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real time function) the data line must be left HIGH by the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP condition.

In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-address field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the address of first register to read.

## 4.2 SPI Bus Interface

The SPI interface present inside the LIS3L02DQ is a bus slave. The SPI allows to write and read the registers of the device. The Serial Interface interacts with the outside world with 4 wires: CS, SPC, SPDI and SPDO.

## 4.2.1 Read & Write registers

### Figure 5. Read & write protocol



CS is the Serial Port Enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. SPC is the Serial Port Clock and it is controlled by the SPI master. It is stopped high when CS is high (no transmission). SPDI and SPDO are respectively the Serial Port Data Input and Output. Those lines are driven at the falling edge of SPC and should be captured at the rising edge of SPC.

Both the Read Register and Write Register commands are completed in 16 clocks pulses. Bit duration is the time between two falling edges of SPC. The first bit (bit 0) starts at the first falling edge of SPC after the falling edge of CS while the last bit (bit 15) starts at the last falling edge of SPC just before the rising edge of CS.

- bit 0: RW bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drive SPDO at the start of bit 8.
- bit 1-7: address AD(6:0). This is the address field of the indexed register.
- bit 8-15: data DI(7:0) (write mode). This is the data that will be written into the device (MSb first).
- bit 8-15: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

### 4.2.2 SPI Read

#### Figure 6. SPI Read protocol



The SPI Read command consists is performed with 16 clocks pulses:

- bit 0: READ bit. The value is 1.
- bit 1-7: address AD(6:0). This is the address field of the indexed register.
- bit 8-15: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

### 4.2.3 SPI Write

#### Figure 7. SPI Write protocol



The SPI Write command consists is performed with 16 clocks pulses.

- bit 0: WRITE bit. The value is 0.
- bit 1-7: address AD(3:0). This is the address field of the indexed register.
- bit 8-15: data DI(7:0) (write mode). This is the data that will be written inside the device (MSb first).

### 4.2.4 SPI Read in 3-wires mode

3-wires mode is entered by setting to 1 bit SIM (SPI Serial Interface Mode selection) in A\_IF\_CTRL2.

#### Figure 8. SPI Read protocol in 3-wires model



The SPI Read command consists is performed with 16 clocks pulses:

- bit 0: READ bit. The value is 1.
- bit 1-7: address AD(6:0). This is the address field of the indexed register.
- bit 8-15: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first).

47/

# **5 REGISTERS MAPPING**

The table given below provides a listing of the registers embedded in the device and the related address. All the "application related" registers (i.e. control, status, data) are mapped into Bank2 so to simplify their access when running through the SPI interface.

| Reg. Name Type |      | Register A        | ddress  | Size  | Comment        |  |
|----------------|------|-------------------|---------|-------|----------------|--|
| Reg. Name      | туре | Binary            | Hex     | (Bit) | Comment        |  |
|                |      | 0000000 - 0010101 | 00 - 15 |       | Reserved       |  |
| OFFSET_X       | rw   | 0010110           | 16      | 8     | Loaded at boot |  |
| OFFSET_Y       | rw   | 0010111           | 17      | 8     | Loaded at boot |  |
| OFFSET_Z       | rw   | 0011000           | 18      | 8     | Loaded at boot |  |
| GAIN_X         | rw   | 0011001           | 19      | 8     | Loaded at boot |  |
| GAIN_Y         | rw   | 0011010           | 1A      | 8     | Loaded at boot |  |
| GAIN_Z         | rw   | 0011011           | 1B      | 8     | Loaded at boot |  |
|                |      | 0011100 - 0011111 | 1C - 1F |       | Reserved       |  |
| CTRL_REG1      | rw   | 0100000           | 20      | 8     |                |  |
| CTRL_REG2      | rw   | 0100001           | 21      | 8     |                |  |
|                |      | 0100010           | 22      |       | Reserved       |  |
| WAKE_UP_CFG    | rw   | 0100011           | 23      | 8     |                |  |
| WAKE_UP_SRC    | r    | 0100100           | 24      | 8     |                |  |
| WAKE_UP_ACK    | r    | 0100101           | 25      | 8     |                |  |
|                |      | 0100110           | 26      |       | Reserved       |  |
| STATUS_REG     | rw   | 0100111           | 27      | 8     |                |  |
| OUTX_L         | r    | 0101000           | 28      | 8     |                |  |
| OUTX_H         | r    | 0101001           | 29      | 8     |                |  |
| OUTY_L         | r    | 0101010           | 2A      | 8     |                |  |
| OUTY_H         | r    | 0101011           | 2B      | 8     |                |  |
| OUTZ_L         | r    | 0101100           | 2C      | 8     |                |  |
| OUTZ_H         | r    | 0101101           | 2D      | 8     |                |  |
| THS_L          | rw   | 0101110           | 2E      | 8     |                |  |
| THS_H          | rw   | 0101111           | 2F      | 8     |                |  |
|                |      | 0110000 - 1111111 | 30 - 3F |       | Reserved       |  |

# **6 REGISTERS DESCRIPTION**

The device contains a set of registers which are used to control its behavior and to retrieve acceleration data.

### 6.1 OFFSET\_X (16h)



### 6.2 OFFSET\_Y (17h)



| DOY7, DO | Digital Offset Trimming for | or Y-Axis |
|----------|-----------------------------|-----------|
|----------|-----------------------------|-----------|

### 6.3 OFFSET\_Z (18h)

### 6.4 GAIN\_X (19h)



| GX7, GX0 | Digital Gain Trimming for X-Axis |
|----------|----------------------------------|
|----------|----------------------------------|

## 6.5 GAIN\_Y (1Ah)



| GY7, GY0 | Digital Gain Trimming for Y-Axis |
|----------|----------------------------------|
|----------|----------------------------------|

### 6.6 GAIN\_Z (1Bh)

| GZ7 GZ6 GZ5 GZ4 GZ3 GZ2 GZ1 |
|-----------------------------|
|-----------------------------|

| GZ7, GZ0 | Digital Gain Trimming for Z-Axis |
|----------|----------------------------------|
|----------|----------------------------------|

**47/** 

# 6.7 CTRL\_REG1 (20h)

| PD1 | PD0 | DF1 | DF0 | ST | Zen | Yen | Xen |
|-----|-----|-----|-----|----|-----|-----|-----|
|-----|-----|-----|-----|----|-----|-----|-----|

| PD1, PD0 | Power Down Control<br>(00: power-down mode; 01: device on)                             |
|----------|----------------------------------------------------------------------------------------|
| DF1, DF0 | Decimation Factor Control (00: decimate by 128; 01: decimate by 32; 11: decimate by 8) |
| ST       | Self Test Enable<br>(0: normal mode; 1: self-test active)                              |
| Zen      | Z-axis enable<br>(0: axis off; 1: axis on)                                             |
| Yen      | Y-axis enable<br>(0: axis off; 1: axis on)                                             |
| Xen      | X-axis enable<br>(0: axis off; 1: axis on)                                             |

# 6.8 CTRL\_REG2 (21h)

57

| _ |     |     |     |      |     |      |     |     |
|---|-----|-----|-----|------|-----|------|-----|-----|
| I | Res | BDU | BLE | BOOT | IEN | DRDY | SIM | DAS |

| Res  | Reserved                                                                                               |
|------|--------------------------------------------------------------------------------------------------------|
| BDU  | Block Data Update<br>(0: continuous update; 1: output registers not updated until MSB and LSB reading) |
| BLE  | Big/Little Endian selection<br>(0: little endian; 1: big endian)                                       |
| BOOT | Reboot memory content                                                                                  |
| IEN  | Interrupt ENable<br>(0: data ready on RDY pad; 1: int req on RDY pad)                                  |
| DRDY | Enable Data-Ready generation                                                                           |
| SIM  | SPI Serial Interface Mode selection<br>(0: 4-wire interface; 1: 3-wire interface)                      |
| DAS  | Data Alignment Selection<br>(0: 12 bit right justified; 1: 16 bit left justified)                      |

# 6.9 WAKE\_UP\_CFG (23h)

|--|

| AOI | And/Or combination of Interrupt events<br>(0: OR combination of interrupt events; 1: AND combination of interrupt events) |
|-----|---------------------------------------------------------------------------------------------------------------------------|
| LIR | Latch interrupt request<br>(1: interrupt request latched)                                                                 |
| MZH | Mask Z High Interrupt<br>(1: enable int req on measured accel. value higher than preset threshold)                        |
| MZL | Mask Z Low Interrupt<br>(1: enable int req on measured accel. value lower than preset threshold)                          |
| МҮН | Mask Y High Interrupt<br>(1: enable int req on measured accel. value higher than preset threshold)                        |
| MYL | Mask Y Low Interrupt<br>(1: enable int req on measured accel. value lower than preset threshold)                          |
| МХН | Mask X High Interrupt<br>(1: enable int req on measured accel. value higher than preset threshold)                        |
| MXL | Mask X Low Interrupt<br>(1: enable int req on measured accel. value lower than preset threshold)                          |

# 6.10 WAKE\_UP\_SOURCE (24h)



| IA  | Interrupt Active |
|-----|------------------|
| MZH | Z High           |
| MZL | Z Low            |
| МҮН | Y High           |
| MYL | Y Low            |
| МХН | X High           |
| MXL | X Low            |

57

# 6.11 WAKE\_UP\_ACK (25h)

Reading at this address resets the **WAKE\_UP\_SOURCE** register.

# 6.12 A\_STATUS\_REG (27h)

| ſ | ZYXOR | ZOR | YOR | XOR | ZYXDA | ZDA | YDA | XDA |
|---|-------|-----|-----|-----|-------|-----|-----|-----|
|   |       |     |     |     |       |     |     |     |

| ZYXOR | X, Y and Z axis Data Overrun       |
|-------|------------------------------------|
| ZOR   | Z axis Data Overrun                |
| YOR   | Y axis Data Overrun                |
| XOR   | Y axis Data Overrun                |
| ZYXDA | X, Y and Z axis new Data Available |
| ZDA   | Z axis new Data Available          |
| YDA   | Y axis new Data Available          |
| XDA   | X axis new Data Available          |

### 6.13 OUTX\_L (28h)

| XD7 XD6 XD5 XD4 X | XD3 XD2 XD1 XI |
|-------------------|----------------|
|-------------------|----------------|

| XD7, XD0 X axis acceleration data LSb |  | X axis acceleration data LSb |
|---------------------------------------|--|------------------------------|
|---------------------------------------|--|------------------------------|

### 6.14 OUTX\_H (29h)

When reading the register in "12 bit right justified" mode the most significant bits (7:4) are replaced with bit 3 (i.e. XD15-XD12=XD11, XD11, XD11, XD11).

| XD15 XD14 XD13 XD12 XD11 XD10 | XD9 | XD8 |
|-------------------------------|-----|-----|
|-------------------------------|-----|-----|

| XD15, XD8 | X axis acceleration data MSb |
|-----------|------------------------------|
|-----------|------------------------------|

### 6.15 OUTY\_L (2Ah)

|                                       |          | YD7 | YD6 | YD5       | YD4 | YD3 | YD2 | YD1 | YD0 |
|---------------------------------------|----------|-----|-----|-----------|-----|-----|-----|-----|-----|
| YD7, YD0 Y axis acceleration data LSb | YD7, YD0 | (:. |     | data I Ob | L   | l   | L   | •   |     |

# LIS3L02DQ

### 6.16 OUTY\_H (2Bh)

When reading the register in "12 bit right justified" mode the most significant bits (7:4) are replaced with bit 3 (i.e. YD15-YD12=YD11, YD11, YD11, YD11, YD11).



#### 6.17 OUTZ\_L (2Ch)

| ZD7 ZD6 ZD5 ZD4 | ZD3 | ZD2 | ZD1 | ZD0 |
|-----------------|-----|-----|-----|-----|
|-----------------|-----|-----|-----|-----|

ZD7, ZD0 Z axis acceleration data LSb

#### 6.18 OUTZ\_H (2Dh)

When reading the register in "12 bit right justified" mode the most significant bits (7:4) are replaced with bit 3 (i.e. ZD15-ZD12=ZD11, ZD11, ZD11, ZD11).

| ZD15 ZD14 ZD13 ZD12 ZD11 ZD10 ZD9 ZD8 | ZD15 | ZD14 | ZD13 | ZD12 | ZD11 | ZD10 | ZD9 | ZD8 |
|---------------------------------------|------|------|------|------|------|------|-----|-----|
|---------------------------------------|------|------|------|------|------|------|-----|-----|

| ZD15, ZD8 |
|-----------|
|-----------|

#### 6.19 THS\_L (2Eh)

|            | THS7     | THS6    | THS5        | THS4      | THS3    | THS2 | THS1 | THS0 |
|------------|----------|---------|-------------|-----------|---------|------|------|------|
| THS7, THS0 | Inertial | Wake Up | Acceleratio | on Thresh | old Lsb |      |      |      |

#### 6.20 THS\_H (2Fh)

|             | THS15  | THS14       | THS13       | THS12      | THS11   | THS10 | THS9 | THS8 |
|-------------|--------|-------------|-------------|------------|---------|-------|------|------|
|             |        |             |             |            |         |       |      |      |
| THS15, THS8 | 3 Inei | tial Wake U | p Accelerat | ion Thresh | old Msb |       |      |      |

57/

# 7 PACKAGE INFORMATION

57

### Figure 9. QFN-44 Mechanical Data & Package Dimensions



# 8 **REVISION HISTORY**

# Table 7. Revision History

| Date             | Revision | Description of Changes                                                                                                                                                                          |
|------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 2004    | 1        | First Issue                                                                                                                                                                                     |
| 12 January, 2005 | 2        | Changed the Operating Temperature range:<br>from -40°C to +85°C to -20°C to +70°C.<br>Changed some datas on the Table 3 Electrical Characteristics.<br>Changed the section 6.8 CTRL_REG2 (21h). |
| 20 January, 2005 | 3        | The title in first page has been changed as the following:<br>INERTIAL SENSOR: 3Axis - 2g DIGITAL OUTPUT LINEAR<br>ACCELEROMETER                                                                |

57

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

57