# NTE8374 Integrated Circuit Seven–Segment Latch/Decoder/Driver for Common Anode LED's ## **Description:** The NTE 8374 is a 7–segment decoder driver in a 16–Lead DIP type package incorporating input latches and output circuits to directly drive common anode LED displays. #### Features: - High speed input latches for data storage - 15mA constant current sink capability to directly drive common anode led displays - Increases incandescent display life - Active low latch enable for easy interface with MSI circuits - Data input loading essentially zero when latch disabled - Automatic ripple blanking for suppression of leading and/or trailing-edge zeroes. #### **Input Loading/Fan-Out:** | Description | Pin Name | High | Low | |----------------------------------------|-------------|----------------|---------------| | Address (Data) Inputs, | $A_0 - A_3$ | 1.0 | 0.25 (Note 1) | | Latch Enable Input (Active LOW) | LE | 0.5 | 0.25 | | Ripple Blanking Input (Active LOW) | RBI | 0.5 | 0.25 | | Ripple Blanking as Output (Active LOW) | RBO | 1.0 | 0.5 | | Ripple Blanking as Input (Active LOW) | RBO | _ | 0.75 | | Constant Current Outputs (Active LOW) | a – g | Open Collector | 15mA | Note 1. Except Loading is 10 $\mu$ A @ 0.4V when $\overline{L_E}$ is HIGH. #### **Absolute Maximum Ratings:** | Input Voltage | | |----------------------------------------------|---------------------------------| | Input Current | –30mA to +5.0mA | | Voltage Applied to Outputs in HIGH State: | | | Standard TTL | | | Open Collector | –0.5V to +7.0V | | V <sub>CC</sub> Pin Potential to GND Pin | 0.5V to +7.0V | | Current Applied to Output in LOW State (Max) | twice the rated I <sub>OL</sub> | | Storage Temperature Range | 65° to +150°C | | Ambient Temperature Range Under Bias | –55° to +125°C | | Junction Temperature Range Under Bias | –55° to +175°C | | | | # **Recommended Operating Conditions:** | Supply Voltage | +4.75V to +5.25V | |------------------------------|------------------| | Free Air Ambient Temperature | 0°C to +70°C | #### **Functional Description:** The NTE8374 is a 7–segment decoder/driver with latches on the address inputs and active LOW constant current outputs to drive LEDs directly. This device accepts a 4–bit binary code and produces output drive to the appropriate segments of the 7–segment display. It has a decode format which produces numeric codes "0" through "9" and other codes. Latches on the four data inputs are controlled by an active $\overline{LOW}$ Latch Enable, $\overline{L_E}$ . When $\overline{L_E}$ is LOW, the state of the outputs is determined by the input data. When $\overline{L_E}$ goes HIGH, the last data present at the inputs is stored in the latches and the outputs remain stable. The $\overline{L_E}$ pulse width necessary to accept and store data can be routed directly from high speed counters and frequency dividers into the display without slowing down the system clock or providing intermediate data storage. The latch/decoder combination is a simple system which drives LED displays with multiplexed data input from MOS time clocks, DVMs, calculator chips, etc. Data inputs are multiplexed while the displays are in static mode. This lowers component and insertion costs, since several circuits—seven resistors per display, strobe drivers, a separate display voltage source, and clock failure detect circuits—traditionally found in multiplexed display systems are eliminated. It also allos low strobing rates to be used without display flicker. Another NTE8374 feature is the reduced loading on the data inputs when the Latch Enable is HIGH (only $10\mu A$ typ). This allows many NTE8374s to be driven from a MOS device in multiplex mode without the need for drivers on the data lines. The NTE8374 also provides automatic blanking capability 0060.0300 would be displayed as 60.03. Leading–edge zero suppression is obtained by connecting the Ripple Blanking Output (RBO) of a decoder to the Ripple Blanking Input (RBI) of the next lower stage device. The most significant decoder stage should have the RBI input grounded; and since suppression of the least significant integer zero in a number is not usually desired, the RBI input of this decoder stage should be left open. A similar procedure for the fractional part of a display will provide automatic suppression of trailing–edge zeros. The RBO terminal of the decoder can be or tied with a modulating signal via an isolating buffer to achieve duration intensity modulation. A suitable signal can be generated for this purpose by forming a variable frequency multivibrator with a cross coupled pair of TTL or DTL gates. ## **DC Characteristics**: $(T_A = 0 \text{ to } +70^{\circ}\text{C unless otherwise specified})$ | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|------------------|--------------------------------------------------|-----|-----|-----|------| | Output Voltage, Applied (OFF) | V <sub>OUT</sub> | Separate LED Supply | - | _ | 10 | V | | Output LOW Current, $\overline{a} - \overline{g}$ | I <sub>OL</sub> | $V_{CC} = 5V, V_{OL} = 3V, T_A = +25^{\circ}C$ | 12 | _ | 18 | mA | | Output HIGH Current, a - g | I <sub>OH</sub> | $V_{CC} = Max, V_{OUT} = 5.5V$ | _ | _ | 250 | μΑ | | Power Supply Current | I <sub>CC</sub> | $V_{CC} = Max$ , $V_{IN} = GND$ , $V_{OUT} = 3V$ | _ | _ | 50 | mA | # **AC Characteristics**: $(V_{CC} = +5VT_A = +25^{\circ}C)$ unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------------------------------|-------------------------------------|------------------------------|-----|-----|-----|------| | Propagation Delay, $A_n$ to $\overline{a} - \overline{g}$ | t <sub>PLH</sub> , t <sub>PHL</sub> | $C_L = 15pF, R_L = 1k\Omega$ | - | _ | 140 | ns | | Propagation Delay, Le to a - g | t <sub>PLH</sub> , t <sub>PHL</sub> | $C_L = 15pF, R_L = 1k\Omega$ | - | _ | 140 | ns | # <u>AC Operating Requirements</u>: $(V_{CC} = +5VT_A = +25^{\circ}C)$ unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|--------------------|-----------------|-----|-----|-----|------| | Setup Time HIGH or LOW, $A_n$ to $\overline{L_E}$ | t <sub>s</sub> (H) | | 75 | _ | _ | ns | | | t <sub>s</sub> (L) | | 30 | _ | _ | ns | | Hold Time HIGH or LOW, $A_n$ to $\overline{L_E}$ | t <sub>h</sub> (H) | | 0 | _ | _ | ns | | | t <sub>h</sub> (L) | | 0 | _ | _ | ns | | LE Pulse Width LOW | t <sub>w</sub> (L) | | 85 | _ | _ | ns | # **Truth Table:** | Binary | | | Inp | uts | | | Outputs | | | | | | | | | |--------|----|-------|-----------------------|----------------|----------------|----------------|-------------|---|---|-------|---|---|-------------------|----------|---------| | State | LE | RBI | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | а | b | С | d | е | f | g | RBO | Diaplay | | _ | Н | Note2 | Х | Х | Χ | Χ | <del></del> | | | STABL | E | | $\longrightarrow$ | Н | STABLE | | 0 | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | L | BLANK | | 0 | L | Н | L | L | L | L | L | L | L | L | L | L | Н | Н | 0 | | 1 | L | Х | L | L | L | Н | Н | L | L | Н | Н | Н | Н | Н | 1 | | 2 | L | Х | L | L | Н | L | L | Н | Н | L | L | Н | L | Н | 2 | | 3 | L | Х | L | L | Н | Н | L | L | L | L | Н | Н | L | Н | 3 | | 4 | L | Х | L | Н | L | L | Н | L | L | Н | Н | L | L | Н | 4 | | 5 | L | Х | L | Н | L | Н | L | L | L | L | Н | L | L | Н | 5 | | 6 | L | Х | L | Н | Н | L | L | L | L | L | L | L | L | Н | 6 | | 7 | L | Χ | L | Н | Н | Н | L | L | L | Н | Н | Н | Н | Н | 7 | | 8 | L | Χ | Н | L | L | L | L | L | L | L | L | L | L | Н | 8 | | 9 | L | Х | Н | L | L | Н | L | L | L | L | Н | L | L | Н | 9 | | 10 | L | Х | Н | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | - | | 11 | L | Х | Н | L | Н | Н | L | Н | Н | L | L | L | L | Н | Е | | 12 | L | Х | Н | Н | L | L | Н | L | L | Н | L | L | L | Н | Н | | 13 | L | Χ | Н | Н | L | Н | Н | Н | Н | L | L | L | Н | Н | L | | 14 | L | Χ | Н | Н | Н | L | L | Н | Н | Н | L | L | L | Н | Р | | 15 | L | Χ | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | BLANK | | Х | Χ | Χ | Χ | Х | Χ | Х | Н | Н | Н | Н | Н | Н | Н | L Note 3 | BLANK | H = HIGH Voltage Level, L = LOW Voltage Level, X = Immaterial Note 2. The RBI will blank the display only if a binary zero is stored in the latches. Note 3. RBO used as an input overrides all other input conditions.