

# 4M x 8 SRAM MODULE

# SYS84000RKX - 85/10/12

Issue 1.7: April 2001

### **Description**

The SYS84000RKX is a plastic 32Mbit Static RAM Module housed in a standard 38 pin Single In-Line package organised as 4M x 8 with access times of, 85,100, or 120 ns.

The module is constructed using eight 512Kx8 SRAMs in TSOPII packages mounted onto both sides of an FR4 epoxy substrate. This offers an extremely high PCB packing density.

The device is offered in standard and low power versions, with the -L module having a low voltage data retention mode for battery backed applications. Buffering is provided on the module to reduce the output capacitance to 8pF(Typ).

Note:  $\overline{CS}$  and  $\overline{OE}$  on the module, should be used with care to avoid on and off board bus contention.

#### **Features**

- Access Times of 85/100/120 ns.
- Low Power Disipation:
  Operating 770 mW (Max.)
  Standby-L Version (CMOS) 4.84mW (Max.)
- 5 Volt Supply ± 10%.
- Completely Static Operation.
- · Equal Access and Cycle Times.
- Low Voltage V<sub>CC</sub> Data Retention.
- On-board Decoding & Capacitors.
- 38 Pin Single-In-Line package (SIP).
- Upgrade path to SYS88000RKX (64Mbits).



## **Pin Functions**

Address Inputs A0 - A21 Data Input/Output D0 - D7 cs Chip Select Write Enable WE ŌE Output Enable No Connect NC Power (+5V) V<sub>cc</sub> Ground **GND** 



### **Package Details**

Plastic 38 pin Single-In-Line (SIP)

ISSUE 1.7 April 2001 SYS84000RKX-85/10/12

#### DC OPERATING CONDITIONS

| Absolute Maximum Ratings (1)                |                           |      |     |     |      |
|---------------------------------------------|---------------------------|------|-----|-----|------|
| Parameter                                   | Symbol                    | Min  | Тур | Max | Unit |
| Voltage on any pin relative to $V_{\rm ss}$ | $V_T^{(2)}$               | -0.3 | -   | 7.0 | V    |
| Power Dissipation                           | $P_{\scriptscriptstyleT}$ | -    | -   | 2.0 | W    |
| Storage Temperature                         | $T_{stg}$                 | -55  | -   | 125 | °C   |

Notes: (1) Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Recommended Operat    | ing Conditions | 3                         |      |     |                      |      |
|-----------------------|----------------|---------------------------|------|-----|----------------------|------|
| Parameter             |                | Symbol                    | Min  | Тур | Max                  | Unit |
| Supply Voltage        |                | V <sub>cc</sub>           | 4.5  | 5.0 | 5.5                  | V    |
| Input High Voltage    |                | $V_{_{\mathrm{IH}}}$      | 2.2  | -   | V <sub>cc</sub> +0.3 | V    |
| Input Low Voltage     |                | $V_\scriptscriptstyle IL$ | -0.3 | -   | 0.8                  | V    |
| Operating Temperature | (Commercial)   | $T_A$                     | 0    | -   | 70                   | °C   |
|                       | (Industrial)   | $T_Al$                    | -40  | -   | 85                   | °C   |

| DC Electrical Characteristics       | (V <sub>cc</sub> =          | 5V±10%) TA 0 to 70 °C                                                                                                     |     |     |     |      |
|-------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Parameter S                         | Symbol                      | Test Condition                                                                                                            | Min | Тур | max | Unit |
| I/P Leakage Current Address, OE, WE | I <sub>LI</sub>             | $0V \le V_{IN} \le V_{CC}$                                                                                                | -8  | -   | 8   | μΑ   |
| Output Leakage Current              | $I_{LO}$                    | $\overline{\text{CS}} = V_{\text{IH}_1} V_{\text{I/O}} = \text{GND to } V_{\text{CC}}$                                    | -8  | -   | 8   | μΑ   |
| Operating Supply Current            | I <sub>CC1</sub>            | Min. Cycle, $\overline{CS} = V_{IL}, V_{IL} \leq V_{IN} \leq V_{IH}$                                                      | -   | -   | 140 | mΑ   |
| Standby Supply Current TTLlevels    | I <sub>SB1</sub>            | $\overline{\text{CS}} = V_{\text{IH}}$                                                                                    | -   | -   | 24  | mΑ   |
| CMOS levels                         | $I_{\mathrm{SB2}}$          | $\overline{\text{CS}} \ge V_{\text{CC}}\text{-0.2V}, \ 0.2 \le V_{\text{IN}} \le V_{\text{CC}}\text{-0.2V}$               | -   | -   | 16  | mΑ   |
| -L Version (CMOS)                   | I <sub>SB3</sub>            | $\overline{\text{CS}} \ge V_{\text{CC}}\text{-}0.2\text{V}, \ 0.2 \le V_{\text{IN}} \le V_{\text{CC}}\text{-}0.2\text{V}$ | -   | -   | 880 | uA   |
| Output Voltage                      | $V_{\scriptscriptstyle OL}$ | $I_{OL} = 64.0 \text{mA}$                                                                                                 | -   | -   | 0.4 | V    |
|                                     | $V_{\mathrm{OH}}$           | I <sub>OH</sub> = -15.0mA                                                                                                 | 2.4 | -   | -   | V    |

Typical values are at  $V_{cc}$ =5.0V, $T_{A}$ =25°C and specified loading.

Add 420mA to -L & -P CMOS standby currents to obtain industrial temp range parameters.

| Note: Capacitance calculated, not measured. |                  |     |                                                          |  |  |  |
|---------------------------------------------|------------------|-----|----------------------------------------------------------|--|--|--|
| Symbol                                      | Test Condition   | max | Unit                                                     |  |  |  |
| C <sub>IN1</sub>                            | $V_{IN} = 0V$    | 64  | pF                                                       |  |  |  |
| $C_{_{\rm IN2}}$                            | $V_{IN} = 0V$    | 12  | pF                                                       |  |  |  |
| $C_{_{I/O}}$                                | $V_{I/O} = 0V$   | 12  | pF                                                       |  |  |  |
|                                             | C <sub>IN1</sub> |     | $C_{IN1}$ $V_{IN} = 0V$ 64<br>$C_{IN2}$ $V_{IN} = 0V$ 12 |  |  |  |

SYS84000RKX-85/10/12 ISSUE 1.7 April 2001

## **AC Test Conditions**

# **Output Load**

\* Input pulse levels: 0V to 3.0V

\* Input rise and fall times: 5ns

\* Input and Output timing reference levels: 1.5V

\* Output load: see diagram

\*  $V_{cc}$ =5V±10%



# **Operation Truth Table**

| <u>cs</u> | ŌĒ | WE | DATA PINS      | SUPPLY CURRENT                                                            | MODE    |
|-----------|----|----|----------------|---------------------------------------------------------------------------|---------|
| Н         | Х  | Х  | High Impedance | I <sub>SB1</sub> , I <sub>SB2</sub> , I <sub>SB3</sub> , I <sub>SB4</sub> | Standby |
| L         | L  | L  | Invalid State  | ~                                                                         | Invalid |
| L         | L  | Н  | Data Out       | I <sub>CC1</sub>                                                          | Read    |
| L         | Н  | L  | Data In        | I <sub>CC1</sub>                                                          | Write   |
| L         | Н  | Н  | High-Impedance | I <sub>CC1</sub>                                                          | High-Z  |

 $\label{eq:Notes} \begin{array}{cccc} Notes: \underline{H} = V_{IH} & : & L = V_{IL} & : & X = V_{IH} \ or \ V_{IL} \\ \hline \textbf{OE} \ must \ not \ be \ tied \ low \ permanently. \end{array}$ 

| Low V <sub>cc</sub> Data Retention Charact | eristics - L          | . Version Only                                                     |     |                           |     |      |
|--------------------------------------------|-----------------------|--------------------------------------------------------------------|-----|---------------------------|-----|------|
| Parameter                                  | Symbol                | Test Condition                                                     | min | <i>typ</i> <sup>(1)</sup> | max | Unit |
| V <sub>cc</sub> for Data Retention         | V <sub>DR</sub>       | $\overline{\text{CS}} \ge \text{V}_{\text{cc}}\text{-}0.2\text{V}$ | 2.0 | -                         | -   | V    |
| Data Retention Current                     |                       | $V_{CC} = 3.0V, \overline{CS} \ge V_{CC} - 0.2V$                   |     |                           |     |      |
|                                            | (2) CCDR1             | $T_{OP} = 0$ °C to $70$ °C                                         | -   |                           | 1   | mΑ   |
|                                            | I <sub>CCDR3</sub>    | $T_{OP} = T_{AI}$                                                  | -   | -                         | TBA | uA   |
| Chip Deselect to Data Retention Time       | $t_{_{\mathrm{CDR}}}$ | See Retention Waveform                                             | 0   | -                         | -   | ns   |
| Operation Recovery Time                    | t <sub>R</sub>        | See Retention Waveform                                             | 5   | -                         | -   | ms   |

Notes (1) Typical figures are measured at 25°C.

(2) This parameter is guaranteed not tested.

ISSUE 1.7 April 2001 SYS84000RKX-85/10/12

# **AC OPERATING CONDITIONS**

| Read | Cycle |
|------|-------|
|      |       |

|                                           |                  | -85  | 5   | -1   | 0   | -1   | 2   |      |
|-------------------------------------------|------------------|------|-----|------|-----|------|-----|------|
| Parameter                                 | Symbol           | min  | max | min  | max | min  | max | Unit |
| Read Cycle Time                           | t <sub>RC</sub>  | 85   | -   | 100  | -   | 120  | -   | ns   |
| Address Access Time                       | t <sub>AA</sub>  | -    | 85  | -    | 100 | -    | 120 | ns   |
| Chip Select Access Time                   | t <sub>ACS</sub> | -    | 85  | -    | 100 | -    | 120 | ns   |
| Output Enable to Output Valid             | t <sub>oe</sub>  | -    | 50  | -    | 55  | -    | 60  | ns   |
| Output Hold from Address Change           | t <sub>oh</sub>  | 11.5 | -   | 11.5 | -   | 11.5 | -   | ns   |
| Chip Selection to Output in Low Z         | t <sub>CLZ</sub> | 1.5  | -   | 1.5  | -   | 1.5  | -   | ns   |
| Output Enable to Output in Low Z          | t <sub>OLZ</sub> | 1.5  | -   | 1.5  | -   | 1.5  | -   | ns   |
| Chip Deselection to O/P in High ${\sf Z}$ | t <sub>CHZ</sub> | 0    | 5   | 0    | 5   | 0    | 5   | ns   |
| Output Disable to Output in High Z        |                  | 0    | 5   | 0    | 5   | 0    | 5   | ns   |

# Write Cycle

|                                 |                      | -85 | 5   | -10 | )   | -1  | 2   |      |
|---------------------------------|----------------------|-----|-----|-----|-----|-----|-----|------|
| Parameter                       | Symbol               | min | max | min | max | min | max | Unit |
| Write Cycle Time                | t <sub>wc</sub>      | 85  | -   | 100 | -   | 120 | -   | ns   |
| Chip Selection to End of Write  | $t_{_{\mathrm{CW}}}$ | 75  | -   | 80  | -   | 100 | -   | ns   |
| Address Valid to End of Write   | $t_{\sf AW}$         | 75  | -   | 80  | -   | 100 | -   | ns   |
| Address Setup Time              | t <sub>AS</sub>      | 0   | -   | 0   | -   | 0   | -   | ns   |
| Write Pulse Width               | $t_{WP}$             | 60  | -   | 70  | -   | 70  | -   | ns   |
| Write Recovery Time             | t <sub>wR</sub>      | 5   | -   | 5   | -   | 5   | -   | ns   |
| Write to Output in High Z       | ***                  | 0   | 35  | 0   | 40  | 0   | 40  | ns   |
| Data to Write Time Overlap      | t <sub>DW</sub>      | 40  | -   | 45  | -   | 45  | -   | ns   |
| Data Hold from Write Time       | t <sub>DH</sub>      | 0   | -   | 0   | -   | 0   | -   | ns   |
| Output active from end of write | *** t <sub>ow</sub>  | 5   | -   | 5   | -   | 5   | -   | ns   |

<sup>\*\*\*</sup> Theses signals are the internal Ram signals on the module and are included to assist control signal timing.

SYS84000RKX-85/10/12 ISSUE 1.7 April 2001

## Read Cycle Timing Waveform (1,2)



### **AC Read Characteristics Notes**

- (1) WE is High for Read Cycle.
- (2) All read cycle timing is referenced from the last valid address to the first transition address.
- (3) t<sub>CHZ</sub> and t<sub>OHZ</sub> are defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels.
- (4) At any given temperature and voltage condition, t<sub>CHZ</sub> (max) is less than t<sub>CLZ</sub> (min) both for a given module and from module to module.
- (5) These parameters are sampled and not 100% tested.

## Write Cycle No.1 Timing Waveform(1,4)



ISSUE 1.7 April 2001 SYS84000RKX - 85/10/12

## Write Cycle No.2 Timing Waveform (1,5)



### **AC Write Characteristics Notes**

- (1) All write cycle timing is referenced from the last valid address to the first transition address.
- (2) All writes occur during the overlap of  $\overline{CS}$  and  $\overline{WE}$  low.
- (3) If  $\overline{OE}$ ,  $\overline{CS}$ , and  $\overline{WE}$  are in the Read mode during this period, the I/O pins are low impedance state. Inputs of opposite phase to the output must not be applied because bus contention can occur.
- (4) Dout is the Read data of the new address.
- (5) OE is continuously low.
- (6) Address is valid prior to or coincident with  $\overline{CS}$  and  $\overline{WE}$  low, too avoid inadvertant writes.
- (7) CS or WE must be high during address transitions.
- (8) When  $\overline{CS}$  is low: I/O pins are in the output state. Input signals of opposite phase leading to the output should not be applied.
- (9) Defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels. These parameters are sampled and not 100% tested.

### **Data Retention Waveform**



SYS84000RKX-85/10/12 ISSUE 1.7 April 2001

Package Information Dimensions in mm



### **Ordering Information**



### Note:

Although this data is believed to be accurate, the information contained herein is not intended to and does not create any warranty of merchantibility or fitness for a particular purpose.

Our products are subject to a constant process of development. Data may be changed at any time without notice. Products are not authorised for use as critical components in life support devices without the express written approval of a company director.