## Micropower Single Supply Rail-to-Rail Input-Output (RRIO) Precision Op Amp

The EL8178 is a precision low power, operational amplifier. The device is optimized for single supply operation between 2.4 V to 5.5 V . This enables operation from one lithium cell or two Ni-Cd batteries. The input range includes both positive and negative rail.
For power sensitive applications, the EL8178 has and $\overline{\mathrm{EN}}$ pin that will shut the device down and reduce the supply current to $3 \mu \mathrm{~A}$ typ. In the active state, the EL8178 draws minimal supply current ( $55 \mu \mathrm{~A}$ ) while meeting excellent DC-accuracy, noise, and output drive specifications.

## Ordering Information

| PART <br> NUMBER | PART <br> MARKING | PACKAGE <br> (Pb-Free) | PKG. <br> DWG. \# |
| :--- | :--- | :--- | :--- |
| EL8178FWZ-T7* <br> (Note 1) | BBWA | 6 Ld SOT-23 | MDP0038 |
| EL8178FWZ-T7A* <br> (Note 1) | BBWA | 6 Ld SOT-23 | MDP0038 |
| EL8178FSZ <br> (Note 1) | $8178 F S Z$ | 8 Ld SO | MDP0027 |
| EL8178FSZ-T7* <br> (Note 1) | $8178 F S Z$ | 8 Ld SO | MDP0027 |
| EL8178FIZ-T7* <br> (Note 2) | $178 Z$ | 6 Ld WLCSP <br> $(1.5 m m \times 1.0 m m) ~$ | W3x2.6C |

*Please refer to TB347 for details on reel specifications. NOTES:

1. These Intersil Pb -free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100\% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb -free peak reflow temperatures that meet or exceed the Pb -free requirements of IPC/JEDEC J STD-020.
2. These Intersil Pb -free WLCSP and BGA packaged products products employ special Pb-free material sets; molding compounds/die attach materials and SnAgCu - e1 solder ball terminals, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free WLCSP and BGA packaged products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

## Features

- Typical $55 \mu \mathrm{~A}$ supply current
- $250 \mu \mathrm{~V}$ max offset voltage
- Typical 1pA input bias current
- 266 kHz gain-bandwidth product
- Single supply operation between 2.4 V to 5.5 V
- Rail-to-rail input and output
- Ground sensing
- Output sources and sinks 26 mA load current
- Pb-free (RoHS compliant)


## Applications

- Battery- or solar-powered systems
- 4 mA to 20 mA current loops
- Handheld consumer products
- Medical devices
- Thermocouple amplifiers
- Photodiode pre-amps
- pH probe amplifiers


## EL8178

Pinouts


| Absolute Maximum Ratings ( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ ) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{S}}$ ) and Pwr-up Ramp Rate | $5.75 \mathrm{~V}, 1 \mathrm{~V} / \mathrm{\mu s}$ |
| Differential Input Voltage | 0.5V |
| Current into $\mathrm{IN}+$, $\mathrm{IN}-$, and EN . | 5 mA |
| Input Voltage | to $\mathrm{V}++0.5 \mathrm{~V}$ |
| ESD Tolerance |  |
| Human Body Model | .3kV |
| Machine Model | 300 V |

## Thermal Information

| Thermal Resistance (Typical, Note 3) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| 6 Ld SOT-23 Package | 230 |
| 6 Ld WLCSP Package | 130 |
| 8 Ld SO Package | 125 |
| Ambient Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Operating Junction Temperature | $+125^{\circ} \mathrm{C}$ |
| Pb-free reflow profile . http://www.intersil.com/pbfree/Pb-Fr | . .see link below |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

NOTES:
3. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.

[^0]Electrical Specifications $\quad \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

| PARAMETER | DESCRIPTION | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 4) } \end{gathered}$ | TYP | MAX (Note 4) | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OS }}$ | Input Offset Voltage | SOT-23/SO-8 | -250 | 50 | 250 | $\mu \mathrm{V}$ |
|  |  |  | -450 |  | 450 | $\mu \mathrm{V}$ |
|  |  | WLCSP | -1500 | -50 | 1500 | $\mu \mathrm{V}$ |
| $\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \text { Time }}$ | Long Term Input Offset Voltage Stability |  |  | 3 |  | $\mu \mathrm{V} / \mathrm{Mo}$ |
| $\frac{\Delta \mathrm{V}_{\mathrm{OS}}}{\Delta \mathrm{~T}}$ | Input Offset Drift vs Temperature |  |  | 1.1 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{I}_{\mathrm{B}}$ | Input Bias Current |  | -25 | 1 | 25 | pA |
|  |  |  | -600 |  | 600 | pA |
| los | Input Offset Current |  | -30 | 10 | 30 | pA |
|  |  |  | -600 |  | 600 | pA |
| $\mathrm{e}_{\mathrm{N}}$ | Input Noise Voltage Peak-to-Peak | $\mathrm{f}=0.1 \mathrm{~Hz}$ to 10 Hz |  | 2.8 |  | $\mu \mathrm{V}_{\text {P-P }}$ |
|  | Input Noise Voltage Density | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$ |  | 48 |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ |
| $\mathrm{i}_{\mathrm{N}}$ | Input Noise Current Density | $\mathrm{f}_{\mathrm{O}}=1 \mathrm{kHz}$ |  | 0.15 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| CMIR | Input Voltage Range | Guaranteed by CMRR test | 0 |  | 5 | V |
| CMRR | Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to 5 V | 80 | 100 |  | dB |
|  |  |  | 75 |  |  | dB |
| PSRR | Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}=2.4 \mathrm{~V}$ to 5.5 V | 80 | 100 |  | dB |
|  |  |  | 80 |  |  | dB |
| AVoL | Large Signal Voltage Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V} \text { to } 4.5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2 \end{aligned}$ | 100 | 400 |  | V/mV |
|  |  |  | 100 |  |  | VmV |

Electrical Specifications
$\mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}-=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CM}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{O}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ unless otherwise specified. Boldface limits apply over the operating temperature range, $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$. (Continued)

| PARAMETER | DESCRIPTION | TEST CONDITIONS | $\begin{gathered} \text { MIN } \\ \text { (Note 4) } \end{gathered}$ | TYP | $\begin{gathered} \text { MAX } \\ \text { (Note 4) } \end{gathered}$ | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OUT }}$ | Maximum Output Voltage Swing SOT-23/SO-8 | VoL; Output low, $R_{L}=100 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ |  | 3 | 10 | mV |
|  |  | $\mathrm{V}_{\mathrm{OL}}$; Output low,$\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ |  | 130 | 250 | mV |
|  |  |  |  |  | 350 | mV |
|  |  | $\mathrm{V}_{\mathrm{OH}}$; Output high, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ | 4.994 | 4.9975 |  | V |
|  |  | $\mathrm{V}_{\mathrm{OH}}$; Output high,$R_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ | 4.750 | 4.875 |  | V |
|  |  |  | 4.7 |  |  | V |
| $\mathrm{V}_{\text {OUT }}$ | Maximum Output Voltage Swing WLCSP | $\mathrm{V}_{\mathrm{OL}}$; Output low, $R_{L}=100 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ |  | 3 | 10 | mV |
|  |  | $\mathrm{V}_{\mathrm{OL}}$; Output low,$\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ |  | 130 | 250 | mV |
|  |  |  |  |  | 350 | mV |
|  |  | $\mathrm{V}_{\mathrm{OH}}$; Output high, $\mathrm{R}_{\mathrm{L}}=100 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ | 4.991 | 4.997 |  | V |
|  |  | $\mathrm{V}_{\mathrm{OH}}$; Output high,$\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }(\mathrm{V}++\mathrm{V}-) / 2$ | 4.750 | 4.875 |  | V |
|  |  |  | 4.7 |  |  | V |
| SR | Slew Rate |  | 0.10 | 0.15 | 0.19 | V/ $/ \mathrm{s}$ |
|  |  |  | 0.07 |  | 0.25 | V/us |
| GBWP | Gain Bandwidth Product | $\mathrm{f}_{\mathrm{O}}=100 \mathrm{kHz}$ |  | 266 |  | kHz |
| IS(ON) | Supply Current, Enabled | SOT-23/SO-8 | 35 | 55 | 75 | $\mu \mathrm{A}$ |
|  |  |  | 30 |  | 85 | $\mu \mathrm{A}$ |
|  |  | WLCSP | 45 | 65 | 85 | $\mu \mathrm{A}$ |
|  |  |  | 40 |  | 95 | $\mu \mathrm{A}$ |
| IS(OFF) | Supply Current, Disabled |  |  | 3 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{ISC}^{+}$ | Short Circuit Output Sourcing Current | $R_{L}=10 \Omega$ to opposite supply | 23 | 31 |  | mA |
|  |  |  | 18 |  |  | mA |
| $\mathrm{ISC}^{-}$ | Short Circuit Output Sinking Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ to opposite supply | 20 | 26 |  | mA |
|  |  |  | 15 |  |  | mA |
| $\mathrm{v}_{\mathrm{S}}$ | Supply Voltage | Guaranteed by PSRR | 2.4 |  | 5.5 | V |
|  |  |  | 2.4 |  | 5.5 | V |
| $\mathrm{V}_{\text {INH }}$ | $\overline{\mathrm{EN}}$ Pin High Level |  | 2 |  |  | V |
| $\mathrm{V}_{\text {INL }}$ | $\overline{\mathrm{EN}}$ Pin Low Level |  |  |  | 0.8 | V |
| $\mathrm{I}_{\text {ENH }}$ | $\overline{\mathrm{EN}}$ Pin Input Current | $\mathrm{V}_{\text {EN }}=5 \mathrm{~V}$ | 0.25 | 0.8 | 2.5 | $\mu \mathrm{A}$ |
| IENL | $\overline{\mathrm{EN}}$ Pin Input Current | $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}$ | -0.5 |  | +0.5 | $\mu \mathrm{A}$ |

NOTE:
4. Parts are $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Temperature limits established by characterization and are not production tested.

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 1. UNITY GAIN FREQUENCY RESPONSE at VARIOUS SUPPLY VOLTAGES


FIGURE 3. SUPPLY CURRENT vs SUPPLY VOLTAGE


FIGURE 5. INPUT OFFSET VOLTAGE vs COMMON-MODE INPUT VOLTAGE


FIGURE 2. FREQUENCY RESPONSE at VARIOUS CLOSED LOOP GAINS


FIGURE 4. INPUT OFFSET VOLTAGE vs OUTPUT VOLTAGE


FIGURE 6. OPEN LOOP GAIN AND PHASE vs FREQUENCY $\left(R_{L}=1 k \Omega\right)$

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 7. OPEN LOOP GAIN AND PHASE vs FREQUENCY $\left(R_{L}=100 k \Omega\right)$


FIGURE 9. PSRR vs FREQUENCY


FIGURE 11. 0.1 Hz TO 10 Hz INPUT VOLTAGE NOISE


FIGURE 8. CMRR vs FREQUENCY


FIGURE 10. INPUT VOLTAGE AND CURRENT NOISE vs FREQUENCY


FIGURE 12. VOS DRIFT (SOT-23 PACKAGE) vs TIME

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 13. $\mathrm{V}_{\mathrm{OS}}$ DRIFT (SOIC PACKAGE) vs TIME


FIGURE 15. WLCSP ENABLED SUPPLY CURRENT vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 17. SOT-23/SO-8 $\mathrm{V}_{\mathrm{OS}}$ vS TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 14. SOT-23/SO-8 ENABLED SUPPLY CURRENT vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 16. DISABLED SUPPLY CURRENT vs
TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 18. SOT-23/SO-8 $\mathrm{V}_{\mathrm{OS}}$ vS TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 1.2 \mathrm{~V}$

Typical Performance Curves $\mathrm{v}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 19. WLCSP $\mathrm{V}_{\mathrm{OS}}$ vS TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 21. $\mathrm{I}_{\mathrm{BIAS}}+\mathrm{vs}$ TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 23. $\mathrm{I}_{\mathrm{OS}} \mathrm{vs}$ TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 20. WLCSP $\mathrm{V}_{\mathrm{OS}}$ vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 1.2 \mathrm{~V}$


FIGURE 22. $\mathrm{I}_{\text {BIAS- }}$ vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$


FIGURE 24. $A_{V O L}$ vs TEMPERATURE, $R_{L}=100 k, \mathrm{~V}_{\mathrm{O}}= \pm 2 \mathrm{~V} @$ $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$

Typical Performance Curves $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 25. CMRR vs TEMPERATURE, $\mathrm{V}+= \pm 2.5 \mathrm{~V}, \pm 1.5 \mathrm{~V}$


FIGURE 27. $\mathrm{V}_{\text {OUT }}$ HIGH vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$, $R_{L}=1 k$


FIGURE 29. $\mathrm{V}_{\text {OUT }}$ LOW vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$, $R_{L}=1 k$


FIGURE 26. PSRR vs TEMPERATURE $\pm 1.5 \mathrm{~V}$ TO $\pm 2.5 \mathrm{~V}$


FIGURE 28. $\mathrm{V}_{\text {OUT }}$ HIGH vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$, $R_{L}=100 k$


FIGURE 30. $\mathrm{V}_{\text {OUT }}$ LOW vs TEMPERATURE, $\mathrm{V}_{\mathrm{S}}= \pm 2.5 \mathrm{~V}$, $R_{L}=100 k$

## Pin Descriptions

| SO PIN NUMBER | SOT-23 PIN NUMBER | 6 Ld WLCSP PIN NUMBER | PIN NAME | EQUIVALENT CIRCUIT | DESCRIPTION |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 |  | A1 | NC |  | No internal connection |  |
| 2 | 4 | C1 | IN - | Circuit 1 | Amplifier's inverting input |  |
| 3 | 3 | C2 | $\mathrm{IN}+$ | Circuit 1 | Amplifier's non-inverting input |  |
| 4 | 2 | B2 | V- | Circuit 4 | Negative power supply |  |
| 5 |  |  | NC |  | No internal connection |  |
| 6 | 1 | A2 | OUT | Circuit 3 | Amplifier's output |  |
| 7 | 6 | B1 | V+ | Circuit 4 | Positive power supply |  |
| 8 | 5 |  | $\overline{\mathrm{EN}}$ | Circuit 2 | Amplifier's enable pin with internal pull-down; Logic " 1 " selects the disabled state; Logic "0" selects the enabled state. |  |
| CIRCUIT 1 <br> CIRCUIT 2 <br> CIRCUIT 3 <br> V+ <br> CIRCUIT 4 |  |  |  |  |  |  |

## Application Information

## Introduction

The EL8178 is a rail-to-rail input and output (RRIO), micropower, precision, single supply op amp with an enable feature. This amplifier is designed to operate from single supply ( 2.4 V to 5.5 V ) or dual supply ( $\pm 1.2 \mathrm{~V}$ to $\pm 2.75 \mathrm{~V}$ ) while drawing only $55 \mu \mathrm{~A}$ of supply current. The device achieves rail-to-rail input and output operation while eliminating the drawbacks of many conventional RRIO op amps.

## Rail-to-Rail Input

The PFET input stage of the EL8178 has an input common-mode voltage range that includes the negative and positive supplies without introducing offset errors or degrading performance like some existing rail-to-rail input op amps. Many rail-to-rail input stages use two differential input pairs: a long-tail PNP (or PFET) and an NPN (or NFET). Severe penalties result from using this topology. As the input signal moves from one supply rail to the other, the op amp switches from one input pair to the other causing changes in input offset voltage and an undesired change in the input offset current's magnitude and polarity.

The EL8178 achieves rail-to-rail input performance without sacrificing important precision specifications and without degrading distortion performance. The EL8178's input offset voltage exhibits a smooth behavior throughout the entire common-mode input range.

## Rail-to-Rail Output

A pair of complementary MOSFET devices achieve rail-to-rail output swing. The NMOS sinks current to swing the output in the negative direction, while the PMOS sources current to swing the output in the positive direction. The EL8178 with a $100 \mathrm{k} \Omega$ load swings to within 3 mV of the supply rails.

## Results of Overdriving the Output

Caution should be used when overdriving the output for long periods of time. Overdriving the output can occur in three ways:

1. The input voltage times the gain of the amplifier exceeds the supply voltage by a large value.
2. The output current required is higher than the output stage can deliver.
3. Operating the device in slew rate limit. These conditions can result in a shift in the Input Offset Voltage ( $\mathrm{V}_{\mathrm{OS}}$ ) as much as $1 \mu \mathrm{~V} / \mathrm{hr}$ of exposure under these conditions.

## Enable/Disable Feature

The EL8178 features an active low $\overline{\mathrm{EN}}$ pin that when pulled up to at least 2 V , disables the output and drops the $\mathrm{I}_{\mathrm{CC}}$ to a $3 \mu \mathrm{~A}$. The $\overline{\mathrm{EN}}$ pin has an internal pull-down, so an undriven pin pulls to the negative rail, thereby enabling the op amp by default. For applications where the $\overline{\mathrm{EN}}$ pin is not being used, it is recommended that the $\overline{\mathrm{EN}}$ pin be permanently tyed to ground.

The high impedance output during disable allows for connecting multiple EL8178s together to implement a Mux Amp. The outputs are connected together and activating the appropriate $\overline{\mathrm{EN}}$ pin selects the desired channel. If utilizing non-unity gain op amp configurations, then the loading
effects of the disabled amplifiers' feedback networks must be considered when evaluating the active amplifier's performance in Mux Amp configurations.

Note that feed through from the IN+ to IN- pins occurs on any Mux Amp disabled channel where the input differential voltage exceeds 0.5 V (e.g., active channel $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$, while disabled channel $\mathrm{V}_{\mathrm{IN}}=\mathrm{GND}$ ), so the mux implementation is best suited for small signal applications. In any application where two or more amplifier outputs are muxed, use series $I N+$ resistors, or large value $R_{F} s$ in each amplifier to keep the feed through current low enough to minimize the impact on the active channel. See "Usage Implications" on page 11 for more details.

## IN+ and IN- Input Protection

In addition to ESD protection diodes to each supply rail, the EL8178 has additional back-to-back protection diodes across the differential input terminals. If the magnitude of the differential input voltage exceeds the diode's $\mathrm{V}_{\mathrm{F}}$, then one of these diodes will conduct. For elevated temperatures, the leakage of the protection diodes (see Circuit 1 in "Pin Descriptions" on page 10) increases, resulting in the increase in $\mathrm{I}_{\mathrm{BIAS}}$, as seen in Figures 21 and 22.

## USAGE IMPLICATIONS

If the input differential voltage is expected to exceed 0.5 V , an external current limiting resistor must be used to ensure the input current never exceeds 5 mA . For noninverting unity gain applications, the current limiting can be via a series IN+ resistor, or via a feedback resistor of appropriate value. For other gain configurations, the series $\mathrm{IN}+$ resistor is the best choice, unless the feedback $\left(R_{F}\right)$ and gain setting $\left(R_{G}\right)$ resistors are both sufficiently large to limit the input current to 5 mA .
Large differential input voltages can arise from several sources:

1. During open loop (comparator) operation. The IN+ and IN - input voltages don't track.
2. When the amplifier is disabled but an input signal is still present. An $R_{L}$ or $R_{G}$ to GND keeps the IN- at GND, while the varying $\mathrm{IN}+$ signal creates a differential voltage. Mux Amp applications are similar, except that the active channel $\mathrm{V}_{\text {OUT }}$ determines the voltage on the IN - terminal.
3. When the slew rate of the input pulse is considerably faster than the op amp's slew rate. If the $\mathrm{V}_{\text {OUT }}$ can't keep up with the $I N+$ signal, a differential voltage results, and visible distortion occurs on the input and output signals. To avoid this issue, keep the input slew rate below $0.2 \mathrm{~V} / \mu \mathrm{s}$, or use appropriate current limiting resistors.
Large (>2V) differential input voltages can also cause an increase in disabled $\mathrm{I}_{\mathrm{CC}}$.

## $\overline{E N}$ Input Protection

The $\overline{\mathrm{EN}}$ input has internal ESD protection diodes to both the positive and negative supply rails, limiting the input voltage range to within one diode beyond the supply rails
(see "Circuit 2" diagram on page 9). If the input voltage is expected to exceed $V+$ or $V$-, then an external series resistor should be added to limit the current to 5 mA .

## Output Current Limiting

The EL8178 has no internal current-limiting circuitry. If the output is shorted, it is possible to exceed the "Absolute Maximum Rating" for "operating junction temperature", potentially resulting in the destruction of the device.

## Power Dissipation

It is possible to exceed the $+150^{\circ} \mathrm{C}$ maximum junction temperature ( $T_{\text {JMAX }}$ ) under certain load and power-supply conditions. It is therefore important to calculate $T_{J M A X}$ for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related in Equation 1:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{JMAX}}=\mathrm{T}_{\mathrm{MAX}}+\left(\theta_{\mathrm{JA}} \mathrm{XPD} \mathrm{MAX}\right) \tag{EQ.1}
\end{equation*}
$$

where $P D_{\text {MAX }}$ is calculated using Equation 2:
$P D_{\text {MAX }}=V_{S} \times I_{\text {SMAX }}+\left(V_{S}-V_{\text {OUTMAX }}\right) \times \frac{V_{\text {OUTMAX }}}{R_{L}}$ (EQ. 2)
where:

- $\mathrm{T}_{\mathrm{MAX}}=$ Maximum ambient temperature
- $\theta_{\mathrm{JA}}=$ Thermal resistance of the package
- $\mathrm{PD}_{\text {MAX }}=$ Maximum power dissipation of the amplifier
- $V_{S}=$ Supply voltage
- $I_{\text {MAX }}=$ Maximum supply current of the amplifier
- $V_{\text {OUTMAX }}=$ Maximum output voltage swing of the application
- $\mathrm{R}_{\mathrm{L}}=$ Load resistance


## Proper Layout Maximizes Precision

To achieve the optimum levels of high input impedance (i.e., low input currents) and low offset voltage, care should be taken in the circuit board layout. The PC board surface must remain clean and free of moisture to avoid leakage currents between adjacent traces. Surface coating of the circuit board will reduce surface moisture and provide a humidity barrier, reducing parasitic resistance on the board. When input leakage current is a paramount concern, the use of guard rings around the amplifier inputs will further reduce leakage currents. Figure 31 shows a guard ring example for a unity gain amplifier that uses the low impedance amplifier output at the same voltage as the high impedance input to eliminate surface leakage. The guard ring does not need to be a specific width, but it should form a continuous loop around both inputs. For further reduction of leakage currents, mount components to the PC board using Teflon standoffs.


FIGURE 31. GUARD RING EXAMPLE FOR UNITY GAIN AMPLIFIER

Typical Applications


FIGURE 32. pH PROBE AMPLIFIER
A general-purpose combination pH probe has extremely high output impedance typically in the range of $10 \mathrm{G} \Omega$ to $12 \mathrm{G} \Omega$. Low loss and expensive Teflon cables are often used to connect the pH probe to the meter electronics. Figure 32 details a low-cost alternative solution using the EL8178 and a low-cost coax cable. The EL8178 PMOS high impedance
input senses the pH probe output signal and buffers it to drive the coax cable. Its rail-to-rail input nature also eliminates the need for a bias resistor network required by other amplifiers in the same application.


FIGURE 33. THERMOCOUPLE AMPLIFIER
Thermocouples are the most popular temperature sensing devices because of their low cost, interchangeability, and ability to measure a wide range of temperatures. In Figure 33, the EL8178 converts the differential thermocouple voltage into single-ended signal with 10x gain. The EL8178's rail-to-rail input characteristic allows the thermocouple to be biased at ground and permits the op amp to operate from a single 5 V supply.

## Small Outline Package Family (SO)



MDP0027
SMALL OUTLINE PACKAGE FAMILY (SO)

| SYMBOL | INCHES |  |  |  |  |  |  | TOLERANCE | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | SO-8 | SO-14 | $\begin{gathered} \text { SO16 } \\ (0.150 ") \end{gathered}$ | $\begin{gathered} \text { SO16 (0.300") } \\ \text { (SOL-16) } \end{gathered}$ | $\begin{gathered} \text { SO20 } \\ \text { (SOL-20) } \end{gathered}$ | $\begin{gathered} \text { SO24 } \\ (\mathrm{SOL}-24) \end{gathered}$ | $\begin{gathered} \text { SO28 } \\ \text { (SOL-28) } \end{gathered}$ |  |  |
| A | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - |
| A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | $\pm 0.003$ | - |
| A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | $\pm 0.002$ | - |
| b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | $\pm 0.003$ | - |
| c | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | $\pm 0.001$ | - |
| D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | $\pm 0.004$ | 1,3 |
| E | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | $\pm 0.008$ | - |
| E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | $\pm 0.004$ | 2, 3 |
| e | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - |
| L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | $\pm 0.009$ | - |
| L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - |
| h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - |
| N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - |

NOTES:
Rev. M 2/07

1. Plastic or metal protrusions of 0.006 " maximum per side are not included.
2. Plastic interlead protrusions of 0.010 " maximum per side are not included.
3. Dimensions "D" and "E1" are measured at Datum Plane "H".
4. Dimensioning and tolerancing per ASME Y14.5M-1994

## SOT-23 Package Family



## MDP0038

SOT-23 PACKAGE FAMILY

| SYMBOL | MILLIMETERS |  | TOLERANCE |
| :---: | :---: | :---: | :---: |
|  | SOT23-5 | SOT23-6 |  |
| A | 1.45 | 1.45 | $\pm 0.05$ |
| A1 | 0.10 | 0.10 | $\pm 0.15$ |
| A2 | 1.14 | 1.14 | $\pm 0.05$ |
| b | 0.40 | 0.40 | $\pm 0.06$ |
| c | 0.14 | 0.14 | Basic |
| D | 2.90 | 2.90 | Basic |
| E | 2.80 | 2.80 | Basic |
| E1 | 1.60 | 1.60 | Basic |
| e | 0.95 | 0.95 | Basic |
| e1 | 1.90 | 1.90 | $\pm 0.10$ |
| L | 0.45 | 0.45 | Reference |
| L1 | 0.60 | 0.60 | Reference |
| N | 5 | 6 | Rev |

## NOTES:

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
3. This dimension is measured at Datum Plane " H ".
4. Dimensioning and tolerancing per ASME Y14.5M-1994.
5. Index area - Pin \#1 I.D. will be located within the indicated zone (SOT23-6 only).
6. SOT23-5 version has no center lead (shown as a dashed line).

## Wafer Level Chip Scale Package (WLCSP)



TOP VIEW


SIDE VIEW


BOTTOM VIEW

W3x2.6C
3x2 ARRAY 6 BALL WAFER LEVEL CHIP SCALE PACKAGE

| SYMBOL | MILLIMETERS |
| :---: | :---: |
| A | $0.51 \mathrm{Min}, 0.55 \mathrm{Max}$ |
| $\mathrm{A}_{1}$ | $0.225 \pm 0.015$ |
| $\mathrm{~A}_{2}$ | $0.305 \pm 0.013$ |
| b | $\Phi 0.323 \pm 0.025$ |
| D | $0.955 \pm 0.020$ |
| $\mathrm{D}_{1}$ | 0.50 BASIC |
| E | $1.455 \pm 0.020$ |
| $\mathrm{E}_{1}$ | 1.00 BASIC |
| e | 0.50 BASIC |
| SD | 0.25 BASIC |
| SE | 0.00 BASIC |

Rev. 3 03/08
NOTES:

1. All dimensions are in millimeters.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

