

# 8-Bit, 350MSPS Analog-to-Digital Converter

#### **Description**

The Kenet **KAD2708L** is the industry's lowest power, 8-bit, high performance Analog-to-Digital converter. The converter runs at sampling rates up to 350MSPS, and is fabricated with Kenet's proprietary *FemtoCharge®* CMOS technology. Users can now obtain industry-leading SNR and SFDR specifications while nearly halving power consumption. Sampling rates of 275, 210, 170 and 105MSPS are also available in the same pin-compatible package and in versions with 10-bit resolution. All are available in 68-pin RoHS-compliant QFN packages with exposed paddle. Performance is specified over the full industrial temperature range (-40 to +85°C).

#### **Key Specifications**

- SNR of 48.8dB at Nyquist
- SFDR of 64dBc at Nyquist
- Power consumption  $\leq$  320mW at  $f_S$  = 350MSPS

#### CLK P CLKOUTP Clock Generation CLK\_N CLKOUTN D7P - D0P D7N - D0N INP ORP LVDS 350MSPS ORN **Drivers** INN **ADC** VRFF 1.21 V 2SC **VREFSEL** VCM

#### **Features**

- On-chip reference
- Internal track and hold
- 1.5V<sub>PP</sub> differential input voltage
- 600MHz analog input bandwidth
- Two's complement or binary output
- Over-range indicator
- Selectable ÷2 Clock Input
- LVDS compatible outputs

#### **Applications**

- High-Performance Data Acquisition
- Portable Oscilloscope
- Medical Imaging
- Cable Head Ends
- Power-Amplifier Linearization
- Radar and Satellite Antenna Array Processing
- Broadband Communications
- Local Multipoint Distribution System (LMDS)
- Communications Test Equipment

| Resolution, Speed | LVDS Outputs | LVCMOS Outputs |
|-------------------|--------------|----------------|
| 8 Bits 350MSPS    | KAD2708L-35  |                |
| 10 Bits 275MSPS   | KAD2710L-27  | KAD2710C-27    |
| 8 Bits 275MSPS    | KAD2708L-27  | KAD2708C-27    |
| 10 Bits 210MSPS   | KAD2710L-21  | KAD2710C-21    |
| 8 Bits 210MSPS    | KAD2708L-21  | KAD2708C-21    |
| 10 Bits 170MSPS   | KAD2710L-17  | KAD2710C-17    |
| 8 Bits 170MSPS    | KAD2708L-17  | KAD2708C-17    |
| 10 Bits 105MSPS   | KAD2710L-10  | KAD2710C-10    |
| 8 Bits 105MSPS    | KAD2708L-10  | KAD2708C-10    |

Table 1. Pin-Compatible Products

#### Absolute Maximum Ratings<sup>1</sup>

| Parameter                              | Min  | Max         | Unit |
|----------------------------------------|------|-------------|------|
| AVDD2 to AVSS                          | -0.4 | 2.1         | ٧    |
| AVDD3 to AVSS                          | -0.4 | 3.7         | ٧    |
| OVDD2 to OVSS                          | -0.4 | 2.1         | ٧    |
| Analog Inputs to AVSS                  | -0.4 | AVDD3 + 0.3 | ٧    |
| Clock Inputs to AVSS                   | -0.4 | AVDD2 + 0.3 | ٧    |
| Logic Inputs to AVSS (VREFSEL, CLKDIV) | -0.4 | AVDD3 + 0.3 | ٧    |
| Logic Inputs to OVSS (RST, 2SC)        | -0.4 | OVDD2 + 0.3 | ٧    |
| VREF TO AVSS                           | -0.4 | AVDD3 + 0.3 | ٧    |
| Analog Output Currents                 |      | 10          | mA   |
| Logic Output Currents                  |      | 10          | mA   |
| LVDS Output Currents                   |      | 20          | mA   |
| Operating Temperature                  | -40  | 85          | °C   |
| Storage Temperature                    | -65  | 150         | °C   |
| Junction Temperature                   |      | 150         | °C   |

<sup>1.</sup> Exposing the device to levels in excess of the maximum ratings may cause permanent damage.

Operation at maximum conditions for extended periods may affect device reliability.

#### **Thermal Impedance**

| Parameter                       | Symbol | Тур | Unit |
|---------------------------------|--------|-----|------|
| Junction to Paddle <sup>2</sup> | Фль    | 30  | °C/W |

<sup>2.</sup> Paddle soldered to ground plane.

#### **ESD**



Electrostatic charge accumulates on humans, tools and equipment, and may discharge through any metallic package contacts (pins, balls, exposed paddle, etc.) of an integrated circuit. Industry-standard protection techniques have been utilized in the design of this product. However, reasonable care must be taken in the storage and handling of ESD sensitive products. Contact Kenet for the specific ESD sensitivity rating of this product.

Rev 1.2 Page 2 of 17

### **Electrical Specifications**

All specifications apply under the following conditions unless otherwise noted: AVDD2 = 1.8V, AVDD3 = 3.3V, OVDD = 1.8V.  $T_A = -40^{\circ}\text{C}$  to +85°C, Typ values at 25°C.  $f_{SAMPLE} = 350\text{MSPS}$ ,  $f_{IN} = \text{Nyquist}$ .

### **DC Specifications**

| Parameter                  | Symbol             | Conditions | Min  | Тур | Max  | Units    |
|----------------------------|--------------------|------------|------|-----|------|----------|
| Power Requirements         |                    |            |      |     |      |          |
| 1.8V Analog Supply Voltage | AVDD2              |            | 1.7  | 1.8 | 1.9  | V        |
| 3.3V Analog Supply Voltage | AVDD3              |            | 3.15 | 3.3 | 3.45 | <b>V</b> |
| 1.8V Output Supply Voltage | OVDD               |            | 1.7  | 1.8 | 1.9  | V        |
| 1.8V Analog Supply Current | I <sub>AVDD2</sub> |            |      | 38  |      | mA       |
| 3.3V Analog Supply Current | lavdd3             |            |      | 46  |      | mA       |
| 1.8V Output Supply Current | lovdd              |            |      | 53  |      | mA       |
| Power Dissipation          | P <sub>D</sub>     |            |      | 318 |      | mW       |

Rev 1.2 Page 3 of 17

### **Analog Specifications**

| Parameter                                    | Symbol           | Conditions | Min  | Тур  | Max  | Units    |
|----------------------------------------------|------------------|------------|------|------|------|----------|
| Analog Input                                 | •                |            | •    |      | •    |          |
| Full-Scale Differential Analog Input Voltage | V <sub>IN</sub>  |            | 1.4  | 1.5  | 1.6  | $V_{PP}$ |
| Gain Temperature Coefficient                 | Avic             | Full Temp  |      | 90   |      | ppm/°C   |
| Full Power Bandwidth                         | FPBW             |            |      | 600  |      | MHz      |
| Clock Input                                  |                  |            |      |      |      |          |
| Sampling Clock Frequency Range               | fsample          |            | 50   |      | 350  | MHz      |
| CLKP, CLKN P-P Differential Input Voltage    | V <sub>CDI</sub> |            | 0.5  |      | 1.8  | $V_{PP}$ |
| CLKP, CLKN Differential Input Resistance     | Rcdi             |            |      | 10   |      | ΜΩ       |
| CLKP, CLKN Common-Mode Input Voltage         | V <sub>CCI</sub> |            |      | 0.9  |      | ٧        |
| Reference                                    |                  |            |      |      |      |          |
| Internal Reference Voltage                   | $V_{REF}$        |            | 1.18 | 1.21 | 1.24 | ٧        |
| Reference Voltage Temperature Coefficient    | $V_{RTC}$        | Full Temp  |      | 38   |      | ppm/°C   |
| Common-Mode Output Voltage                   | V <sub>CM</sub>  |            |      | 0.86 |      | ٧        |

### **AC Specifications**

| Parameter                      | Symbol | Conditions                                     | Min  | Тур                 | Max | Units |
|--------------------------------|--------|------------------------------------------------|------|---------------------|-----|-------|
| Signal to Noise Ratio          | SNR    | Full Temp                                      | 45.8 | 48.8                |     | dB    |
| Signal to Noise and Distortion | SINAD  | Full Temp                                      | 45.7 | 48.7                |     | dB    |
| Effective Number of Bits       | ENOB   | Full Temp                                      | 7.3  | 7.8                 |     | Bits  |
| Spurious Free Dynamic Range    | SFDR   | Full Temp                                      | 58   | 64                  |     | dBc   |
| Two-Tone SFDR                  | 2TSFDR | f <sub>1</sub> =133MHz, f <sub>2</sub> =135MHz |      | 63                  |     | dBc   |
| Integral Nonlinearity          | INL    |                                                | -0.8 | ±0.2                | 0.8 | LSB   |
| Differential Nonlinearity      | DNL    |                                                | -0.3 | ±0.2                | 0.4 | LSB   |
| Power Supply Rejection Ratio   | PSRR   |                                                | 42   | 66                  |     | dB    |
| Word Error Rate                | WER    |                                                |      | 1x10 <sup>-12</sup> |     |       |

Rev 1.2 Page 4 of 17

## **Digital Specifications**

| Parameter                    | Symbol                   | Conditions  | Min       | Тур  | Max       | Units |
|------------------------------|--------------------------|-------------|-----------|------|-----------|-------|
| Inputs                       |                          |             |           |      |           |       |
| High Input Voltage (VREFSEL) | VREFSEL V <sub>IH</sub>  |             | 0.8*AVDD3 |      |           | ٧     |
| Low Input Voltage (VREFSEL)  | VREFSEL V <sub>IL</sub>  |             |           |      | 0.2*AVDD3 | ٧     |
| Input Current High (VREFSEL) | VREFSEL I <sub>IH</sub>  | VIN = AVDD3 | 0         | 1    | 10        | μA    |
| Input Current Low (VREFSEL)  | VREFSEL I <sub>IL</sub>  | VIN = AVSS  | 25        | 65   | 75        | μΑ    |
| High Input Voltage (CLKDIV)  | CLKDIV V <sub>IH</sub>   |             | 0.8*AVDD3 |      |           | ٧     |
| Low Input Voltage (CLKDIV)   | CLKDIV V <sub>IL</sub>   |             |           |      | 0.2*AVDD3 | ٧     |
| Input Current High (CLKDIV)  | CLKDIV I <sub>IH</sub>   | VIN = AVDD3 | 25        | 65   | 75        | μA    |
| Input Current Low (CLKDIV)   | CLKDIV I <sub>IL</sub>   | VIN = AVSS  | 0         | 1    | 10        | μA    |
| High Input Voltage (RST,2SC) | RST,2SC V <sub>IH</sub>  |             | 0.8*OVDD2 |      |           | ٧     |
| Low Input Voltage (RST,2SC)  | RST,2SC V <sub>I</sub> L |             |           |      | 0.2*OVDD2 | ٧     |
| Input Current High (RST,2SC) | RST,2SC I <sub>IH</sub>  | VIN = OVDD  | 0         | 1    | 10        | μΑ    |
| Input Current Low (RST,2SC)  | RST,2SC I <sub>IL</sub>  | VIN = OVSS  | 25        | 50   | 75        | μΑ    |
| Input Capacitance            | C <sub>DI</sub>          |             |           | 3    |           | рF    |
| LVDS Outputs                 |                          |             |           |      |           |       |
| Differential Output Voltage  | V <sub>T</sub>           |             |           | 210  |           | mV    |
| Output Offset Voltage        | Vos                      |             |           | 1.15 |           | ٧     |
| Output Rise Time             | † <sub>R</sub>           |             |           | 500  |           | ps    |
| Output Fall Time             | † <sub>F</sub>           |             |           | 500  |           | ps    |

Rev 1.2 Page 5 of 17

## **Timing Diagram**



Figure 1. LVD\$ Timing Diagram

## **Timing Specifications**

| Parameter                                     | Symbol           | Min | Тур | Max | Units  |
|-----------------------------------------------|------------------|-----|-----|-----|--------|
| Aperture Delay                                | † <sub>A</sub>   |     | 1.7 |     | ns     |
| RMS Aperture Jitter                           | j₄               |     | 200 |     | fs     |
| Input Clock to Data Propagation Delay         | † <sub>PD</sub>  |     | 1.8 |     | ns     |
| Input Clock to Output Clock Propagation Delay | † <sub>CPD</sub> |     | 1.3 |     | ns     |
| Output Clock to Data Propagation Delay        | † <sub>DC</sub>  |     | 470 |     | ps     |
| Output Data to Output Clock Setup Time        | t <sub>su</sub>  |     | 3   |     | ns     |
| Output Clock to Output Data Hold Time         | † <sub>H</sub>   |     | 75  |     | ps     |
| Latency (Pipeline Delay)                      | L                |     | 28  |     | cycles |
| Over Voltage Recovery                         | † <sub>OVR</sub> |     | 1   |     | cycle  |

Rev 1.2 Page 6 of 17

# **Pin Descriptions**

| Pin #                    | Name             | Function                                 |
|--------------------------|------------------|------------------------------------------|
| 1, 14, 18, 20            | AVDD2            | 1.8V Analog Supply                       |
| 2, 7, 10, 19, 21, 24     | AVSS             | Analog Supply Return                     |
| 3                        | VREF             | Reference Voltage Out/In                 |
| 4                        | VREFSEL          | Reference Voltage Select (0:Int 1:Ext)   |
| 5                        | VCM              | Common Mode Voltage Output               |
| 6, 15, 16, 25            | AVDD3            | 3.3V Analog Supply                       |
| 8, 9                     | INP, INN         | Analog Input Positive, Negative          |
| 11-13, 29-36, 62, 63, 67 | DNC              | Do Not Connect                           |
| 17                       | CLKDIV           | Clock Divide by Two (Active Low)         |
| 22, 23                   | CLKN, CLKP       | Clock Input Complement, True             |
| 26, 45, 61               | OVSS             | Output Supply Return                     |
| 27, 41, 44, 60           | OVDD2            | 1.8V LVDS Supply                         |
| 28                       | RST              | Power On Reset (Active Low)              |
| 37, 38                   | D0N, D0P         | LVDS Bit 0 (LSB) Output Complement, True |
| 39, 40                   | DIN, DIP         | LVDS Bit 1 Output Complement, True       |
| 42, 43                   | CLKOUTN, CLKOUTP | LVDS Clock Output Complement, True       |
| 46, 47                   | D2N, D2P         | LVDS Bit 2 Output Complement, True       |
| 48, 49                   | D3N, D3P         | LVDS Bit 3 Output Complement, True       |
| 50, 51                   | D4N, D4P         | LVDS Bit 4 Output Complement, True       |
| 52, 53                   | D5N, D5P         | LVDS Bit 5 Output Complement, True       |
| 54, 55                   | D6N, D6P         | LVDS Bit 6 Output Complement, True       |
| 56, 57                   | D7N, D7P         | LVDS Bit 7 Output Complement, True       |
| 58, 59                   | ORN, ORP         | Over Range Complement, True              |
| 64-66                    |                  | Connect to OVDD2                         |
| 68                       | 2SC              | Two's Complement Select (Active Low)     |
| Exposed Paddle           | AVSS             | Analog Supply Return                     |

Rev 1.2 Page 7 of 17

### **Pin Configuration**



Figure 2. Pin Configuration

Rev 1.2 Page 8 of 17

### **Typical Operating Characteristics**

AVDD3=3.3V, AVDD2=OVDD2 =1.8V, T<sub>AMBIENT</sub> (T<sub>A</sub>)=25°C, f<sub>SAMPLE</sub>=350MHz, V<sub>IN</sub>= 6.865MHz @ -0.5dBFS unless noted.



Figure 3. SNR vs. Vin



Figure 5. HD2, 3 vs. Vin



Figure 7. SNR vs. fsample



Figure 4. SFDR vs. Vin



Figure 6. Power Dissipation vs. fsample



Figure 8. HD2, 3 vs. fsample

Rev 1.2 Page 9 of 17

AVDD3=3.3V, AVDD2=OVDD2 =1.8V, TAMBIENT (TA)=25°C, fSAMPLE=350MHz, VIN= 6.865MHz @ -0.5dBFS unless noted.



Rev 1.2 Page 10 of 17

AVDD3 = 3.3V, AVDD2 = OVDD2 = 1.8V, T<sub>AMBIENT</sub> (T<sub>A</sub>) = 25°C, f<sub>SAMPLE</sub> = 350MHz unless noted.



Figure 17. Output Spectrum at 492.965MHz

Rev 1.2 Page 11 of 17

### **Functional Description**

The KAD2708 is based upon a eight bit, 350MSPS A/D converter in a pipelined architecture. The input voltage is captured by a sample & hold circuit and converted to a unit of charge. Proprietary charge domain techniques are used to compare the input to a series of reference charges. These comparisons determine the digital code for each input value. The converter pipeline requires 24 sample clocks to produce a result. Digital error correction is also applied, resulting in a total latency of 28 clock cycles. This is evident to the user as a latency between the start of a conversion and the data being available on the digital outputs.

At start-up, a self-calibration is performed to minimize gain and offset errors. The reset pin (RST) is initially held low internally at power-up and will remain in that state until the calibration is complete. The clock frequency should remain fixed during this time.

Calibration accuracy is maintained for the sample rate at which it is performed, and therefore should be repeated if the clock frequency is changed by more than 10%. Recalibration can be initiated via the RST pin, or power cycling, at any time.

#### Reset

The KAD2708L resets and calibrates automatically on power-up. To force a reset and initiate recalibration of the ADC after power-up, connect an open-drain output device to drive pin 28 (RST) and pull low for at least ten sample clock periods. Do not use a device with a pull-up on the reset pin, as it may prevent the KAD2708 from properly executing the power-on reset.

### **Voltage Reference**

The VREF pin is the full-scale reference, which sets the full-scale input voltage for the chip and requires a bypass capacitor of  $0.1 \, \text{uF}$  or larger. An internally generated reference voltage is provided from a bandgap voltage buffer. This buffer can sink or source up to  $50 \, \mu\text{A}$  externally.

An external voltage may be applied to this pin to provide a more accurate reference than the internally generated bandgap voltage or to match the full-scale reference among a system of KAD2708L chips. One option in the latter configuration is to use one KAD2708L's internally generated reference as the external reference voltage for the other chips in the

system. Additionally, an externally provided reference can be changed from the nominal value to adjust the full-scale input voltage within a limited range.

To select whether the full-scale reference is internally generated or externally provided, the digital input port VREFSEL should be set appropriately, low for internal or high for external. This pin also has an internal  $18k\Omega$  pull-up resistor. To use the internally generated reference VREFSEL can be tied directly to AVSS, and to use an external reference VREFSEL can be allowed to float

### **Analog Input**

The fully differential ADC input (INP/INN) connects to the sample and hold circuit. The ideal full-scale input voltage is  $1.5V_{PP}$ , centered at the VCM voltage of 0.86V as shown in Figure 18.



Figure 18. Analog Input Range

Best performance is obtained when the analog inputs are driven differentially in an ac-coupled configuration. The common mode output voltage, VCM, should be used to properly bias each input as shown in Figures 19 and 20. An RF transformer will give the best noise and distortion performance for wideband and/or high intermediate frequency (IF) inputs. The recommended biasing is shown in Figure 19.



Figure 19. Transformer Input

Rev 1.2 Page 12 of 17

The value of the termination resistor should be determined based on the desired impedance. The differential input impedance of the KAD2708 is  $10M\Omega$ .

A differential amplifier can be used in applications that require dc coupling, at the expense of reduced dynamic performance. In this configuration the amplifier will typically reduce the achievable SNR and distortion performance. A typical differential amplifier configuration is shown in Figure 20.



Figure 20. Differential Amplifier Input

### **Clock Input**

The clock input circuit is a differential pair (see Figure 24). Driving these inputs with a high level (up to 1.8V<sub>PP</sub> on each input) sine or square wave will provide the lowest jitter performance. The recommended drive circuit is shown in Figure 21. The clock inputs can be driven single-ended, but this is not recommended as performance will suffer.



Figure 21. Recommended Clock drive

The CLKDIV pin is a 1.8V CMOS control pin (input) that selects whether the input clock frequency is passed directly to the ADC or divided by two. Applying a low level (or left floating) will divide by two; pulling CLKDIV up to 1.8V will not divide.

Use of the clock divider is optional. The KAD2708L's ADC requires a clock with 50% duty cycle for optimum performance. If such a clock is not available, one option is to generate twice the desired sampling

rate, then use the KAD2708L's divide-by-2 to generate a 50%-duty-cycle clock. The divider only uses the rising edge of the clock, so 50% clock duty cycle is assured.

| CLKDIV Pin | Divide Ratio |
|------------|--------------|
| AVSS       | 2            |
| AVDD       | 1            |

Table 3. CLKDIV Pin Settings

#### **Jitter**

In a sampled data system, clock jitter directly impacts the achievable SNR performance. The theoretical relationship between clock jitter and maximum SNR is shown in Equation 1 and is illustrated in Figure 22.

$$SNR = 20 \log_{10} \left( \frac{1}{2\pi f_{IN} t_J} \right)$$

Where tj is the RMS uncertainty in the sampling instant.

Equation 1.

This relationship shows the SNR that would be achieved if clock jitter were the only non-ideal factor. In reality, achievable SNR is limited by internal factors such as dc linearity (DNL), aperture jitter and thermal noise.



Figure 22. SNR vs. Clock Jitter

Any internal aperture jitter combines with the input clock jitter, in a root-sum-square fashion since they are not statistically correlated, and this determines the total jitter in the system. The total jitter, combined with other noise sources, then determines the achievable SNR.

Rev 1.2 Page 13 of 17

### **Equivalent Circuits**



Figure 23. Analog Inputs



Figure 24. Clock Inputs



Figure 25. LVDS Outputs

### **Layout Considerations**

### **Split Ground and Power Planes**

Data converters operating at high sampling frequencies require extra care in PC board layout. Many complex board designs benefit from isolating the analog and digital sections. Analog supply and ground planes should be laid out under signal and clock inputs. Locate the digital planes under outputs and logic pins. Grounds should be joined under the chip.

#### **Clock Input Considerations**

Use matched transmission lines to the inputs for the analog input and clock signals. Locate transformers, drivers and terminations as close to the chip as possible.

#### Bypass and Filtering

Bulk capacitors should have low equivalent series resistance. Tantalum is a good choice. For best performance, keep ceramic bypass capacitors very close to device pins. Longer traces will increase inductance, resulting in diminished dynamic performance and accuracy. Make sure that connections to ground are direct and low impedance. Avoid forming ground loops.

### **LVDS Outputs**

Output traces and connections must be designed for  $50\Omega$  ( $100\Omega$  differential) characteristic impedance. Keep traces direct, and minimize bends where possible. Avoid crossing ground and power plane breaks with signal traces.

### **Unused Inputs**

Three of the four standard logic inputs (RESET, CLKDIV, 2SC) which will not be operated do not require connection for best ADC performance. These inputs can be left open if they are not used. VREFSEL must be held low for internal reference, but can be left open for external reference.

Rev 1.2 Page 14 of 17

#### **Definitions**

**Analog Input Bandwidth** is the analog input frequency at which the spectral output power at the fundamental frequency (as determined by FFT analysis) is reduced by 3dB from its full-scale low-frequency value. This is also referred to as Full Power Bandwidth.

Aperture Delay or Sampling Delay is the time required after the rise of the clock input for the sampling switch to open, at which time the signal is held for conversion.

**Aperture Jitter** is the RMS variation in aperture delay for a set of samples.

**Clock Duty Cycle** is the ratio of the time the clock wave is at logic high to the total time of one clock period.

**Differential Non-Linearity (DNL)** is the deviation of any code width from an ideal 1 LSB step.

**Effective Number of Bits (ENOB)** is an alternate method of specifying Signal to Noise-and-Distortion Ratio (SINAD). In dB, it is calculated as: ENOB = (SINAD-1.76) / 6.02.

**Integral Non-Linearity (INL)** is the deviation of each individual code from a line drawn from negative full-scale (1/2 LSB below the first code transition) through positive full-scale (1/2 LSB above the last code transition). The deviation of any given code from this line is measured from the center of that code.

**Least Significant Bit (LSB)** is the bit that has the smallest value or weight in a digital word. Its value in terms of input voltage is VFS/(2N-1) where N is the resolution in bits.

**Missing Codes** are output codes that are skipped and will never appear at the ADC output. These codes cannot be reached with any input value.

**Most Significant Bit (MSB)** is the bit that has the largest value or weight. Its value in terms of input voltage is VFS/2.

**Pipeline Delay** is the number of clock cycles between the initiation of a conversion and the appearance at the output pins of the corresponding data.

**Power Supply Rejection Ratio (PSRR)** is the ratio of a change in power supply voltage to the input voltage necessary to negate the resultant change in output code.

**Signal to Noise-and-Distortion (SINAD)** is the ratio of the RMS signal amplitude to the RMS value of the sum

of all other spectral components below one half the clock frequency, including harmonics but excluding DC.

**Signal-to-Noise Ratio** (without Harmonics) is the ratio of the RMS signal amplitude to the sum of all other spectral components below one-half the sampling frequency, excluding harmonics and DC.

**Spurious-Free-Dynamic Range (SFDR)** is the ratio of the RMS signal amplitude to the RMS value of the peak spurious spectral component. The peak spurious spectral component may or may not be a harmonic.

**Two-Tone SFDR** is the ratio of the RMS value of either input tone to the RMS value of the peak spurious component. The peak spurious component may or may not be an IMD product.

Rev 1.2 Page 15 of 17

### **Outline Dimensions**



Rev 1.2 Page 16 of 17

0.25 MIN

SEATING

е

16Xe

BOTTOM VIEW

### Package Dimensions (mm)

| Ref            | Min  | Nom      | Max  | Note                                                      |
|----------------|------|----------|------|-----------------------------------------------------------|
| Α              | -    | 0.90     | 1.00 |                                                           |
| A1             | 0.00 | 0.01     | 0.05 | Per JEDEC MO-220                                          |
| b              | 0.18 | 0.23     | 0.30 | Measured between 0.20 and 0.25mm from plated terminal tip |
| D              | 1    | 0.00 BSC |      |                                                           |
| D1             | Ç    | 9.75 BSC |      |                                                           |
| D2             | 7.55 | 7.70     | 7.85 |                                                           |
| е              | (    | 0.50 BSC |      |                                                           |
| Е              | 1    | 0.00 BSC |      |                                                           |
| E1             | Ç    | 9.75 BSC |      |                                                           |
| E2             | 7.55 | 7.70     | 7.85 |                                                           |
| L              | 0.50 | 0.60     | 0.65 |                                                           |
| N              |      | 68       |      | Total terminals                                           |
| N <sub>D</sub> |      | 17       |      | Terminals in D (x) direction                              |
| N <sub>E</sub> | 17   |          |      | Terminals in E (y) direction                              |
| Θ              | 0    |          | 12'  |                                                           |
| Р              | 0    | 0.42     | 0.60 |                                                           |

### **Ordering Guide**



This product is compliant with EU directive 2002/95/EC regarding the Restriction of Hazardous Substances (RoHS). Contact Kenet for a materials declaration for this product.

| Model          | Speed   | Package   | Temp. Range    |
|----------------|---------|-----------|----------------|
| KAD2708L-35Q68 | 350MSPS | 68-QFN EP | -40°C to +85°C |
| KAD2708L-27Q68 | 275MSPS | 68-QFN EP | -40°C to +85°C |
| KAD2708L-21Q68 | 210MSPS | 68-QFN EP | -40°C to +85°C |
| KAD2708L-17Q68 | 170MSPS | 68-QFN EP | -40°C to +85°C |
| KAD2708L-10Q68 | 105MSPS | 68-QFN EP | -40°C to +85°C |

Rev 1.2 Page 17 of 17