

# 128K x 8 Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1018BV33
- High speed
  - $-t_{AA} = 10 \text{ ns}$
- CMOS for optimum speed/power
- Center power/ground pinout
- · Data retention at 2.0V
- Automatic power-down when deselected
- Easy memory expansion with CE and OE options
- Available in Pb-free and non Pb-free 300-mil-wide 32-pin SOJ

## Functional Description<sup>[1]</sup>

The CY7C1018CV33 is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. This

device has an automatic power-down feature that significantly reduces power consumption when deselected.

<u>Writing</u> to the device is <u>accomplished</u> by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>) is then written into the location specified on the address pins (A<sub>0</sub> through A<sub>16</sub>).

Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{OE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O $_0$  through I/O $_7$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE LOW, and WE LOW).

The CY7C1018CV33 is available in a standard 300-mil-wide SOJ.

### Logic Block Diagram



### **Pin Configurations**

| SOJ                                                                                                                                                                                                        |                                                                                                                     |                                                                                              |                                                                                                                                                                                                                              |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                                                                                                            | То                                                                                                                  | p View                                                                                       |                                                                                                                                                                                                                              |  |  |  |
| A <sub>0</sub> A <sub>1</sub> A <sub>2</sub> A <sub>3</sub> CE I/O <sub>0</sub> I/O <sub>1</sub> VCC V ss I/O <sub>2</sub> I/O <sub>3</sub> WE A <sub>4</sub> A <sub>5</sub> A <sub>6</sub> A <sub>7</sub> | ☐ 1<br>☐ 2<br>☐ 3<br>☐ 4<br>☐ 5<br>☐ 6<br>☐ 7<br>☐ 8<br>☐ 9<br>☐ 10<br>☐ 11<br>☐ 12<br>☐ 13<br>☐ 14<br>☐ 15<br>☐ 16 | 32<br>31<br>30<br>29<br>28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17 | A <sub>16</sub> A <sub>15</sub> A <sub>14</sub> A <sub>13</sub> OE I/O <sub>7</sub> I/O <sub>6</sub> Vss Vcc I/O <sub>5</sub> I/O <sub>4</sub> A <sub>12</sub> A <sub>11</sub> A <sub>10</sub> A <sub>9</sub> A <sub>8</sub> |  |  |  |

#### Note:

[+] Feedback

<sup>1.</sup> For guidelines on SRAM system designs, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.



#### **Selection Guide**

|                           |                                 | -10 | -12 | -15 | Unit |
|---------------------------|---------------------------------|-----|-----|-----|------|
| Maximum Access Time       |                                 | 10  | 12  | 15  | ns   |
| Maximum Operating Current | aximum Operating Current Comm'l |     | 85  | 80  | mA   |
|                           | Ind'l                           |     | 85  |     | mA   |
| Maximum Standby Current   | •                               | 5   | 5   | 5   | mA   |

#### **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

Storage Temperature .....-65°C to +150°C

Ambient Temperature with

Power Applied......-55°C to +125°C Supply Voltage on V<sub>CC</sub> Relative to GND<sup>[2]</sup> ... –0.5V to + 4.6V

DC Voltage Applied to Outputs<sup>[6]</sup>

in High-Z State .....-0.5V to V<sub>CC</sub> + 0.5V

DC Input Voltage<sup>[2]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V

| Current into Outputs (LOW)     | 20 mA    |
|--------------------------------|----------|
| Static Discharge Voltage       | > 2001V  |
| (per MIL-STD-883, Method 3015) |          |
| Latch-up Current               | > 200 mA |

### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |  |
|------------|---------------------|-----------------|--|
| Commercial | 0°C to +70°C        | $3.3V \pm 10\%$ |  |
| Industrial | –40°C to +85°C      | $3.3V \pm 10\%$ |  |

## **Electrical Characteristics** Over the Operating Range

|                  |                                  |                                                                                            |                         |      | -10            |      | -12            |      | <b>–15</b>     |      |
|------------------|----------------------------------|--------------------------------------------------------------------------------------------|-------------------------|------|----------------|------|----------------|------|----------------|------|
| Parameter        | Description                      | <b>Test Conditions</b>                                                                     |                         | Min. | Max.           | Min. | Max.           | Min. | Max.           | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage              | $V_{CC}$ = Min.,<br>$I_{OH}$ = - 4.0 mA                                                    |                         |      |                | 2.4  |                | 2.4  |                | V    |
| V <sub>OL</sub>  | Output LOW Voltage               | V <sub>CC</sub> = Min.,<br>I <sub>OL</sub> = 8.0 mA                                        | V <sub>CC</sub> = Min., |      | 0.4            |      | 0.4            |      | 0.4            | V    |
| V <sub>IH</sub>  | Input HIGH Voltage               |                                                                                            |                         | 2.0  | $V_{CC} + 0.3$ | 2.0  | $V_{CC} + 0.3$ | 2.0  | $V_{CC} + 0.3$ | V    |
| V <sub>IL</sub>  | Input LOW Voltage <sup>[2]</sup> |                                                                                            |                         | -0.3 | 0.8            | -0.3 | 0.8            | -0.3 | 0.8            | V    |
| I <sub>IX</sub>  | Input Leakage<br>Current         | $GND \leq V_I \leq V_CC$                                                                   |                         | -1   | +1             | -1   | +1             | -1   | +1             | μА   |
| I <sub>OZ</sub>  | Output Leakage<br>Current        | GND <u>&lt;</u> V <sub>I</sub> <u>&lt;</u> V <sub>CC</sub> ,<br>Output Disabled            |                         | -1   | +1             | -1   | +1             | -1   | +1             | μА   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating        | V <sub>CC</sub> = Max.,                                                                    | Comm'l                  |      | 90             |      | 85             |      | 80             | mA   |
|                  |                                  | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC}$                                      | Ind'I                   |      |                |      | 85             |      |                | mA   |
| I <sub>SB1</sub> |                                  | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$                                                 | Comm'l                  |      | 15             |      | 15             |      | 15             | mA   |
|                  | Power-down Current —TTL Inputs   | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}, f = f_{MAX}$                             | Ind'I                   |      |                |      | 15             |      |                | mA   |
| I <sub>SB2</sub> | Automatic CE                     | Max. V <sub>CC</sub> ,                                                                     | Comm'l                  |      | 5              |      | 5              |      | 5              | mA   |
|                  | Power-down Current —CMOS Inputs  | $CE \ge V_{CC} - 0.3V$ ,<br>$V_{IN} \ge V_{CC} - 0.3V$ ,<br>or $V_{IN} \le 0.3V$ , $f = 0$ | Ind'I                   |      |                |      | 5              |      |                | mA   |

# Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.3V$                         | 8    | pF   |

#### Notes:

- 2.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns.
- 3. Tested initially and after any design or process changes that may affect these parameters.



#### AC Test Loads and Waveforms<sup>[4]</sup>





# Switching Characteristics Over the Operating Range<sup>[5]</sup>

|                                 |                                     | _    | 10   | _    | 12   | -15  |      |      |
|---------------------------------|-------------------------------------|------|------|------|------|------|------|------|
| Parameter                       | Description                         | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| Read Cycle                      |                                     | 1    |      |      |      | ı    | 1    |      |
| t <sub>RC</sub> Read Cycle Time |                                     | 10   |      | 12   |      | 15   |      | ns   |
| t <sub>AA</sub>                 | Address to Data Valid               |      | 10   |      | 12   |      | 15   | ns   |
| t <sub>OHA</sub>                | Data Hold from Address Change       | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>ACE</sub>                | CE LOW to Data Valid                |      | 10   |      | 12   |      | 15   | ns   |
| t <sub>DOE</sub>                | OE LOW to Data Valid                |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low-Z                     | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High-Z <sup>[6, 7]</sup> |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>LZCE</sub>               | CE LOW to Low-Z <sup>[7]</sup>      | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>HZCE</sub>               | CE HIGH to High-Z <sup>[6, 7]</sup> |      | 5    |      | 6    |      | 7    | ns   |
| t <sub>PU</sub> <sup>[8]</sup>  | CE LOW to Power-up                  | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PD</sub> <sup>[8]</sup>  | CE HIGH to Power-down               |      | 10   |      | 12   |      | 15   | ns   |
| Write Cycle <sup>[9,</sup>      | 10]                                 | 1    |      | •    | •    | •    | 1    |      |
| t <sub>WC</sub>                 | Write Cycle Time                    | 10   |      | 12   |      | 15   |      | ns   |
| t <sub>SCE</sub>                | CE LOW to Write End                 | 8    |      | 9    |      | 10   |      | ns   |
| t <sub>AW</sub>                 | Address Set-up to Write End         | 8    |      | 9    |      | 10   |      | ns   |
| t <sub>HA</sub>                 | Address Hold from Write End         | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>                 | Address Set-up to Write Start       | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>                | WE Pulse Width                      | 7    |      | 8    |      | 10   |      | ns   |
| t <sub>SD</sub>                 | Data Set-up to Write End            | 5    |      | 6    |      | 8    |      | ns   |
| t <sub>HD</sub>                 | Data Hold from Write End            | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low-Z <sup>[7]</sup>     | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>HZWE</sub>               | WE LOW to High-Z <sup>[6, 7]</sup>  |      | 5    |      | 6    |      | 7    | ns   |

#### Notes:

- AC characteristics (except High-Z) for all speeds are tested using the Thèvenin load shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c). 4.
- 5. 6.
- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. theoretical transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V. the 1.5V in the 1.5V input pulse levels of 0 to 3.0V. the 1.5V input pulse levels of 0 to 3.0V input pulse levels of 0 to 3.0V. the 1.5V input pulse levels of 0 to 3.0V input pulse lev
- 7. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZOE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.
- This parameter is guaranteed by design and is not tested.

  The internal Write time of the memory is defined by the overlap of CE LOW and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of any of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write.

  The minimum Write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



# **Switching Waveforms**

# **Read Cycle No. 1**<sup>[11, 12]</sup>



# Read Cycle No. 2 (OE Controlled)[12, 13]



# Write Cycle No. 1 (CE Controlled)[14, 15]



#### Notes:

- 11. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{\parallel L}$ .

- WE is HIGH for Read cycle.
   Address valid prior to or coinc<u>ide</u>nt with CE transition LOW.
   Data I/O is high impedance if OE = V<sub>IH</sub>.
   If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[14, 15]



# Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW)[10, 15]



### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                                                 | Power                      |
|----|----|----|------------------------------------|------------------------------------------------------|----------------------------|
| Н  | Х  | Х  | High-Z                             | Power-down                                           | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                                                 | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                                                | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z                             | Selected, Outputs Disabled Active (I <sub>CC</sub> ) |                            |

#### Note:

<sup>16.</sup> During this period the I/Os are in the output state and input signals should not be applied.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code      | Package<br>Diagram | Package Type                         | Operating<br>Range |
|---------------|--------------------|--------------------|--------------------------------------|--------------------|
| 10            | CY7C1018CV33-10VC  | 51-85041           | 32-lead 300-mil Molded SOJ           | Commercial         |
| 12            | CY7C1018CV33-12VC  |                    | 32-lead 300-mil Molded SOJ           | Commercial         |
|               | CY7C1018CV33-12VXI |                    | 32-lead 300-mil Molded SOJ (Pb-Free) | Industrial         |
| 15            | CY7C1018CV33-15VXC |                    | 32-lead 300-mil Molded SOJ (Pb-Free) | Commercial         |

### **Package Diagram**

#### 32-lead (300-mil) Molded SOJ (51-85041)



All product and company names mentioned in this document are the trademarks of their respective holders.



# **Document History Page**

|      | t Title: CY70<br>t Number: 3 |               | 28K x 8 Sta        | tic RAM                                                                                                                                                                                                                                                                                                                            |
|------|------------------------------|---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REV. | ECN NO.                      | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                              |
| **   | 109426                       | 12/14/01      | HGK                | New Data Sheet                                                                                                                                                                                                                                                                                                                     |
| *A   | 113432                       | 04/10/02      | NSL                | AC Test Loads split based on speed                                                                                                                                                                                                                                                                                                 |
| *B   | 115046                       | 05/30/02      | HGK                | I <sub>CC</sub> and I <sub>SB1</sub> modified                                                                                                                                                                                                                                                                                      |
| *C   | 116476                       | 09/16/02      | CEA                | Add applications foot note on data sheet, pg 1                                                                                                                                                                                                                                                                                     |
| *D   | 493543                       | See ECN       | NXR                | Added Industrial Operating Range Removed 8 ns speed bin from Product offering Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table Updated the Ordering Information Table |