

# RD151TS3313ARP, RD151TS3323ARP

Spread Spectrum Clock for EMI Solution

REJ03D0794-0100 Rev.1.00 May 11, 2006

# Description

RD151TS3313ARP and RD151TS3323ARP is a high-performance Spread Spectrum Clock generator. It is suitable for EMI solution of electric systems.

### Features

- Supports 20 MHz to 40 MHz operations. Multiple rate (XIN: SSCOUT) = 1: 1 Input frequency 20 MHz to 40 MHz
- Spread spectrum modulation; RD151TS3313ARP: ±1.5%, ±0.5% (Central spread modulation) RD151TS3323ARP: -3.0%, -1.0% (Down spread modulation)

# **Key Specifications**

- Supply voltages:  $V_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$
- Cycle to cycle jitter =  $\pm 100$  ps typ.
- Clock output duty cycle =  $50 \pm 5\%$
- Output slew rate = 0.7 V/ns typ.
- Ordering Information

| Part Name        | Package Type | Package Code<br>(Previous Code) | Package<br>Abbreviation | Taping Abbreviation<br>(Quantity) |
|------------------|--------------|---------------------------------|-------------------------|-----------------------------------|
| RD151TS3313ARPH0 | SOP-8 pin    | PRSP0008DD-C                    | RP                      | H (2,500 pcs / Reel)              |
| RD151TS3323ARPH0 | (JEDEC)      | (FP-8DCV)                       |                         |                                   |

# **Block Diagram**





# Pin Arrangement



# **Pin Descriptions**

| Pin name | No. | Туре   | Description                                                                                    |
|----------|-----|--------|------------------------------------------------------------------------------------------------|
| GND      | 5   | Ground | GND pin                                                                                        |
| VDD      | 8   | Power  | Power supply pin.                                                                              |
| NC       | 3   | NC     | Don't connect any VDD or GND.                                                                  |
| SSCOUT   | 6   | Output | Spread spectrum modulated clock output.                                                        |
| XIN      | 1   | Input  | Oscillator input.                                                                              |
| XOUT     | 2   | Output | Oscillator output.                                                                             |
| SEL      | 7   | Input  | SSC% mode select pin. LVCMOS level input.<br>Pull-down by internal resistor (350 k $\Omega$ ). |
| SSN      | 4   | Input  | SSC ON/OFF select pin. LVCMOS level input. Pull-down by internal resistor (350 k $\Omega$ ).   |

# **SSC Function Table**

| STB | SEL | RD151TS3313ARP(Central spread) | RD151TS3323ARP(Down spread) |
|-----|-----|--------------------------------|-----------------------------|
| 0   | 0   | ±1.5%* <sup>1</sup>            | -3.0%* <sup>1</sup>         |
| 0   | 1   | ±0.5%                          | -1.0%                       |
| 1   | 0   | OFF                            | OFF                         |
| 1   | 1   | OFF                            | OFF                         |

Note: 1. ±1.5% (TS3313ARP) / -3.0% (TS3323ARP) SSC is selected for default by internal pull-down resistors.

# **Clock Frequency Table**

| PRODUCT        | XIN(MHz) | SSCOUT(MHz) | Multiply rate (XIN: SSCOUT) |
|----------------|----------|-------------|-----------------------------|
| RD151TS3313ARP | 20 to 40 | 20 to 40    | 1:1                         |
| RD151TS3323ARP | 20 to 40 | 20 to 40    | 1:1                         |



# **Absolute Maximum Ratings**

| ltem                         | Symbol           | Ratings                      | Unit | Conditions               |
|------------------------------|------------------|------------------------------|------|--------------------------|
| Supply voltage               | V <sub>DD</sub>  | -0.5 to 4.6                  | V    |                          |
| Input voltage                | VI               | -0.5 to 4.6                  | V    |                          |
| Output voltage <sup>*1</sup> | Vo               | –0.5 to V <sub>DD</sub> +0.5 | V    |                          |
| Input clamp current          | I <sub>IK</sub>  | -50                          | mA   | V <sub>1</sub> < 0       |
| Output clamp current         | Ι <sub>ΟΚ</sub>  | -50                          | mA   | V <sub>0</sub> < 0       |
| Continuous output current    | Ι <sub>Ο</sub>   | ±50                          | mA   | $V_{O} = 0$ to $V_{DD}$  |
| Maximum power dissipation    |                  | 0.7                          | W    | Ta = 55°C (in still air) |
| Storage temperature          | T <sub>stg</sub> | -65 to +150                  | °C   |                          |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

### **Recommended Operating Conditions**

| ltem                     | Symbol          | Min                 | Тур | Max                  | Unit | Conditions |
|--------------------------|-----------------|---------------------|-----|----------------------|------|------------|
| Supply voltage           | V <sub>DD</sub> | 3.0                 | 3.3 | 3.6                  | V    |            |
| DC input signal voltage  |                 | -0.3                | _   | V <sub>DD</sub> +0.3 | V    |            |
| High level input voltage | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _   | V <sub>DD</sub> +0.3 | V    |            |
| Low level input voltage  | VIL             | -0.3                | _   | 0.3×V <sub>DD</sub>  | V    |            |
| Input clock duty cycle   |                 | 45                  | 50  | 55                   | %    |            |
| Operating temperature    | Ta              | -20                 |     | 85                   | °C   |            |

# **DC Electrical Characteristics**

Ta = -20 to 85 °C,  $V_{\text{DD}}$  = 3.0 to 3.6 V

| Item              | Symbol | Min | Тур | Max  | Unit | Test Conditions                                |
|-------------------|--------|-----|-----|------|------|------------------------------------------------|
| Input current     | lı –   | _   |     | ±20  | μΑ   | $V_1 = 0 V \text{ or } 3.6 V, V_{DD} = 3.6 V,$ |
|                   |        |     |     |      |      | XIN pin                                        |
|                   |        | _   | _   | ±100 |      | $V_1 = 0 V \text{ or } 3.6 V, V_{DD} = 3.6 V,$ |
|                   |        |     |     |      |      | SEL, SSN pins                                  |
| Input capacitance | Cı     |     | 3   | —    | pF   | SEL, SSN pins                                  |

# **DC Electrical Characteristics / SSC Clock Output**

Ta = -20 to 85 °C,  $V_{DD}$  = 3.0 to 3.6 V

| ltem             | Symbol          | Min                  | Тур | Max | Unit | Test Conditions                                  |
|------------------|-----------------|----------------------|-----|-----|------|--------------------------------------------------|
| Output voltage   | V <sub>OH</sub> | V <sub>DD</sub> -0.2 |     | —   | V    | $I_{OH} = -1 \text{ mA}$                         |
|                  | V <sub>OL</sub> | _                    | -   | 200 | mV   | I <sub>OL</sub> = 1 mA                           |
| Output current   | I <sub>ОН</sub> | _                    | -13 | —   | mA   | V <sub>OH</sub> = 1.5 V, V <sub>DD</sub> = 3.3 V |
|                  | I <sub>OL</sub> | _                    | 13  | —   |      | V <sub>OL</sub> = 1.5 V, V <sub>DD</sub> = 3.3 V |
| Output impedance |                 |                      | 40  | _   | Ω    |                                                  |

Note: Parameters are target of design. Not 100% tested in production.

# **AC Electrical Characteristics / SSC Clock Output**

|                                      |                 |     |     |     |      | $Ta = 25^{\circ}C, V_{DD} = 3.3$                                                                     | $V, C_L = 15 p$ |
|--------------------------------------|-----------------|-----|-----|-----|------|------------------------------------------------------------------------------------------------------|-----------------|
| ltem                                 | Symbol          | Min | Тур | Max | Unit | Test Conditions                                                                                      | Notes           |
| Operating current                    | I <sub>DD</sub> | _   | 14  | 19  | mA   | $V_{\text{DD}} = 3.3 \text{ V}, \text{ C}_{\text{L}} = 15 \text{ pF},$ $\text{XIN} = 40 \text{ MHz}$ |                 |
| Cycle to cycle jitter * <sup>1</sup> | tccs            | _   | 100 | —   | ps   | SEL = 0, C <sub>L</sub> = 0 pF<br>SSC = ±1.5% (TS3313ARP)<br>SSC = -3.0% (TS3323ARP)                 | Figure 1        |
| Slew rate                            | t <sub>SL</sub> | _   | 0.7 | 4.0 | V/ns | $V_{DD} = 3.3 \text{ V},$<br>0.2 × V_{DD} to 0.8 × V_{DD}                                            |                 |
| Clock duty cycle                     |                 | 45  | 50  | 55  | %    |                                                                                                      |                 |
| Stabilization time <sup>*2</sup>     |                 | _   | _   | 2   | ms   |                                                                                                      |                 |

Notes: Parameters are target of design. Not 100% tested in production.

1. Cycle to cycle jitter is included spread spectrum modulation.

2. Stabilization time is the time required for the integrated circuit to obtain phase lock of its input signal after power up.



Figure 1 Cycle to cycle jitter



## **Application Information**

### **1. Recommended Circuit Configuration**

The power supply circuit of the optimal performance on the application of a system should refer to Figure 2.

VDD decoupling is important to both reduce Jitter and EMI radiation.

The C1 decoupling capacitor should be placed as close to the VDD pin as possible, otherwise the increased trace inductance will negate its decoupling capability.



Figure 2 Recommended circuit configuration



### 2. Example Board Layout Configuration







### 3. Example of TS33XX EMI Solution IC's Application



Figure 4 Ref. Clock Input Example



Figure 5 XTAL Ref. Clock Input Example



### Package Dimensions





# Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to

- Nonne page (http://www.renessas.com).
  4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or ther loss resulting from the information contained herein.
  5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

### http://www.renesas.com