# **AD562** ### COMPLETE HIGH-SPEED 12-BIT MULTIPLYING D/A CONVERTER The AD562 is a monolithic 12-bit resolution D/A converter. Active laser trimming of thin-film ladder network, span and bipolar offset resistors at wafer level provide linearity of better than ±1/2 LSB. An innovative bit switching scheme provides fast settling time yet enables selection of CMOS or TTL thresholds which are retained over a wide $V_{CC}$ range from 4.5 to 16.5 volts. Internal precision span resistors allow output voltage options of 0 to 5.0 V, 0 to 10 V, $\pm 2.5$ V, $\pm 5.0$ V, and $\pm 10$ V. The AD562 multiplies in two quadrants when varying the reference input voltage. 12-bit accuracy and fast settling time make this converter ideal for applications such as fast A/D converters, CRT display generation waveform synthesis, precision instruments, and data acquisition systems. - True 12-Bit Linearity: ±1/2 LSB Max - Fast Settling Time: ±1/2 LSB in 200 ns Typ - Fully Monotonic Over Temperature Range - Low Gain Drift: 3 ppm/°C Max - True Binary Coded Inputs - Selectable Digital Thresholds - Internal Span Resistors for Generating Output Voltage - Low Power Consumption: 210 mW ### **BLOCK DIAGRAM** CMOS/TTL ٧cc Threshold 20 24<sup>23</sup>22<sup>21</sup>20<sup>19</sup>18<sup>17</sup>16<sup>15</sup>14<sup>13</sup> Q DAC Amp Out O Summing Junction Current Switches 10 V Span 10 11 V<sub>Ref</sub> Hi In 0 20 V Span 19 95 k R2R Ladder VRef Lo In Bipolas Offset 20 k Rout O 8 Bipola Offset 6 OVEE Gnd 012 Rin ### LASER TRIMMED **HIGH-SPEED 12-BIT** MULTIPLYING D/A CONVERTER SILICON MONOLITHIC INTEGRATED CIRCUIT | Device | Temperature Range | Accuracy<br>@ 25°C | |---------|-------------------|--------------------| | AD562KD | 0°C to +70°C | ±1/2 LSB | | AD562AD | -25°C to +85°C | ±1/2 LSB | | AD562SD | -55°C to +125°C | ±1/4 LSB | ### MOTOROLA LINEAR/INTERFACE DEVICES MAXIMUM RATING (T<sub>A</sub> = 25°C, Ratings are referred to Ground [Pin 12] unless otherwise noted.) | Rating | | Symbol | Value | Unit | |----------------------------------------------------|-------------------------------|------------------------------------|---------------------------------------|------| | Power Supply Voltage | | V <sub>CC</sub><br>V <sub>EE</sub> | +18<br>-18 | Vdc | | Digital Input Voltage (Pins 13 to 24) | | V <sub>1</sub> | -5.0 to +18 | Vdc | | CMOS/TTL Threshold Select (Pin 2) | | _ | 0 to V <sub>CC</sub> | Vdc | | V <sub>Ref</sub> Hi In (Pin 5) | | _ | VEE to VCC | Vdc | | V <sub>Ref</sub> Lo In (Pin 3) | | _ | ±1.0 | Vdc | | Applied Output Voltage (Pin 9) | | v <sub>O</sub> | -7.0 to V <sub>CC</sub> | Vdc | | Bipolar Offset to Analog Ground (Pin 7 or 8) | | | VEE to VCC | Vdc | | Ten Volt Span Resistor to Analog Ground (Pin 10) | | | VEE to VCC | Vdc | | venty Volt Span Resistor to Analog Ground (Pin 11) | | _ | VEE to VCC | Vdc | | Power Dissipation | | PD | 1000 | mW | | Operating Temperature Range | AD562KD<br>AD562AD<br>AD562SD | TA | 0 to +70<br>-25 to +85<br>-55 to +125 | °C | | Storage Temperature Range | | T <sub>stg</sub> | -65 to +150 | °C | | Junction Temperature | | TJ | +175 | °C | #### **TERMINOLOGY** Nonlinearity (Relative Accuracy) — Maximum output deviation from ideal straight line connecting zero and full-scale readings, expressed as a fraction of LSB or percent of full scale. Differential Nonlinearity — Maximum deviation in the readings of any two adjacent input bit codes from the ideal LSB step, expressed in fractions of LSB or percentage of full scale. A differential nonlinearity value greater than 1 LSB may lead to nonmonotonic operation. **Monotonicity** — For every increase in the input digital word, the output current either remains the same or increases. The complete AD562 Series is guaranteed to be monotonic over temperature. Settling Time — The elapsed time from the input transition until the output has settled within an error band about its final value. The worst case switching condition occurs when all bits are switched "on", which corresponds to a low-to-high transition for all bits. This time is typically 200 ns for the output to settle to within $\pm 1/2$ LSB for 12-bit accuracy. The turn-off time is typically 120 ns. These times apply when the output swing is limited to a small (<0.5 V) swing and the external output capacitance is under 10 pF. Gain Error — The difference between the actual full scale range (difference in output between all bits on, and all bits off) and the ideal full scale range. Based on a 0 to 10 V output configuration, the ideal FSR is $\frac{4095}{4096} \times 10 = 9.99756 \text{ V}.$ Gain error is expressed in percentage of full scale (FS). Unipolar Offset Error — Using the configuration shown in Figure 1, with R1 = 50 ohms and with all bits off, the output voltage reading compared to zero is expressed as a percentage of the full scale range. Offset voltage of the output op amp must be nulled. **Bipolar Offset Error** — Using the configuration shown in Figure 2, with R2 = 50 ohms with all bits off, the output voltage reading compared to the ideal negative full scale value is expressed as a percentage of the full scale range. Offset voltage of the output op amp must be nulled. **Bipolar Zero Error** — Using the configuration shown in Figure 2, with R1 = R2 = $50~\Omega$ , with the MSB on and all other bits off, the output voltage reading compared to zero is expressed as a percentage of the full-scale range. Offset voltage of the output op amp must be nulled. Temperature Coefficients — (Unipolar Offset, Bipolar Offset, Gain and Differential Nonlinearity). The maximum deviation of the particular parameter over the specified temperature range, divided by the temperature range, expressed in parts per million of Full Scale Range per degree C. Compliance Voltage Range — The output terminal voltage range which will provide specified output resistance and current characteristics. The compliance voltage is specified with $V_{EE}$ = -15. The compliance voltage range follows as $V_{EE}$ is varied. Power Supply Sensitivity — The change in full scale current caused by a change in VEE or VCC expressed in ppm of full scale current per percent change in VEE or VCC. $\textbf{ELECTRICAL CHARACTERISTICS} \ (V_{CC} = +15 \ V, \ V_{EE} = -15 \ V, \ V_{Ref} = 10 \ V, \ Pin \ 2 \ open, \ T_A = 25 ^{\circ}C \ unless \ otherwise \ noted.)$ | ELECTRICAL CHARACTERISTICS (VCC - 113 V, VEE | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|---------------------------------------------------------------------|---------------------|----------------|--| | Characteristic | Symbol | Min | Тур | Max | Unit | | | TTL Digital Logic Levels (All Bits) (4.5 V ≤ V <sub>CC</sub> ≤ 16.5 V. T <sub>low</sub> to T <sub>high</sub> , see Note 1) Bit On, Logic "1" Bit Off, Logic "0" | VIH<br>VIL | 2.0 | _<br> | _<br>0.8 | V | | | CMOS Digital Logic Levels (All Pins)<br>(4.5 V $\leq$ V <sub>CC</sub> $\leq$ 16.5 V, T <sub>low</sub> to T <sub>high</sub> , see Note 1, Pin 2 tied to Pin 1) | | 700/ 1/ | | | ٧ | | | Bit On, Logic "1"<br>Bit Off, Logic "0" | VIH<br>VIL | 70% V <sub>CC</sub> | | 30% V <sub>CC</sub> | | | | Digital Input Current, CMOS/TTL Levels — Bit On, Logic "1" | ЧН | | +0.02 | +0.1 | μΑ | | | (T <sub>low</sub> to T <sub>high</sub> , see Note 1)<br>Bit On, Logic "1"<br>Bit Off, Logic "0" | liH<br>liL | _ | <br>-2.0 | +1.0<br>-75 | | | | Programmable Output Range<br>(See Figures 1 and 2) | _ | _<br>_<br>_<br>_ | 0 to +5.0<br>-2.5 to +2.5<br>0 to +10<br>-5.0 to +5.0<br>-10 to +10 | 1 1 | V | | | 0 | 10 | - | 101010 | | mA | | | Output Current Unipolar (All Bits On) Bipolar (All Bits On or Off) | '0<br> | -1.6<br>±0.8 | -2.0<br>±1.0 | -2.4<br>±1.2 | 1110 | | | Output Resistance<br>(Exclusive of Span Resistors) | RO | 1.0 | 5.0 | - | MΩ | | | Output Capacitance | СО | _ | 25 | | pF | | | Output Compliance Voltage Range<br>IT <sub>low</sub> to T <sub>high</sub> , see Note 1) | Voc | -5.0 | _ | +10 | V | | | Nonlinearity AD562KD/AD562AD | NL | _ | ±1/4 | ±1/2 | LSB | | | 4 DEC20 D | | _ | (0.006)<br>±1/8 | (0.012)<br>±1/4 | % of FS<br>LSB | | | AD562SD | 1 | _ | (0.003) | (0.006) | % of FS | | | Differential Nonlinearity | | | _ | ±1/2 | LSB | | | Differential Nonlinearity<br>(T <sub>low</sub> to T <sub>high</sub> , see Note 1) | Monotonicity Guaranteed | | | | | | | Gain Error — Figure 1, R1 = Fixed 50 Ω | _ | - | ±0.05 | ±0.15 | % of FS | | | Offset Error Unipolar — Figure 1 Bipolar — Figure 2, R2 = Fixed 50 Ω | - | _ | ±0.01<br>±0.05 | ±0.05<br>±0.15 | % of FS | | | Bipolar Zero Error — Figure 2, R1 = R2 = Fixed 50 Ω | | <u> </u> | ±0.05 | ±0.15 | % of FS | | | Gain Adjustment Range — Figure 1 | _ | ±0.20 | ±0.25 | _ | % of FS | | | Bipolar Offset Adjustment Range — Figure 2 | | ±0.20 | ±0.25 | | % of FS | | | Temperature Coefficients<br>(T <sub>low</sub> to T <sub>high</sub> , see Note 1)<br>Unipolar Zero — AD562KD/AD562AD<br>AD562SD | _ | | | 1.0<br>2.0<br>4.0 | ppm/°C | | | Bipolar Zero — All Devices<br>Gain — All Devices<br>Differential Nonlinearity — All Devices | | | 1.0 | 3.0 | =1000 N | | | Settling Time to 1/2 LSB All Bits On-to-Off or Off-to-On | ts | _ | 0.2 | 119 | μS | | | Reference Input Impedance | Z <sub>in</sub> | 15 | 20 | 25 | kΩ | | | Power Supply Current<br>(V <sub>CC</sub> +4.5 to +16.5 Vdc)<br>(V <sub>EE</sub> -10.8 to -16.5 Vdc) | lee<br>lee | _ | 6.0<br>-8.0 | 10<br>-12 | mA | | | Power Supply Gain Sensitivity<br>(V <sub>CC</sub> +4.5 to 5.5 Vdc)<br>(V <sub>CC</sub> +13.5 to +16.5 Vdc)<br>(V <sub>EE</sub> -10.8 to -16.5 Vdc) | PSSIFS+<br>PSSIFS- | | _<br>_<br>_ | 2.0<br>2.0<br>6.0 | ppm of FS/% | | Note 1: T<sub>low</sub> = -55°C for AD562SD -25°C for AD562AD 0°C for AD562KD Thigh = +125°C for AD562SD +85°C for AD562AD +70°C for AD562KD ## MOTOROLA LINEAR/INTERFACE DEVICES FIGURE 1 — AD562 IN TYPICAL UNIPOLAR CONNECTION SCHEME # UNIPOLAR DAC OPERATION A typical circuit configuration for unipolar operation of AD562 is shown in Figure 1. # Step 1 — Output Range Determine which output range is required. For +5.0 Volt full scale (FS) range, connect Pin 10 to output of external operational amplifier output and short Pin 9 to Pin 11. For +10 Volt FS range, connect Pin 10 to external operational amplifier output, Pin 11 remains unconnected. # Step 2 — Zero Adjust Turn all bits OFF and adjust R2 until external operational amplifier output is 0 Volts. # Step 3 — Gain Adjust Turn all bits ON. Adjust R1 until operational amplifier output reaches 4.9988 Volts for +5.0 Volt range or 9.9976 for +10 Volt range. FIGURE 2 - AD562 IN TYPICAL BIPOLAR CONNECTION SCHEME ### **BIPOLAR DAC OPERATION** A typical circuit configuration for bipolar operation of AD562 is shown in Figure 2. ### Step 1 — Output Range Determine which output range is required. For $\pm 2.5$ Volt full scale (FS) range, connect Pin 10 to output of external operational amplifier and short Pin 9 to Pin 11. For $\pm 5.0$ Volt FS range, connect Pin 10 to output of external operational amplifier, Pin 11 remains unconnected. For $\pm 10$ Volt FS range, connect Pin 11 to output of external operational amplifier, Pin 10 remains unconnected. #### Step 2 - Offset Adjust Turn all bits OFF and adjust R2 until operational amplifier output is: - -2.5000 Volt for ±2.5 Volt range - -5.0000 Volt for ±5.0 Volt range - -10.0000 Volt for $\pm 10$ Volt range ### Step 3 — Gain Adjust (Bipolar Zero) Turn MSB ON and all other bits OFF. Adjust R1 until operational amplifier output is 0 Volts. #### NOTES: - 1. For TTL and DTL compatibility, leave Pin 2 open. - 2. For high voltage CMOS compatibility, short Pin 2 to Pin 1. - 3. Supplies should be bypassed with 0.1 $\mu$ F capacitors. - 4. In unipolar operation, $R_X$ should be made equal to the internal feedback resistor. In bipolar, $R_X$ , equals the feedback resistor in parallel with 10 k.