# 45V 4A QUAD POWER HALF BRIDGE **PRODUCT PREVIEW** #### 1 FEATURES - MULTIPOWER BCD TECHNOLOGY - MINIMUM INPUT OUTPUT PULSE WIDTH DISTORTION - 200mΩ R<sub>dsON</sub> COMPLEMENTARY DMOS OUTPUT STAGE - CMOS COMPATIBLE LOGIC INPUTS - THERMAL PROTECTION - THERMAL WARNING OUTPUT - UNDER VOLTAGE PROTECTION - SHORT CIRCUIT PROTECTION ## 2 DESCRIPTION STA506A is a monolithic quad half bridge stage in Multipower BCD Technology. The device can be used as dual bridge or reconfigured, by connecting CONFIG pin to Vdd pin, as single bridge with double current capability, and as half Figure 1. Package **Table 1. Order Codes** | Part Number | Package | |-------------|----------------------| | STA506A | Power SO36 (Slug Up) | bridge (Binary mode) with half current capability. The device is particularly designed to make the output stage of a stereo All-Digital High Efficiency (DDX<sup>TM</sup>) amplifier capable to deliver 60 + 60W @ THD = 10% at V<sub>CC</sub> 32V output power on $8\Omega$ load and 80W @ THD = 10% at V<sub>CC</sub> 36V on $8\Omega$ load in single BTL configuration. In single BTL configuration is also capable to deliver a peak of 120W @THD = 10% at V<sub>CC</sub> = 32V on $4\Omega$ load. The input pins have threshold proportional to V<sub>L</sub> pin voltage. REV. 2 1/14 **Table 2. Pin Function** | Pin n. | Pin Name | Description | | | | |---------|----------------------|-------------------------------------------|--|--|--| | 1 | GND-SUB | Substrate Ground | | | | | 2;3 | OUT2B | Output Half Bridge 2B | | | | | 4 | V <sub>CC</sub> 2B | Positive Supply | | | | | 5 | GND2B | egative Supply | | | | | 6 | GND2A | Negative Supply | | | | | 7 | V <sub>CC</sub> 2A | Positive Supply | | | | | 8;9 | OUT2A | Output Half Bridge 2A | | | | | 10 ; 11 | OUT1B | Output Half Bridge 1B | | | | | 12 | V <sub>CC</sub> 1B | Positive Supply | | | | | 13 | GND1B | Negative Supply | | | | | 14 | GND1A | Negative Supply | | | | | 15 | V <sub>CC</sub> 1A | Positive Supply | | | | | 16 ; 17 | OUT1A | Output Half Bridge 1A | | | | | 18 | NC | Not Connected | | | | | 19 | GND-clean | Logical Ground | | | | | 20 | GND-reg | Ground for regulator V <sub>dd</sub> | | | | | 21 ; 22 | $V_{dd}$ | 5V Regulator Referred to Ground | | | | | 23 | VL | Logic Reference Voltage | | | | | 24 | CONFIG | Configuration pin | | | | | 25 | PWRDN | Stand-by pin | | | | | 26 | TRI-STATE | High-Z pin | | | | | 27 | FAULT | Fault pin Advisor | | | | | 28 | TH-WAR | Thermal Warning Advisor | | | | | 29 | IN1A | Input of Half Bridge 1A | | | | | 30 | IN1B | Input of Half Bridge 1B | | | | | 31 | IN2A | Input of Half Bridge 2A | | | | | 32 | IN2B | Input of Half Bridge 2B | | | | | 33 ; 34 | V <sub>SS</sub> | 5V Regulator Referred to +V <sub>CC</sub> | | | | | 35 ; 36 | V <sub>CC</sub> Sign | Signal Positive Supply | | | | **Table 3. Functional Pin Status** | Pin name | Pin n. | Logical value | IC -STATUS | |------------------------|--------|---------------|--------------------------------------------------------------| | FAULT | 27 | 0 | Fault detected (Short circuit, or Thermal) | | FAULT (*) | 27 | 1 | Normal Operation | | TRI-STATE | 26 | 0 | All powers in Hi-Z state | | TRI-STATE | 26 | 1 | Normal operation | | PWRDN | 25 | 0 | Low absorpion | | PWRDN | 25 | 1 | Normal operation | | THWAR | 28 | 0 | Temperature of the IC =130°C | | THWAR <sup>(*)</sup> | 28 | 1 | Normal operation | | CONFIG | 24 | 0 | Normal Operation | | CONFIG <sup>(**)</sup> | 24 | 1 | OUT1A = OUT1B ; OUT2A=OUT2B<br>(IF IN1A = IN1B; IN2A = IN2B) | The pin is open collector. To have the high logic value, it needs to be pulled up by a resistor. Figure 3. Pin Connection <sup>(\*):</sup> (\*\*): To put CONFIG = 1 means connect Pin 24 (CONFIG) to Pins 21, 22 (Vdd) to implement single BTL (mono mode) operation for high current. # **Table 4. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |-----------------------------------|----------------------------------------------------|------------|------| | V <sub>CC</sub> | DC Supply Voltage (Pin 4,7,12,15) | 45 | V | | V <sub>max</sub> | Maximum Voltage on pins 23 to 32 (logic reference) | 5.5 | V | | P <sub>tot</sub> | Power Dissipation (T <sub>case</sub> = 70°C) | 50 | W | | T <sub>op</sub> | Operating Temperature Range | 0 to 70 | °C | | T <sub>stg</sub> , T <sub>j</sub> | Storage and Junction Temperature | -40 to 150 | °C | # Table 5. (\*) Recommended Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------|-----------------------|------|------|------|------| | Vcc | DC Supply Voltage | 10 | | 40 | V | | $V_L$ | Input Logic Reference | 2.7 | 3.3 | 5.0 | V | | T <sub>amb</sub> | Ambient Temperature | 0 | | 70 | °C | <sup>(\*)</sup> Performances not guaranteed beyond recommended Operating Conditions # **Table 6. Thermal Data** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|---------------------------------------------------|------|------|------|------| | T <sub>j-case</sub> | Thermal Resistance Junction to Case (thermal pad) | | | 1.5 | °C/W | | T <sub>jSD</sub> | Thermal shut-down junction temperature | | 150 | | °C | | T <sub>warn</sub> | Thermal warning temperature | | 130 | | °C | | t <sub>hSD</sub> | Thermal shut-down hysteresis | | 25 | | °C | **Table 7. Electrical Characteristcs:** refer to circuit in Fig.1 ( $V_L = 3.3V$ ; $V_{CC} = 32V$ ; $R_L = 8\Omega$ ; $f_{\text{sw}} = 384 \text{KHz}$ ; $T_{\text{amb}} = 25^{\circ}\text{C}$ unless otherwise specified) | Symbol | Parameter | Parameter Test conditions | | Тур. | Max. | Unit | |--------------------|-----------------------------------------|--------------------------------------------------------------------------|----|------|-----------------------------|------| | R <sub>dsON</sub> | Power Pchannel/Nchannel<br>MOSFET RdsON | Id=1A | | 200 | 270 | mΩ | | I <sub>dss</sub> | Power Pchannel/Nchannel leakage Idss | V <sub>CC</sub> =35V | | | 50 | μΑ | | ЯN | Power Pchannel RdsON Matching | Id=1A | 95 | | | % | | gР | Power Nchannel RdsON<br>Matching | Id=1A | 95 | | | % | | Dt_s | Low current Dead Time (static) | see test circuit no.1; see fig. 3 | | 10 | 20 | ns | | Dt_d | High current Dead Time (dinamic) | L=22 $\mu$ H; C = 470nF; R <sub>L</sub> = 8 $\Omega$ Id=3.5A; see fig. 5 | | | 50 | ns | | t <sub>d ON</sub> | Turn-on delay time | Resistive load | | | 100 | ns | | t <sub>d</sub> OFF | Turn-off delay time | Resistive load | | | 100 | ns | | t <sub>r</sub> | Rise time | Resistive load; as fig.3 | | | 25 | ns | | t <sub>f</sub> | Fall time | Resistive load; as fig. 3 | | | 25 | ns | | V <sub>CC</sub> | Supply voltage operating voltage | | 10 | | 40 | V | | V <sub>IN-H</sub> | High level input voltage | | | | V <sub>L</sub> /2<br>+300mV | V | # Table 7. (continued) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |-----------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------|------|------|------| | V <sub>IN-L</sub> | Low level input voltage | | V <sub>L</sub> /2 -<br>300mV | | | V | | I <sub>IN-H</sub> | Hi level Input current | Pin Voltage = V <sub>L</sub> | | 1 | | μΑ | | I <sub>IN-L</sub> | Low level input current | Pin Voltage = 0.3V | | 1 | | μΑ | | I <sub>PWRDN-H</sub> | Hi level PWRDN pin input current | $V_L = 3.3V$ | | 35 | | μΑ | | V <sub>LOW</sub> | Low logical state voltage VLow (pin PWRDN, TRISTATE) (note 1) | $V_L = 3.3V$ | 0.8 | | | V | | V <sub>HIGH</sub> | High logical state voltage VHigh (pin PWRDN, TRISTATE) (note 1) | $V_L = 3.3V$ | | | 1.7 | V | | I <sub>VCC</sub> -<br>PWRDN | Supply CURRENT from Vcc in Power Down | PWRDN = 0 | | | 3 | mA | | I <sub>FAULT</sub> | Output Current pins FAULT -TH-WARN when FAULT CONDITIONS | Vpin = 3.3V | | 1 | | mA | | I <sub>VCC-hiz</sub> | Supply Current from Vcc in Tri-<br>state | V <sub>CC</sub> = 30V; Tri-state = 0 | | 22 | | mA | | lvcc | Supply Current from Vcc in operation both channel switching) | V <sub>CC</sub> =30V;<br>Input Pulse width = 50% Duty;<br>Switching Frequency = 384KHz;<br>No LC filters; | | 50 | | mA | | I <sub>VCC-q</sub> | Isc (short circuit current limit) (note 2) | | 4 | 6 | 8 | Α | | V <sub>UV</sub> | Undervoltage protection threshold | | | 7 | | ٧ | | t <sub>pw_min</sub> | Output minimum pulse width | No Load | 70 | | 150 | ns | Notes: 1. The following table explains the $V_{LOW},\,V_{HIGH}$ variation with $V_L$ # Table 8. | V <sub>L</sub> | V <sub>L</sub> V <sub>LOW min</sub> V <sub>HIGH max</sub> | | Unit | |----------------|-----------------------------------------------------------|------|------| | 2.7 | 0.7 | 1.5 | V | | 3.3 | 0.8 | 1.7 | V | | 5 | 0.85 | 1.85 | V | Note 2: see relevant Application Note AN1994 Table 9. Logic Truth Table (see fig. 4) | TRI-STATE | INxA | INxB | Q1 | Q2 | Q3 | Q4 | OUTPUT<br>MODE | |-----------|------|------|-----|-----|-----|-----|----------------| | 0 | х | х | OFF | OFF | OFF | OFF | Hi-Z | | 1 | 0 | 0 | OFF | OFF | ON | ON | DUMP | | 1 | 0 | 1 | OFF | ON | ON | OFF | NEGATIVE | | 1 | 1 | 0 | ON | OFF | OFF | ON | POSITIVE | | 1 | 1 | 1 | ON | ON | OFF | OFF | Not used | Figure 4. Test Circuit. Figure 5. Figure 6. 47/ ## 3 TECHNICAL INFO: The STA506A is a dual channel H-Bridge that is able to deliver more than 60W per channel (@ THD=10%) of audio output power in high efficiency. The STA506A converts both DDX and binary-controlled PWM signals into audio power at the load. It includes a logic interface, integrated bridge drivers, high efficiency MOSFET outputs and thermal and short circuit protection circuitry. In DDX mode, two logic level signals per channel are used to control high-speed MOSFET switches to connect the speaker load to the input supply or to ground in a Bridge configuration, according to the damped ternary Modulation operation. In Binary Mode operation, both Full Bridge and Half Bridge Modes are supported. The STA506A includes overcurrent and thermal protection as well as an under-voltage Lockout with automatic recovery if FAULT and TRISTATE pins are connected together to an external capacitor, as in fig.9 Figure 7. STA506A Block Diagram Full-Bridge DDX® or Binary Modes Figure 8. STA506A Block Diagram Binary Half-Bridge Mode #### 3.1 Logic Interface and Decode: The STA506A power outputs are controlled using one or two logic level timing signals. In order to provide a proper logic interface, the $V_L$ input must operate at the dame voltage as the DDX control logic supply. #### 3.2 Protection Circuitry: The STA506A includes protection circuitry for over-current and thermal overload conditions. A thermal warning pin (pin.28) is activated low (open drain MOSFET) when the IC temperature exceeds 130°C, in advance of the thermal shutdown protection. When a fault condition is detected, an internal fault signal acts to immediately disable the output power MOSFETs, placing both H-Bridges in high impedance state. At the same time an opendrain MOSFET connected to the fault pin (pin.27) is switched on. There are two possible modes subsequent to activating a fault: 1) SHUTDOWN mode: with FAULT (pull-up resistor) and TRI-STATE pins independent, an activated fault will disable the device, signaling low at the FAULT output. The device may subsequently be reset to normal operation by toggling the TRI-STATE pin from High to Low to High using an external logic signal. - 2) AUTOMATIC recovery mode: This is shown in the Application Circuit of fig.1. The FAULT and TRI-STATE pins are shorted together and connected to a time constant circuit comprising R59 and C58. An activated FAULT will force a reset on the TRI-STATE pin causing normal operation to resume following a delay determined by the time constant of the circuit. If the fault condition is still present, the circuit operation will continue repeating until the fault condition is removed. An increase in the time constant of the circuit will produce a longer recovery interval. Care must be taken in the overall system design as not to exceed the protection the sholds under normal operation. #### 3.3 Power Outputs: The STA506A power and output pins are duplicated to provide a low impedance path for the device's bridged outputs. All duplicate power, ground and output pins must be connected for proper operation. The PWRDN or TRI-STATE pins should be used to set all MOSFETS to the Hi-Z state during power-up until the logic power supply, V<sub>L</sub>, is settled. ## 3.4 Parallel Output / High Current Operation: When using DDX Mode output, the STA506A outputs can be connected in parallel in order to increase the output current capability to a load. In this configuration the STA506A can provide 80W into 8 ohm or up to 120W into 4ohm. This mode of operation is enabled with the CONFIG pin (pin.24) connected to Vdd and the inputs combined IN1A=IN1B, IN2A=IN2B and the outputs combined OUT1A=OUT1B, OUT2A=OUT2B. ## 3.5 Additional Informations: Output Filter: A passive 2nd-order passive filter is used on the STA506A power outputs to reconstruct an analog Audio Signal . System performance can be significantly affected by the output filter design and choice of passive components. A filter design for 6ohm/8ohm loads is shown in the Typical Application circuit of fig.1. Figure 9 shows a filter design suitable for 4ohm loads. Figure 10 shows a filter for ½ bridge mode, 4 ohm loads. #### 3.6 Power Dissipation & Heat Sink Requirements: The power dissipated within the device will depend primarily on the supply voltage, load impedance and output modulation level. The PowerSO36 package of the STA506A includes an exposed thermal slug on the top of the device to provide a direct thermal path from the IC to the heatsink. Careful consideration must be given to the overall thermal design. See figure 8 for power derating versus Slug temperature using different heatsinks and considering the Rth-jc =1.5°C/W. Figure 9. STA506A Power Derating Curve Figure 10. Typical Single BTL Configuration to Obtain 120W @ THD 10%, $R_L$ = $4\Omega$ , $V_{CC}$ = 32V (note 1)) Note: 1. "A PWM modulator as driver is needed . In particular, this result is performed using the STA30X+STA50X demo board". Peak Power for t ≤1sec 15 C31 820μF 17 $V_{\mathsf{L}}$ 23 +3.3V -OUTPL 16 CONFIG OUTPL PWRDN PWRDN 25 M2 PGND1P C41 330pF PROTECTIONS 27 R57 10K R59 FAULT LOGIC 12 V<sub>CC</sub>1N 26 M5 R63 5K OUTNL C32 820µF 10 TH WAR 30 OUTNL IN1B IN1B M4 V<sub>DD</sub> 21 13 PGND1N V<sub>DD</sub> 22 V<sub>SS</sub> 33 REGULATORS $V_{SS}$ V<sub>CC</sub>2P R65 5K M17 C33 820μF OUTPR C60 100nF C73 100nF VccSIGN OUTPR M15 PGND2F IN2A C43 330pF IN2A GND-Reg 20 GND-Clean M16 R67 5K OUTNR C34 820µF 2 ╢ OUTNR GNDSUB M14 PGND2N D03AU1474 Figure 11. Typical Quad Half Bridge Configuration For more information refer to the application notes AN1456 and AN1661 Figure 12. THD+N vs Frequency Figure 13. Output Power vs Vsupply Figure 14. THD+N vs Output Power Figure 15. THD+N vs Output Power Table 10. THD+N vs Output Power Figure 16. Power SO36 (Slug Up) Mechanical Data & Package Dimensions | <b>D.13.4</b> | | mm | | | inch | | |---------------|-------|-------|--------|--------|-------|---------| | DIM. | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | Α | 3.25 | | 3.43 | 0.128 | | 0.135 | | A2 | 3.1 | | 3.2 | 0.122 | | 0.126 | | A4 | 0.8 | | 1 | 0.031 | | 0.039 | | A5 | | 0.2 | | | 0.008 | | | a1 | 0.030 | | -0.040 | 0.0011 | | -0.0015 | | b | 0.22 | | 0.38 | 0.008 | | 0.015 | | С | 0.23 | | 0.32 | 0.009 | | 0.012 | | D | 15.8 | | 16 | 0.622 | | 0.630 | | D1 | 9.4 | | 9.8 | 0.37 | | 0.38 | | D2 | | 1 | | | 0.039 | | | Е | 13.9 | | 14.5 | 0.547 | | 0.57 | | E1 | 10.9 | | 11.1 | 0.429 | | 0.437 | | E2 | | | 2.9 | | | 0.114 | | E3 | 5.8 | | 6.2 | 0.228 | | 0.244 | | E4 | 2.9 | | 3.2 | 0.114 | | 1.259 | | е | | 0.65 | | | 0.026 | | | e3 | | 11.05 | | | 0.435 | | | G | 0 | | 0.075 | 0 | | 0.003 | | Н | 15.5 | | 15.9 | 0.61 | | 0.625 | | h | | | 1.1 | | | 0.043 | | L | 0.8 | | 1.1 | 0.031 | | 0.043 | | Ν | | | 10° | | | 10° | | S | | | 8 ° | | | 8° | <sup>(1) &</sup>quot;D and E1" do not include mold flash or protusions. Mold flash or protusions shall not exceed 0.15mm (0.006") (2) No intrusion allowed inwards the leads. # OUTLINE AND MECHANICAL DATA PowerSO36 (SLUG UP) # **Table 11. Revision History** | Date | Revision | Description of Changes | |---------------|----------|----------------------------------| | August 2004 | 1 | First Issue | | November 2004 | 2 | Changed Vcc from 9 min to 10 min | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners DDX is a trademark of Apogee tecnology inc. © 2004 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com