# LOW SKEW, 1-TO-8 DIFFERENTIAL/ LVCMOS-TO-LVCMOS FANOUT BUFFER ICS83081 ## GENERAL DESCRIPTION The ICS8308I is a low-skew, 1-to-8 Fanout Buffer and a member of the HiPerClockS<sup>™</sup>family of High Performance Clock Solutions from IDT. The ICS8308I has two selectable clock inputs. The CLK, nCLK pair can accept most differential input levels. The LVCMOS\_CLK can accept LVCMOS or LVTTL input levels. The low impedance LVCMOS/LVTTL outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 8 to 16 by utilizing the ability of the outputs to drive two series terminated transmission lines. The ICS8308I is characterized for 3.3V core/3.3V output, 3.3V core/2.5V output or 2.5V core/2.5V output operation. Guaranteed output and part-part skew characteristics make the 8308I ideal for those clock distribution applications requiring well defined performance and repeatability. #### **F**EATURES - Eight LVCMOS/LVTTL outputs, ( $7\Omega$ typical output impedance) - Selectable LVCMOS\_CLK or differential CLK, nCLK inputs - CLK, nCLK pair can accept the following differential input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL - Maximum Output Frequency: 350MHz - Output Skew: (3.3V± 5%): 100ps (maximum) - Part to Part Skew: (3.3V± 5%): 1ns (maximum) - Supply Voltage Modes: (Core/Output) 3.3V/3.3V 3.3V/2.5V 2.5V/2.5V - -40°C to 85°C ambient operating temperature - Available in both standard (RoHS 5) and lead-free (RoHS 6) packages ## **BLOCK DIAGRAM** # PIN ASSIGNMENT 1 # ICS8308I 24-Lead, 173-MIL TSSOP 4.4mm x 7.8mm x 0.925mm body package G Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |----------------------------------|----------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------| | 1, 11, 13, 15,<br>17, 19, 21, 23 | Q0, Q1, Q7, Q6,<br>Q5, Q4,Q3, Q2 | Output | | Clock outputs. LVCMOS / LVTTL interface levels. | | 2, 10, 14, 18, 22 | GND | Power | | Power supply ground. | | 3 | CLK_SEL | Input | Pullup | Clock select input. Selects LVCMOS clock input when HIGH. Selects CLK, nCLK inputs when LOW. See Table 3A. LVCMOS / LVTTL interface levels. | | 4 | LVCMOS_CLK | Input | Pullup | Clock input. LVCMOS / LVTTL interface levels. | | 5 | CLK | Input | Pullup | Non-inverting differential clock input. | | 6 | nCLK | Input | Pulldown | Inverting differential clock input. | | 7 | CLK_EN | Input | Pullup | Clock enable. LVCMOS / LVTTL interface levels. | | 8 | OE | Input | Pullup | Output enable. LVCMOS / LVTTL interface levels. See Table 3B. | | 9 | $V_{_{ m DD}}$ | Power | | Core supply pin. | | 12, 16, 20, 24 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. Table 2. Pin Characteristics | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | | | 12 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | R <sub>out</sub> | Output Impedance | | 5 | 7 | 12 | Ω | TABLE 3A. CLOCK SELECT FUNCTION TABLE | Control Input | Clock Input | | | | |---------------|------------------------|--|--|--| | CLK_SEL | Clock Input | | | | | 0 | CLK, nCLK is selected | | | | | 1 | LVCMOS_CLK is selected | | | | TABLE 3B. OE SELECT FUNCTION TABLE | Control Input | Output Operation | | | | | |---------------|--------------------------------------|--|--|--|--| | OE | Output Operation | | | | | | 0 | Outputs Q0:Q7 are in Hi-Z (disabled) | | | | | | 1 | Outputs Q0:Q7 are active (enabled) | | | | | TABLE 3C. CLOCK INPUT FUNCTION TABLE | | | Inputs | | Outputs | Input to Output Mode | Delevity | |---------|------------|----------------|----------------|------------|------------------------------|---------------| | CLK_SEL | LVCMOS_CLK | CLK | nCLK | nCLK Q0:Q7 | | Polarity | | 0 | _ | 0 | 1 | LOW | Differential to Single Ended | Non Inverting | | 0 | _ | 1 | 0 | HIGH | Differential to Single Ended | Non Inverting | | 0 | _ | 0 | Biased; NOTE 1 | LOW | Single Ended to Single Ended | Non Inverting | | 0 | _ | 1 | Biased; NOTE 1 | HIGH | Single Ended to Single Ended | Non Inverting | | 0 | _ | Biased; NOTE 1 | 0 | HIGH | Single Ended to Single Ended | Inverting | | 0 | _ | Biased; NOTE 1 | 1 | LOW | Single Ended to Single Ended | Inverting | | 1 | 0 | _ | _ | LOW | Single Ended to Single Ended | Non Inverting | | 1 | 1 | _ | _ | HIGH | Single Ended to Single Ended | Non Inverting | NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels". #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_i$ -0.5V to $V_{DD}$ + 0.5 V Outputs, $V_{O}$ -0.5V to $V_{DDO}$ + 0.5V Package Thermal Impedance, $\theta_{JA}$ $\,$ 70°C/W (0 Ifpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | $V_{DDO}$ | Output Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | I <sub>DD</sub> | Power Supply Current | | | | 46 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 11 | mA | Table 4B. Power Supply DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , $TA = -40^{\circ}$ to $85^{\circ}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 46 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 10 | mA | Table 4C. Power Supply DC Characteristics, $V_{DD}$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to 85° | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | I <sub>DD</sub> | Power Supply Current | | | | 43 | mA | | I <sub>DDO</sub> | Output Supply Current | | | | 10 | mA | Table 4D. DC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------------|-------------------------------------|-----------|---------|------------------------|-------| | V <sub>IH</sub> | Input High Voltage | LVCMOS | | 2 | | V <sub>DD</sub> + 0.3 | V | | V | Input Low Voltage | LVCMOS_CLK | | -0.3 | | 1.3 | V | | V <sub>IL</sub> | input Low Voltage | CLK_EN, OE | | | | 0.8 | 0.8 | | I <sub>IN</sub> | Input Current | | $V_{IN} = V_{DD}$ or $V_{IN} = GND$ | | | 300 | μΑ | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | I <sub>OH</sub> = -24mA | 2.4 | | | V | | V | Output Low Voltage; NOTE 1 | | $I_{OL} = 24mA$ | | | 0.55 | V | | V <sub>OL</sub> | Output Low Voltage, NOTE 1 | | $I_{OL} = 12mA$ | | | 0.30 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | CLK, nCLK | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Input Common Mode Voltage;<br>NOTE 2, 3 | CLK, nCLK | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Outputs capable of driving $50\Omega$ transmission lines terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement section, "3.3V Output Load AC Test Circuit". NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{np}$ + 0.3V. NOTE 3: Common mode voltage is defined as $V_{\rm HI}$ . Table 4E. DC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to 85° | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------------|-------------------------------------|-----------|---------|------------------------|-------| | V <sub>IH</sub> | Input High Voltage | LVCMOS | | 2 | | V <sub>DD</sub> + 0.3 | V | | | Input I ou Voltage | LVCMOS_CLK | | -0.3 | | 1.3 | V | | V <sub>IL</sub> | Input Low Voltage | CLK_EN, OE | | | | 0.8 | V | | I <sub>IN</sub> | Input Current | | $V_{IN} = V_{DD}$ or $V_{IN} = GND$ | | | 300 | μΑ | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | I <sub>OH</sub> = -15mA | 1.8 | | | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | I <sub>OL</sub> = 15mA | | | 0.6 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | CLK, nCLK | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Input Common Mode Voltage;<br>NOTE 2, 3 | CLK, nCLK | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Outputs capable of driving $50\Omega$ transmission lines terminated with $50\Omega$ to $V_{DDO}/2$ . See Parameter Measurement section, "3.3V Output Load AC Test Circuit". NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is $V_{DD}$ + 0.3V. NOTE 3: Common mode voltage is defined as $V_{\rm IH}$ . | Table 4F. DC Characteristics, | , V <sub>DD</sub> , | $V_{DDO} =$ | 2.5V±5%, | Ta = | <b>-40</b> ° то | $85^{\circ}$ | |-------------------------------|---------------------|-------------|----------|------|-----------------|--------------| |-------------------------------|---------------------|-------------|----------|------|-----------------|--------------| | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|------------|-------------------------------------|-----------|---------|------------------------|-------| | V <sub>IH</sub> | Input High Voltage | LVCMOS | | 2 | | V <sub>DD</sub> + 0.3 | V | | V | Input Low Voltage | LVCMOS_CLK | | -0.3 | | 1.3 | V | | V <sub>IL</sub> | input Low Voltage | CLK_EN, OE | | | | 0.7 | V | | I <sub>IN</sub> | Input Current | | $V_{IN} = V_{DD}$ or $V_{IN} = GND$ | | | 300 | μΑ | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | I <sub>OH</sub> = -15mA | 1.8 | | | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | $I_{OL} = 15mA$ | | | 0.6 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | CLK, nCLK | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Input Common Mode Voltage;<br>NOTE 2, 3 | CLK, nCLK | | GND + 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: Outputs capable of driving $50\Omega$ transmission lines terminated with $50\Omega$ to $V_{ppo}/2$ . See Parameter Measurement section, "3.3V Output Load AC Test Circuit". NOTE 2: For single ended applications, the maximum input voltage for CLK, nCLK is V<sub>nn</sub> + 0.3V. NOTE 3: Common mode voltage is defined as V<sub>IH</sub>. Table 5A. AC Characteristics, $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ , Ta = -40° to 85° | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|--------------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | | Propagation<br>Delay; | CLK, nCLK;<br>NOTE 1 | <i>f</i> ≤ 350MHz | 2 | | 4 | ns | | t <sub>PD</sub> | | LVCMOS_CLK;<br>NOTE 2 | <i>f</i> ≤ 350MHz | 2 | | 4 | ns | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 100 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 1 | ns | | $t_R/t_F$ | Output Rise/Fall Time | | 0.8V to 2V | 0.2 | | 1 | ns | | odc | Output Duty Cycle | | $f \le 150$ MHz, Ref = CLK, nCLK | 45 | | 55 | % | | $t_{PZL}, t_{PZH}$ | Output Enable Time; NOTE 5 | | | | | 5 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time; NOTE 5 | | | | | 5 | ns | | | Clock Enable | CLK_EN to<br>CLK, nCLK | | 1 | | | ns | | t <sub>s</sub> | Setup Time;<br>NOTE 6 | CLK_EN to<br>LVCMOS_CLK | | 0 | | | ns | | t <sub>H</sub> | Clock Enable<br>Hold Time;<br>NOTE 6 | CLK, nCLK to<br>CLK_EN | | 0 | | | ns | | | | LVCMOS_CLK<br>to CLK_EN | | 1 | | | ns | NOTE 1: Measured from the differential input crossing point to $V_{\tiny DDO}/2$ of the output. NOTE 2: Measured from $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{ppo}/2$ . NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: Setup and Hold times are relative to the rising edge of the input clock. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. Table 5B. AC Characteristics, $V_{DD} = 3.3V \pm 5\%$ , $V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-------------------------------------|---------------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | | Propagation<br>Delay; | CLK, nCLK;<br>NOTE 1 | <i>f</i> ≤ 350MHz | 2 | | 4 | ns | | t <sub>PD</sub> | | LVCMOS_CLK;<br>NOTE 2 | <i>f</i> ≤ 350MHz | 2 | | 4 | ns | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 100 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 1 | ns | | $t_{\rm R}/t_{\rm F}$ | Output Rise/Fall Time | | 0.6V to 1.8V | 0.2 | | 1.0 | ns | | odc | Output Duty Cycle | | $f \le 150$ MHz, Ref = CLK, nCLK | 45 | | 55 | % | | $t_{PZL}, t_{PZH}$ | Output Enable Time; NOTE 5 | | | | | 5 | ns | | t <sub>PLZ</sub> , t <sub>PHZ</sub> | Output Disable Time; NOTE 5 | | | | | 5 | ns | | t <sub>s</sub> | Clock Enable<br>Setup Time;<br>NOTE 6 | CLK_EN to<br>CLK, nCLK | | 1 | | | ns | | | | CLK_EN to<br>LVCMOS_CLK | | 0 | | | ns | | | Clock Enable<br>Hold Time;<br>NOTE 6 | CLK, nCLK to<br>CLK_EN | | 0 | | | ns | | t <sub>H</sub> | | LVCMOS_CLK<br>to CLK_EN | | 1 | | | ns | NOTE 1: Measured from the differential input crossing point to $V_{DDO}/2$ of the output. NOTE 2: Measured from $V_{DD}/2$ of the input to $V_{DDO}/2$ of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{\rm DDO}/2$ . NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: Setup and Hold times are relative to the rising edge of the input clock. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. Table 5C. AC Characteristics, $V_{DD} = V_{DDO} = 2.5V \pm 5\%$ , Ta = -40° to $85^{\circ}$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|---------------------------------------|-------------------------|----------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | | 350 | MHz | | | Propagation<br>Delay; | CLK, nCLK;<br>NOTE 1 | <i>f</i> ≤ 350MHz | 1.5 | | 4.2 | ns | | t <sub>PD</sub> | | LVCMOS_CLK;<br>NOTE 2 | <i>f</i> ≤ 350MHz | 1.7 | | 4.4 | ns | | tsk(o) | Output Skew; NOTE 3, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 160 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 4, 7 | | Measured on rising edge @V <sub>DDO</sub> /2 | | | 2 | ns | | $t_R/t_F$ | Output Rise/Fall Time | | 0.6V to 1.8V | 0.2 | | 1.0 | ns | | odc | Output Duty Cycle | | $f \le 150$ MHz, Ref = CLK, nCLK | 40 | | 60 | % | | $t_{PZL}, t_{PZH}$ | Output Enable Time; NOTE 5 | | | | | 5 | ns | | $t_{PLZ}, t_{PHZ}$ | Output Disable Time; NOTE 5 | | | | | 5 | ns | | t <sub>s</sub> | Clock Enable<br>Setup Time;<br>NOTE 6 | CLK_EN to<br>CLK, nCLK | | 1 | | | ns | | | | CLK_EN to<br>LVCMOS_CLK | | 0 | | | ns | | t <sub>H</sub> | Clock Enable<br>Hold Time;<br>NOTE 6 | CLK, nCLK to<br>CLK_EN | | 0 | | | ns | | | | LVCMOS_CLK to CLK_EN | | 1 | | | ns | NOTE 1: Measured from the differential input crossing point to $V_{\tiny DDO}/2$ of the output. NOTE 2: Measured from $V_{\rm DD}/2$ of the input to $V_{\rm DDO}/2$ of the output. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDO</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at $V_{DDO}/2$ . NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: Setup and Hold times are relative to the rising edge of the input clock. NOTE 7: This parameter is defined in accordance with JEDEC Standard 65. # PARAMETER MEASUREMENT INFORMATION #### 3.3V Core/3.3V OUTPUT LOAD ACTEST CIRCUIT #### 3.3V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT #### 2.5V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### **OUTPUT SKEW** #### PART-TO-PART SKEW #### OUTPUT RISE/FALL TIME # Q0:Q7 $\frac{V_{DDO}}{t_{PERIOD}}$ $odc = \frac{t_{PW}}{t_{PERIOD}} \times 100\%$ #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD #### PROPAGATION DELAY # APPLICATION INFORMATION #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\tiny DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. FIGURE 1. SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT #### RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CLK INPUT** For applications not requiring the use of the test clock, it can be left floating. Though not required, but for additional protection, a $1 \text{k}\Omega$ resistor can be tied from the CLK input to ground. #### **CLK/nCLK INPUTS** For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from CLK to ground. #### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **OUTPUTS:** #### LVCMOS OUTPUTS All unused LVCMOS output can be left floating. There should be no trace attached. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\mbox{\tiny SWING}}$ and $V_{\mbox{\tiny CH}}$ must meet the $V_{\mbox{\tiny PP}}$ and $V_{\mbox{\tiny CMR}}$ input requirements. Figures 2A to 2E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 2A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 2A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 2B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 2D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 2E. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE #### SCHEMATIC EXAMPLE Figure 3 shows a schematic example of the ICS8308I. In this example, the LVCMOS\_CLK input is selected. The decoupling capacitors should be physically located near the power pin. FIGURE 3. ICS8308I LVPECL BUFFER SCHEMATIC EXAMPLE # RELIABILITY INFORMATION Table 6. $\theta_{_{JA}} \text{vs. Air Flow Table for 24 Lead TSSOP}$ #### **TRANSISTOR COUNT** The transistor count for ICS8308I is: 1040 #### PACKAGE OUTLINE - G SUFFIX FOR 24 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS | SYMBOL | Millimeters | | | | |--------|-------------|---------|--|--| | STWBOL | Minimum | Maximum | | | | N | 2 | 4 | | | | А | | 1.20 | | | | A1 | 0.05 | 0.15 | | | | A2 | 0.80 | 1.05 | | | | b | 0.19 | 0.30 | | | | С | 0.09 | 0.20 | | | | D | 7.70 | 7.90 | | | | E | 6.40 E | BASIC | | | | E1 | 4.30 | 4.50 | | | | е | 0.65 E | BASIC | | | | L | 0.45 | 0.75 | | | | α | 0° | 8° | | | | aaa | | 0.10 | | | REFERENCE DOCUMENT: JEDEC Publication 95, MO-153 TABLE 8. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|---------------| | ICS8308AGI | ICS8308AGI | 24 Lead TSSOP | tube | -40°C to 85°C | | ICS8308AGIT | ICS8308AGI | 24 Lead TSSOP | tape & reel | -40°C to 85°C | | ICS8308AGILF | ICS8308AGILF | 24 Lead "Lead-Free" TSSOP | tube | -40°C to 85°C | | ICS8308AGILFT | ICS8308AGILF | 24 Lead "Lead-Free" TSSOP | tape & reel | -40°C to 85°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. | REVISION HISTORY SHEET | | | | | | | |----------------------------------------|------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Rev Table Page Description of Change D | | | | | | | | Α | | 11 | Added Schematic Layout | 4/16/04 | | | | | T4B | 1<br>3 | Features section - added mix supply voltage bullet. Added Mix Power Supply Table. | | | | | В | T4E<br>T5B | 4<br>6<br>8 | Added Mix DC Characteristics Table. Added Mix AC Characteristics Table. Added Mix Output Load AC Test Circuit Diagram. | 10/20/04 | | | | В | T8 | 14 | Ordering Information Table - added "Lead-Free" part number. | 1/12/05 | | | | В | Т8 | 1<br>10<br>14 | Corrected Block Diagram, added CLK_SEL. Added "Recommendations for Unused Input and Output Pins". Ordering Information Table - added Lead-Free note. | 7/25/05 | | | | В | | 1 | Pin Assignment - corrected package information from 300-MIL to 173-MIL. | 8/4/06 | | | | В | ТЗВ | 2 | Added OE Select Function Table. | 10/16/07 | | | # Innovate with IDT and accelerate your future networks. Contact: www.IDT.com #### **For Sales** 800-345-7015 408-284-8200 Fax: 408-284-2775 #### For Tech Support netcom@idt.com 480-763-2056 #### **Corporate Headquarters** Integrated Device Technology, Inc. 6024 Silver Creek Valley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) #### Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 5505 #### **Europe** IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851