The revision list can be viewed directly by clicking the title page. The revision list summarizes the locations of revisions and additions. Details should always be checked by referring to the relevant text. 16 ardware Manua # H8/3024 Group, H8/3024F-ZTAT™, H8/3026F-ZTAT™ Hardware Manual ## Renesas 16-Bit Single-Chip Microcomputer H8 Family/H8/300H Series H8/3024 HD6433024F, HD6433024TE, HD6433024FP H8/3026 HD6433026F, HD6433026TE, HD6433026FP H8/3024F HD64F3024F, HD64F3024TE, HD64F3024FP H8/3026F HD64F3026F, HD64F3026TE, HD64F3026FP Rev. 2.00 Revision Date: Sep 20, 2005 Renesas Technology www.renesas.com #### Keep safety first in your circuit designs! Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. - Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. ### **Preface** The H8/3024 Group is a high-performance single-chip microcomputer that integrates peripheral functions necessary for system configuration with an H8/300H CPU featuring a 32-bit internal architecture as its core. The on-chip peripheral functions include ROM, RAM, 16-bit timers, 8-bit timers, a programmable timing pattern controller (TPC), a watchdog timer (WDT), a serial communication interface (SCI), a D/A converter, an A/D converter, and I/O ports, providing an ideal configuration as a microcomputer for embedding in sophisticated control systems. Flash memory (F-ZTAT<sup>TM\*</sup>) and mask ROM are available as on-chip ROM, enabling users to respond quickly and flexibly to changing application specifications and the demands of the transition from initial to full-fledged volume production. Note: \* F-ZTAT is a trademark of Renesas Technology Corp. Intended Readership: This manual is intended for users undertaking the design of an application system using the H8/3024 Group. Readers using this manual require a basic knowledge of electrical circuits, logic circuits, and microcomputers. Purpose: The purpose of this manual is to give users an understanding of the hardware functions and electrical characteristics of the H8/3024 Group. Details of execution instructions can be found in the H8/300H Series Programming Manual, which should be read in conjunction with the present manual. #### Using this Manual: - For an overall understanding of the H8/3024 Group's functions Follow the Table of Contents. This manual is broadly divided into sections on the CPU, system control functions, peripheral functions, and electrical characteristics. - For a detailed understanding of CPU functions Refer to the separate publication H8/300H Series Programming Manual. Note on bit notation: Bits are shown in high-to-low order from left to right. - For a detailed understanding of a register when its name is known The addresses, bits, and initial values of the registers are summarized in appendix B, Internal I/O Registers. Related Material: The latest information is available at our Web Site. Please make sure that you have the most up-to-date information available. (http://www.renesas.com/eng/) Rev. 2.00 Sep 20, 2005 page iii of xxxviii #### User's Manuals on the H8/3024: | Manual Title | Document No. | |-----------------------------------|--------------| | H8/3024 Hardware Manual | This manual | | H8/300H Series Programming Manual | ADE-602-053 | ## Users manuals for development tools: | Manual Title | Document No. | |--------------------------------------------------------------------------------------------------------------|------------------| | H8S, H8/300 Series C/C++ Compiler, Assembler, Optimizing Linkage Editor User's Manual | REJ10B0058-0100H | | H8S, H8/300 Series Simulator/Debugger User's Manual | ADE-702-037 | | High-Performance Embedded Workshop User's Manual | ADE-702-201 | | H8S, H8/300 Series High-Performance Embedded Workshop,<br>High-Performance Debugging Interface User's Manual | ADE-702-231 | ## Application Note: | Manual Title | Document No. | |-----------------------------------------------------|-----------------| | H8/300H for CPU Application Note | ADE-502-033 | | H8/300H On-Chip Supporting Modules Application Note | REJ05B0522-0300 | | H8/300H Technical Q&A | REJ05B0521-0200 | # Comparison of H8/3024 Group Product Specifications There are four members of the H8/3024 Group: the H8/3024F-ZTAT and H8/3026F-ZTAT (all with on-chip flash memory), and the H8/3024 mask ROM version and H8/3026 mask ROM version. The specifications of these products are compared below. | | H8/3024F-ZTAT | H8/3026F-ZTAT | H8/3024 Mask ROM<br>Version | H8/3026 Mask ROM<br>Version | |-----------------------------------------------------------|-----------------------------------|-----------------------------------|---------------------------------------|-----------------------------------| | Product specifications | On-chip single-power | -supply flash memory | Mask RO | M version | | Product code | HD64F3024 | HD64F3026 | HD6433024 | HD6433026 | | Pin arrange-<br>ment | Se | e figures 1.2 and 1.3, Pi | n Arrangement, in sectio | n 1 | | RAM size | 4 kbytes | 8 kbytes | 4 kbytes | 8 kbytes | | ROM size | 128 kbytes | 256 kbytes | 128 kbytes | 256 kbytes | | Address | | Address update mo | de 1 or 2 selectable | 1 | | output<br>functions | | See 6.3.5, Address Out | put Method, in section 6 | | | Flash memory | See section 18, Flash<br>Memory | See section 17, Flash<br>Memory | _ | | | Electrical<br>characteristics<br>(operating<br>frequency) | | See section 21, Elec | trical Characteristics | | | | 2 to 25 MHz | | | | | Registers | See table B.1, C | | Group Internal I/O Registe<br>endix B | er Specifications, | | | See appendix B.2,<br>Address List | See appendix B.1,<br>Address List | See appendix B.2,<br>Address List | See appendix B.1,<br>Address List | ## Main Revisions for This Edition | Item | Page | Revision (See Manual for Details) | |------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | _ | All references to Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names changed to Renesas Technology Corp. | | | | Designation for categories changed from "series" to "group" | | 7.12.2 Register | 203, 204 | Description amended | | Descriptions | | $PB_3/TP_{11}/TMIO_3/\overline{CS}_4$ | | Table 7.23 Port B<br>Pin Functions<br>(Modes 1 to 5) | | Bits OIS3/2 and OS1/0 in 8TCSR3, bit CS4E in CSCR, bit NDER11 in NDERB, and bit PB <sub>3</sub> DDR select the pin function as follows. | | | | $PB_1/TP_9/TMIO_1/\overline{CS}_6$ | | | | Bits OIS3/2 and OS1/0 in 8TCSR1, bit CS6E in CSCR, bit NDER9 in NDERB, and bit PB <sub>1</sub> DDR select the pin function as follows. | | Table 7.24 Port B | 205, 206 | PB <sub>3</sub> /TP <sub>11</sub> /TMIO <sub>3</sub> | | Pin Functions (Modes 6 and 7) | | Bits OIS3/2 and OS1/0 in 8TCSR3, bit NDER11 in NDERB, and bit PB <sub>3</sub> DDR select the pin function as follows. | | | | PB <sub>1</sub> /TP <sub>9</sub> /TMIO <sub>1</sub> | | | | Bits OIS3/2 and OS1/0 in 8TCSR1, bit NDER9 in NDERB, and bit PB <sub>1</sub> DDR select the pin function as follows. | | 18.5.1 Boot Mode | 548 | Description amended | | | | After the transfer is completed, control branches to the start address (H'FFF520) of the programming control program area and the programming control program execution state is entered (flash memory programming/erasing can be performed). | | 21.2.6 Flash | 629, 630 | Table amended and note added | | Memory<br>Characteristics | | Item Symbol Min Typ Max Unit Notes | | | | Programming time* $^{4^2+^2}$ $^4$ $^4$ $^4$ $^4$ $^4$ $^4$ $^4$ $^4$ | | Table 21.19 Flash<br>Memory | | Erase time*¹ ∗³ ∗⁵ t <sub>E</sub> — 100 1200 ms/block Reprogramming count N <sub>WEC</sub> 100 ∗6 10,000 ∗² — Times | | Characteristics | | Data retention period $t_{ORP} = 10^{*8}$ — Years | | | | <ul> <li>Notes: 6. Minimum number of times at which all characteristics are guaranteed after reprogramming. (Reprogramming count from 1 to minimum value is guaranteed.)</li> <li>7. Reference characteristics at 25°C. (This is an indication that reprogramming operations can normally be performed up to this figure.)</li> <li>8. Data retention characteristics when reprogramming is performed correctly within the specification values, including the minimum data retention period.</li> </ul> | ## Contents | Section | on 1 | Overview | 1 | |---------|---------|------------------------------------------------|----| | 1.1 | Overv | iew | 1 | | 1.2 | Block | Diagram | 6 | | 1.3 | Pin De | escription | 7 | | | 1.3.1 | Pin Arrangement | 7 | | | 1.3.2 | Pin Functions | 10 | | | 1.3.3 | Pin Assignments in Each Mode | 15 | | 1.4 | Cautio | on on Crystal Resonator Connection | 18 | | Section | on 2 | CPU | 19 | | 2.1 | | iew | 19 | | | 2.1.1 | Features | 19 | | | 2.1.2 | Differences from H8/300 CPU | 20 | | 2.2 | CPU ( | Operating Modes | 20 | | 2.3 | | ss Space | 21 | | 2.4 | | er Configuration | 22 | | | 2.4.1 | Overview | 22 | | | 2.4.2 | General Registers | 23 | | | 2.4.3 | Control Registers | 24 | | | 2.4.4 | Initial CPU Register Values | 25 | | 2.5 | Data F | Formats | 26 | | | 2.5.1 | General Register Data Formats | 26 | | | 2.5.2 | Memory Data Formats | 27 | | 2.6 | Instruc | ction Set | 29 | | | 2.6.1 | Instruction Set Overview | 29 | | | 2.6.2 | Instructions and Addressing Modes | 30 | | | 2.6.3 | Tables of Instructions Classified by Function. | 31 | | | 2.6.4 | Basic Instruction Formats | 40 | | | 2.6.5 | Notes on Use of Bit Manipulation Instructions | 41 | | 2.7 | Addre | ssing Modes and Effective Address Calculation | 43 | | | 2.7.1 | Addressing Modes | 43 | | | 2.7.2 | Effective Address Calculation | 45 | | 2.8 | Proces | ssing States | 49 | | | 2.8.1 | Overview | 49 | | | 2.8.2 | Program Execution State | 49 | | | 2.8.3 | Exception-Handling State | 50 | | | 2.8.4 | Exception Handling Operation | 51 | | | 2.8.5 | Bus-Released State | 52 | | | 2.8.6 | Reset State | 53 | |------|---------|-----------------------------------------|----| | | 2.8.7 | Power-Down State | 53 | | 2.9 | Basic ( | Operational Timing | 53 | | | 2.9.1 | Overview | 53 | | | 2.9.2 | On-Chip Memory Access Timing | 54 | | | 2.9.3 | On-Chip Supporting Module Access Timing | 55 | | | 2.9.4 | Access to External Address Space | 56 | | Sect | ion 3 | MCU Operating Modes | 57 | | 3.1 | Overvi | ew | 57 | | | 3.1.1 | Operating Mode Selection | 57 | | | 3.1.2 | Register Configuration | 58 | | 3.2 | Mode | Control Register (MDCR) | 59 | | 3.3 | | n Control Register (SYSCR) | 60 | | 3.4 | Operat | ing Mode Descriptions | 62 | | | 3.4.1 | Mode 1 | 62 | | | 3.4.2 | Mode 2 | 62 | | | 3.4.3 | Mode 3 | 63 | | | 3.4.4 | Mode 4 | 63 | | | 3.4.5 | Mode 5 | 63 | | | 3.4.6 | Mode 6 | 63 | | | 3.4.7 | Mode 7 | 63 | | 3.5 | Pin Fu | nctions in Each Operating Mode | 64 | | 3.6 | Memo | ry Map in Each Operating Mode | 65 | | | 3.6.1 | Comparison of H8/3024 Group Memory Maps | 65 | | | 3.6.2 | Reserved Areas | 65 | | Sect | tion 4 | Exception Handling | 71 | | 4.1 | Overvi | ew | 71 | | | 4.1.1 | Exception Handling Types and Priority | 71 | | | 4.1.2 | Exception Handling Operation | 71 | | | 4.1.3 | Exception Vector Table | 72 | | 4.2 | Reset. | - | 74 | | | 4.2.1 | Overview | 74 | | | 4.2.2 | Reset Sequence | 74 | | | 4.2.3 | Interrupts after Reset | 77 | | 4.3 | Interru | pts | 77 | | 4.4 | | rstruction | 78 | | 4.5 | - | Status after Exception Handling | 79 | | 16 | | on Stack Heaga | 90 | | Secti | on 5 | Interrupt Controller | 83 | | |-------|-------------|------------------------------------------------------------------|-----|--| | 5.1 | Overv | <i>r</i> iew | 83 | | | | 5.1.1 | Features | 83 | | | | 5.1.2 | Block Diagram | 84 | | | | 5.1.3 | Pin Configuration | 85 | | | | 5.1.4 | Register Configuration | 85 | | | 5.2 | Regis | ter Descriptions | 85 | | | | 5.2.1 | System Control Register (SYSCR) | 85 | | | | 5.2.2 | Interrupt Priority Registers A and B (IPRA, IPRB) | 86 | | | | 5.2.3 | IRQ Status Register (ISR) | 92 | | | | 5.2.4 | IRQ Enable Register (IER) | 93 | | | | 5.2.5 | IRQ Sense Control Register (ISCR) | | | | 5.3 | Interr | upt Sources | 95 | | | | 5.3.1 | External Interrupts | 95 | | | | 5.3.2 | Internal Interrupts | 96 | | | | 5.3.3 | Interrupt Exception Handling Vector Table | 96 | | | 5.4 | Interr | upt Operation | 100 | | | | 5.4.1 | Interrupt Handling Process | 100 | | | | 5.4.2 | Interrupt Exception Handling Sequence | 105 | | | | 5.4.3 | Interrupt Response Time | 106 | | | 5.5 | Usage Notes | | | | | | 5.5.1 | Contention between Interrupt and Interrupt-Disabling Instruction | 107 | | | | 5.5.2 | Instructions that Inhibit Interrupts | 108 | | | | 5.5.3 | Interrupts during EEPMOV Instruction Execution | 108 | | | Secti | on 6 | Bus Controller | 109 | | | 6.1 | | ziew | | | | 0.1 | 6.1.1 | Features | | | | | 6.1.2 | Block Diagram | | | | | 6.1.3 | Pin Configuration | | | | | 6.1.4 | Register Configuration. | | | | 6.2 | | ter Descriptions | | | | | 6.2.1 | Bus Width Control Register (ABWCR) | | | | | 6.2.2 | Access State Control Register (ASTCR) | | | | | 6.2.3 | Wait Control Registers H and L (WCRH, WCRL) | | | | | 6.2.4 | Bus Release Control Register (BRCR) | | | | | 6.2.5 | Bus Control Register (BCR) | | | | | 6.2.6 | Chip Select Control Register (CSCR) | | | | | 6.2.7 | Address Control Register (ADRCR) | | | | 6.3 | | ation | | | | | 6.3.1 | Area Division | | | | | 6.3.2 | Bus Specifications | | |------|--------|---------------------------------|-----| | | 6.3.3 | Memory Interfaces | | | | 6.3.4 | Chip Select Signals | | | | 6.3.5 | Address Output Method | | | 6.4 | Basic | Bus Interface | | | | 6.4.1 | Overview | | | | 6.4.2 | Data Size and Data Alignment | | | | 6.4.3 | Valid Strobes | 132 | | | 6.4.4 | Memory Areas | 133 | | | 6.4.5 | Basic Bus Control Signal Timing | 134 | | | 6.4.6 | Wait Control | 141 | | 6.5 | Idle C | ycle | 143 | | | 6.5.1 | Operation | 143 | | | 6.5.2 | Pin States in Idle Cycle | 146 | | 6.6 | Bus A | rbiter | 146 | | | 6.6.1 | Operation | 147 | | 6.7 | Regist | er and Pin Input Timing | 149 | | | 6.7.1 | Register Write Timing | 149 | | | 6.7.2 | BREQ Pin Input Timing | 150 | | | | | | | Sect | tion 7 | I/O Ports | 151 | | 7.1 | Overv | iew | 151 | | 7.2 | Port 1 | | 155 | | | 7.2.1 | Overview | 155 | | | 7.2.2 | Register Descriptions | 156 | | 7.3 | Port 2 | | 158 | | | 7.3.1 | Overview | 158 | | | 7.3.2 | Register Descriptions | 159 | | 7.4 | Port 3 | | 162 | | | 7.4.1 | Overview | 162 | | | 7.4.2 | Register Descriptions | 162 | | 7.5 | Port 4 | | 164 | | | 7.5.1 | Overview | 164 | | | 7.5.2 | Register Descriptions | 165 | | 7.6 | Port 5 | | | | | 7.6.1 | Overview | 167 | | | 7.6.2 | Register Descriptions | | | 7.7 | | 8 | | | | 7.7.1 | Overview | | | | 772 | Register Descriptions | | | | 7.7.2 | Register Describtions | 1/4 | | | 7.8.1 | Overview | 175 | |------|---------|----------------------------------------------|-----| | | 7.8.2 | Register Description | 176 | | 7.9 | Port 8 | | 176 | | | 7.9.1 | Overview | 176 | | | 7.9.2 | Register Descriptions | 177 | | 7.10 | Port 9 | | 182 | | | 7.10.1 | Overview | 182 | | | 7.10.2 | Register Descriptions | 183 | | 7.11 | Port A. | | 187 | | | 7.11.1 | Overview | 187 | | | 7.11.2 | Register Descriptions | 189 | | 7.12 | Port B. | | 199 | | | 7.12.1 | Overview | 199 | | | 7.12.2 | Register Descriptions | 201 | | Sect | ion 8 | 16-Bit Timer | 207 | | 8.1 | | ew | | | | 8.1.1 | Features | 207 | | | 8.1.2 | Block Diagrams | | | | 8.1.3 | Pin Configuration | 212 | | | 8.1.4 | Register Configuration. | | | 8.2 | Registe | er Descriptions | | | | 8.2.1 | Timer Start Register (TSTR) | | | | 8.2.2 | Timer Synchro Register (TSNC) | 215 | | | 8.2.3 | Timer Mode Register (TMDR) | 217 | | | 8.2.4 | Timer Interrupt Status Register A (TISRA) | 219 | | | 8.2.5 | Timer Interrupt Status Register B (TISRB) | 222 | | | 8.2.6 | Timer Interrupt Status Register C (TISRC) | 225 | | | 8.2.7 | Timer Counters (16TCNT) | 227 | | | 8.2.8 | General Registers (GRA, GRB) | 228 | | | 8.2.9 | Timer Control Registers (16TCR) | 229 | | | 8.2.10 | Timer I/O Control Register (TIOR) | 231 | | | 8.2.11 | Timer Output Level Setting Register C (TOLR) | 233 | | 8.3 | CPU Ir | nterface | 235 | | | 8.3.1 | 16-Bit Accessible Registers | 235 | | | 8.3.2 | 8-Bit Accessible Registers | 237 | | 8.4 | Operati | on | 238 | | | 8.4.1 | Overview | 238 | | | 8.4.2 | Basic Functions | 239 | | | 8.4.3 | Synchronization | 246 | | | 8.4.4 | PWM Mode | 248 | | | 8.4.5 | Phase Counting Mode | 252 | |------|---------|----------------------------------------------------------------------------|-----| | | 8.4.6 | 16-Bit Timer Output Timing | | | 8.5 | | ipts | | | 0.5 | 8.5.1 | Setting of Status Flags | | | | 8.5.2 | Timing of Clearing of Status Flags | | | | 8.5.3 | Interrupt Sources. | | | 8.6 | | Notes | | | Sect | ion 9 | 8-Bit Timers | 271 | | 9.1 | | iew | | | | 9.1.1 | Features | 271 | | | 9.1.2 | Block Diagram | | | | 9.1.3 | Pin Configuration | | | | 9.1.4 | Register Configuration. | | | 9.2 | Regist | er Descriptions | | | | 9.2.1 | Timer Counters (8TCNT) | | | | 9.2.2 | Time Constant Registers A (TCORA) | | | | 9.2.3 | Time Constant Registers B (TCORB) | | | | 9.2.4 | Timer Control Register (8TCR) | | | | 9.2.5 | Timer Control/Status Registers (8TCSR) | 282 | | 9.3 | CPU I | nterface | 287 | | | 9.3.1 | 8-Bit Registers | 287 | | 9.4 | Opera | tion | 289 | | | 9.4.1 | 8TCNT Count Timing | 289 | | | 9.4.2 | Compare Match Timing | 290 | | | 9.4.3 | Input Capture Signal Timing | 291 | | | 9.4.4 | Timing of Status Flag Setting | 292 | | | 9.4.5 | Operation with Cascaded Connection | 294 | | | 9.4.6 | Input Capture Setting | 296 | | 9.5 | Interru | ıpt | 298 | | | 9.5.1 | Interrupt Sources | 298 | | | 9.5.2 | A/D Converter Activation | 299 | | 9.6 | 8-Bit | Fimer Application Example | 299 | | 9.7 | Usage | Notes | 300 | | | 9.7.1 | Contention between 8TCNT Write and Clear | 300 | | | 9.7.2 | Contention between 8TCNT Write and Increment | 301 | | | 9.7.3 | Contention between TCOR Write and Compare Match | | | | 9.7.4 | Contention between TCOR Read and Input Capture | 303 | | | 9.7.5 | Contention between Counter Clearing by Input Capture and Counter Increment | 304 | | | 9.7.6 | Contention between TCOR Write and Input Capture | 305 | | | 9.7.7 | Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode | | |-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | | (Cascaded Connection) | 306 | | | 9.7.8 | Contention between Compare Matches A and B | 307 | | | 9.7.9 | 8TCNT Operation and Internal Clock Source Switchover | 307 | | Secti | ion 10 | Programmable Timing Pattern Controller (TPC) | 311 | | 10.1 | Overvi | ew | 311 | | | 10.1.1 | Features | 311 | | | 10.1.2 | Block Diagram | 312 | | | 10.1.3 | Pin Configuration | 313 | | | 10.1.4 | Register Configuration. | 314 | | 10.2 | Registe | er Descriptions | 315 | | | 10.2.1 | Port A Data Direction Register (PADDR) | 315 | | | 10.2.2 | Port A Data Register (PADR) | 315 | | | | Port B Data Direction Register (PBDDR) | | | | | Port B Data Register (PBDR) | | | | | Next Data Register A (NDRA) | | | | | Next Data Register B (NDRB) | | | | | Next Data Enable Register A (NDERA) | | | | | Next Data Enable Register B (NDERB) | | | | | TPC Output Control Register (TPCR) | | | | | TPC Output Mode Register (TPMR) | | | 10.3 | | ion | | | | | Overview | | | | | Output Timing | | | | | Normal TPC Output | | | | | Non-Overlapping TPC Output | | | | | TPC Output Triggering by Input Capture | | | 10.4 | | Notes | | | | _ | Operation of TPC Output Pins | | | | | Note on Non-Overlapping Output | | | Secti | ion 11 | Watchdog Timer | 337 | | | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration. | | | 11.2 | | Progression Comparation and Comparation and Progression Comparation Comparatio | | | | _ | Timer Counter (TCNT) | | | | | Timer Control/Status Register (TCSR). | | | | 11.2.3 | Reset Control/Status Register (RSTCSR) | 342 | |-------|---------|------------------------------------------------------|-----| | | 11.2.4 | Notes on Register Access | 344 | | 11.3 | Operati | on | 346 | | | 11.3.1 | Watchdog Timer Operation | 346 | | | | Interval Timer Operation | | | | 11.3.3 | Timing of Setting of Overflow Flag (OVF) | 347 | | | 11.3.4 | Timing of Setting of Watchdog Timer Reset Bit (WRST) | | | 11.4 | | pts | | | 11.5 | Usage 1 | Notes | 349 | | | | | | | Secti | on 12 | Serial Communication Interface | 351 | | 12.1 | Overvio | ew | 351 | | | 12.1.1 | Features | 351 | | | 12.1.2 | Block Diagram | 353 | | | 12.1.3 | Pin Configuration | 354 | | | 12.1.4 | Register Configuration | 355 | | 12.2 | Registe | er Descriptions | 356 | | | 12.2.1 | Receive Shift Register (RSR) | 356 | | | 12.2.2 | Receive Data Register (RDR) | 356 | | | 12.2.3 | Transmit Shift Register (TSR) | 357 | | | 12.2.4 | Transmit Data Register (TDR) | 357 | | | 12.2.5 | Serial Mode Register (SMR) | 358 | | | | Serial Control Register (SCR) | | | | 12.2.7 | | | | | 12.2.8 | Bit Rate Register (BRR) | 372 | | 12.3 | | ion | | | | - | Overview | | | | 12.3.2 | Operation in Asynchronous Mode | 383 | | | | Multiprocessor Communication | | | | | Synchronous Operation | | | 12.4 | SCI Int | errupts | 408 | | 12.5 | | Notes | | | | _ | Notes on Use of SCI | | | | | | | | Secti | on 13 | Smart Card Interface | 415 | | 13.1 | Overvio | ew | 415 | | | 13.1.1 | Features | 415 | | | 13.1.2 | Block Diagram | 416 | | | | Pin Configuration | | | | | Register Configuration. | | | 13.2 | | er Descriptions | | | | | | | | | 13.2.1 | Smart Card Mode Register (SCMR) | 418 | |-------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | | 13.2.2 | Serial Status Register (SSR) | 420 | | | 13.2.3 | Serial Mode Register (SMR) | 421 | | | 13.2.4 | Serial Control Register (SCR) | 422 | | 13.3 | Operat | ion | 423 | | | 13.3.1 | Overview | 423 | | | 13.3.2 | Pin Connections | 423 | | | 13.3.3 | Data Format | 424 | | | 13.3.4 | Register Settings | 426 | | | 13.3.5 | Clock | 428 | | | 13.3.6 | Transmitting and Receiving Data | 430 | | 13.4 | Usage | Notes | 437 | | Secti | ion 14 | A/D Converter | 441 | | 14.1 | | ew | | | | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration. | | | 14.2 | | Progression Configuration Configuration Progression Configuration Config | | | 12 | _ | A/D Data Registers A to D (ADDRA to ADDRD) | | | | | A/D Control/Status Register (ADCSR) | | | | | A/D Control Register (ADCR) | | | 14.3 | | nterface | | | 14.4 | | ion | | | 1 | - | Single Mode (SCAN = 0) | | | | | Scan Mode (SCAN = 1) | | | | | Input Sampling and A/D Conversion Time | | | | | External Trigger Input Timing | | | 14.5 | | pts | | | 14.6 | | Notes | | | Secti | ion 15 | D/A Converter | 163 | | | | ew | | | 13.1 | | Features | | | | | Block Diagram | | | | | Pin Configuration | | | | | Register Configuration | | | 15.2 | | er Descriptions | | | 13.4 | | D/A Data Registers 0 and 1 (DADR0, DADR1) | | | | | D/A Control Register (DACR) | | | | 13.4.2 | D/A COMO REGISIEI (DACK) | 400 | | | 15.2.3 | D/A Standby Control Register (DASTCR) | 468 | |-------|---------|------------------------------------------|-----| | 15.3 | | ion | | | 15.4 | - | ıtput Control | | | | | | | | Secti | on 16 | RAM | 471 | | 16.1 | Overvi | ew | 471 | | | 16.1.1 | Block Diagram | 472 | | | 16.1.2 | Register Configuration. | 472 | | 16.2 | System | Control Register (SYSCR) | 473 | | 16.3 | Operati | ion | 474 | | Coati | on 17 | Elash Mamary [H9/2026E 7TAT Varsion] | 475 | | 17.1 | | Flash Memory [H8/3026F-ZTAT Version] | | | | | ew | | | 17.2 | | S | | | | | Block Diagram | | | | | Pin Configuration | | | 17.0 | | Register Configuration. | | | 17.3 | _ | er Descriptions | | | | | Flash Memory Control Register 1 (FLMCR1) | | | | | Flash Memory Control Register 2 (FLMCR2) | | | | | Erase Block Register 1 (EBR1) | | | | | Erase Block Register 2 (EBR2) | | | | | RAM Control Register (RAMCR) | | | 17.4 | | ew of Operation | | | | | Mode Transitions | | | | | On-Board Programming Modes | | | | | Flash Memory Emulation in RAM | | | | | Block Configuration | | | 17.5 | | ard Programming Mode | | | | | Boot Mode | | | | | User Program Mode | | | 17.6 | | Memory Programming/Erasing | | | | | Program Mode | | | | | Program-Verify Mode | | | | | Erase Mode | | | | | Erase-Verify Mode | | | 17.7 | | Memory Protection | | | | | Hardware Protection | | | | | Software Protection | | | | | Error Protection | | | 17.8 | Flash N | Memory Emulation in RAM | 515 | | | | | | | 17.9 | NMI In | put Disabling Conditions | 518 | |-------|---------|--------------------------------------------------------------------------|-----| | 17.10 | Flash N | Memory PROM Mode | 519 | | | | Socket Adapters and Memory Map | | | | | Notes on Use of PROM Mode | | | 17.11 | | Memory Programming and Erasing Precautions | | | | | ROM (H8/3026 Mask ROM Version) Overview | | | | 17.12.1 | Block Diagram | 526 | | 17.13 | Notes o | on Ordering Mask ROM Version Chip | 527 | | 17.14 | Notes v | when Converting the F-ZTAT Application Software to the Mask ROM Versions | 528 | | Secti | on 18 | Flash Memory [H8/3024F-ZTAT Version] | 529 | | 18.1 | | ew | | | 18.2 | | 98 | | | | 18.2.1 | Block Diagram | 531 | | | | Pin Configuration | | | | | Register Configuration | | | 18.3 | | er Descriptions | | | | 18.3.1 | Flash Memory Control Register 1 (FLMCR1) | 533 | | | | Flash Memory Control Register 2 (FLMCR2) | | | | 18.3.3 | Erase Block Register (EBR) | 538 | | | 18.3.4 | RAM Control Register (RAMCR) | 539 | | 18.4 | Overvio | ew of Operation | 541 | | | 18.4.1 | Mode Transitions | 541 | | | 18.4.2 | On-Board Programming Modes | 543 | | | 18.4.3 | Flash Memory Emulation in RAM | 545 | | | 18.4.4 | Block Configuration | 546 | | 18.5 | On-Boa | ard Programming Mode | 547 | | | 18.5.1 | Boot Mode | 548 | | | 18.5.2 | User Program Mode | 553 | | 18.6 | Flash N | Memory Programming/Erasing | 555 | | | 18.6.1 | Program Mode | 557 | | | 18.6.2 | Program-Verify Mode | 557 | | | 18.6.3 | Erase Mode | 562 | | | 18.6.4 | Erase-Verify Mode | 563 | | 18.7 | Flash N | Memory Protection | 565 | | | 18.7.1 | Hardware Protection | 565 | | | 18.7.2 | Software Protection | 566 | | | 18.7.3 | Error Protection | 567 | | 18.8 | Flash N | Memory Emulation in RAM | 569 | | 18.9 | NMI In | put Disabling Conditions | 570 | | 18.10 | Flash N | Memory PROM Mode | 571 | | | | Socket Adapters and Memory Map | | |-------|---------|--------------------------------------------------------------------------|-----| | | | 2 Notes on Use of PROM Mode | | | | | Memory Programming and Erasing Precautions | | | 18.12 | Notes | when Converting the F-ZTAT Application Software to the Mask ROM Versions | 579 | | Secti | ion 19 | Clock Pulse Generator | 581 | | 19.1 | Overvi | ew | 581 | | | 19.1.1 | Block Diagram | 582 | | 19.2 | Oscilla | tor Circuit | 583 | | | 19.2.1 | Connecting a Crystal Resonator | 583 | | | 19.2.2 | External Clock Input | 585 | | 19.3 | Duty A | djustment Circuit | 587 | | 19.4 | Prescal | ers | 587 | | 19.5 | Freque | ncy Divider | 588 | | | 19.5.1 | Register Configuration | 588 | | | 19.5.2 | Division Control Register (DIVCR) | 588 | | | 19.5.3 | Usage Notes | 589 | | Secti | ion 20 | Power-Down State | 591 | | 20.1 | Overvi | ew | 591 | | 20.2 | Registe | er Configuration | 593 | | | 20.2.1 | System Control Register (SYSCR) | 593 | | | 20.2.2 | Module Standby Control Register H (MSTCRH) | 595 | | | 20.2.3 | Module Standby Control Register L (MSTCRL) | 596 | | 20.3 | Sleep N | Mode | 598 | | | 20.3.1 | Transition to Sleep Mode | 598 | | | 20.3.2 | Exit from Sleep Mode | 598 | | 20.4 | Softwa | re Standby Mode | 598 | | | 20.4.1 | Transition to Software Standby Mode | 598 | | | 20.4.2 | Exit from Software Standby Mode | 599 | | | 20.4.3 | Selection of Waiting Time for Exit from Software Standby Mode | 599 | | | 20.4.4 | Sample Application of Software Standby Mode | 601 | | | 20.4.5 | Usage Notes | 601 | | 20.5 | Hardw | are Standby Mode | 602 | | | 20.5.1 | Transition to Hardware Standby Mode | 602 | | | 20.5.2 | Exit from Hardware Standby Mode | 602 | | | 20.5.3 | Timing for Hardware Standby Mode | 603 | | 20.6 | Module | e Standby Function | 604 | | | 20.6.1 | Module Standby Timing | 604 | | | 20.6.2 | Read/Write in Module Standby | | | | 20.6.3 | Usage Notes | 604 | | 20.7 | System Clock Output Disabling Function | 605 | |-------|-------------------------------------------------------------------------------|-----| | Secti | ion 21 Electrical Characteristics | 607 | | 21.1 | Electrical Characteristics of H8/3024 Mask ROM Version | | | | and H8/3026 Mask ROM Version | 60 | | | 21.1.1 Absolute Maximum Ratings | 607 | | | 21.1.2 DC Characteristics | 608 | | | 21.1.3 AC Characteristics | 61 | | | 21.1.4 A/D Conversion Characteristics | 616 | | | 21.1.5 D/A Conversion Characteristics | 61 | | 21.2 | Electrical Characteristics of H8/3024F-ZTAT Version and H8/3026F-ZTAT Version | 618 | | | 21.2.1 Absolute Maximum Ratings | 618 | | | 21.2.2 DC Characteristics | | | | 21.2.3 AC Characteristics | 622 | | | 21.2.4 A/D Conversion Characteristics | 62 | | | 21.2.5 D/A Conversion Characteristics | 628 | | | 21.2.6 Flash Memory Characteristics | 629 | | 21.3 | Operational Timing | 63 | | | 21.3.1 Clock Timing | 63 | | | 21.3.2 Control Signal Timing | 632 | | | 21.3.3 Bus Timing | 633 | | | 21.3.4 TPC and I/O Port Timing | 637 | | | 21.3.5 Timer Input/Output Timing | 637 | | | 21.3.6 SCI Input/Output Timing | 638 | | Appe | endix A Instruction Set | 639 | | A.1 | Instruction List | | | A.2 | Operation Code Maps | 654 | | A.3 | Number of States Required for Execution | | | Appe | endix B Internal I/O Registers | 667 | | B.1 | Address List (H8/3026F-ZTAT, H8/3026 Mask ROM Version) | | | B.2 | Address List (H8/3024F-ZTAT, H8/3024 Mask ROM Version) | | | B.3 | Functions | 688 | | Appe | endix C I/O Port Block Diagrams | 754 | | C.1 | Port 1 Block Diagram | | | C.2 | Port 2 Block Diagram | | | C.3 | Port 3 Block Diagram | | | C.4 | Port 4 Block Diagram | 75 | | C.5 | Port 5 Block Diagram | 758 | | C.6 | Port 6 Blo | ock Diagrams | 759 | |------|------------|----------------------------------------------------------------------|-----| | C.7 | Port 7 Blo | ock Diagrams | 764 | | C.8 | Port 8 Blo | ock Diagrams | 765 | | C.9 | Port 9 Blo | ock Diagrams | 769 | | C.10 | Port A Bl | ock Diagrams | 775 | | C.11 | Port B Bl | ock Diagrams | 778 | | | | | | | | | Pin States | | | D.1 | Port State | es in Each Mode | 784 | | D.2 | Pin States | s at Reset | 789 | | | | | | | Appe | endix E | Timing of Transition to and Recovery | | | | | from Hardware Standby Mode | 792 | | | | | | | Appe | endix F | Product Code Lineup | 793 | | | | | | | Appe | endix G | Package Dimensions | 794 | | | | G CATO GOOTE G L D L G CG CG | | | | | Comparison of H8/300H Series Product Specifications | | | H.1 | Comparis | son of Pin Functions of 100-Pin Package Products (FP-100B, TFP-100B) | 797 | # Figures | Section 1 | Overview | | |-------------|------------------------------------------------------------------|-------| | Figure 1.1 | Block Diagram | 6 | | Figure 1.2 | Pin Arrangement of H8/3024F-ZTAT, H8/3026F-ZTAT, | | | | H8/3024 Mask ROM Version, and H8/3026 Mask ROM Version | | | | (FP-100B or TFP-100B Package, Top View) | 8 | | Figure 1.3 | Pin Arrangement of H8/3024F-ZTAT, H8/3026F-ZTAT, | | | | H8/3024 Mask ROM Version, and H8/3026 Mask ROM Version | | | | (FP-100A Package, Top View) | 9 | | Section 2 | CPU | | | Figure 2.1 | CPU Operating Modes | 20 | | Figure 2.2 | Memory Map | 21 | | Figure 2.3 | CPU Registers | 22 | | Figure 2.4 | Usage of General Registers | 23 | | Figure 2.5 | Stack | 24 | | Figure 2.6 | General Register Data Formats | 26 | | Figure 2.7 | General Register Data Formats | 27 | | Figure 2.8 | Memory Data Formats | 28 | | Figure 2.9 | Instruction Formats | 41 | | Figure 2.10 | Memory-Indirect Branch Address Specification | 45 | | Figure 2.11 | Processing States | 49 | | Figure 2.12 | • | 50 | | Figure 2.13 | State Transitions | 51 | | Figure 2.14 | | 52 | | Figure 2.15 | On-Chip Memory Access Cycle | 54 | | Figure 2.16 | | 54 | | Figure 2.17 | | 55 | | Figure 2.18 | Pin States during Access to On-Chip Supporting Modules | 55 | | Section 3 | MCU Operating Modes | | | Figure 3.1 | Memory Map of H8/3024F-ZTAT and H8/3024 Mask ROM Version in Each | | | | Operating Mode | 66 | | Figure 3.2 | Memory Map of H8/3026F-ZTAT and H8/3026 Mask ROM Version in Each | | | | Operating Mode | 68 | | Section 4 | Exception Handling | | | Figure 4.1 | Exception Sources | 72 | | Figure 4.2 | Reset Sequence (Modes 1 and 3) | 75 | | | Rev. 2.00 Sep 20, 2005 page xxiii of xx | xviii | | Figure 4.3 | Reset Sequence (Modes 2 and 4) | 76 | |-------------|-------------------------------------------------------------------|-----| | Figure 4.4 | Reset Sequence (Mode 6) | 77 | | Figure 4.5 | Interrupt Sources and Number of Interrupts | 78 | | Figure 4.6 | Stack after Completion of Exception Handling | 79 | | Figure 4.7 | Operation when SP Value is Odd | 81 | | Section 5 | Interrupt Controller | | | Figure 5.1 | Interrupt Controller Block Diagram | 84 | | Figure 5.2 | Block Diagram of Interrupts IRQ <sub>0</sub> to IRQ <sub>5</sub> | 95 | | Figure 5.3 | Timing of Setting of IRQnF | 96 | | Figure 5.4 | Process Up to Interrupt Acceptance when UE = 1 | 101 | | Figure 5.5 | Interrupt Masking State Transitions (Example) | 103 | | Figure 5.6 | Process Up to Interrupt Acceptance when UE = 0 | 104 | | Figure 5.7 | Interrupt Exception Handling Sequence | 105 | | Figure 5.8 | Contention between Interrupt and Interrupt-Disabling Instruction | 107 | | Section 6 | Bus Controller | | | Figure 6.1 | Block Diagram of Bus Controller | 110 | | Figure 6.2 | Access Area Map for Each Operating Mode | | | Figure 6.3 | Memory Map in 16-Mbyte Mode | | | | (H8/3024F-ZTAT, H8/3024 Mask ROM Verion) (1) | 125 | | Figure 6.3 | Memory Map in 16-Mbyte Mode | | | | (H8/3026F-ZTAT, H8/3026 Mask ROM Verion) (2) | 126 | | Figure 6.4 | $\overline{\text{CS}}$ n Signal Output Timing (n = 0 to 7) | 129 | | Figure 6.5 | Sample Address Output in Each Address Update Mode | | | | (Basic Bus Interface, 3-State Space) | 130 | | Figure 6.6 | Access Sizes and Data Alignment Control (8-Bit Access Area) | 131 | | Figure 6.7 | Access Sizes and Data Alignment Control (16-Bit Access Area) | 132 | | Figure 6.8 | Bus Control Signal Timing for 8-Bit, Three-State-Access Area | 134 | | Figure 6.9 | Bus Control Signal Timing for 8-Bit, Two-State-Access Area | 135 | | Figure 6.10 | Bus Control Signal Timing for 16-Bit, Three-State-Access Area (1) | | | | (Byte Access to Even Address) | 136 | | Figure 6.11 | Bus Control Signal Timing for 16-Bit, Three-State-Access Area (2) | | | | (Byte Access to Odd Address) | 137 | | Figure 6.12 | Bus Control Signal Timing for 16-Bit, Three-State-Access Area (3) | | | | (Word Access) | 138 | | Figure 6.13 | Bus Control Signal Timing for 16-Bit, Two-State-Access Area (1) | | | | (Byte Access to Even Address) | 139 | | Figure 6.14 | Bus Control Signal Timing for 16-Bit, Two-State-Access Area (2) | | | | (Byte Access to Odd Address) | 140 | | Figure 6.15 | Bus Control Signal Timing for 16-Bit, Two-State-Access Area (3) | | |---------------|------------------------------------------------------------------------|-----| | | (Word Access) | 141 | | Figure 6.16 | Example of Wait State Insertion Timing | 142 | | Figure 6.17 | Example of Idle Cycle Operation (ICIS1 = 1) | 143 | | Figure 6.18 | Example of Idle Cycle Operation (ICIS0 = 1) | 144 | | Figure 6.19 | Example of Idle Cycle Operation | | | Figure 6.20 | Example of External Bus Master Operation | 148 | | Figure 6.21 | ASTCR Write Timing | 149 | | Figure 6.22 | DDR Write Timing | 149 | | Figure 6.23 | BRCR Write Timing | 150 | | Section 7 I/O | O Ports | | | Figure 7.1 | Port 1 Pin Configuration | 155 | | Figure 7.2 | Port 2 Pin Configuration | 158 | | Figure 7.3 | Port 3 Pin Configuration | 162 | | Figure 7.4 | Port 4 Pin Configuration | 164 | | Figure 7.5 | Port 5 Pin Configuration | | | Figure 7.6 | Port 6 Pin Configuration | 171 | | Figure 7.7 | Port 7 Pin Configuration | 175 | | Figure 7.8 | Port 8 Pin Configuration | 177 | | Figure 7.9 | Port 9 Pin Configuration | 182 | | Figure 7.10 | Port A Pin Configuration | 188 | | Figure 7.11 | Port B Pin Configuration | 200 | | Section 8 16 | -Bit Timer | | | Figure 8.1 | 16-bit timer Block Diagram (Overall) | 209 | | Figure 8.2 | Block Diagram of Channels 0 and 1 | 210 | | Figure 8.3 | Block Diagram of Channel 2 | 211 | | Figure 8.4 | 16TCNT Access Operation [CPU → 16TCNT (Word)] | 235 | | Figure 8.5 | Access to Timer Counter (CPU Reads 16TCNT, Word) | 235 | | Figure 8.6 | Access to Timer Counter H (CPU Writes to 16TCNTH, Upper Byte) | 236 | | Figure 8.7 | Access to Timer Counter L (CPU Writes to 16TCNTL, Lower Byte) | 236 | | Figure 8.8 | Access to Timer Counter H (CPU Reads 16TCNTH, Upper Byte) | 236 | | Figure 8.9 | Access to Timer Counter L (CPU Reads 16TCNTL, Lower Byte) | | | Figure 8.10 | 16TCR Access (CPU Writes to 16TCR) | | | Figure 8.11 | 16TCR Access (CPU Reads 16TCR) | 238 | | Figure 8.12 | Counter Setup Procedure (Example) | 239 | | Figure 8.13 | Free-Running Counter Operation | | | Figure 8.14 | Periodic Counter Operation | | | Figure 8.15 | Count Timing for Internal Clock Sources | | | Figure 8.16 | Count Timing for External Clock Sources (when Both Edges are Detected) | 242 | | Figure 8.17 | Setup Procedure for Waveform Output by Compare Match (Example) | 242 | |---------------|----------------------------------------------------------------------------|-----| | Figure 8.18 | 0 and 1 Output (TOA = 1, TOB = 0) | 243 | | Figure 8.19 | Toggle Output (TOA = 1, TOB = 0) | 243 | | Figure 8.20 | Output Compare Output Timing | 244 | | Figure 8.21 | Setup Procedure for Input Capture (Example) | 245 | | Figure 8.22 | Input Capture (Example) | 245 | | Figure 8.23 | Input Capture Signal Timing | 246 | | Figure 8.24 | Setup Procedure for Synchronization (Example) | 247 | | Figure 8.25 | Synchronization (Example) | 248 | | Figure 8.26 | Setup Procedure for PWM Mode (Example) | 249 | | Figure 8.27 | PWM Mode (Example 1) | 250 | | Figure 8.28 | PWM Mode (Example 2) | 251 | | Figure 8.29 | Setup Procedure for Phase Counting Mode (Example) | 252 | | Figure 8.30 | Operation in Phase Counting Mode (Example) | 253 | | Figure 8.31 | Phase Difference, Overlap, and Pulse Width in Phase Counting Mode | 253 | | Figure 8.32 | Timing for Setting 16-Bit Timer Output Level by Writing to TOLR | 254 | | Figure 8.33 | Timing of Setting of IMFA and IMFB by Compare Match | 255 | | Figure 8.34 | Timing of Setting of IMFA and IMFB by Input Capture | 256 | | Figure 8.35 | Timing of Setting of OVF | | | Figure 8.36 | Timing of Clearing of Status Flags | 257 | | Figure 8.37 | Contention between 16TCNT Write and Clear | 259 | | Figure 8.38 | Contention between 16TCNT Word Write and Increment | 260 | | Figure 8.39 | Contention between 16TCNT Byte Write and Increment | 261 | | Figure 8.40 | Contention between General Register Write and Compare Match | | | Figure 8.41 | Contention between 16TCNT Write and Overflow | | | Figure 8.42 | Contention between General Register Read and Input Capture | 264 | | Figure 8.43 | Contention between Counter Clearing by Input Capture and Counter Increment | 265 | | Figure 8.44 | Contention between General Register Write and Input Capture | 266 | | Section 9 8-1 | Bit Timers | | | Figure 9.1 | Block Diagram of 8-Bit Timer Unit (Two Channels: Group 0) | 273 | | Figure 9.2 | 8TCNT Access Operation (CPU Writes to 8TCNT, Word) | 287 | | Figure 9.3 | 8TCNT Access Operation (CPU Reads 8TCNT, Word) | 287 | | Figure 9.4 | 8TCNT0 Access Operation (CPU Writes to 8TCNT0, Upper Byte) | 288 | | Figure 9.5 | 8TCNT1 Access Operation (CPU Writes to 8TCNT1, Lower Byte) | 288 | | Figure 9.6 | 8TCNT0 Access Operation (CPU Reads 8TCNT0, Upper Byte) | 288 | | Figure 9.7 | 8TCNT1 Access Operation (CPU Reads 8TCNT1, Lower Byte) | 288 | | Figure 9.8 | Count Timing for Internal Clock Input | 289 | | Figure 9.9 | Count Timing for External Clock Input (Both-Edge Detection) | 290 | | Figure 9.10 | Timing of Timer Output | 290 | | Figure 9.11 | Timing of Clear by Compare Match | 291 | | | | | | Figure 9.12 | Timing of Clear by Input Capture | 291 | |--------------|----------------------------------------------------------------------------|-----| | Figure 9.13 | Timing of Input Capture Input Signal | | | Figure 9.14 | CMF Flag Setting Timing when Compare Match Occurs | 292 | | Figure 9.15 | CMFB Flag Setting Timing when Input Capture Occurs | 293 | | Figure 9.16 | Timing of OVF Setting | 293 | | Figure 9.17 | Example of Pulse Output | 299 | | Figure 9.18 | Contention between 8TCNT Write and Clear | 300 | | Figure 9.19 | Contention between 8TCNT Write and Increment | 301 | | Figure 9.20 | Contention between TCOR Write and Compare Match | 302 | | Figure 9.21 | Contention between TCOR Read and Input Capture | 303 | | Figure 9.22 | Contention between Counter Clearing by Input Capture and Counter Increment | 304 | | Figure 9.23 | Contention between TCOR Write and Input Capture | 305 | | Figure 9.24 | Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode . | 306 | | Section 10 F | Programmable Timing Pattern Controller (TPC) | | | Figure 10.1 | TPC Block Diagram | 312 | | Figure 10.2 | TPC Output Operation | 328 | | Figure 10.3 | Timing of Transfer of Next Data Register Contents and Output (Example) | 329 | | Figure 10.4 | Setup Procedure for Normal TPC Output (Example) | 330 | | Figure 10.5 | Normal TPC Output Example (Five-Phase Pulse Output) | 331 | | Figure 10.6 | Setup Procedure for Non-Overlapping TPC Output (Example) | 332 | | Figure 10.7 | Non-Overlapping TPC Output Example | | | | (Four-Phase Complementary Non-Overlapping Pulse Output) | 333 | | Figure 10.8 | TPC Output Triggering by Input Capture (Example) | 334 | | Figure 10.9 | Non-Overlapping TPC Output | | | Figure 10.10 | Non-Overlapping Operation and NDR Write Timing | 336 | | Section 11 V | Vatchdog Timer | | | Figure 11.1 | WDT Block Diagram | 338 | | Figure 11.2 | Format of Data Written to TCNT and TCSR | 344 | | Figure 11.3 | Format of Data Written to RSTCSR | 345 | | Figure 11.4 | Operation in Watchdog Timer Mode | 346 | | Figure 11.5 | Interval Timer Operation | 347 | | Figure 11.6 | Timing of Setting of OVF | | | Figure 11.7 | Timing of Setting of WRST Bit and Internal Reset | 348 | | Figure 11.8 | Contention between TCNT Write and Count up | 349 | | Section 12 S | Serial Communication Interface | | | Figure 12.1 | SCI Block Diagram | 353 | | Figure 12.2 | Data Format in Asynchronous Communication | | | | (Example: 8-Bit Data with Parity and 2 Stop Bits) | 383 | | Figure 12.3 | Phase Relationship between Output Clock and Serial Data | | |--------------|----------------------------------------------------------------------------|-----| | | (Asynchronous Mode) | 385 | | Figure 12.4 | Sample Flowchart for SCI Initialization | 386 | | Figure 12.5 | Sample Flowchart for Transmitting Serial Data | 387 | | Figure 12.6 | Example of SCI Transmit Operation in Asynchronous Mode | | | | (8-Bit Data with Parity and One Stop Bit) | 388 | | Figure 12.7 | Sample Flowchart for Receiving Serial Data | 389 | | Figure 12.8 | Example of SCI Receive Operation (8-Bit Data with Parity and One Stop Bit) | 392 | | Figure 12.9 | Example of Communication among Processors using Multiprocessor Format | | | | (Sending Data H'AA to Receiving Processor A) | 393 | | Figure 12.10 | Sample Flowchart for Transmitting Multiprocessor Serial Data | 394 | | Figure 12.11 | Example of SCI Transmit Operation | | | | (8-Bit Data with Multiprocessor Bit and One Stop Bit) | 395 | | Figure 12.12 | Sample Flowchart for Receiving Multiprocessor Serial Data | 396 | | Figure 12.13 | Example of SCI Receive Operation | | | | (8-Bit Data with Multiprocessor Bit and One Stop Bit) | 398 | | Figure 12.14 | Data Format in Synchronous Communication | 399 | | Figure 12.15 | Sample Flowchart for SCI Initialization | 401 | | Figure 12.16 | Sample Flowchart for Serial Transmitting | 402 | | Figure 12.17 | Example of SCI Transmit Operation | 403 | | Figure 12.18 | Sample Flowchart for Serial Receiving | 404 | | Figure 12.19 | Example of SCI Receive Operation | 406 | | Figure 12.20 | Sample Flowchart for Simultaneous Serial Transmitting and Receiving | 407 | | Figure 12.21 | Receive Data Sampling Timing in Asynchronous Mode | 410 | | Figure 12.22 | Example of Synchronous Transmission | | | Figure 12.23 | Operation when Switching from SCK Pin Function to Port Pin Function | 412 | | Figure 12.24 | Operation when Switching from SCK Pin Function to Port Pin Function | | | | (Example of Preventing Low-Level Output) | 413 | | Section 13 S | mart Card Interface | | | Figure 13.1 | Block Diagram of Smart Card Interface | | | Figure 13.2 | Smart Card Interface Connection Diagram | | | Figure 13.3 | Smart Card Interface Data Format | 425 | | Figure 13.4 | Timing of TEND Flag Setting | | | Figure 13.5 | Sample Transmission Processing Flowchart | 432 | | Figure 13.6 | Relation Between Transmit Operation and Internal Registers | 433 | | Figure 13.7 | Timing of TEND Flag Setting | | | Figure 13.8 | Sample Reception Processing Flowchart | 434 | | Figure 13.9 | Timing for Fixing Cock Output | | | Figure 13.10 | Procedure for Stopping and Restarting the Clock | | | Figure 13.11 | Receive Data Sampling Timing in Smart Card Interface Mode | 437 | | Figure 13.12 | Retransmission in SCI Receive Mode | 439 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------| | Figure 13.13 | Retransmission in SCI Transmit Mode | 440 | | | | | | Section 14 A | /D Converter | | | Figure 14.1 | A/D Converter Block Diagram | . 442 | | Figure 14.2 | A/D Data Register Access Operation (Reading H'AA40) | 450 | | Figure 14.3 | Example of A/D Converter Operation (Single Mode, Channel 1 Selected) | 452 | | Figure 14.4 | Example of A/D Converter Operation (Scan Mode, Channels AN <sub>0</sub> to AN <sub>2</sub> | | | | Selected) | 454 | | Figure 14.5 | A/D Conversion Timing | 455 | | Figure 14.6 | External Trigger Input Timing. | 456 | | Figure 14.7 | Example of Analog Input Protection Circuit | 458 | | Figure 14.8 | Analog Input Pin Equivalent Circuit | 458 | | Figure 14.9 | A/D Converter Accuracy Definitions (1) | 460 | | Figure 14.10 | A/D Converter Accuracy Definitions (2) | 460 | | Figure 14.11 | Analog Input Circuit (Example) | 461 | | | | | | Section 15 I | 0/A Converter | | | Figure 15.1 | D/A Converter Block Diagram | 464 | | Figure 15.2 | Example of D/A Converter Operation | 469 | | | | | | | | | | Section 16 F | | | | Section 16 Figure 16.1 | RAM Block Diagram | . 472 | | Figure 16.1 | RAM Block Diagram | . 472 | | Figure 16.1 Section 17 F | RAM Block Diagram Clash Memory [H8/3026F-ZTAT Version] | | | Figure 16.1 Section 17 Figure 17.1 | RAM Block Diagram | . 477 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 | RAM Block Diagram | . 477<br>. 488 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 | RAM Block Diagram | . 477<br>. 488<br>. 491 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 492 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 492 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 492<br>. 494 | | Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 494<br>. 495 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 492<br>. 495<br>. 495 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 494<br>. 495<br>. 497<br>. 500 | | Figure 16.1 Section 17 F Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 494<br>. 495<br>. 497<br>. 500<br>. 502 | | Figure 16.1 Section 17 F Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 Figure 17.11 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 494<br>. 495<br>. 497<br>. 500<br>. 502 | | Figure 16.1 Section 17 F Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 | RAM Block Diagram | . 477<br>. 488<br>. 491<br>. 492<br>. 494<br>. 495<br>. 500<br>. 502<br>. 507 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 Figure 17.11 Figure 17.12 | RAM Block Diagram | 477<br>488<br>491<br>492<br>494<br>495<br>500<br>502<br>507<br>510 | | Figure 16.1 Section 17 F Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 Figure 17.11 Figure 17.12 Figure 17.13 | RAM Block Diagram | . 477<br>488<br>491<br>492<br>494<br>495<br>. 500<br>. 502<br>. 507<br>. 510 | | Figure 16.1 Section 17 Figure 17.1 Figure 17.2 Figure 17.3 Figure 17.4 Figure 17.5 Figure 17.6 Figure 17.7 Figure 17.8 Figure 17.9 Figure 17.10 Figure 17.11 Figure 17.12 | RAM Block Diagram | 477<br>488<br>491<br>492<br>494<br>495<br>500<br>502<br>507<br>510 | | Figure 17.16 | Power-On/Off Timing (Boot Mode) | 523 | |--------------|----------------------------------------------------------------------------------|-----| | Figure 17.17 | Power-On/Off Timing (User Program Mode) | 524 | | Figure 17.18 | Mode Transition Timing | | | | (Example: Boot Mode $\rightarrow$ User Mode $\leftrightarrow$ User Program Mode) | 525 | | Figure 17.19 | ROM Block Diagram (H8/3026 Mask ROM Version) | 526 | | Figure 17.20 | Mask ROM Addresses and Data | 527 | | Section 18 F | Flash Memory [H8/3024F-ZTAT Version] | | | Figure 18.1 | Block Diagram of Flash Memory | 531 | | Figure 18.2 | Example of ROM Area/RAM Area Overlap | 541 | | Figure 18.3 | Flash Memory Related State Transitions | 542 | | Figure 18.4 | Reading Overlap RAM Data in User Mode/User Program Mode | 545 | | Figure 18.5 | Writing Overlap RAM Data in User Program Mode | 546 | | Figure 18.6 | System Configuration When Using Boot Mode | | | Figure 18.7 | Boot Mode Execution Procedure | 549 | | Figure 18.8 | RAM Areas in Boot Mode | | | Figure 18.9 | Example of User Program Mode Execution Procedure | | | Figure 18.10 | FLMCR1 Bit Settings and State Transitions | | | Figure 18.11 | Program/Program-Verify Flowchart (128-Byte Programming) | | | Figure 18.12 | Erase/Erase-Verify Flowchart (Single-Block Erasing) | 564 | | Figure 18.13 | Flash Memory State Transitions (When High Level is Applied to FWE Pin | | | | in Mode 5 or 7 (On-Chip ROM Enabled)) | | | Figure 18.14 | Example of RAM Overlap Operation | | | Figure 18.15 | Memory Map in PROM Mode | | | Figure 18.16 | Power-On/Off Timing (Boot Mode) | | | Figure 18.17 | Power-On/Off Timing (User Program Mode) | 577 | | Figure 18.18 | Mode Transition Timing | | | | (Example: Boot Mode $\rightarrow$ User Mode $\leftrightarrow$ User Program Mode) | 578 | | Section 19 | Clock Pulse Generator | | | Figure 19.1 | Block Diagram of Clock Pulse Generator | | | Figure 19.2 | Connection of Crystal Resonator (Example) | | | Figure 19.3 | Crystal Resonator Equivalent Circuit | | | Figure 19.4 | Oscillator Circuit Block Board Design Precautions | | | Figure 19.5 | External Clock Input (Examples) | | | Figure 19.6 | External Clock Input Timing | | | Figure 19.7 | External Clock Output Settling Delay Timing | 587 | | Section 20 P | Power-Down State | | | Figure 20.1 | NMI Timing for Software Standby Mode (Example) | | | Figure 20.2 | Hardware Standby Mode Timing | 603 | | Figure 20.3 | Starting and Stopping of System Clock Output | 605 | |----------------|------------------------------------------------------------------|-----| | Section 21 E | lectrical Characteristics | | | Figure 21.1 | Darlington Pair Drive Circuit (Example) | 611 | | Figure 21.2 | Sample LED Circuit | | | Figure 21.3 | Output Load Circuit | | | Figure 21.4 | Darlington Pair Drive Circuit (Example) | | | Figure 21.5 | Sample LED Circuit | | | Figure 21.6 | Output Load Circuit | | | Figure 21.7 | Oscillator Settling Timing | 631 | | Figure 21.8 | Reset Input Timing | 632 | | Figure 21.9 | Reset Output Timing | 632 | | Figure 21.10 | Interrupt Input Timing | 633 | | Figure 21.11 | Basic Bus Cycle: Two-State Access | 634 | | Figure 21.12 | Basic Bus Cycle: Three-State Access | 635 | | Figure 21.13 | Basic Bus Cycle: Three-State Access with One Wait State | 636 | | Figure 21.14 | Bus-Release Mode Timing | 636 | | Figure 21.15 | TPC and I/O Port Input/Output Timing | 637 | | Figure 21.16 | Timer Input/Output Timing | 637 | | Figure 21.17 | Timer External Clock Input Timing | 638 | | Figure 21.18 | SCI Input Clock Timing | 638 | | Figure 21.19 | SCI Input/Output Timing in Synchronous Mode | 638 | | Appendix C | I/O Port Block Diagrams | | | Figure C.1 | Port 1 Block Diagram | 754 | | Figure C.2 | Port 2 Block Diagram | | | Figure C.3 | Port 3 Block Diagram | | | Figure C.4 | Port 4 Block Diagram | | | Figure C.5 | Port 5 Block Diagram | | | Figure C.6 (a) | • | | | Figure C.6 (b) | | | | Figure C.6 (c) | | | | Figure C.6 (d) | | | | Figure C.6 (e) | Port 6 Block Diagram (Pin P6 <sub>7</sub> ) | 763 | | Figure C.7 (a) | Port 7 Block Diagram (Pins P7 <sub>0</sub> to P7 <sub>5</sub> ) | 764 | | Figure C.7 (b) | Port 7 Block Diagram (Pins P7 <sub>6</sub> and P7 <sub>7</sub> ) | 764 | | Figure C.8 (a) | Port 8 Block Diagram (Pin P8 <sub>0</sub> ) | 765 | | Figure C.8 (b) | Port 8 Block Diagram (Pins P8 <sub>1</sub> and P8 <sub>2</sub> ) | 766 | | Figure C.8 (c) | Port 8 Block Diagram (Pin P8 <sub>3</sub> ) | 767 | | Figure C.8 (d) | Port 8 Block Diagram (Pin P84) | 768 | | Figure C.9 (a) | Port 9 Block Diagram (Pin P9 <sub>0</sub> ) | 769 | | Figure C.9 (b) | Port 9 Block Diagram (Pin P9 <sub>1</sub> ) | 770 | |-----------------|--------------------------------------------------------------------|-----| | Figure C.9 (c) | Port 9 Block Diagram (Pin P9 <sub>2</sub> ) | 771 | | Figure C.9 (d) | Port 9 Block Diagram (Pin P9 <sub>3</sub> ) | 772 | | Figure C.9 (e) | Port 9 Block Diagram (Pin P9 <sub>4</sub> ) | 773 | | Figure C.9 (f) | Port 9 Block Diagram (Pin P9 <sub>5</sub> ) | 774 | | Figure C.10 (a) | Port A Block Diagram (Pins PA <sub>0</sub> and PA <sub>1</sub> ) | 775 | | Figure C.10 (b | Port A Block Diagram (Pins PA <sub>2</sub> and PA <sub>3</sub> ) | 776 | | Figure C.10 (c) | Port A Block Diagram (Pins PA <sub>4</sub> to PA <sub>7</sub> ) | 777 | | Figure C.11 (a) | Port B Block Diagram (Pins PB <sub>0</sub> and PB <sub>2</sub> ) | 778 | | Figure C.11 (b | ) Port B Block Diagram (Pins PB <sub>1</sub> and PB <sub>3</sub> ) | 779 | | Figure C.11 (c) | Port B Block Diagram (Pin PB <sub>4</sub> ) | 780 | | Figure C.11 (d | Port B Block Diagram (Pin PB <sub>5</sub> ) | 781 | | Figure C.11 (e) | Port B Block Diagram (Pin PB <sub>6</sub> ) | 782 | | Figure C.11 (f) | Port B Block Diagram (Pin PB <sub>7</sub> ) | 783 | | Appendix D | Pin States | | | Figure D.1 | Reset during Memory Access (Modes 1 and 2) | 789 | | - | Reset during Memory Access (Modes 3 and 4) | | | Figure D.3 | Reset during Memory Access (Mode 5) | 791 | | Figure D.4 | Reset during Operation (Modes 6 and 7) | 791 | | Appendix G | Package Dimensions | | | Figure G.1 | Package Dimensions (FP-100B) | 794 | | Figure G.2 | Package Dimensions (TFP-100B) | 795 | | Figure G.3 | Package Dimensions (FP-100A) | 796 | # Tables | Section 1 | Overview | | |------------|-------------------------------------------------------------|-----| | Table 1.1 | Features | 2 | | Table 1.2 | Comparison of H8/3024 Group Pin Arrangements | 7 | | Table 1.3 | Pin Functions | 10 | | Table 1.4 | Pin Assignments in Each Mode (FP-100B or TFP-100B, FP-100A) | 15 | | Section 2 | СРИ | | | Table 2.1 | Instruction Classification | 29 | | Table 2.2 | Instructions and Addressing Modes | | | Table 2.3 | Data Transfer Instructions | 32 | | Table 2.4 | Arithmetic Operation Instructions | 33 | | Table 2.5 | Logic Operation Instructions | 35 | | Table 2.6 | Shift Instructions | 35 | | Table 2.7 | Bit Manipulation Instructions | 36 | | Table 2.8 | Branching Instructions | 38 | | Table 2.9 | System Control Instructions | 39 | | Table 2.10 | Block Transfer Instruction | 40 | | Table 2.11 | Addressing Modes | 43 | | Table 2.12 | Absolute Address Access Ranges | 44 | | Table 2.13 | Effective Address Calculation | 46 | | Table 2.14 | Exception Handling Types and Priority | 50 | | Section 3 | MCU Operating Modes | | | Table 3.1 | Operating Mode Selection | 57 | | Table 3.2 | Registers | 58 | | Table 3.3 | Pin Functions in Each Mode | 64 | | Table 3.4 | Address Maps in Mode 5 | 65 | | Section 4 | <b>Exception Handling</b> | | | Table 4.1 | Exception Types and Priority | 71 | | Table 4.2 | Exception Vector Table | 73 | | Section 5 | Interrupt Controller | | | Table 5.1 | Interrupt Pins | 85 | | Table 5.2 | Interrupt Controller Registers | 85 | | Table 5.3 | Interrupt Sources, Vector Addresses, and Priority | 97 | | Table 5.4 | UE, I, and UI Bit Settings and Interrupt Handling | 100 | | Table 5.5 | Interrupt Response Time | 106 | | | | | | Section o 1 | Sus Controller | | |---------------|--------------------------------------------------------|-----| | Table 6.1 | Bus Controller Pins | 111 | | Table 6.2 | Bus Controller Registers | | | Table 6.3 | Bus Specifications for Each Area (Basic Bus Interface) | 128 | | Table 6.4 | Data Buses Used and Valid Strobes | 133 | | Table 6.5 | Pin States in Idle Cycle | 146 | | | | | | Section 7 | /O Ports | | | Table 7.1 | Port Functions | 151 | | Table 7.2 | Port 1 Registers | 156 | | Table 7.3 | Port 2 Registers | 159 | | Table 7.4 | Input Pull-Up Transistor States (Port 2) | 161 | | Table 7.5 | Port 3 Registers | 162 | | Table 7.6 | Port 4 Registers | 165 | | Table 7.7 | Input Pull-Up Transistor States (Port 4) | 167 | | Table 7.8 | Port 5 Registers | 168 | | Table 7.9 | Input Pull-Up Transistor States (Port 5) | 170 | | Table 7.10 | Port 6 Registers | 172 | | Table 7.11 | Port 6 Pin Functions in Modes 1 to 5 | 174 | | Table 7.12 | Port 7 Data Register | 176 | | Table 7.13 | Port 8 Registers | 177 | | Table 7.14 | Port 8 Pin Functions in Modes 1 to 5 | 180 | | Table 7.15 | Port 8 Pin Functions in Modes 6 and 7 | 181 | | Table 7.16 | Port 9 Registers | 183 | | Table 7.17 | Port 9 Pin Functions | 185 | | Table 7.18 | Port A Registers | 189 | | Table 7.19 | Port A Pin Functions (Modes 1, 2, 6, and 7) | 191 | | Table 7.20 | Port A Pin Functions (Modes 3 to 5) | 193 | | Table 7.21 | Port A Pin Functions (Modes 1 to 7) | 196 | | Table 7.22 | Port B Registers | 201 | | Table 7.23 | Port B Pin Functions (Modes 1 to 5) | | | Table 7.24 | Port B Pin Functions (Modes 6 and 7) | 205 | | | | | | Section 8 1 | 6-Bit Timer | | | Table 8.1 | 16-bit timer Functions | 208 | | Table 8.2 | 16-bit timer Pins | 212 | | Table 8.3 | 16-bit timer Registers | 213 | | Table 8.4 | PWM Output Pins and Registers | | | Table 8.5 | Up/Down Counting Conditions | | | Table 8.6 | 16-bit timer Interrupt Sources | | | Table 8.7 (a) | - | | | ` ' | | | Rev. 2.00 Sep 20, 2005 page xxxiv of xxxviii | Table 8.7 (b) | 16-bit timer Operating Modes (Channel 1) | 269 | |---------------|---------------------------------------------------------------------------|-----| | Table 8.7 (c) | 16-bit timer Operating Modes (Channel 2) | 270 | | | | | | Section 9 8- | | | | Table 9.1 | 8-Bit Timer Pins | 274 | | Table 9.2 | 8-Bit Timer Registers | 275 | | Table 9.3 | Operation of Channels 0 and 1 when Bit ICE is Set to 1 in 8TCSR1 Register | 285 | | Table 9.4 | Operation of Channels 2 and 3 when Bit ICE is Set to 1 in 8TCSR3 Register | 285 | | Table 9.5 | Types of 8-Bit Timer Interrupt Sources and Priority Order | 298 | | Table 9.6 | 8-Bit Timer Interrupt Sources | 298 | | Table 9.7 | Timer Output Priority Order | 30 | | Table 9.8 | Internal Clock Switchover and 8TCNT Operation | 308 | | Section 10 H | Programmable Timing Pattern Controller (TPC) | | | Table 10.1 | TPC Pins | 313 | | Table 10.2 | TPC Registers | 314 | | Table 10.3 | TPC Operating Conditions | | | Section 11 V | Vatchdog Timer | | | Table 11.1 | WDT Pin | 220 | | | | | | Table 11.2 | WDT Registers | | | Table 11.3 | Read Addresses of TCNT, TCSR, and RSTCSR | 34, | | Section 12 S | Serial Communication Interface | | | Table 12.1 | SCI Pins | 354 | | Table 12.2 | SCI Registers | 355 | | Table 12.3 | Examples of Bit Rates and BRR Settings in Asynchronous Mode | 373 | | Table 12.4 | Examples of Bit Rates and BRR Settings in Synchronous Mode | 376 | | Table 12.5 | Maximum Bit Rates for Various Frequencies (Asynchronous Mode) | 378 | | Table 12.6 | Maximum Bit Rates with External Clock Input (Asynchronous Mode) | 379 | | Table 12.7 | Maximum Bit Rates with External Clock Input (Synchronous Mode) | 380 | | Table 12.8 | SMR Settings and Serial Communication Formats | 382 | | Table 12.9 | SMR and SCR Settings and SCI Clock Source Selection | 382 | | Table 12.10 | Serial Communication Formats (Asynchronous Mode) | 384 | | Table 12.11 | Receive Error Conditions | 39 | | Table 12.12 | SCI Interrupt Sources | 408 | | Table 12.13 | SSR Status Flags and Transfer of Receive Data | 409 | | Section 13 S | Smart Card Interface | | | Table 13.1 | Smart Card Interface Pins | 41′ | | Table 13.2 | Smart Card Interface Registers | | | <del>-</del> | | | | Table 13.3 | Smart Card Interface Register Settings | 426 | |-------------|-----------------------------------------------------------------------|-----| | Table 13.4 | n-Values of CKS1 and CKS0 Settings | 428 | | Table 13.5 | Bit Rates (bits/s) for Various BRR Settings (When n = 0) | 428 | | Table 13.6 | BRR Settings for Typical Bit Rates (bits/s) (When n = 0) | 429 | | Table 13.7 | Maximum Bit Rates for Various Frequencies (Smart Card Interface Mode) | 429 | | Table 13.8 | Smart Card Interface Mode Operating States and Interrupt Sources | 436 | | Section 14 | A/D Converter | | | Table 14.1 | A/D Converter Pins | 443 | | Table 14.2 | A/D Converter Registers | 444 | | Table 14.3 | Analog Input Channels and A/D Data Registers (ADDRA to ADDRD) | 445 | | Table 14.4 | A/D Conversion Time (Single Mode) | 456 | | Table 14.5 | Analog Input Pin Ratings | 458 | | Section 15 | D/A Converter | | | Table 15.1 | D/A Converter Pins. | 465 | | Table 15.2 | D/A Converter Registers | 465 | | Section 16 | RAM | | | Table 16.1 | H8/3024 Group On-Chip RAM Specifications | 471 | | Table 16.2 | System Control Register | 472 | | Section 17 | Flash Memory [H8/3026F-ZTAT Version] | | | Table 17.1 | Operating Modes and ROM | 475 | | Table 17.2 | Flash Memory Pins | 478 | | Table 17.3 | Flash Memory Registers | 478 | | Table 17.4 | Flash Memory Erase Blocks | 485 | | Table 17.5 | Flash Memory Area Divisions | 486 | | Table 17.6 | On-Board Programming Mode Settings | 493 | | Table 17.7 | System Clock Frequencies for which Automatic Adjustment | | | | of H8/3026F-ZTAT Version Bit Rate is Possible | | | Table 17.8 | Hardware Protection | 511 | | Table 17.9 | Software Protection | 512 | | Table 17.10 | H8/3026F-ZTAT Version Socket Adapter Product Codes | 519 | | Section 18 | Flash Memory [H8/3024F-ZTAT Version] | | | Table 18.1 | Operating Modes and ROM | 529 | | Table 18.2 | Flash Memory Pins | 532 | | Table 18.3 | Flash Memory Registers | 532 | | Table 18.4 | Flash Memory Erase Blocks | 539 | | Table 18.5 | RAM Area Setting | 540 | | | | | | Table 18.6 | On-Board Programming Mode Settings | 547 | |----------------|---------------------------------------------------------|-----| | Table 18.7 | System Clock Frequencies for which Automatic Adjustment | | | | of H8/3024F-ZTAT Version Bit Rate is Possible | 550 | | Table 18.8 | Hardware Protection | | | Table 18.9 | Software Protection | 566 | | Table 18.10 | H8/3024F-ZTAT Version Socket Adapter Product Codes | 572 | | Section 19 ( | Clock Pulse Generator | | | Table 19.1 (1) | Damping Resistance Value | 583 | | Table 19.1 (2) | External Capacitance Values | 583 | | Table 19.2 | Crystal Resonator Parameters | | | Table 19.3 (1) | Clock Timing for On-Chip Flash Memory Versions | | | | Clock Timing for On-Chip Mask ROM Versions | | | Table 19.4 | Frequency Division Register | | | Section 20 I | Power-Down State | | | Table 20.1 | Power-Down State and Module Standby Function | 592 | | Table 20.2 | Control Register | | | Table 20.3 | Clock Frequency and Waiting Time for Clock to Settle | 600 | | Table 20.4 | φ Pin State in Various Operating States | 605 | | Section 21 I | Electrical Characteristics | | | Table 21.1 | Absolute Maximum Ratings | 607 | | Table 21.2 | DC Characteristics | 608 | | Table 21.3 | Permissible Output Currents | 610 | | Table 21.4 | Clock Timing | 612 | | Table 21.5 | Control Signal Timing | 612 | | Table 21.6 | Bus Timing | | | Table 21.7 | Timing of On-Chip Supporting Modules | 614 | | Table 21.8 | A/D Conversion Characteristics | 616 | | Table 21.9 | D/A Conversion Characteristics | 617 | | Table 21.10 | Absolute Maximum Ratings | 618 | | Table 21.11 | DC Characteristics | 619 | | Table 21.12 | Permissible Output Currents | 621 | | Table 21.13 | Clock Timing | 623 | | Table 21.14 | Control Signal Timing | | | Table 21.15 | Bus Timing | 624 | | Table 21.16 | Timing of On-Chip Supporting Modules | | | Table 21.17 | A/D Conversion Characteristics | 627 | | Table 21.18 | D/A Conversion Characteristics | 628 | | Table 21.19 | Flash Memory Characteristics | 629 | | Appenaix A | Instruction Set | | |------------|------------------------------------------------------------------|-----| | Table A.1 | Instruction Set | 641 | | Table A.2 | Operation Code Map (1) | 654 | | Table A.2 | Operation Code Map (2) | 655 | | Table A.2 | Operation Code Map (3) | 656 | | Table A.3 | Number of States per Cycle | 658 | | Table A.4 | Number of Cycles per Instruction | 659 | | Appendix B | Internal I/O Registers | | | Table B.1 | Comparison of H8/3024 Group Internal I/O Register Specifications | 667 | | Appendix D | | | | Table D.1 | Port States | 784 | | Appendix F | Product Code Lineup | | | Table F.1 | H8/3024 Group | 793 | | Appendix H | Comparison of H8/300H Series Product Specifications | | | Table H.1 | Pin Arrangement of Each Product (FP-100B, TFP-100B) | 797 | # Section 1 Overview ### 1.1 Overview The H8/3024 Group is a series of microcontrollers (MCUs) that integrate system supporting functions together with an H8/300H CPU core having an original Renesas Technology architecture. The H8/300H CPU has a 32-bit internal architecture with sixteen 16-bit general registers, and a concise, optimized instruction set designed for speed. It can address a 16-Mbyte linear address space. Its instruction set is upward-compatible at the object-code level with the H8/300 CPU, enabling easy porting of software from the H8/300 Series. The on-chip system supporting functions include ROM, RAM, a 16-bit timer, an 8-bit timer, a programmable timing pattern controller (TPC), a watchdog timer (WDT), a serial communication interface (SCI), an A/D converter, a D/A converter, I/O ports, and other facilities. The four members of the H8/3024 Group are the H8/3024F-ZTAT, H8/3026F-ZTAT, H8/3024 (mask ROM version), and H8/3026 (mask ROM version). Seven MCU operating modes offer a choice of bus width and address space size. The modes (modes 1 to 7) include two single-chip modes and five expanded modes. In addition to its mask ROM versions, the H8/3024 Group has F-ZTAT<sup>TM\*</sup> versions with on-chip flash memory that allows programs to be freely rewritten by the user. This version enables users to respond quickly and flexibly to changing application specifications, growing production volumes, and other conditions. Table 1.1 summarizes the features of the H8/3024 Group. Note: \* F-ZTAT<sup>TM</sup> (Flexible ZTAT) is a trademark of Renesas Technology Corp. ## **Table 1.1** Features | Table 1.1 | reatures | | | | | | | | | | |-------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------|--|--|--|--|--|--| | Feature | Description | | | | | | | | | | | CPU | Upward-compatible with the H8/3 General-register machine | Upward-compatible with the H8/300 CPU at the object-code level General-register machine | | | | | | | | | | | | <ul> <li>Sixteen 16-bit general registers (also usable as sixteen 8-bit registers plus eight 16-bit registers, or as eight 32-bit registers) </li> </ul> | | | | | | | | | | | High-speed operation | | | | | | | | | | | | | Maximum clock rate | Add/<br>subtract | Multiply/<br>divide | | | | | | | | | H8/3024F-ZTAT | 25 MHz | 80 ns | 560 ns | | | | | | | | | H8/3026F-ZTAT | | | | | | | | | | | | H8/3024 (mask ROM version) | | | | | | | | | | | | H8/3026 (mask ROM version) | | | | | | | | | | | | 16-Mbyte address space | | | | | | | | | | | | Instruction features | | | | | | | | | | | | 8/16/32-bit data transfer, arithmetic, and logic instructions | | | | | | | | | | | | • Signed and unsigned multiply instructions (8 bits $\times$ 8 bits, 16 bits $\times$ 16 bits) | | | | | | | | | | | | • Signed and unsigned divide instructions (16 bits ÷ 8 bits, 32 bits ÷ 16 bits) | | | | | | | | | | | | Bit accumulator function | | | | | | | | | | | | Bit manipulation instructions with register-indirect specification of bit positions | | | | | | | | | | | Memory | | ROM | RAM | | | | | | | | | | H8/3024F-ZTAT | 128 kbytes | 4 kbytes | | | | | | | | | | H8/3024 (mask ROM version) | H8/3024 (mask ROM version) | | | | | | | | | | | 110/000E 7TAT | 256 kbytes | 8 kbytes | | | | | | | | | | H8/3026F-ZTAT | 200 RDytes | O Noytoo | | | | | | | | | | H8/3026F-ZTAT<br>H8/3026 (mask ROM version) | 200 KDytes | | | | | | | | | | Interrupt | | • | • | | | | | | | | | Interrupt<br>controller | H8/3026 (mask ROM version) | • | • | | | | | | | | | Address space can be partitioned into eight areas, with independent specifications in each area Chip select output available for areas 0 to 7 8-bit access or 16-bit access selectable for each area Two-state or three-state access selectable for each area Selection of two wait modes Number of program wait states selectable for each area | bus | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | <ul> <li>8-bit access or 16-bit access selectable for each area</li> <li>Two-state or three-state access selectable for each area</li> <li>Selection of two wait modes</li> <li>Number of program wait states selectable for each area</li> </ul> | | | <ul> <li>Two-state or three-state access selectable for each area</li> <li>Selection of two wait modes</li> <li>Number of program wait states selectable for each area</li> </ul> | | | <ul><li>Selection of two wait modes</li><li>Number of program wait states selectable for each area</li></ul> | | | Number of program wait states selectable for each area | | | · · · | | | | | | <ul> <li>Bus arbitration function</li> </ul> | | | <ul> <li>Two address update modes</li> </ul> | | | 16-bit timer,<br>3 channels • Three 16-bit timer channels, capable of processing up to six pulse of six pulse inputs | utputs or | | <ul> <li>16-bit timer counter (channels 0 to 2)</li> </ul> | | | <ul> <li>Two multiplexed output compare/input capture pins (channels 0 to 2</li> </ul> | ) | | <ul> <li>Operation can be synchronized (channels 0 to 2)</li> </ul> | | | <ul> <li>PWM mode available (channels 0 to 2)</li> </ul> | | | Phase counting mode available (channel 2) | | | 8-bit timer, • 8-bit up-counter (external event count capability) | | | Two time constant registers | | | Two channels can be connected | | | Programmable • Maximum 16-bit pulse output, using 16-bit timer as time base | | | timing pattern controller (TPC) • Up to four 4-bit pulse output groups (or one 16-bit group, or two 8-bit group, or two 8-bit group) | t groups) | | Non-overlap mode available | | | • Internal reset signal can be generated by overflow | | | timer (WDT),<br>1 channel • Reset signal can be output externally (not available in on-chip flash versions) | memory | | Usable as an interval timer | | | Serial • Selection of asynchronous or synchronous mode | | | communication interface (SCI), • Full duplex: can transmit and receive simultaneously | | | 2 channels • On-chip baud-rate generator | | | Smart card interface functions added | | | Feature | Description | | | | | | | | | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------|-----------------------|--------------------|--|--|--|--| | A/D converter | Resolution: 10 bits | | | | | | | | | | | • Eight o | hannels, with se | lection of single | or scan mode | | | | | | | | <ul> <li>Variab</li> </ul> | le analog conver | sion voltage rang | ge | | | | | | | | | e-and-hold functi | • | | | | | | | | | - | | | ternal trigger or 8-l | bit timer compare- | | | | | | | match | | , | 00 | · | | | | | | D/A converter | Resolu | ıtion: 8 bits | | | | | | | | | | <ul> <li>Two ch</li> </ul> | nannels | | | | | | | | | | <ul> <li>D/A ou</li> </ul> | tputs can be sus | stained in softwar | e standby mode | | | | | | | I/O ports | • 70 inpu | ut/output pins | | | | | | | | | | • 9 input | only pins | | | | | | | | | Operating | Seven MCU operating modes | | | | | | | | | | modes | Mode | Address<br>Space | Address<br>Pins | Initial Bus<br>Width | Max. Bus<br>Width | | | | | | | Mode 1 | 1 Mbyte | A <sub>19</sub> to A <sub>0</sub> | 8 bits | 16 bits | | | | | | | Mode 2 | 1 Mbyte | A <sub>19</sub> to A <sub>0</sub> | 16 bits | 16 bits | | | | | | | Mode 3 | 16 Mbytes | A <sub>23</sub> to A <sub>0</sub> | 8 bits | 16 bits | | | | | | | Mode 4 | 16 Mbytes | A <sub>23</sub> to A <sub>0</sub> | 16 bits | 16 bits | | | | | | | Mode 5 | 16 Mbytes | A <sub>23</sub> to A <sub>0</sub> | 8 bits | 16 bits | | | | | | | Mode 6 | 64 kbytes | _ | _ | _ | | | | | | | Mode 7 | 1 Mbyte | _ | _ | _ | | | | | | | On-chi | p ROM is disable | ed in modes 1 to | 4 | | | | | | | | <ul> <li>In the versions with on-chip flash memory, an on-board programming mode<br/>is supported that allows flash memory to be programmed in modes 5 and 7.</li> </ul> | | | | | | | | | | Power-down | Sleep | | s nasn memory to | be programmed | in modes 5 and 7. | | | | | | state | • | re standby mode | | | | | | | | | | | are standby mod | | | | | | | | | | | e standby function | | | | | | | | | | | - | clock frequency | division | | | | | | | Other features | | | | uiviSiUli | | | | | | | Other features | On-chi | p clock pulse ge | nerator | | | | | | | | Feature | Description | | | | | |----------------|---------------|-----------------|-------------|-------------------------|--| | Product lineup | Product Type | | Model | Package (Package Code) | | | | H8/3024F-ZTAT | 3.3 V operation | HD64F3024F | 100-pin QFP (FP-100B) | | | | | | HD64F3024TE | 100-pin TQFP (TFP-100B) | | | | | | HD64F3024FP | 100-pin QFP (FP-100A) | | | | H8/3026F-ZTAT | 3.3 V operation | HD64F3026F | 100-pin QFP (FP-100B) | | | | | | HD64F3026TE | 100-pin TQFP (TFP-100B) | | | | | | HD64F3026FP | 100-pin QFP (FP-100A) | | | | H8/3024 mask | 3.3 V operation | HD6433024F | 100-pin QFP (FP-100B) | | | | ROM version | | HD6433024TE | 100-pin TQFP (TFP-100B) | | | | | | HD6433024FP | 100-pin QFP (FP-100A) | | | | H8/3026 mask | 3.3 V operation | HD6433026F | 100-pin QFP (FP-100B) | | | | ROM version | | HD6433026TE | 100-pin TQFP (TFP-100B) | | | | | | HD6433026FP | 100-pin QFP (FP-100A) | | # 1.2 Block Diagram Figure 1.1 shows an internal block diagram. Figure 1.1 Block Diagram # 1.3 Pin Description # 1.3.1 Pin Arrangement The pin arrangement of the H8/3024 Group is shown in figures 1.2 to 1.5. Differences in the H8/3024 Group pin arrangements are shown in table 1.2. Except for the differences shown in table 1.2, the pin arrangements are the same. Table 1.2 Comparison of H8/3024 Group Pin Arrangements | Package | Pin<br>Number | H8/3024F-ZTAT | H8/3026F-ZTAT | H8/3024 Mask<br>ROM Version | H8/3026 Mask<br>ROM Version | |-----------------------|---------------|---------------|---------------|-----------------------------|-----------------------------| | FP-100B<br>(TFP-100B) | 10 | FWE | FWE | RESO | RESO | | FP-100A | 12 | FWE | FWE | RESO | RESO | Figure 1.2 Pin Arrangement of H8/3024F-ZTAT, H8/3026F-ZTAT, H8/3024 Mask ROM Version, and H8/3026 Mask ROM Version (FP-100B or TFP-100B Package, Top View) Figure 1.3 Pin Arrangement of H8/3024F-ZTAT, H8/3026F-ZTAT, H8/3024 Mask ROM Version, and H8/3026 Mask ROM Version (FP-100A Package, Top View) # 1.3.2 Pin Functions Table 1.3 summarizes the pin functions. **Table 1.3 Pin Functions** | | | Pin | No. | | | | | | |------------------------|--------------------|------------------------------|------------------------------|--------|---------|------------------------|-----------|-------------------------------------------------------------------------------------------| | Туре | Symbol | FP-100B<br>TFP-100B | FP-100A | 1/0 | Name | and Fun | ction | | | Power | V <sub>CC</sub> | 1, 35,<br>68 | 3, 37,<br>70 | Input | | ct all V <sub>CC</sub> | | to the power supply.<br>the system power | | | V <sub>SS</sub> | 11, 22,<br>44, 57,<br>65, 92 | 13, 24,<br>46, 59,<br>67, 94 | Input | | ct all V <sub>SS</sub> | | n to ground (0 V).<br>the 0-V system power | | Clock | XTAL | 67 | 69 | Input | For exa | amples o | f crystal | stal resonator.<br>resonator and<br>e section 19, Clock | | | EXTAL | 66 | 68 | Input | of an e | xternal c | lock sigr | stal resonator or input<br>hal. For examples of<br>sternal clock input, see<br>Generator. | | | ф | 61 | 63 | Output | | n clock:<br>al device | | s the system clock to | | Operating mode control | MD <sub>2</sub> to | 75 to 73 | 77 to 75 | Input | mode, | as follow | s. Inputs | setting the operating s at these pins must operation. | | | | | | | $MD_2$ | $MD_1$ | $MD_0$ | Operating Mode | | | | | | | 0 | 0 | 0 | Setting prohibited | | | | | | | 0 | 0 | 1 | Mode 1 | | | | | | | 0 | 1 | 0 | Mode 2 | | | | | | | 0 | 1 | 1 | Mode 3 | | | | | | | 1 | 0 | 0 | Mode 4 | | | | | | | 1 | 0 | 1 | Mode 5 | | | | | | | 1 | 1 | 0 | Mode 6 | | | | | | | 1 | 1 | 1 | Mode 7 | | | | Pin | No. | | | |----------------|------------------------------------------------------|-------------------------------------|--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | FP-100B<br>TFP-100B | FP-100A | I/O | Name and Function | | System control | RES | 63 | 65 | Input | <b>Reset input:</b> When driven low, this pin resets the chip. This pin must be driven low at power-up. | | | RESO | 10 | 12 | Output | Reset output (On-chip mask ROM versions): Outputs the reset signal generated by the watchdog timer to external devices | | | FWE | 10 | 12 | Input | Write enable signal (On-chip flash memory versions): Flash memory programming control signal | | | STBY | 62 | 64 | Input | <b>Standby:</b> When driven low, this pin forces a transition to hardware standby mode | | | BREQ | 59 | 61 | Input | Bus request: Used by an external bus master to request the bus right | | | BACK | 60 | 62 | Output | <b>Bus request acknowledge:</b> Indicates that the bus has been granted to an external bus master | | Interrupts | NMI | 64 | 66 | Input | Nonmaskable interrupt: Requests a nonmaskable interrupt | | | $\overline{IRQ}_5$ to $\overline{IRQ}_0$ | 17, 16,<br>90 to 87 | 19, 18,<br>92 to 89 | Input | Interrupt request 5 to 0: Maskable interrupt request pins | | Address<br>bus | A <sub>23</sub> to A <sub>0</sub> | 97 to 100,<br>56 to 45,<br>43 to 36 | 99, 100,<br>1, 2,<br>58 to 47,<br>45 to 38 | Output | Address bus: Outputs address signals | | Data bus | D <sub>15</sub> to D <sub>0</sub> | 34 to 23,<br>21 to 18 | 36 to 25,<br>23 to 20 | - | Data bus: Bidirectional data bus | | Bus<br>control | $\overline{\text{CS}}_7$ to $\overline{\text{CS}}_0$ | 2 to 5,<br>88 to 91 | 4 to 7, 90<br>to 93 | Output | Chip select: Select signals for areas 7 to 0 | | | ĀS | 69 | 71 | Output | Address strobe: Goes low to indicate valid address output on the address bus | | | RD | 70 | 72 | Output | Read: Goes low to indicate reading from the external address space | | | HWR | 71 | 73 | Output | <b>High write:</b> Goes low to indicate writing to the external address space; indicates valid data on the upper data bus (D <sub>15</sub> to D <sub>8</sub> ). | | | LWR | 72 | 74 | Output | <b>Low write:</b> Goes low to indicate writing to the external address space; indicates valid data on the lower data bus $(D_7 \text{ to } D_0)$ . | | | | Pin | No. | _ | | |---------------------------------------------------------------|------------------------------------------|----------------------|-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------| | Туре | Symbol | FP-100B<br>TFP-100B | FP-100A | 1/0 | Name and Function | | Bus<br>control | WAIT | 58 | 60 | Input | <b>Wait:</b> Requests insertion of wait states in bus cycles during access to the external address space | | 16-bit<br>timer | TCLKD to<br>TCLKA | 96 to 93 | 98 to 95 | Input | Clock input D to A: External clock inputs | | | TIOCA <sub>2</sub> to | 99, 97, 95 | 1, 99, 97 | Input/<br>output | Input capture/output compare A2 to A0: GRA2 to GRA0 output compare or input capture, or PWM output | | | TIOCB <sub>2</sub> to | 100, 98,<br>96 | 2, 100,<br>98 | Input/<br>output | Input capture/output compare B2 to B0: GRB2 to GRB0 output compare or input capture | | 8-bit timer | TMO <sub>0</sub> ,<br>TMO <sub>2</sub> | 2, 4 | 4, 6 | Output | Compare match output: Compare match output pins | | | TMIO <sub>1</sub> ,<br>TMIO <sub>3</sub> | 3, 5 | 5, 7 | Input/<br>output | Input capture input/compare match output: Input capture input or compare match output pins | | | TCLKD to TCLKA | 96 to 93 | 98 to 95 | Input | Counter external clock input: These pins input an external clock to the counters. | | Program-<br>mable<br>timing<br>pattern<br>controller<br>(TPC) | TP <sub>15</sub> to TP <sub>0</sub> | 9 to 2,<br>100 to 93 | 11 to 4,<br>2, 1,<br>100 to<br>95 | Output | TPC output 15 to 0: Pulse output | | Serial communi- | TxD <sub>1</sub> ,<br>TxD <sub>0</sub> | 13, 12 | 15, 14 | Output | Transmit data (channels 0, 1): SCI data output | | cation<br>interface<br>(SCI) | RxD <sub>1</sub> ,<br>RxD <sub>0</sub> | 15, 14 | 17, 16 | Input | Receive data (channels 0, 1): SCI data input | | (001) | SCK <sub>1</sub> ,<br>SCK <sub>0</sub> | 17, 16 | 19, 18 | Input/<br>output | Serial clock (channels 0, 1): SCI clock input/output | | A/D<br>converter | AN <sub>7</sub> to<br>AN <sub>0</sub> | 85 to 78 | 87 to 80 | Input | Analog 7 to 0: Analog input pins | | | ADTRG | 90 | 92 | Input | A/D conversion external trigger input:<br>External trigger input for starting A/D<br>conversion | | | | Pin | No. | | | |---------------------------|------------------------------------|------------------------------|------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Туре | Symbol | FP-100B<br>TFP-100B | FP-100A | 1/0 | Name and Function | | D/A<br>converter | DA <sub>1</sub> , DA <sub>0</sub> | 85, 84 | 87, 86 | Output | Analog output: Analog output from the D/A converter | | Analog<br>power<br>supply | AV <sub>CC</sub> | 76 | 78 | Input | Power supply pin for the A/D and D/A converters. Connect to the system power supply when not using the A/D and D/A converters. | | Analog<br>power | AV <sub>SS</sub> | 86 | 88 | Input | Ground pin for the A/D and D/A converters. Connect to system ground (0 V). | | supply | V <sub>REF</sub> | 77 | 79 | Input | Reference voltage input pin for the A/D and D/A converters. Connect to the system power supply when not using the A/D and D/A converters. | | I/O ports | P1 <sub>7</sub> to P1 <sub>0</sub> | 43 to 36 | 45 to 38 | Input/<br>output | <b>Port 1:</b> Eight input/output pins. The direction of each pin can be selected in the port 1 data direction register (P1DDR). | | | P2 <sub>7</sub> to P2 <sub>0</sub> | 52 to 45 | 54 to 47 | Input/<br>output | <b>Port 2:</b> Eight input/output pins. The direction of each pin can be selected in the port 2 data direction register (P2DDR). | | | P3 <sub>7</sub> to P3 <sub>0</sub> | 34 to 27 | 36 to 29 | Input/<br>output | <b>Port 3:</b> Eight input/output pins. The direction of each pin can be selected in the port 3 data direction register (P3DDR). | | | P4 <sub>7</sub> to P4 <sub>0</sub> | 26 to 23,<br>21 to 18 | 28 to 25,<br>23 to 20 | • | <b>Port 4:</b> Eight input/output pins. The direction of each pin can be selected in the port 4 data direction register (P4DDR). | | | P5 <sub>3</sub> to P5 <sub>0</sub> | 56 to 53 | 58 to 55 | Input/<br>output | <b>Port 5:</b> Four input/output pins. The direction of each pin can be selected in the port 5 data direction register (P5DDR). | | | P6 <sub>7</sub> to P6 <sub>0</sub> | 61,<br>72 to 69,<br>60 to 58 | 63,<br>74 to 71,<br>62 to 60 | Input/<br>output | <b>Port 6:</b> Eight input/output pins. The direction of each pin can be selected in the port 6 data direction register (P6DDR). | | | P7 <sub>7</sub> to P7 <sub>0</sub> | 85 to 78 | 87 to 80 | Input | Port 7: Eight input pins | | | P8 <sub>4</sub> to P8 <sub>0</sub> | 91 to 87 | 93 to 89 | Input/<br>output | <b>Port 8:</b> Five input/output pins. The direction of each pin can be selected in the port 8 data direction register (P8DDR). | | | P9 <sub>5</sub> to P9 <sub>0</sub> | 17 to 12 | 19 to 14 | Input/<br>output | <b>Port 9:</b> Six input/output pins. The direction of each pin can be selected in the port 9 data direction register (P9DDR). | | | Pin No. | | | | | | |-----------|------------------------------------|---------------------|---------|------------------|----------------------------------------------------------------------------------------------------------------------------------|--| | Type S | Symbol | FP-100B<br>TFP-100B | FP-100A | 1/0 | Name and Function | | | I/O ports | PA <sub>7</sub> to PA <sub>0</sub> | 100 to 93 | | Input/<br>output | <b>Port A:</b> Eight input/output pins. The direction of each pin can be selected in the port A data direction register (PADDR). | | | | PB <sub>7</sub> to PB <sub>0</sub> | 9 to 2 | 11 to 4 | Input/<br>output | <b>Port B:</b> Eight input/output pins. The direction of each pin can be selected in the port B data direction register (PBDDR). | | # 1.3.3 Pin Assignments in Each Mode Table 1.4 lists the pin assignments in each mode. Table 1.4 Pin Assignments in Each Mode (FP-100B or TFP-100B, FP-100A) | Pin | No. | Pin Name | | | | | | | | | |---------------------|---------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--|--| | FP-100B<br>TFP-100B | FP-100A | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 1 | 3 | V <sub>CC</sub> | | | 2 | 4 | $PB_0/TP_8/$<br>$TMO_0/\overline{CS}_7$ | $PB_0/TP_8/TMO_0/\overline{CS}_7$ | $PB_0/TP_8/TMO_0/\overline{CS}_7$ | $PB_0/TP_8/$<br>$TMO_0/\overline{CS}_7$ | $PB_0/TP_8/TMO_0/\overline{CS}_7$ | PB <sub>0</sub> /TP <sub>8</sub> /<br>TMO <sub>0</sub> | PB <sub>0</sub> /TP <sub>8</sub> /<br>TMO <sub>0</sub> | | | | 3 | 5 | $PB_1/TP_9/$<br>$TMIO_1/\overline{CS}_6$ | $PB_1/TP_9/$<br>$TMIO_1/\overline{CS}_6$ | $PB_1/TP_9/$ $TMIO_1/\overline{CS}_6$ | $PB_1/TP_9/$<br>$TMIO_1/\overline{CS}_6$ | $PB_1/TP_9/$<br>$TMIO_1/\overline{CS}_6$ | PB <sub>1</sub> /TP <sub>9</sub> /<br>TMIO <sub>1</sub> | PB <sub>1</sub> /TP <sub>9</sub> /<br>TMIO <sub>1</sub> | | | | 4 | 6 | $PB_2/TP_{10}/$<br>$TMO_2/\overline{CS}_5$ | $\frac{PB_2/TP_{10}/}{TMO_2/\overline{CS}_5}$ | $\frac{PB_2/TP_{10}/}{TMO_2/\overline{CS}_5}$ | $\frac{PB_2/TP_{10}/}{TMO_2/\overline{CS}_5}$ | $\frac{PB_2/TP_{10}/}{TMO_2/\overline{CS}_5}$ | PB <sub>2</sub> /TP <sub>10</sub> /<br>TMO <sub>2</sub> | PB <sub>2</sub> /TP <sub>10</sub> /<br>TMO <sub>2</sub> | | | | 5 | 7 | $PB_3/TP_{11}/$<br>$TMIO_3/\overline{CS}_4$ | $\frac{PB_3/TP_{11}/}{TMIO_3/\overline{CS}_4}$ | $\frac{PB_3/TP_{11}/}{TMIO_3/\overline{CS}_4}$ | $\frac{PB_3/TP_{11}/}{TMIO_3/\overline{CS}_4}$ | $\frac{PB_3/TP_{11}/}{TMIO_3/\overline{CS}_4}$ | PB <sub>3</sub> /TP <sub>11</sub> /<br>TMIO <sub>3</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TMIO <sub>3</sub> | | | | 6 | 8 | PB <sub>4</sub> /TP <sub>12</sub> | | | 7 | 9 | PB <sub>5</sub> /TP <sub>13</sub> | | | 8 | 10 | PB <sub>6</sub> /TP <sub>14</sub> | | | 9 | 11 | PB <sub>7</sub> /TP <sub>15</sub> | | | 10 | 12 | RESO/<br>FWE*3 | | | 11 | 13 | V <sub>SS</sub> | | | 12 | 14 | P9 <sub>0</sub> /TxD <sub>0</sub> | | | 13 | 15 | P9 <sub>1</sub> /TxD <sub>1</sub> | | | 14 | 16 | P9 <sub>2</sub> /RxD <sub>0</sub> | | | 15 | 17 | P9 <sub>3</sub> /RxD <sub>1</sub> | | | 16 | 18 | P9 <sub>4</sub> /SCK <sub>0</sub> /<br>IRQ <sub>4</sub> | | | 17 | 19 | P9 <sub>5</sub> /SCK <sub>1</sub> /<br>IRQ <sub>5</sub> | $\frac{P9_5}{IRQ_5}/SCK_1/$ | $\frac{P9_5}{IRQ_5}/SCK_1/$ | P9 <sub>5</sub> /SCK <sub>1</sub> /<br>IRQ <sub>5</sub> | $\frac{P9_5}{IRQ_5}/SCK_1/$ | $\frac{P9_5}{IRQ_5}/SCK_1/$ | P9 <sub>5</sub> /SCK <sub>1</sub> /<br>IRQ <sub>5</sub> | | | | 18 | 20 | P4 <sub>0</sub> /D <sub>0</sub> *1 | P4 <sub>0</sub> /D <sub>0</sub> *2 | P4 <sub>0</sub> /D <sub>0</sub> *1 | P4 <sub>0</sub> /D <sub>0</sub> *2 | P4 <sub>0</sub> /D <sub>0</sub> *1 | P4 <sub>0</sub> | P4 <sub>0</sub> | | | | 19 | 21 | P4 <sub>1</sub> /D <sub>1</sub> *1 | P4 <sub>1</sub> /D <sub>1</sub> *2 | P4 <sub>1</sub> /D <sub>1</sub> *1 | P4 <sub>1</sub> /D <sub>1</sub> *2 | P4 <sub>1</sub> /D <sub>1</sub> *1 | P4 <sub>1</sub> | P4 <sub>1</sub> | | | | 20 | 22 | P4 <sub>2</sub> /D <sub>2</sub> *1 | P4 <sub>2</sub> /D <sub>2</sub> *2 | P4 <sub>2</sub> /D <sub>2</sub> *1 | P4 <sub>2</sub> /D <sub>2</sub> *2 | P4 <sub>2</sub> /D <sub>2</sub> *1 | P4 <sub>2</sub> | P4 <sub>2</sub> | | | | 21 | 23 | P4 <sub>3</sub> /D <sub>3</sub> *1 | P4 <sub>3</sub> /D <sub>3</sub> *2 | P4 <sub>3</sub> /D <sub>3</sub> *1 | P4 <sub>3</sub> /D <sub>3</sub> *2 | P4 <sub>3</sub> /D <sub>3</sub> *1 | P4 <sub>3</sub> | P4 <sub>3</sub> | | | | 22 | 24 | V <sub>SS</sub> | | | 23 | 25 | P4 <sub>4</sub> /D <sub>4</sub> *1 | P4 <sub>4</sub> /D <sub>4</sub> *2 | P4 <sub>4</sub> /D <sub>4</sub> *1 | P4 <sub>4</sub> /D <sub>4</sub> *2 | P4 <sub>4</sub> /D <sub>4</sub> *1 | P4 <sub>4</sub> | P4 <sub>4</sub> | | | | Pin No. | | Pin Name | | | | | | | | | |---------------------|---------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|-----------------|-----------------|--|--| | FP-100B<br>TFP-100B | FP-100A | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 24 | 26 | P4 <sub>5</sub> /D <sub>5</sub> *1 | P4 <sub>5</sub> /D <sub>5</sub> *2 | P4 <sub>5</sub> /D <sub>5</sub> *1 | P4 <sub>5</sub> /D <sub>5</sub> *2 | P4 <sub>5</sub> /D <sub>5</sub> *1 | P4 <sub>5</sub> | P4 <sub>5</sub> | | | | 25 | 27 | P4 <sub>6</sub> /D <sub>6</sub> *1 | P4 <sub>6</sub> /D <sub>6</sub> *2 | P4 <sub>6</sub> /D <sub>6</sub> *1 | P4 <sub>6</sub> /D <sub>6</sub> *2 | P4 <sub>6</sub> /D <sub>6</sub> *1 | P4 <sub>6</sub> | P4 <sub>6</sub> | | | | 26 | 28 | P4 <sub>7</sub> /D <sub>7</sub> *1 | P4 <sub>7</sub> /D <sub>7</sub> *2 | P4 <sub>7</sub> /D <sub>7</sub> *1 | P4 <sub>7</sub> /D <sub>7</sub> *2 | P4 <sub>7</sub> /D <sub>7</sub> *1 | P4 <sub>7</sub> | P4 <sub>7</sub> | | | | 27 | 29 | D <sub>8</sub> | D <sub>8</sub> | D <sub>8</sub> | D <sub>8</sub> | D <sub>8</sub> | P3 <sub>0</sub> | P3 <sub>0</sub> | | | | 28 | 30 | D <sub>9</sub> | D <sub>9</sub> | D <sub>9</sub> | D <sub>9</sub> | D <sub>9</sub> | P3 <sub>1</sub> | P3 <sub>1</sub> | | | | 29 | 31 | D <sub>10</sub> | D <sub>10</sub> | D <sub>10</sub> | D <sub>10</sub> | D <sub>10</sub> | P3 <sub>2</sub> | P3 <sub>2</sub> | | | | 30 | 32 | D <sub>11</sub> | D <sub>11</sub> | D <sub>11</sub> | D <sub>11</sub> | D <sub>11</sub> | P3 <sub>3</sub> | P3 <sub>3</sub> | | | | 31 | 33 | D <sub>12</sub> | D <sub>12</sub> | D <sub>12</sub> | D <sub>12</sub> | D <sub>12</sub> | P3 <sub>4</sub> | P3 <sub>4</sub> | | | | 32 | 34 | D <sub>13</sub> | D <sub>13</sub> | D <sub>13</sub> | D <sub>13</sub> | D <sub>13</sub> | P3 <sub>5</sub> | P3 <sub>5</sub> | | | | 33 | 35 | D <sub>14</sub> | D <sub>14</sub> | D <sub>14</sub> | D <sub>14</sub> | D <sub>14</sub> | P3 <sub>6</sub> | P3 <sub>6</sub> | | | | 34 | 36 | D <sub>15</sub> | D <sub>15</sub> | D <sub>15</sub> | D <sub>15</sub> | D <sub>15</sub> | P3 <sub>7</sub> | P3 <sub>7</sub> | | | | 35 | 37 | V <sub>CC</sub> | | | 36 | 38 | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | A <sub>0</sub> | P1 <sub>0</sub> /A <sub>0</sub> | P1 <sub>0</sub> | P1 <sub>0</sub> | | | | 37 | 39 | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | P1 <sub>1</sub> /A <sub>1</sub> | P1 <sub>1</sub> | P1 <sub>1</sub> | | | | 38 | 40 | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | P1 <sub>2</sub> /A <sub>2</sub> | P1 <sub>2</sub> | P1 <sub>2</sub> | | | | 39 | 41 | A <sub>3</sub> | A <sub>3</sub> | $A_3$ | A <sub>3</sub> | P1 <sub>3</sub> /A <sub>3</sub> | P1 <sub>3</sub> | P1 <sub>3</sub> | | | | 40 | 42 | $A_4$ | $A_4$ | A <sub>4</sub> | A <sub>4</sub> | P1 <sub>4</sub> /A <sub>4</sub> | P1 <sub>4</sub> | P1 <sub>4</sub> | | | | 41 | 43 | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | P1 <sub>5</sub> /A <sub>5</sub> | P1 <sub>5</sub> | P1 <sub>5</sub> | | | | 42 | 44 | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | P1 <sub>6</sub> /A <sub>6</sub> | P1 <sub>6</sub> | P1 <sub>6</sub> | | | | 43 | 45 | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | P1 <sub>7</sub> /A <sub>7</sub> | P1 <sub>7</sub> | P1 <sub>7</sub> | | | | 44 | 46 | V <sub>SS</sub> | | | 45 | 47 | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | P2 <sub>0</sub> /A <sub>8</sub> | P2 <sub>0</sub> | P2 <sub>0</sub> | | | | 46 | 48 | A <sub>9</sub> | A <sub>9</sub> | A <sub>9</sub> | A <sub>9</sub> | P2 <sub>1</sub> /A <sub>9</sub> | P2 <sub>1</sub> | P2 <sub>1</sub> | | | | 47 | 49 | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | P2 <sub>2</sub> /A <sub>10</sub> | P2 <sub>2</sub> | P2 <sub>2</sub> | | | | 48 | 50 | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | P2 <sub>3</sub> /A <sub>11</sub> | P2 <sub>3</sub> | P2 <sub>3</sub> | | | | 49 | 51 | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | P2 <sub>4</sub> /A <sub>12</sub> | P2 <sub>4</sub> | P2 <sub>4</sub> | | | | 50 | 52 | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | P2 <sub>5</sub> /A <sub>13</sub> | P2 <sub>5</sub> | P2 <sub>5</sub> | | | | 51 | 53 | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | P2 <sub>6</sub> /A <sub>14</sub> | P2 <sub>6</sub> | P2 <sub>6</sub> | | | | 52 | 54 | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | P2 <sub>7</sub> /A <sub>15</sub> | P2 <sub>7</sub> | P2 <sub>7</sub> | | | | 53 | 55 | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | P5 <sub>0</sub> /A <sub>16</sub> | P5 <sub>0</sub> | P5 <sub>0</sub> | | | | 54 | 56 | A <sub>17</sub> | A <sub>17</sub> | A <sub>17</sub> | A <sub>17</sub> | P5 <sub>1</sub> /A <sub>17</sub> | P5 <sub>1</sub> | P5 <sub>1</sub> | | | | 55 | 57 | A <sub>18</sub> | A <sub>18</sub> | A <sub>18</sub> | A <sub>18</sub> | P5 <sub>2</sub> /A <sub>18</sub> | P5 <sub>2</sub> | P5 <sub>2</sub> | | | | 56 | 58 | A <sub>19</sub> | A <sub>19</sub> | A <sub>19</sub> | A <sub>19</sub> | P5 <sub>3</sub> /A <sub>19</sub> | P5 <sub>3</sub> | P5 <sub>3</sub> | | | | Pin No. | | Pin Name | | | | | | | | | |---------------------|---------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|---------------------------------------|------------------------------------------------------------------|--|--| | FP-100B<br>TFP-100B | FP-100A | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 57 | 59 | V <sub>SS</sub> | | | 58 | 60 | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> | P6 <sub>0</sub> | | | | 59 | 61 | P6₁/BREQ | P6 <sub>1</sub> /BREQ | P6 <sub>1</sub> /BREQ | P6 <sub>1</sub> /BREQ | P6 <sub>1</sub> /BREQ | P6 <sub>1</sub> | P6 <sub>1</sub> | | | | 60 | 62 | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> | P6 <sub>2</sub> | | | | 61 | 63 | ф | ф | φ | φ | P6 <sub>7</sub> /φ | P6 <sub>7</sub> / $\phi$ | P6 <sub>7</sub> /ф | | | | 62 | 64 | STBY | | | 63 | 65 | RES | | | 64 | 66 | NMI | | | 65 | 67 | V <sub>SS</sub> | | | 66 | 68 | EXTAL | | | 67 | 69 | XTAL | | | 68 | 70 | V <sub>CC</sub> | | | 69 | 71 | ĀS | ĀS | ĀS | ĀS | ĀS | P6 <sub>3</sub> | P6 <sub>3</sub> | | | | 70 | 72 | RD | RD | RD | RD | RD | P6 <sub>4</sub> | P6 <sub>4</sub> | | | | 71 | 73 | HWR | HWR | HWR | HWR | HWR | P6 <sub>5</sub> | P6 <sub>5</sub> | | | | 72 | 74 | LWR | LWR | LWR | LWR | LWR | P6 <sub>6</sub> | P6 <sub>6</sub> | | | | 73 | 75 | $MD_0$ | | | 74 | 76 | MD <sub>1</sub> | | | 75 | 77 | $MD_2$ | | | 76 | 78 | $AV_{CC}$ | AV <sub>CC</sub> | AV <sub>CC</sub> | AV <sub>CC</sub> | $AV_{CC}$ | $AV_{CC}$ | AV <sub>CC</sub> | | | | 77 | 79 | $V_{REF}$ | | | 78 | 80 | P7 <sub>0</sub> /AN <sub>0</sub> | | | 79 | 81 | P7 <sub>1</sub> /AN <sub>1</sub> | | | 80 | 82 | P7 <sub>2</sub> /AN <sub>2</sub> | | | 81 | 83 | P7 <sub>3</sub> /AN <sub>3</sub> | | | 82 | 84 | P7 <sub>4</sub> /AN <sub>4</sub> | | | 83 | 85 | P7 <sub>5</sub> /AN <sub>5</sub> | | | 84 | 86 | P7 <sub>6</sub> /AN <sub>6</sub> /DA | <sub>0</sub> P7 <sub>6</sub> /AN <sub>6</sub> /DA | <sub>0</sub> P7 <sub>6</sub> /AN <sub>6</sub> /DA | <sub>0</sub> P7 <sub>6</sub> /AN <sub>6</sub> /DA | 0P7 <sub>6</sub> /AN <sub>6</sub> /DA | 0 P7 <sub>6</sub> /AN <sub>6</sub> /D | A <sub>0</sub> P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | | | | 85 | 87 | P7 <sub>7</sub> /AN <sub>7</sub> /DA | 1 P7 <sub>7</sub> /AN <sub>7</sub> /DA | 1 P7 <sub>7</sub> /AN <sub>7</sub> /DA | 1 P7 <sub>7</sub> /AN <sub>7</sub> /DA | 1 P7 <sub>7</sub> /AN <sub>7</sub> /DA | 1 P7 <sub>7</sub> /AN <sub>7</sub> /D | A <sub>1</sub> P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | | | | 86 | 88 | AV <sub>SS</sub> | | | 87 | 89 | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /ĪRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | | | | 88 | 90 | P8 <sub>1</sub> /IRQ <sub>1</sub> /<br>CS <sub>3</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> /<br>CS <sub>3</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> /<br>CS <sub>3</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> /<br>CS <sub>3</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> /<br>CS <sub>3</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /IRQ <sub>1</sub> | | | | Pin | No. | Pin Name | | | | | | | | | |---------------------|---------|---------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--|--| | FP-100B<br>TFP-100B | FP-100A | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | | | 89 | 91 | $\frac{P8_2/\overline{IRQ}_2}{CS_2}$ | $\frac{P8_2/\overline{IRQ}_2}{CS_2}$ | $\frac{P8_2/\overline{IRQ}_2}{CS_2}$ | $\frac{P8_2/\overline{IRQ}_2}{CS_2}$ | $\frac{P8_2/\overline{IRQ}_2}{\overline{CS}_2}$ | P8 <sub>2</sub> /IRQ <sub>2</sub> | P8 <sub>2</sub> /ĪRQ <sub>2</sub> | | | | 90 | 92 | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>CS <sub>1</sub> /<br>ADTRG | P8₃/IRQ₃/<br>CS₁/<br>ADTRG | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>CS <sub>1</sub> /<br>ADTRG | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>CS <sub>1</sub> /<br>ADTRG | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>CS <sub>1</sub> /<br>ADTRG | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>ADTRG | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>ADTRG | | | | 91 | 93 | P8₄/CS₀ | P8 <sub>4</sub> / $\overline{C}\overline{S}_0$ | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> | P8 <sub>4</sub> | | | | 92 | 94 | V <sub>SS</sub> | | | 93 | 95 | PA <sub>0</sub> /TP <sub>0</sub> /<br>TCLKA | | | 94 | 96 | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | PA <sub>1</sub> /TP <sub>1</sub><br>/TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB | | | | 95 | 97 | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /<br>TCLKC | | | 96 | 98 | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /<br>TCLKD | | | 97 | 99 | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> | | | | 98 | 100 | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> | | | | 99 | 1 | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> | | | | 100 | 2 | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> | A <sub>20</sub> | A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> | | | Notes: 1. In modes 1, 3, and 5 the P4<sub>0</sub> to P4<sub>7</sub> functions of pins P4<sub>0</sub>/D<sub>0</sub> to P4<sub>7</sub>/D<sub>7</sub> are selected after a reset, but they can be changed by software. - 2. In modes 2 and 4 the $D_0$ to $D_7$ functions of pins $P4_0/D_0$ to $P4_7/D_7$ are selected after a reset, but they can be changed by software. - 3. Functions as RESO in the mask ROM versions, and as FWE in the on-chip flash memory versions. Functions as the programming control signal in modes 5 and 7. # 1.4 Caution on Crystal Resonator Connection The H8/3024 Group support an operating frequency of up to 25 MHz. If a crystal resonator with a frequency higher than 20 MHz is connected, attention must be paid to circuit constants such as external load capacitance values. For details see section 19.2.1, Connecting a Crystal Resonator. # Section 2 CPU ### 2.1 Overview The H8/300H CPU is a high-speed central processing unit with an internal 32-bit architecture that is upward-compatible with the H8/300 CPU. The H8/300H CPU has sixteen 16-bit general registers, can address a 16-Mbyte linear address space, and is ideal for realtime control. #### 2.1.1 Features The H8/300H CPU has the following features. - Upward compatibility with H8/300 CPU Can execute H8/300 Series object programs - General-register architecture Sixteen 16-bit general registers (also usable as sixteen 8-bit registers or eight 32-bit registers) - 64 basic instructions - 8/16/32-bit arithmetic and logic instructions - Multiply and divide instructions - Powerful bit-manipulation instructions - Eight addressing modes - Register direct [Rn] - Register indirect [@ERn] - Register indirect with displacement [@(d:16, ERn) or @(d:24, ERn)] - Register indirect with post-increment or pre-decrement [@ERn+ or @-ERn] - Absolute address [@aa:8, @aa:16, or @aa:24] - Immediate [#xx:8, #xx:16, or #xx:32] - Program-counter relative [@(d:8, PC) or @(d:16, PC)] - Memory indirect [@@aa:8] - 16-Mbyte linear address space - High-speed operation - All frequently-used instructions execute in two to four states - Maximum clock frequency: 25 MHz - 8/16/32-bit register-register add/subtract: 80 ns@25 MHz 8 × 8-bit register-register multiply: 560 ns@25 MHz - 16 ÷ 8-bit register-register divide: 560 ns@25 MHz - $16 \times 16$ -bit register-register multiply: 0.88 us@25 MHz — 32 ÷ 16-bit register-register divide: 0.88 µs@25 MHz - Two CPU operating modes - Normal mode. - Advanced mode - Low-power mode Transition to power-down state by SLEEP instruction #### 2.1.2 Differences from H8/300 CPU In comparison to the H8/300 CPU, the H8/300H has the following enhancements. - More general registers Eight 16-bit registers have been added. - Expanded address space - Advanced mode supports a maximum 16-Mbyte address space. - Normal mode supports the same 64-kbyte address space as the H8/300 CPU. - Enhanced addressing The addressing modes have been enhanced to make effective use of the 16-Mbyte address space. - Enhanced instructions - Data transfer, arithmetic, and logic instructions can operate on 32-bit data. - Signed multiply/divide instructions and other instructions have been added. #### 2.2 **CPU Operating Modes** The H8/300H CPU has two operating modes: normal and advanced. Normal mode supports a maximum 64-kbyte address space. Advanced mode supports up to 16 Mbytes. Figure 2.1 CPU Operating Modes # 2.3 Address Space Figure 2.2 shows a simple memory map for the H8/3024 Group. The H8/300H CPU can address a linear address space with a maximum size of 64 kbytes in normal mode, and 16 Mbytes in advanced mode. For further details see section 3.6, Memory Map in Each Operating Mode. The 1-Mbyte operating modes use 20-bit addressing. The upper 4 bits of effective addresses are ignored. Figure 2.2 Memory Map # 2.4 Register Configuration ## 2.4.1 Overview The H8/300H CPU has the internal registers shown in figure 2.3. There are two types of registers: general registers and control registers. | | 15 | | 0 | 7 | | 0 | 7 | 0 | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-------|----|----|-----|-----|-------------------------|-------| | ER0 | 13<br>E | 0 | - | | R0H | 0 | ,<br>R0L | | | - 1 | | | | | | | | | | ER1 | E | | | | R1H | | R1L | | | ER2 | E | | | | R2H | | R2L | | | ER3 | E | | | | R3H | | R3L | | | ER4 | E | | | | R4H | | R4L | | | ER5 | E | 5 | | | R5H | | R5L | | | ER6 | E | 6 | | | R6H | | R6L | | | ER7 | E | 7 | (S | P) | R7H | | R7L | | | | PC | 23 | | | | | 76543 | 2 1 0 | | Logor | | | | | | CCR | 7 6 5 4 3<br>I UI H U N | 2 1 0 | | Leger<br>SP: | nd: | | | | | CCR | | 2 1 0 | | SP:<br>PC: | nd:<br>Stack pointer<br>Program counter | | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR: | nd:<br>Stack pointer<br>Program counter<br>Condition code reg | | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR:<br>I: | nd:<br>Stack pointer<br>Program counter<br>Condition code reg<br>Interrupt mask bit | ister | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR:<br>I:<br>UI: | nd: Stack pointer Program counter Condition code reg Interrupt mask bit User bit or interrupt | ister | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR:<br>I:<br>UI:<br>H: | nd: Stack pointer Program counter Condition code reg Interrupt mask bit User bit or interrupt Half-carry flag | ister | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR:<br>I:<br>UI:<br>H:<br>U: | nd: Stack pointer Program counter Condition code reg Interrupt mask bit User bit or interrupt Half-carry flag User bit | ister | | | | CCR | | 2 1 0 | | SP:<br>PC: | nd: Stack pointer Program counter Condition code reg Interrupt mask bit User bit or interrupt Half-carry flag | ister | | | | CCR | | 2 1 0 | | SP:<br>PC:<br>CCR:<br>I:<br>UI:<br>H:<br>U:<br>N: | nd: Stack pointer Program counter Condition code reg Interrupt mask bit User bit or interrupt Half-carry flag User bit Negative flag | ister | | | | CCR | | 2 1 0 | Figure 2.3 CPU Registers #### 2.4.2 General Registers The H8/300H CPU has eight 32-bit general registers. These general registers are all functionally alike and can be used without distinction between data registers and address registers. When a general register is used as a data register, it can be accessed as a 32-bit, 16-bit, or 8-bit register. When the general registers are used as 32-bit registers or as address registers, they are designated by the letters ER (ER0 to ER7). The ER registers divide into 16-bit general registers designated by the letters E (E0 to E7) and R (R0 to R7). These registers are functionally equivalent, providing a maximum sixteen 16-bit registers. The E registers (E0 to E7) are also referred to as extended registers. The R registers divide into 8-bit general registers designated by the letters RH (R0H to R7H) and RL (R0L to R7L). These registers are functionally equivalent, providing a maximum sixteen 8-bit registers. Figure 2.4 illustrates the usage of the general registers. The usage of each register can be selected independently. Figure 2.4 Usage of General Registers General register ER7 has the function of stack pointer (SP) in addition to its general-register function, and is used implicitly in exception handling and subroutine calls. Figure 2.5 shows the stack. Figure 2.5 Stack #### 2.4.3 Control Registers The control registers are the 24-bit program counter (PC) and the 8-bit condition code register (CCR). #### Program Counter (PC) This 24-bit counter indicates the address of the next instruction the CPU will execute. The length of all CPU instructions is 2 bytes (one word), so the least significant PC bit is ignored. When an instruction is fetched, the least significant PC bit is regarded as 0. ## Condition Code Register (CCR) This 8-bit register contains internal CPU status information, including the interrupt mask bit (I) and half-carry (H), negative (N), zero (Z), overflow (V), and carry (C) flags. **Bit 7—Interrupt Mask Bit (I):** Masks interrupts other than NMI when set to 1. NMI is accepted regardless of the I bit setting. The I bit is set to 1 at the start of an exception-handling sequence. **Bit 6—User Bit or Interrupt Mask Bit (UI):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. This bit can also be used as an interrupt mask bit. For details see section 5, Interrupt Controller. **Bit 5—Half-Carry Flag (H):** When the ADD.B, ADDX.B, SUB.B, SUBX.B, CMP.B, or NEG.B instruction is executed, this flag is set to 1 if there is a carry or borrow at bit 3, and cleared to 0 otherwise. When the ADD.W, SUB.W, CMP.W, or NEG.W instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 11, and cleared to 0 otherwise. When the ADD.L, SUB.L, CMP.L, or NEG.L instruction is executed, the H flag is set to 1 if there is a carry or borrow at bit 27, and cleared to 0 otherwise. **Bit 4—User Bit (U):** Can be written and read by software using the LDC, STC, ANDC, ORC, and XORC instructions. **Bit 3—Negative Flag (N):** Stores the value of the most significant bit of data, regarded as the sign bit. Bit 2—Zero Flag (Z): Set to 1 to indicate zero data, and cleared to 0 to indicate non-zero data. **Bit 1—Overflow Flag (V):** Set to 1 when an arithmetic overflow occurs, and cleared to 0 at other times. **Bit 0—Carry Flag (C):** Set to 1 when a carry is generated by execution of an operation, and cleared to 0 otherwise. Used by: - Add instructions, to indicate a carry - Subtract instructions, to indicate a borrow - Shift and rotate instructions The carry flag is also used as a bit accumulator by bit manipulation instructions. Some instructions leave flag bits unchanged. Operations can be performed on CCR by the LDC, STC, ANDC, ORC, and XORC instructions. The N, Z, V, and C flags are used by conditional branch (Bcc) instructions. For the action of each instruction on the flag bits, see appendix A.1, Instruction List. For the I and UI bits, see section 5, Interrupt Controller. #### 2.4.4 Initial CPU Register Values In reset exception handling, PC is initialized to a value loaded from the vector table, and the I bit in CCR is set to 1. The other CCR bits and the general registers are not initialized. In particular, the initial value of the stack pointer (ER7) is also undefined. The stack pointer (ER7) must therefore be initialized by an MOV.L instruction executed immediately after a reset. #### 2.5 Data Formats The H8/300H CPU can process 1-bit, 4-bit (BCD), 8-bit (byte), 16-bit (word), and 32-bit (longword) data. Bit-manipulation instructions operate on 1-bit data by accessing bit n (n = 0, 1, 2, ..., 7) of byte operand data. The DAA and DAS decimal-adjust instructions treat byte data as two digits of 4-bit BCD data. ### 2.5.1 General Register Data Formats Figures 2.6 and 2.7 show the data formats in general registers. Figure 2.6 General Register Data Formats Figure 2.7 General Register Data Formats ## 2.5.2 Memory Data Formats Figure 2.8 shows the data formats on memory. The H8/300H CPU can access word data and longword data on memory, but word or longword data must begin at an even address. If an attempt is made to access word or longword data at an odd address, no address error occurs but the least significant bit of the address is regarded as 0, so the access starts at the preceding address. This also applies to instruction fetches. Figure 2.8 Memory Data Formats When ER7 (SP) is used as an address register to access the stack, the operand size should be word size or longword size. # 2.6 Instruction Set #### 2.6.1 Instruction Set Overview The H8/300H CPU has 64 types of instructions, which are classified in table 2.1. **Table 2.1 Instruction Classification** | Function | Instruction | Types | |-----------------------|--------------------------------------------------------------------------------------------------------|-------| | Data transfer | MOV, PUSH*1, POP*1, MOVTPE*2, MOVFPE*2 | 5 | | Arithmetic operations | ADD, SUB, ADDX, SUBX, INC, DEC, ADDS, SUBS, DAA, DAS, MULXU, MULXS, DIVXU, DIVXS, CMP, NEG, EXTS, EXTU | 18 | | Logic operations | AND, OR, XOR, NOT | 4 | | Shift operations | SHAL, SHAR, SHLL, SHLR, ROTL, ROTR, ROTXL, ROTXR | 8 | | Bit manipulation | BSET, BCLR, BNOT, BTST, BAND, BIAND, BOR, BIOR, BXOR, BIXOR, BLD, BILD, BST, BIST | 14 | | Branch | Bcc*3, JMP, BSR, JSR, RTS | 5 | | System control | TRAPA, RTE, SLEEP, LDC, STC, ANDC, ORC, XORC, NOP | 9 | | Block data transfer | EEPMOV | 1 | Total 64 types Notes: 1. POP.W Rn is identical to MOV.W @SP+, Rn. PUSH.W Rn is identical to MOV.W Rn, @-SP. POP.L ERn is identical to MOV.L @SP+, Rn. PUSH.L ERn is identical to MOV.L Rn, @-SP. - 2. Not available in the H8/3024 Group. - 3. Bcc is a generic branching instruction. # 2.6.2 Instructions and Addressing Modes Table 2.2 indicates the instructions available in the H8/300H CPU. **Table 2.2** Instructions and Addressing Modes | | | | | | | | Addr | essing N | lodes | | | | | | |-----------------|--------------------|-----|-----|------|--------------|--------------|-------------|----------|--------|--------|------------|--------------|----------|----| | Function | Instruction | ××# | Rn | @ERn | @(d:16, ERn) | @(d:24, ERn) | @ERn+/@-ERn | @aa:8 | @aa:16 | @aa:24 | @(d:8, PC) | @ (d:16, PC) | @ @ aa:8 | ı | | Data | MOV | BWL | BWL | BWL | BWL | BWL | BWL | В | BWL | BWL | _ | _ | _ | _ | | transfer | POP, PUSH | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | WL | | | MOVFPE, | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | MOVTPE | | | | | | | | | | | | | | | Arithmetic | ADD, CMP | BWL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | operations | SUB | WL | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDX, SUBX | В | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | ADDS, SUBS | _ | L | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | INC, DEC | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | DAA, DAS | _ | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | MULXU, | _ | BW | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | MULXS, | | | | | | | | | | | | | | | | DIVXU, | | | | | | | | | | | | | | | | DIVXS | | | | | | | | | | | | | | | | NEG | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | EXTU, EXTS | _ | WL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Logic | AND, OR, XOR | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | operations | NOT | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Shift instructi | ons | _ | BWL | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | Bit manipulat | ion | _ | В | В | _ | _ | _ | В | _ | _ | _ | _ | _ | _ | | Branch | Bcc, BSR | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | JMP, JSR | _ | _ | 0 | _ | _ | _ | _ | _ | _ | 0 | 0 | _ | _ | | | RTS | _ | _ | _ | _ | _ | _ | _ | _ | 0 | _ | _ | 0 | _ | | System | TRAPA | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | control | RTE | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | SLEEP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | | LDC | В | В | W | W | W | W | _ | W | W | _ | _ | _ | 0 | | | STC | _ | В | W | W | W | W | _ | W | W | _ | _ | _ | _ | | | ANDC, ORC,<br>XORC | В | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | NOP | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | 0 | | Block data tra | ansfer | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | BW | | Nata: D | Duta | 1 | 1 | 1 | l | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Note: B: Byte W: Word L: Longword ## 2.6.3 Tables of Instructions Classified by Function Tables 2.3 to 2.10 summarize the instructions in each functional category. The operation notation used in these tables is defined next. # **Operation Notation** | Rd | General register (destination)* | |---------------|---------------------------------------------------------| | Rs | General register (source)* | | Rn | General register* | | ERn | General register (32-bit register or address register)* | | (EAd) | Destination operand | | (EAs) | Source operand | | CCR | Condition code register | | N | N (negative) flag of CCR | | Z | Z (zero) flag of CCR | | V | V (overflow) flag of CCR | | С | C (carry) flag of CCR | | PC | Program counter | | SP | Stack pointer | | #IMM | Immediate data | | disp | Displacement | | + | Addition | | _ | Subtraction | | × | Multiplication | | ÷ | Division | | ^ | AND logical | | <u> </u> | OR logical | | $\oplus$ | Exclusive OR logical | | $\rightarrow$ | Move | | 7 | NOT (logical complement) | | :3/:8/:16/:24 | 3-, 8-, 16-, or 24-bit length | | · | | Note: \* General registers include 8-bit registers (R0H to R7H, R0L to R7L), 16-bit registers (R0 to R7, E0 to E7), and 32-bit data or address registers (ER0 to ER7). **Table 2.3** Data Transfer Instructions | Instruction | Size* | Function | |-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------| | MOV | B/W/L | (EAs) o Rd, Rs o (EAd) | | | | Moves data between two general registers or between a general register and memory, or moves immediate data to a general register. | | MOVFPE | В | $(EAs) \rightarrow Rd$ | | | | Cannot be used in this LSI. | | MOVTPE | В | $Rs \rightarrow (EAs)$ | | | | Cannot be used in this LSI. | | POP | W/L | $@SP+ \rightarrow Rn$ | | | | Pops a general register from the stack. POP.W Rn is identical to MOV.W @SP+, Rn. Similarly, POP.L ERn is identical to MOV.L @SP+, ERn. | | PUSH | W/L | $Rn \rightarrow @-SP$ | | | | Pushes a general register onto the stack. PUSH.W Rn is identical to MOV.W Rn, @-SP. Similarly, PUSH.L ERn is identical to MOV.L ERn, @-SP. | Note: \* Size refers to the operand size. B: Byte W: Word L: Longword **Table 2.4** Arithmetic Operation Instructions | Instruction | Size* | Function | | | | | | |-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | ADD,SUB | B/W/L | $Rd \pm Rs \rightarrow Rd, Rd \pm \#IMM \rightarrow Rd$ | | | | | | | | | Performs addition or subtraction on data in two general registers, or on immediate data and data in a general register. (Immediate byte data cannot be subtracted from data in a general register. Use the SUBX or ADD instruction.) | | | | | | | ADDX, | В | $Rd \pm Rs \pm C \to Rd, Rd \pm \#IMM \pm C \to Rd$ | | | | | | | SUBX | | Performs addition or subtraction with carry or borrow on data in two general registers, or on immediate data and data in a general register. | | | | | | | INC, | B/W/L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd$ | | | | | | | DEC | | Increments or decrements a general register by 1 or 2. (Byte operands can be incremented or decremented by 1 only.) | | | | | | | ADDS, | L | $Rd \pm 1 \rightarrow Rd, Rd \pm 2 \rightarrow Rd, Rd \pm 4 \rightarrow Rd$ | | | | | | | SUBS | | Adds or subtracts the value 1, 2, or 4 to or from data in a 32-bit register. | | | | | | | DAA, | В | Rd decimal adjust → Rd | | | | | | | DAS | | Decimal-adjusts an addition or subtraction result in a general register by referring to CCR to produce 4-bit BCD data. | | | | | | | MULXU | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | | | | | Performs unsigned multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | | | | | MULXS | B/W | $Rd \times Rs \rightarrow Rd$ | | | | | | | | | Performs signed multiplication on data in two general registers: either 8 bits $\times$ 8 bits $\rightarrow$ 16 bits or 16 bits $\times$ 16 bits $\rightarrow$ 32 bits. | | | | | | | Instruction | Size* | Function | |-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIVXU | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs unsigned division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder | | DIVXS | B/W | $Rd \div Rs \rightarrow Rd$ | | | | Performs signed division on data in two general registers: either 16 bits $\div$ 8 bits $\rightarrow$ 8-bit quotient and 8-bit remainder, or 32 bits $\div$ 16 bits $\rightarrow$ 16-bit quotient and 16-bit remainder | | CMP | B/W/L | Rd – Rs, Rd – #IMM | | | | Compares data in a general register with data in another general register or with immediate data, and sets CCR according to the result. | | NEG | B/W/L | $0 - Rd \rightarrow Rd$ | | | | Takes the two's complement (arithmetic complement) of data in a general register. | | EXTS | W/L | $Rd$ (sign extension) $\rightarrow Rd$ | | | | Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by extending the sign bit. | | EXTU | W/L | $Rd$ (zero extension) $\rightarrow Rd$ | | | | Extends byte data in the lower 8 bits of a 16-bit register to word data, or extends word data in the lower 16 bits of a 32-bit register to longword data, by padding with zeros. | Note: \* Size refers to the operand size. B: Byte W: Word L: Longword **Table 2.5** Logic Operation Instructions | Instruction Size* | | Function | |-------------------|-------|-----------------------------------------------------------------------------------------------------------------| | AND | B/W/L | $Rd \wedge Rs \to Rd, Rd \wedge \#IMM \to Rd$ | | | | Performs a logical AND operation on a general register and another general register or immediate data. | | OR | B/W/L | $Rd \lor Rs \rightarrow Rd, Rd \lor \#IMM \rightarrow Rd$ | | | | Performs a logical OR operation on a general register and another general register or immediate data. | | XOR | B/W/L | $Rd \oplus Rs \rightarrow Rd, Rd \oplus \#IMM \rightarrow Rd$ | | | | Performs a logical exclusive OR operation on a general register and another general register or immediate data. | | NOT | B/W/L | $\neg Rd \rightarrow Rd$ | | | | Takes the one's complement (logical complement) of general register contents. | Note: \* Size refers to the operand size. B: Byte W: Word L: Longword **Table 2.6 Shift Instructions** | Instruction | Size* | Function | |------------------------------------------|-------|-------------------------------------------------------------| | SHAL, | B/W/L | $Rd (shift) \rightarrow Rd$ | | SHAR | | Performs an arithmetic shift on general register contents. | | SHLL, | B/W/L | $Rd (shift) \rightarrow Rd$ | | SHLR | | Performs a logical shift on general register contents. | | ROTL, B/W/L Rd (rotate) $\rightarrow$ Rd | | $Rd$ (rotate) $\rightarrow Rd$ | | ROTR | | Rotates general register contents. | | ROTXL, | B/W/L | $Rd$ (rotate) $\rightarrow Rd$ | | ROTXR | | Rotates general register contents, including the carry bit. | Note: \* Size refers to the operand size. B: Byte W: Word L: Longword **Table 2.7 Bit Manipulation Instructions** | Instruction | Size* | Function | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BSET | В | $1 \rightarrow (\text{sbit-No.> of sEAd>})$ | | | | Sets a specified bit in a general register or memory operand to 1. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register. | | BCLR | В | $0 \rightarrow (\text{sbit-No.} > \text{of } \text{EAd})$ | | | | Clears a specified bit in a general register or memory operand to 0. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register. | | BNOT | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> (<bit-no.> of <ead>)</ead></bit-no.></ead></bit-no.> | | | | Inverts a specified bit in a general register or memory operand. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register. | | BTST | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> Z</ead></bit-no.> | | | | Tests a specified bit in a general register or memory operand and sets or clears the Z flag accordingly. The bit number is specified by 3-bit immediate data or the lower 3 bits of a general register. | | BAND | В | $C \wedge (\ of\ ) \to C$ | | | | ANDs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | The bit number is specified by 3-bit immediate data. | | BIAND | В | $C \wedge [\neg (\text{sbit-No.})] \rightarrow C$ | | | | ANDs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | The bit number is specified by 3-bit immediate data. | | Instruction | Size* | Function | | | | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BOR | В | $C \lor (sbit\text{-No.}>\ of\ ) \to C$ | | | | | | | ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BIOR | В | $C \vee [\neg \ (sbit\text{-No.}>\ of\ )] \to C$ | | | | | | | ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BXOR | В | $C \oplus (\text{sbit-No.} > \text{of } < \text{EAd} >) \rightarrow C$ | | | | | | | Exclusive-ORs the carry flag with a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BIXOR | В | $C \oplus [\neg (\text{sbit-No.} > \text{of } \text{EAd})] \rightarrow C$ | | | | | | | Exclusive-ORs the carry flag with the inverse of a specified bit in a general register or memory operand and stores the result in the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BLD | В | $($ < bit-No.> of < EAd> $) \rightarrow C$ | | | | | | | Transfers a specified bit in a general register or memory operand to the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BILD | В | $\neg$ ( <bit-no.> of <ead>) <math>\rightarrow</math> C</ead></bit-no.> | | | | | | | Transfers the inverse of a specified bit in a general register or memory operand to the carry flag. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BST | В | $C \rightarrow (\text{sbit-No.} \text{> of } \text{})$ | | | | | | | Transfers the carry flag value to a specified bit in a general register or memory operand. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | | BIST | В | $C \rightarrow \neg \text{ ( of )}$ | | | | | | | Transfers the inverse of the carry flag value to a specified bit in a general register or memory operand. | | | | | | | The bit number is specified by 3-bit immediate data. | | | | Note: \* Size refers to the operand size. B: Byte RTS **Table 2.8 Branching Instructions** | 1 abic 2.0 | Diane | and that detons | | | | | | | |-------------|-------|-------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|--|--|--|--| | Instruction | Size | Function | | | | | | | | Всс | _ | Branches to a specified address if address specified condition is met. The branching conditions are listed below. | | | | | | | | | | Mnemonic | Description | Condition | | | | | | | | BRA (BT) | Always (true) | Always | | | | | | | | BRN (BF) | Never (false) | Never | | | | | | | | BHI | High | C ∨ Z = 0 | | | | | | | | BLS | Low or same | C ∨ Z = 1 | | | | | | | | Bcc (BHS) | Carry clear (high or same) | C = 0 | | | | | | | | BCS (BLO) | Carry set (low) | C = 1 | | | | | | | | BNE | Not equal | Z = 0 | | | | | | | | BEQ | Equal | Z = 1 | | | | | | | | BVC | Overflow clear | V = 0 | | | | | | | | BVS | Overflow set | V = 1 | | | | | | | | BPL | Plus | N = 0 | | | | | | | | BMI | Minus | N = 1 | | | | | | | | BGE | Greater or equal | N ⊕ V = 0 | | | | | | | | BLT | Less than | N ⊕ V = 1 | | | | | | | | BGT | Greater than | $Z \vee (N \oplus V) = 0$ | | | | | | | | BLE | Less or equal | $Z \vee (N \oplus V) = 1$ | | | | | | | | | | | | | | | | JMP | _ | Branches unconditionally to a specified address | | | | | | | | BSR | _ | Branches to a subroutine at a specified address | | | | | | | | JSR | _ | Branches to a subroutine at a specified address | | | | | | | Returns from a subroutine **Table 2.9** System Control Instructions | Instruction | Size* | Function | |-------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRAPA | _ | Starts trap-instruction exception handling | | RTE | _ | Returns from an exception-handling routine | | SLEEP | | Causes a transition to the power-down state | | LDC | B/W | (EAs) → CCR | | | | Moves the source operand contents to the condition code register. The condition code register size is one byte, but in transfer from memory, data is read by word access. | | STC | B/W | CCR → (EAd) | | | | Transfers the CCR contents to a destination location. The condition code register size is one byte, but in transfer to memory, data is written by word access. | | ANDC | В | $CCR \land \#IMM \rightarrow CCR$ | | | | Logically ANDs the condition code register with immediate data. | | ORC | В | $CCR \lor \#IMM \to CCR$ | | | | Logically ORs the condition code register with immediate data. | | XORC | В | $CCR \oplus \#IMM \to CCR$ | | | | Logically exclusive-ORs the condition code register with immediate data. | | NOP | _ | PC + 2 → PC | | | | Only increments the program counter. | Note: \* Size refers to the operand size. B: Byte W: Word Table 2.10 Block Transfer Instruction | Instruction | Size | Function | | |-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EEPMOV.B | _ | if R4L $\neq$ 0 then repeat @ER5+ $\rightarrow$ @ER6+, R4L – 1 $\rightarrow$ R4L until R4L = 0 else next; | | | EEPMOV.W | _ | if R4 $\neq$ 0 then repeat @ER5+ $\rightarrow$ @ER6+, R4 – 1 $\rightarrow$ R4 until R4 = 0 else next; | | | | | Block transfer instruction. This instruction transfers the number of data byt specified by R4L or R4, starting from the address indicated by ER5, to the location starting at the address indicated by ER6. At the end of the transfethe next instruction is executed. | | ### 2.6.4 Basic Instruction Formats The H8/300H instructions consist of 2-byte (word) units. An instruction consists of an operation field (OP field), a register field (r field), an effective address extension (EA field), and a condition field (cc). **Operation Field:** Indicates the function of the instruction, the addressing mode, and the operation to be carried out on the operand. The operation field always includes the first 4 bits of the instruction. Some instructions have two operation fields. **Register Field:** Specifies a general register. Address registers are specified by 3 bits, data registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register field. **Effective Address Extension:** Eight, 16, or 32 bits specifying immediate data, an absolute address, or a displacement. A 24-bit address or displacement is treated as 32-bit data in which the first 8 bits are 0 (H'00). Condition Field: Specifies the branching condition of Bcc instructions. Figure 2.9 shows examples of instruction formats. Figure 2.9 Instruction Formats ## 2.6.5 Notes on Use of Bit Manipulation Instructions The BSET, BCLR, BNOT, BST, and BIST instructions read a byte of data, modify a bit in the byte, then write the byte back. Care is required when these instructions are used to access registers with write-only bits, or to access ports. | Step | | Description | |------|--------|------------------------------------------------------------| | 1 | Read | Read one data byte at the specified address | | 2 | Modify | Modify one bit in the data byte | | 3 | Write | Write the modified data byte back to the specified address | **Example 1:** BCLR is executed to clear bit 0 in the port 4 data direction register (P4DDR) under the following conditions. $P4_7$ , $P4_6$ : Input pins $P4_5 - P4_0$ : Output pins The intended purpose of this BCLR instruction is to switch P4<sub>0</sub> from output to input. ### **Before Execution of BCLR Instruction** | | P4 <sub>7</sub> | P4 <sub>6</sub> | P4 <sub>5</sub> | P4 <sub>4</sub> | P4 <sub>3</sub> | P4 <sub>2</sub> | P4 <sub>1</sub> | P4 <sub>0</sub> | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Input/output | Input | Input | Output | Output | Output | Output | Output | Output | | DDR | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ### **Execution of BCLR Instruction** BCLR #0, P4DDR ; Execute BCLR instruction on DDR ### After Execution of BCLR Instruction | | P4 <sub>7</sub> | P4 <sub>6</sub> | P4 <sub>5</sub> | P4 <sub>4</sub> | P4 <sub>3</sub> | P4 <sub>2</sub> | P4 <sub>1</sub> | P4 <sub>0</sub> | |--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Input/output | Output Input | | DDR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | **Explanation:** To execute the BCLR instruction, the CPU begins by reading P4DDR. Since P4DDR is a write-only register, it is read as H'FF, even though its true value is H'3F. Next the CPU clears bit 0 of the read data, changing the value to H'FE. Finally, the CPU writes this value (HFE) back to P4DDR to complete the BCLR instruction. As a result, $P4_0DDR$ is cleared to 0, making $P4_0$ an input pin. In addition, $P4_7DDR$ and $P4_6DDR$ are set to 1, making $P4_7$ and $P4_6$ output pins. The BCLR instruction can be used to clear flags in the on-chip registers to 0. In the case of the IRQ status register (ISR), for example, a flag must be read as a condition for clearing it, but when using the BCLR instruction, if it is known that a flag has been set to 1 in an interrupt-handling routine, for instance, it is not necessary to read the flag ahead of time. # 2.7 Addressing Modes and Effective Address Calculation ## 2.7.1 Addressing Modes The H8/300H CPU supports the eight addressing modes listed in table 2.11. Each instruction uses a subset of these addressing modes. Arithmetic and logic instructions can use the register direct and immediate modes. Data transfer instructions can use all addressing modes except program-counter relative and memory indirect. Bit manipulation instructions use register direct, register indirect, or absolute (@aa:8) addressing mode to specify an operand, and register direct (BSET, BCLR, BNOT, and BTST instructions) or immediate (3-bit) addressing mode to specify a bit number in the operand. Table 2.11 Addressing Modes | No. | Addressing Mode | Symbol | |-----|----------------------------------------------------------------------------|---------------------------| | 1 | Register direct | Rn | | 2 | Register indirect | @ERn | | 3 | Register indirect with displacement | @(d:16, ERn)/@(d:24, ERn) | | 4 | Register indirect with post-increment Register indirect with pre-decrement | @ERn+<br>@-ERn | | 5 | Absolute address | @aa:8/@aa:16/@aa:24 | | 6 | Immediate | #xx:8/#xx:16/#xx:32 | | 7 | Program-counter relative | @(d:8, PC)/@(d:16, PC) | | 8 | Memory indirect | @ @aa:8 | - **1 Register Direct—Rn:** The register field of the instruction code specifies an 8-, 16-, or 32-bit register containing the operand. R0H to R7H and R0L to R7L can be specified as 8-bit registers. R0 to R7 and E0 to E7 can be specified as 16-bit registers. ER0 to ER7 can be specified as 32-bit registers. - **2 Register Indirect**—@**ERn:** The register field of the instruction code specifies an address register (ERn), the lower 24 bits of which contain the address of the operand. - 3 Register Indirect with Displacement—@(d:16, ERn) or @(d:24, ERn): A 16-bit or 24-bit displacement contained in the instruction code is added to the contents of an address register (ERn) specified by the register field of the instruction, and the lower 24 bits of the sum specify the address of a memory operand. A 16-bit displacement is sign-extended when added. ## 4 Register Indirect with Post-Increment or Pre-Decrement—@ERn+ or @-ERn: - Register indirect with post-increment—@ERn+ The register field of the instruction code specifies an address register (ERn) the lower 24 bits of which contain the address of a memory operand. After the operand is accessed, 1, 2, or 4 is added to the address register contents (32 bits) and the sum is stored in the address register. The value added is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the register value should be even. - Register indirect with pre-decrement—@-ERn The value 1, 2, or 4 is subtracted from an address register (ERn) specified by the register field in the instruction code, and the lower 24 bits of the result become the address of a memory operand. The result is also stored in the address register. The value subtracted is 1 for byte access, 2 for word access, or 4 for longword access. For word or longword access, the resulting register value should be even. - **5 Absolute Address**—@aa:8, @aa:16, or @aa:24: The instruction code contains the absolute address of a memory operand. The absolute address may be 8 bits long (@aa:8), 16 bits long (@aa:16), or 24 bits long (@aa:24). For an 8-bit absolute address, the upper 16 bits are all assumed to be 1 (H'FFFF). For a 16-bit absolute address the upper 8 bits are a sign extension. A 24-bit absolute address can access the entire address space. Table 2.12 indicates the accessible address ranges. **Table 2.12 Absolute Address Access Ranges** | Absolute<br>Address | 1-Mbyte Modes | 16-Mbyte Modes | |---------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | 8 bits (@aa:8) | H'FFF00 to H'FFFFF<br>(1048320 to 1048575) | H'FFFF00 to H'FFFFF<br>(16776960 to 16777215) | | 16 bits (@aa:16) | H'00000 to H'07FFF,<br>H'F8000 to H'FFFFF<br>(0 to 32767, 1015808 to 1048575) | H'000000 to H'007FFF,<br>H'FF8000 to H'FFFFFF<br>(0 to 32767, 16744448 to 16777215) | | 24 bits (@aa:24) | H'00000 to H'FFFFF<br>(0 to 1048575) | H'000000 to H'FFFFFF<br>(0 to 16777215) | **6 Immediate**—#xx:8, #xx:16, or #xx:32: The instruction code contains 8-bit (#xx:8), 16-bit (#xx:16), or 32-bit (#xx:32) immediate data as an operand. The instruction codes of the ADDS, SUBS, INC, and DEC instructions contain immediate data implicitly. The instruction codes of some bit manipulation instructions contain 3-bit immediate data specifying a bit number. The TRAPA instruction code contains 2-bit immediate data specifying a vector address. - **7 Program-Counter Relative**—@(**d:8, PC**) **or** @(**d:16, PC**): This mode is used in the Bcc and BSR instructions. An 8-bit or 16-bit displacement contained in the instruction code is sign-extended to 24 bits and added to the 24-bit PC contents to generate a 24-bit branch address. The PC value to which the displacement is added is the address of the first byte of the next instruction, so the possible branching range is –126 to +128 bytes (–63 to +64 words) or –32766 to +32768 bytes (–16383 to +16384 words) from the branch instruction. The resulting value should be an even number. - **8 Memory Indirect**—@@aa:8: This mode can be used by the JMP and JSR instructions. The instruction code contains an 8-bit absolute address specifying a memory operand. This memory operand contains a branch address. The memory operand is accessed by longword access. The first byte of the memory operand is ignored, generating a 24-bit branch address. See figure 2.10. The upper bits of the 8-bit absolute address are assumed to be 0 (H'0000), so the address range is 0 to 255 (H'000000 to H'0000FF). Note that the first part of this range is also the exception vector area. For further details see section 5, Interrupt Controller. Figure 2.10 Memory-Indirect Branch Address Specification When a word-size or longword-size memory operand is specified, or when a branch address is specified, if the specified memory address is odd, the least significant bit is regarded as 0. The accessed data or instruction code therefore begins at the preceding address. See section 2.5.2, Memory Data Formats. ## 2.7.2 Effective Address Calculation Table 2.13 explains how an effective address is calculated in each addressing mode. In the 1-Mbyte operating modes the upper 4 bits of the calculated address are ignored in order to generate a 20-bit effective address. **Table 2.13 Effective Address Calculation** # 2.8 Processing States ### 2.8.1 Overview The H8/300H CPU has five processing states: the program execution state, exception-handling state, power-down state, reset state, and bus-released state. The power-down state includes sleep mode, software standby mode, and hardware standby mode. Figure 2.11 classifies the processing states. Figure 2.13 indicates the state transitions. Figure 2.11 Processing States # 2.8.2 Program Execution State In this state the CPU executes program instructions in normal sequence. ## 2.8.3 Exception-Handling State The exception-handling state is a transient state that occurs when the CPU alters the normal program flow due to a reset, interrupt, or trap instruction. The CPU fetches a starting address from the exception vector table and branches to that address. In interrupt and trap exception handling the CPU references the stack pointer (ER7) and saves the program counter and condition code register. **Types of Exception Handling and Their Priority:** Exception handling is performed for resets, interrupts, and trap instructions. Table 2.14 indicates the types of exception handling and their priority. Trap instruction exceptions are accepted at all times in the program execution state. Table 2.14 Exception Handling Types and Priority | Priority | Type of Exception | Detection Timing | Start of Exception Handling | | |----------|-------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--| | High | Reset | Synchronized with clock | Exception handling starts immediately when RES changes from low to high | | | | Interrupt | End of instruction execution or end of exception handling* | When an interrupt is requested, exception handling starts at the end of the current instruction or current exception-handling sequence | | | Low | Trap instruction | When TRAPA instruction is executed | Exception handling starts when a trap (TRAPA) instruction is executed | | Note: \* Interrupts are not detected at the end of the ANDC, ORC, XORC, and LDC instructions, or immediately after reset exception handling. Figure 2.12 classifies the exception sources. For further details about exception sources, vector numbers, and vector addresses, see section 4, Exception Handling, and section 5, Interrupt Controller. Figure 2.12 Classification of Exception Sources Figure 2.13 State Transitions # 2.8.4 Exception Handling Operation **Reset Exception Handling:** Reset exception handling has the highest priority. The reset state is entered when the $\overline{RES}$ signal goes low. Reset exception handling starts after that, when $\overline{RES}$ changes from low to high. When reset exception handling starts the CPU fetches a start address from the exception vector table and starts program execution from that address. All interrupts, including NMI, are disabled during the reset exception-handling sequence and immediately after it ends. **Interrupt Exception Handling and Trap Instruction Exception Handling:** When these exception-handling sequences begin, the CPU references the stack pointer (ER7) and pushes the program counter and condition code register on the stack. Next, if the UE bit in the system control register (SYSCR) is set to 1, the CPU sets the I bit in the condition code register to 1. If the UE bit is cleared to 0, the CPU sets both the I bit and the UI bit in the condition code register to 1. Then the CPU fetches a start address from the exception vector table and execution branches to that address. Figure 2.14 shows the stack after the exception-handling sequence. Figure 2.14 Stack Structure after Exception Handling ### 2.8.5 Bus-Released State In this state the bus is released to a bus master other than the CPU, in response to a bus request. The bus masters other than the CPU is an external bus master. While the bus is released, the CPU halts except for internal operations. Interrupt requests are not accepted. For details see section 6.6, Bus Arbiter. Rev. 2.00 Sep 20, 2005 page 52 of 800 ### 2.8.6 Reset State When the $\overline{RES}$ input goes low all current processing stops and the CPU enters the reset state. The I bit in the condition code register is set to 1 by a reset. All interrupts are masked in the reset state. Reset exception handling starts when the $\overline{RES}$ signal changes from low to high. The reset state can also be entered by a watchdog timer overflow. For details see section 11, Watchdog Timer. ### 2.8.7 Power-Down State In the power-down state the CPU stops operating to conserve power. There are three modes: sleep mode, software standby mode, and hardware standby mode. **Sleep Mode:** A transition to sleep mode is made if the SLEEP instruction is executed while the SSBY bit is cleared to 0 in the system control register (SYSCR). CPU operations stop immediately after execution of the SLEEP instruction, but the contents of CPU registers are retained. **Software Standby Mode:** A transition to software standby mode is made if the SLEEP instruction is executed while the SSBY bit is set to 1 in SYSCR. The CPU and clock halt and all on-chip supporting modules stop operating. The on-chip supporting modules are reset, but as long as a specified voltage is supplied the contents of CPU registers and on-chip RAM are retained. The I/O ports also remain in their existing states. **Hardware Standby Mode:** A transition to hardware standby mode is made when the STBY input goes low. As in software standby mode, the CPU and all clocks halt and the on-chip supporting modules are reset, but as long as a specified voltage is supplied, on-chip RAM contents are retained. For further information see section 20, Power-Down State. # 2.9 Basic Operational Timing ### 2.9.1 Overview The H8/300H CPU operates according to the system clock (ø). The interval from one rise of the system clock to the next rise is referred to as a "state." A memory cycle or bus cycle consists of two or three states. The CPU uses different methods to access on-chip memory, the on-chip supporting modules, and the external address space. Access to the external address space can be controlled by the bus controller. ## 2.9.2 On-Chip Memory Access Timing On-chip memory is accessed in two states. The data bus is 16 bits wide, permitting both byte and word access. Figure 2.15 shows the on-chip memory access cycle. Figure 2.16 indicates the pin states. All H8/3024 Group models have a function for changing the method of outputting addresses from the address pins. For details see section 6.3.5, Address Output Method. Figure 2.15 On-Chip Memory Access Cycle Figure 2.16 Pin States during On-Chip Memory Access (Address Update Mode 1) ## 2.9.3 On-Chip Supporting Module Access Timing The on-chip supporting modules are accessed in three states. The data bus is 8 or 16 bits wide, depending on the internal I/O register being accessed. Figure 2.17 shows the on-chip supporting module access timing. Figure 2.18 indicates the pin states. Figure 2.17 Access Cycle for On-Chip Supporting Modules Figure 2.18 Pin States during Access to On-Chip Supporting Modules # 2.9.4 Access to External Address Space The external address space is divided into eight areas (areas 0 to 7). Bus-controller settings determine whether each area is accessed via an 8-bit or 16-bit data bus, and whether it is accessed in two or three states. For details see section 6, Bus Controller. # Section 3 MCU Operating Modes ## 3.1 Overview ## 3.1.1 Operating Mode Selection The H8/3024 Group has seven operating modes (modes 1 to 7) that are selected by the mode pins $(MD_2 \text{ to } MD_0)$ as indicated in table 3.1. The input at these pins determines the size of the address space and the initial bus mode. **Table 3.1 Operating Mode Selection** | | | | | De | scription | | | |-----------|-----------|--------|--------|---------------------------|--------------------|--------------------|--------------------| | Operating | Mode Pins | | Pins | | Initial Bus | On-Chip | On-Chip | | Mode | $MD_2$ | $MD_1$ | $MD_0$ | Address Space | Mode*1 | ROM | RAM | | _ | 0 | 0 | 0 | Setting prohibited | Setting prohibited | Setting prohibited | Setting prohibited | | Mode 1 | 0 | 0 | 1 | Expanded mode | 8 bits | Disabled | Enabled*2 | | Mode 2 | 0 | 1 | 0 | Expanded mode | 16 bits | Disabled | Enabled*2 | | Mode 3 | 0 | 1 | 1 | Expanded mode | 8 bits | Disabled | Enabled*2 | | Mode 4 | 1 | 0 | 0 | Expanded mode | 16 bits | Disabled | Enabled*2 | | Mode 5 | 1 | 0 | 1 | Expanded mode | 8 bits | Enabled | Enabled*2 | | Mode 6 | 1 | 1 | 0 | Single-chip normal mode | _ | Enabled | Enabled | | Mode 7 | 1 | 1 | 1 | Single-chip advanced mode | _ | Enabled | Enabled | Notes: 1. In modes 1 to 5, an 8-bit or 16-bit data bus can be selected on a per-area basis by settings made in the area bus width control register (ABWCR). For details see section 6, Bus Controller. 2. If the RAME bit in SYSCR is cleared to 0, these addresses become external addresses. For the address space size there are three choices: 64 kbytes, 1 Mbyte, or 16 Mbyte. The external data bus is either 8 or 16 bits wide depending on ABWCR settings. 8-bit bus mode is used only if 8-bit access is selected for all areas. For details see section 6, Bus Controller. Modes 1 to 4 are externally expanded modes that enable access to external memory and peripheral devices and disable access to the on-chip ROM. Modes 1 and 2 support a maximum address space of 1 Mbyte. Modes 3 and 4 support a maximum address space of 16 Mbytes. Mode 5 is an externally expanded mode that enables access to external memory and peripheral devices and also enables access to the on-chip ROM. Mode 5 supports a maximum address space of 16 Mbytes. Modes 6 and 7 are single-chip modes in which the chip operates using only the on-chip ROM, RAM, and I/O registers. All ports are available in these modes. Mode 6 supports a maximum address space of 64 kbytes. Mode 7 supports a maximum address space of 1 Mbyte. The H8/3024 Group can be used only in modes 1 to 7. The inputs at the mode pins must select one of these seven modes. The inputs at the mode pins must not be changed during operation. Set the reset state before changing the inputs at these pins. ## 3.1.2 Register Configuration The H8/3024 Group has a mode control register (MDCR) that indicates the inputs at the mode pins (MD<sub>2</sub> to MD<sub>0</sub>), and a system control register (SYSCR). Table 3.2 summarizes these registers. Table 3.2 Registers | Address* | Name | Abbreviation | R/W | Initial Value | |----------|-------------------------|--------------|-----|---------------| | H'EE011 | Mode control register | MDCR | R | Undetermined | | H'EE012 | System control register | SYSCR | R/W | H'09 | Note: \* Lower 20 bits of the address in advanced mode. #### 3.2 **Mode Control Register (MDCR)** MDCR is an 8-bit read-only register that indicates the current operating mode of the H8/3024 Group. Note: \* Determined by pins MD<sub>2</sub> to MD<sub>0</sub>. **Bits 7 and 6—Reserved:** These bits can not be modified and are always read as 1. Bits 5 to 3—Reserved: These bits can not be modified and are always read as 0. Bits 2 to 0—Mode Select 2 to 0 (MDS2 to MDS0): These bits indicate the logic levels at pins MD<sub>2</sub> to MD<sub>0</sub> (the current operating mode). MDS2 to MDS0 correspond to MD<sub>2</sub> to MD<sub>0</sub>. MDS2 to MDS0 are read-only bits. The mode pin (MD<sub>2</sub> to MD<sub>0</sub>) levels are latched into these bits when MDCR is read. The versions with on-chip flash memory have a boot mode in which flash memory can be Note: programmed. In boot mode, the MDS2 bit value is the inverse of the level at the MD<sub>2</sub> pin. # 3.3 System Control Register (SYSCR) SYSCR is an 8-bit register that controls the operation of the H8/3024 Group. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|------|-------|-------------|--------------------------------------------|------------|--------------------------------------------------|---------------------------|------------------------------------------------|---| | | SSBY | STS2 | STS1 | STS0 | UE | NMIEG | SSOE | RAME | | | Initial value | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | | Read/Write | R/W | | | | | | | | | E | AM enable<br>nables or<br>sables<br>n-chip RAM | | | | | | | | | 9<br>0<br>0<br>b | of the addr<br>ous contro | _ | d | | | | | | | ; | <b>NMI edge s</b><br>Selects the<br>of the NMI i | valid edge | е | | | | | | | Se | | <b>able</b><br>ether to use<br>t or an inter | | | | | | | These | bits select | select 2 to<br>t the waitir<br>oftware sta | ng time at | | | | | # Software standby Enables transition to software standby mode **Bit 7—Software Standby (SSBY):** Enables transition to software standby mode. (For further information about software standby mode see section 20, Power-Down State.) When software standby mode is exited by an external interrupt, and a transition is made to normal operation, this bit remains set to 1. To clear this bit, write 0. | Bit 7<br>SSBY | Description | | |---------------|--------------------------------------------------------------|-----------------| | 0 | SLEEP instruction causes transition to sleep mode | (Initial value) | | 1 | SLEEP instruction causes transition to software standby mode | | Bits 6 to 4—Standby Timer Select 2 to 0 (STS2 to STS0): These bits select the length of time the CPU and on-chip supporting modules wait for the internal clock oscillator to settle when software standby mode is exited by an external interrupt. When using a crystal oscillator, set these bits so that the waiting time will be at least 7 ms at the system clock rate. For further information about waiting time selection, see section 20.4.3, Selection of Waiting Time for Exit from Software Standby Mode. | Bit 6<br>STS2 | Bit 5<br>STS1 | Bit 4<br>STS0 | Description | | |---------------|---------------|---------------|-------------------------------|-----------------| | 0 | 0 | 0 | Waiting time = 8,192 states | (Initial value) | | 0 | 0 | 1 | Waiting time = 16,384 states | | | 0 | 1 | 0 | Waiting time = 32,768 states | | | 0 | 1 | 1 | Waiting time = 65,536 states | | | 1 | 0 | 0 | Waiting time = 131,072 states | | | 1 | 0 | 1 | Waiting time = 262,144 states | | | 1 | 1 | 0 | Waiting time = 1,024 states | | | 1 | 1 | 1 | Illegal setting | | Bit 3—User Bit Enable (UE): Selects whether to use the UI bit in the condition code register as a user bit or an interrupt mask bit. | Bit 3 | | | |-------|------------------------------------------------|-----------------| | UE | Description | | | 0 | UI bit in CCR is used as an interrupt mask bit | | | 1 | UI bit in CCR is used as a user bit | (Initial value) | Bit 2—NMI Edge Select (NMIEG): Selects the valid edge of the NMI input. | Bit 2<br>NMIEG | Description | | |----------------|------------------------------------------------------|-----------------| | 0 | An interrupt is requested at the falling edge of NMI | (Initial value) | | 1 | An interrupt is requested at the rising edge of NMI | | **Bit 1—Software Standby Output Port Enable (SSOE):** Specifies whether the address bus and bus control signals ( $\overline{CS}_0$ to $\overline{CS}_7$ , $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ ) are kept as outputs or fixed high, or placed in the high-impedance state in software standby mode. | Bit 1<br>SSOE | Description | |---------------|--------------------------------------------------------------------------------------------------------------| | 0 | In software standby mode, the address bus and bus control signals are all high-<br>impedance (Initial value) | | 1 | In software standby mode, the address bus retains its output state and bus control signals are fixed high | **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized by the rising edge of the RES signal. It is not initialized in software standby mode. | Bit 0<br>RAME | Description | | |---------------|----------------------------------------|--| | 0 | On-chip RAM is disabled | | | 1 | On-chip RAM is enabled (Initial value) | | # **3.4** Operating Mode Descriptions ### 3.4.1 Mode 1 Ports 1, 2, and 5 function as address pins $A_{19}$ to $A_0$ , permitting access to a maximum 1-Mbyte address space. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. If at least one area is designated for 16-bit access in ABWCR, the bus mode switches to 16 bits. ### 3.4.2 Mode 2 Ports 1, 2, and 5 function as address pins $A_{19}$ to $A_0$ , permitting access to a maximum 1-Mbyte address space. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. If all areas are designated for 8-bit access in ABWCR, the bus mode switches to 8 bits. ### 3.4.3 Mode 3 Ports 1, 2, and 5 and part of port A function as address pins $A_{23}$ to $A_0$ , permitting access to a maximum 16-Mbyte address space. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. If at least one area is designated for 16-bit access in ABWCR, the bus mode switches to 16 bits. $A_{23}$ to $A_{21}$ are valid when 0 is written in bits 7 to 5 of the bus release control register (BRCR). (In this mode $A_{20}$ is always used for address output.) ### 3.4.4 Mode 4 Ports 1, 2, and 5 and part of port A function as address pins $A_{23}$ to $A_0$ , permitting access to a maximum 16-Mbyte address space. The initial bus mode after a reset is 16 bits, with 16-bit access to all areas. If all areas are designated for 8-bit access in ABWCR, the bus mode switches to 8 bits. $A_{23}$ to $A_{21}$ are valid when 0 is written in bits 7 to 5 of BRCR. (In this mode $A_{20}$ is always used for address output.) ### 3.4.5 Mode 5 Ports 1, 2, and 5 and part of port A can function as address pins $A_{23}$ to $A_0$ , permitting access to a maximum 16-Mbyte address space, but following a reset they are input ports. To use ports 1, 2, and 5 as an address bus, the corresponding bits in their data direction registers (P1DDR, P2DDR, and P5DDR) must be set to 1, setting ports 1, 2, and 5 to output mode. For $A_{23}$ to $A_{20}$ output, write 0 in bits 7 to 4 of BRCR. The versions with on-chip flash memory support an on-board programming mode in which the flash memory can be programmed. The initial bus mode after a reset is 8 bits, with 8-bit access to all areas. If at least one area is designated for 16-bit access in ABWCR, the bus mode switches to 16 bits. ### 3.4.6 Mode 6 This mode operates using the on-chip ROM, RAM, and registers. All I/O ports are available. Mode 6 supports a maximum address space of 64 kbytes. ### 3.4.7 Mode 7 This mode operates using the on-chip ROM, RAM, and registers. All I/O ports are available. Mode 7 supports a 1-Mbyte address space. The versions with on-chip flash memory support an on-board programming mode in which the flash memory can be programmed. # 3.5 Pin Functions in Each Operating Mode The pin functions of ports 1 to 5 and port A vary depending on the operating mode. Table 3.3 indicates their functions in each operating mode. Table 3.3 Pin Functions in Each Mode | Port | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | |--------|---------------------------------------|-------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------|------------------------------------|------------------------------------| | Port 1 | A <sub>7</sub> to A <sub>0</sub> | A <sub>7</sub> to A <sub>0</sub> | A <sub>7</sub> to A <sub>0</sub> | A <sub>7</sub> to A <sub>0</sub> | P1 <sub>7</sub> to P1 <sub>0</sub> *2 | P1 <sub>7</sub> to P1 <sub>0</sub> | P1 <sub>7</sub> to P1 <sub>0</sub> | | Port 2 | A <sub>15</sub> to A <sub>8</sub> | A <sub>15</sub> to A <sub>8</sub> | A <sub>15</sub> to A <sub>8</sub> | A <sub>15</sub> to A <sub>8</sub> | P2 <sub>7</sub> to P2 <sub>0</sub> *2 | P2 <sub>7</sub> to P2 <sub>0</sub> | P2 <sub>7</sub> to P2 <sub>0</sub> | | Port 3 | D <sub>15</sub> to D <sub>8</sub> | D <sub>15</sub> to D <sub>8</sub> | D <sub>15</sub> to D <sub>8</sub> | D <sub>15</sub> to D <sub>8</sub> | D <sub>15</sub> to D <sub>8</sub> | P3 <sub>7</sub> to P3 <sub>0</sub> | P3 <sub>7</sub> to P3 <sub>0</sub> | | Port 4 | P4 <sub>7</sub> to P4 <sub>0</sub> *1 | D <sub>7</sub> to D <sub>0</sub> *1 | P4 <sub>7</sub> to P4 <sub>0</sub> *1 | D <sub>7</sub> to D <sub>0</sub> *1 | P4 <sub>7</sub> to P4 <sub>0</sub> *1 | P4 <sub>7</sub> to P4 <sub>0</sub> | P4 <sub>7</sub> to P4 <sub>0</sub> | | Port 5 | A <sub>19</sub> to A <sub>16</sub> | A <sub>19</sub> to A <sub>16</sub> | A <sub>19</sub> to A <sub>16</sub> | A <sub>19</sub> to A <sub>16</sub> | P5 <sub>3</sub> to P5 <sub>0</sub> *2 | P5 <sub>3</sub> to P5 <sub>0</sub> | P5 <sub>3</sub> to P5 <sub>0</sub> | | Port A | PA <sub>7</sub> to PA <sub>4</sub> | PA <sub>7</sub> to PA <sub>4</sub> | PA <sub>6</sub> to PA <sub>4</sub> , A <sub>20</sub> *3 | PA <sub>6</sub> to PA <sub>4</sub> , A <sub>20</sub> *3 | PA <sub>7</sub> to PA <sub>4</sub> *4 | PA <sub>7</sub> to PA <sub>4</sub> | PA <sub>7</sub> to PA <sub>4</sub> | - Notes: 1. Initial state. The bus mode can be switched by settings in ABWCR. These pins function as $P4_7$ to $P4_0$ in 8-bit bus mode, and as $D_7$ to $D_0$ in 16-bit bus mode. - 2. Initial state. These pins become address output pins when the corresponding bits in the data direction registers (P1DDR, P2DDR, P5DDR) are set to 1. - 3. Initial state. $A_{20}$ is always an address output pin. $PA_6$ to $PA_4$ are switched over to $A_{23}$ to $A_{21}$ output by writing 0 in bits 7 to 5 of BRCR. - 4. Initial state. PA<sub>7</sub> to PA<sub>4</sub> are switched over to A<sub>23</sub> to A<sub>20</sub> output by writing 0 in bits 7 to 4 of BRCR. # 3.6 Memory Map in Each Operating Mode Figures 3.1 to 3.2 show memory maps of the H8/3024 Group. In the expanded modes, the address space is divided into eight areas. The initial bus mode differs between modes 1 and 2, and also between modes 3 and 4. The address locations of the on-chip RAM and on-chip registers differ between the 64-kbyte mode (mode 6), the 1-Mbyte modes (modes 1, 2, and 7), and the 16-Mbyte modes (modes 3, 4, and 5). The address range specifiable by the CPU in the 8- and 16-bit absolute addressing modes (@aa:8 and @aa:16) also differs. ## 3.6.1 Comparison of H8/3024 Group Memory Maps In the H8/3024 Group, the address maps vary according to the size of the on-chip ROM and RAM. The internal I/O register space is the same in all models. Table 3.4 shows the various address maps in mode 5. Table 3.4 Address Maps in Mode 5 | | | H8/3024F-ZTAT | H8/3026F-ZTAT | H8/3024 Mask<br>ROM Version | H8/3026 Mask<br>ROM Version | |----------------|-----------------|-------------------------|-------------------------|-----------------------------|-----------------------------| | On-chip | Size | 128 kbytes | 256 kbytes | 128 kbytes | 256 kbytes | | ROM | Address<br>area | H'000000 to<br>H'01FFFF | H'000000 to<br>H'03FFFF | H'000000 to<br>H'01FFFF | H'000000 to<br>H'03FFFF | | On-chip<br>RAM | Size | 4 kbytes | 8 kbytes | 4 kbytes | 8 kbytes | | | Address<br>area | H'FFEF20 to<br>H'FFFF1F | H'FFDF20 to<br>H'FFFF1F | H'FFEF20 to<br>H'FFFF1F | H'FFDF20 to<br>H'FFFF1F | ### 3.6.2 Reserved Areas The H8/3024 Group memory map includes reserved areas to which access (reading or writing) is prohibited. Normal operation cannot be guaranteed if the following reserved areas are accessed. **Reserved Area in Internal I/O Register Space:** The H8/3024 Group internal I/O register space includes a reserved area to which access is prohibited. For details see Appendix B, Internal I/O Registers. Figure 3.1 Memory Map of H8/3024F-ZTAT and H8/3024 Mask ROM Version in Each Operating Mode Figure 3.1 Memory Map of H8/3024F-ZTAT and H8/3024 Mask ROM Version in Each Operating Mode (cont) Figure 3.2 Memory Map of H8/3026F-ZTAT and H8/3026 Mask ROM Version in Each Operating Mode Figure 3.2 Memory Map of H8/3026F-ZTAT and H8/3026 Mask ROM Version in Each Operating Mode (cont) # Section 4 Exception Handling #### 4.1 Overview #### 4.1.1 Exception Handling Types and Priority As table 4.1 indicates, exception handling may be caused by a reset, interrupt, or trap instruction. Exception handling is prioritized as shown in table 4.1. If two or more exceptions occur simultaneously, they are accepted and processed in priority order. Trap instruction exceptions are accepted at all times in the program execution state. Table 4.1 Exception Types and Priority | Priority | <b>Exception Type</b> | Start of Exception Handling | |----------|--------------------------|----------------------------------------------------------------------------------------------------------------------------| | High | Reset | Starts immediately after a low-to-high transition at the RES pin | | <b>†</b> | Interrupt | Interrupt requests are handled when execution of the current instruction or handling of the current exception is completed | | <br>Low | Trap instruction (TRAPA) | Started by execution of a trap instruction (TRAPA) | ## 4.1.2 Exception Handling Operation Exceptions originate from various sources. Trap instructions and interrupts are handled as follows. - 1. The program counter (PC) and condition code register (CCR) are pushed onto the stack. - 2. The CCR interrupt mask bit is set to 1. - A vector address corresponding to the exception source is generated, and program execution starts from that address. Note: For a reset exception, steps 2 and 3 above are carried out. #### 4.1.3 Exception Vector Table The exception sources are classified as shown in figure 4.1. Different vectors are assigned to different exception sources. Table 4.2 lists the exception sources and their vector addresses. Figure 4.1 Exception Sources **Table 4.2** Exception Vector Table Vector Address\*1 | Vector Number | Advanced Mode | Normal Mode | |---------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | H'0000 to H'0003 | H'0000 to H'0001 | | 1 | H'0004 to H'0007 | H'0002 to H'0003 | | 2 | H'0008 to H'000B | H'0004 to H'0005 | | 3 | H'000C to H'000F | H'0006 to H'0007 | | 4 | H'0010 to H'0013 | H'0008 to H'0009 | | 5 | H'0014 to H'0017 | H'000A to H'000B | | 6 | H'0018 to H'001B | H'000C to H'000D | | 7 | H'001C to H'001F | H'000E to H'000F | | 8 | H'0020 to H'0023 | H'0010 to H'0011 | | 9 | H'0024 to H'0027 | H'0012 to H'0013 | | 10 | H'0028 to H'002B | H'0014 to H'0015 | | 11 | H'002C to H'002F | H'0016 to H'0017 | | 12 | H'0030 to H'0033 | H'0018 to H'0019 | | 13 | H'0034 to H'0037 | H'001A to H'001B | | 14 | H'0038 to H'003B | H'001C to H'001D | | 15 | H'003C to H'003F | H'001E to H'001F | | 16 | H'0040 to H'0043 | H'0020 to H'0021 | | 17 | H'0044 to H'0047 | H'0022 to H'0023 | | 18 | H'0048 to H'004B | H'0024 to H'0025 | | 19 | H'004C to H'004F | H'0026 to H'0027 | | 20<br>to | H'0050 to H'0053<br>to | H'0028 to H'0029<br>to<br>H'007E to H'007F | | | 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 | 0 H'0000 to H'0003 1 H'0004 to H'0007 2 H'0008 to H'000B 3 H'000C to H'000F 4 H'0010 to H'0013 5 H'0014 to H'0017 6 H'0018 to H'001B 7 H'001C to H'001F 8 H'0020 to H'0023 9 H'0024 to H'0027 10 H'0028 to H'0028 11 H'002C to H'002F 12 H'0030 to H'0033 13 H'0034 to H'0037 14 H'0038 to H'0038 15 H'003C to H'003F 16 H'0040 to H'0047 18 H'0040 to H'0047 18 H'0048 to H'0047 19 H'004C to H'004F 20 H'0050 to H'0053 to | Notes: 1. Lower 16 bits of the address. 2. For the internal interrupt vectors, see section 5.3.3, Interrupt Exception Handling Vector Table. #### 4.2 Reset #### 4.2.1 Overview A reset is the highest-priority exception. When the $\overline{RES}$ pin goes low, all processing halts and the chip enters the reset state. A reset initializes the internal state of the CPU and the registers of the on-chip supporting modules. Reset exception handling begins when the $\overline{RES}$ pin changes from low to high. The chip can also be reset by overflow of the watchdog timer. For details see section 11, Watchdog Timer. #### 4.2.2 Reset Sequence The chip enters the reset state when the $\overline{RES}$ pin goes low. To ensure that the chip is reset, hold the $\overline{RES}$ pin low for at least 20 ms at power-up. To reset the chip during operation, hold the $\overline{RES}$ pin low for at least 10 system clock ( $\emptyset$ ) cycles. In the versions with on-chip flash memory, the $\overline{RES}$ pin must be held low for at least 20 system clock cycles. See appendix D.2, Pin States at Reset, for the states of the pins in the reset state. When the $\overline{RES}$ pin goes high after being held low for the necessary time, the chip starts reset exception handling as follows. - The internal state of the CPU and the registers of the on-chip supporting modules are initialized, and the I bit is set to 1 in CCR. - The contents of the reset vector address (H'0000 to H'0003 in advanced mode, H'0000 to H'0001 in normal mode) are read, and program execution starts from the address indicated in the vector address. Figure 4.2 shows the reset sequence in modes 1 and 3. Figure 4.3 shows the reset sequence in modes 2 and 4. Figure 4.4 shows the reset sequence in mode 6. Figure 4.2 Reset Sequence (Modes 1 and 3) Figure 4.3 Reset Sequence (Modes 2 and 4) Figure 4.4 Reset Sequence (Mode 6) ## 4.2.3 Interrupts after Reset If an interrupt is accepted after a reset but before the stack pointer (SP) is initialized, PC and CCR will not be saved correctly, leading to a program crash. To prevent this, all interrupt requests, including NMI, are disabled immediately after a reset exception handling. The first instruction of the program is always executed immediately after the reset state ends. This instruction should initialize the stack pointer (example: MOV.L #xx:32, SP). ## 4.3 Interrupts Interrupt exception handling can be requested by seven external sources (NMI, IRQ $_0$ to IRQ $_5$ ), and 27 internal sources in the on-chip supporting modules. Figure 4.5 classifies the interrupt sources and indicates the number of interrupts of each type. The on-chip supporting modules that can request interrupts are the watchdog timer (WDT), 16-bit timer, 8-bit timer, serial communication interface (SCI), and A/D converter. Each interrupt source has a separate vector address. NMI is the highest-priority interrupt and is always accepted\*. Interrupts are controlled by the interrupt controller. The interrupt controller can assign interrupts other than NMI to two priority levels, and arbitrate between simultaneous interrupts. Interrupt priorities are assigned in interrupt priority registers A and B (IPRA and IPRB) in the interrupt controller. For details on interrupts see section 5, Interrupt Controller. Figure 4.5 Interrupt Sources and Number of Interrupts Note: \* In the versions with on-chip flash memory, NMI input is sometimes disabled. For details see 17.9, NMI Input Disabling Conditions. ## 4.4 Trap Instruction Trap instruction exception handling starts when a TRAPA instruction is executed. If the UE bit is set to 1 in the system control register (SYSCR), the exception handling sequence sets the I bit to 1 in CCR. If the UE bit is 0, the I and UI bits are both set to 1 in CCR. The TRAPA instruction fetches a start address from a vector table entry corresponding to a vector number from 0 to 3, which is specified in the instruction code. ## 4.5 Stack Status after Exception Handling Figure 4.6 shows the stack after completion of trap instruction exception handling and interrupt exception handling. Figure 4.6 Stack after Completion of Exception Handling ## 4.6 Notes on Stack Usage When accessing word data or longword data, the H8/3024 Group regards the lowest address bit as 0. The stack should always be accessed by word access or longword access, and the value of the stack pointer (SP:ER7) should always be kept even. Use the following instructions to save registers: PUSH.W Rn (or MOV.W Rn, @-SP) PUSH.L ERn (or MOV.L ERn, @-SP) Use the following instructions to restore registers: POP.W Rn (or MOV.W @SP+, Rn) POP.L ERn (or MOV.L @SP+, ERn) Setting SP to an odd value may lead to a malfunction. Figure 4.7 shows an example of what happens when the SP value is odd. Figure 4.7 Operation when SP Value is Odd ## Section 5 Interrupt Controller #### 5.1 Overview #### 5.1.1 Features The interrupt controller has the following features: - Interrupt priority registers (IPRs) for setting interrupt priorities Interrupts other than NMI can be assigned to two priority levels on a module-by-module basis in interrupt priority registers A and B (IPRA and IPRB). - Three-level enabling/disabling by the I and UI bits in the CPU's condition code register (CCR) and the UE bit in the system control register (SYSCR) - Seven external interrupt pins NMI has the highest priority and is always accepted\*; either the rising or falling edge can be selected. For each of IRQ<sub>0</sub> to IRQ<sub>5</sub>, sensing of the falling edge or level sensing can be selected independently. Note: \* In the versions with on-chip flash memory, NMI input is sometimes disabled. For details see 17.9, NMI Input Disabling Conditions. #### 5.1.2 Block Diagram Figure 5.1 shows a block diagram of the interrupt controller. Figure 5.1 Interrupt Controller Block Diagram #### **5.1.3** Pin Configuration Table 5.1 lists the interrupt pins. **Table 5.1** Interrupt Pins | Name | Abbreviation | I/O | Function | |-----------------------------------|--------------|-------|----------------------------------------------------------------| | Nonmaskable interrupt | NMI | Input | Nonmaskable interrupt*, rising edge or falling edge selectable | | External interrupt request 5 to 0 | ĪRQ₅ to ĪRQ₀ | Input | Maskable interrupts, falling edge or level sensing selectable | Note: \* In the versions with on-chip flash memory, NMI input is sometimes disabled. For details see 17.9, NMI Input Disabling Conditions. #### 5.1.4 Register Configuration Table 5.2 lists the registers of the interrupt controller. **Table 5.2** Interrupt Controller Registers | Address*1 | Name | Abbreviation | R/W | Initial Value | |-----------|-------------------------------|--------------|---------|---------------| | H'EE012 | System control register | SYSCR | R/W | H'09 | | H'EE014 | IRQ sense control register | ISCR | R/W | H'00 | | H'EE015 | IRQ enable register | IER | R/W | H'00 | | H'EE016 | IRQ status register | ISR | R/(W)*2 | H'00 | | H'EE018 | Interrupt priority register A | IPRA | R/W | H'00 | | H'EE019 | Interrupt priority register B | IPRB | R/W | H'00 | Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written, to clear flags. ## **5.2** Register Descriptions ## 5.2.1 System Control Register (SYSCR) SYSCR is an 8-bit readable/writable register that controls software standby mode, selects the action of the UI bit in CCR, selects the NMI edge, and enables or disables the on-chip RAM. Only bits 3 and 2 are described here. For the other bits, see section 3.3, System Control Register (SYSCR). SYSCR is initialized to H'09 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 3—User Bit Enable (UE):** Selects whether to use the UI bit in CCR as a user bit or an interrupt mask bit. | Bit 3<br>UE | Description | | |-------------|---------------------------------------------|-----------------| | 0 | UI bit in CCR is used as interrupt mask bit | | | 1 | UI bit in CCR is used as user bit | (Initial value) | Bit 2—NMI Edge Select (NMIEG): Selects the NMI input edge. | Bit 2<br>NMIEG | Description | | |----------------|-----------------------------------------------------|-----------------| | 0 | Interrupt is requested at falling edge of NMI input | (Initial value) | | 1 | Interrupt is requested at rising edge of NMI input | | ## 5.2.2 Interrupt Priority Registers A and B (IPRA, IPRB) IPRA and IPRB are 8-bit readable/writable registers that control interrupt priority. #### **Interrupt Priority Register A (IPRA)** IPRA is an 8-bit readable/writable register in which interrupt priority levels can be set. ## Priority level A7 Selects the priority level of IRQ<sub>0</sub> interrupt requests IPRA is initialized to H'00 by a reset and in hardware standby mode. ## Bit 7—Priority Level A7 (IPRA7): Selects the priority level of IRQ<sub>0</sub> interrupt requests. | Bit 7<br>IPRA7 | Description | | |----------------|---------------------------------------------------------------------------|-----------------| | 0 | IRQ <sub>0</sub> interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | IRQ <sub>0</sub> interrupt requests have priority level 1 (high priority) | | ## Bit 6—Priority Level A6 (IPRA6): Selects the priority level of IRQ<sub>1</sub> interrupt requests. | Bit 6<br>IPRA6 | Description | | |----------------|---------------------------------------------------------------------------|-----------------| | 0 | IRQ <sub>1</sub> interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | IRQ <sub>1</sub> interrupt requests have priority level 1 (high priority) | | ## Bit 5—Priority Level A5 (IPRA5): Selects the priority level of IRQ<sub>2</sub> and IRQ<sub>3</sub> interrupt requests. | Bit 5<br>IPRA5 | Description | | |----------------|------------------------------------------------------------------------------------------------|-----------------| | 0 | IRQ <sub>2</sub> and IRQ <sub>3</sub> interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | IRQ <sub>2</sub> and IRQ <sub>3</sub> interrupt requests have priority level 1 (high priority) | | ## Bit 4—Priority Level A4 (IPRA4): Selects the priority level of $IRQ_4$ and $IRQ_5$ interrupt requests. | Bit 4<br>IPRA4 | Description | | |----------------|------------------------------------------------------------------------------------------------|-----------------| | 0 | IRQ₄ and IRQ₅ interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | IRQ <sub>4</sub> and IRQ <sub>5</sub> interrupt requests have priority level 1 (high priority) | | # **Bit 3—Priority Level A3 (IPRA3):** Selects the priority level of WDT, and A/D converter interrupt requests. | Bit 3<br>IPRA3 | Description | |----------------|---------------------------------------------------------------------------------| | 0 | WDT, and A/D converter interrupt requests have priority level 0 (low priority) | | | (Initial value) | | 1 | WDT, and A/D converter interrupt requests have priority level 1 (high priority) | Bit 2—Priority Level A2 (IPRA2): Selects the priority level of 16-bit timer channel 0 interrupt requests. | Bit 2 | | |-------|------------------------------------------------------------------------------------------------| | IPRA2 | Description | | 0 | 16-bit timer channel 0 interrupt requests have priority level 0 (low priority) (Initial value) | | 1 | 16-bit timer channel 0 interrupt requests have priority level 1 (high priority) | Bit 1—Priority Level A1 (IPRA1): Selects the priority level of 16-bit timer channel 1 interrupt requests. | Bit 1<br>IPRA1 | Description | |----------------|------------------------------------------------------------------------------------------------| | 0 | 16-bit timer channel 1 interrupt requests have priority level 0 (low priority) (Initial value) | | 1 | 16-bit timer channel 1 interrupt requests have priority level 1 (high priority) | Bit 0—Priority Level A0 (IPRA0): Selects the priority level of 16-bit timer channel 2 interrupt requests. | Bit 0<br>IPRA0 | Description | |----------------|------------------------------------------------------------------------------------------------| | 0 | 16-bit timer channel 2 interrupt requests have priority level 0 (low priority) (Initial value) | | 1 | 16-bit timer channel 2 interrupt requests have priority level 1 (high priority) | #### **Interrupt Priority Register B (IPRB)** IPRB is an 8-bit readable/writable register in which interrupt priority levels can be set. IPRB is initialized to H'00 by a reset and in hardware standby mode. **Bit 7—Priority Level B7 (IPRB7):** Selects the priority level of 8-bit timer channel 0, 1 interrupt requests. | Bit 7<br>IPRB7 | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | 8-bit timer channel 0 and 1 interrupt requests have priority level 0 (low priority) (Initial value) | | 1 | 8-bit timer channel 0 and 1 interrupt requests have priority level 1 (high priority) | Bit 6—Priority Level B6 (IPRB6): Selects the priority level of 8-bit timer channel 2, 3 interrupt requests. | Bit 6<br>IPRB6 | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | 8-bit timer channel 2 and 3 interrupt requests have priority level 0 (low priority) (Initial value) | | 1 | 8-bit timer channel 2 and 3 interrupt requests have priority level 1 (high priority) | Bits 5 and 4—Reserved: This bit can be written and read, but it does not affect interrupt priority. Bit 3—Priority Level B3 (IPRB3): Selects the priority level of SCI channel 0 interrupt requests. | Bit 3<br>IPRB3 | Description | | |----------------|-------------------------------------------------------------------------|-----------------| | IFKD3 | Description | | | 0 | SCI0 channel 0 interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | SCI0 channel 0 interrupt requests have priority level 1 (high priority) | | Bit 2—Priority Level B2 (IPRB2): Selects the priority level of SCI channel 1 interrupt requests. | Bit 2<br>IPRB2 | Description | | |----------------|-------------------------------------------------------------------------|-----------------| | 0 | SCI1 channel 1 interrupt requests have priority level 0 (low priority) | (Initial value) | | 1 | SCI1 channel 1 interrupt requests have priority level 1 (high priority) | | Bits 1 and 0—Reserved: This bit can be written and read, but it does not affect interrupt priority. #### 5.2.3 IRO Status Register (ISR) ISR is an 8-bit readable/writable register that indicates the status of IRQ<sub>0</sub> to IRQ<sub>5</sub> interrupt requests. Note: \* Only 0 can be written, to clear flags. ISR is initialized to H'00 by a reset and in hardware standby mode. Bits 7 and 6—Reserved: These bits can not be modified and are always read as 0. Bits 5 to 0—IRO<sub>5</sub> to IRO<sub>9</sub> Flags (IRO5F to IRO0F): These bits indicate the status of IRO<sub>5</sub> to IRQ<sub>0</sub> interrupt requests. Bits 5 to 0 IRQ5F to IRQ0F Description | 0 | [Clearing conditions] | (Initial value) | |---|-------------------------------------------------------------------------|-----------------| | | 0 is written in IRQnF after reading the IRQnF flag when IRQnF = | 1. | | | IRQnSC = 0, IRQn input is high, and interrupt exception handling | is carried out. | | | IRQnSC = 1 and IRQn interrupt exception handling is carried out. | | | 1 | [Setting conditions] | | | | IRQnSC = 0 and $\overline{\text{IRQn}}$ input is low. | | | | IRQnSC = 1 and $\overline{\text{IRQn}}$ input changes from high to low. | | Note: n = 5 to 0 #### 5.2.4 IRO Enable Register (IER) IER is an 8-bit readable/writable register that enables or disables IRQ<sub>5</sub> to IRQ<sub>0</sub> interrupt requests. IER is initialized to H'00 by a reset and in hardware standby mode. Bits 7 and 6—Reserved: These bits can be written and read, but they do not enable or disable interrupts. Bits 5 to 0—IRQ5 to IRQ0 Enable (IRQ5E to IRQ0E): These bits enable or disable IRQ<sub>5</sub> to IRQ<sub>0</sub> interrupts. ## Bits 5 to 0 IRQ5E to IRQ0E Description | 0 | IRQ₅ to IRQ₀ interrupts are disabled | (Initial value) | |---|--------------------------------------|-----------------| | 1 | IRQ₅ to IRQ₀ interrupts are enabled | | #### 5.2.5 IRQ Sense Control Register (ISCR) ISCR is an 8-bit readable/writable register that selects level sensing or falling-edge sensing of the inputs at pins $\overline{IRQ}_5$ to $\overline{IRQ}_0$ . ISCR is initialized to H'00 by a reset and in hardware standby mode. **Bits 7 and 6—Reserved:** These bits can be written and read, but they do not select level or falling-edge sensing. Bits 5 to 0—IRQ<sub>5</sub> to IRQ<sub>0</sub> Sense Control (IRQ5SC to IRQ0SC): These bits select whether interrupts IRQ<sub>5</sub> to IRQ<sub>0</sub> are requested by level sensing of pins $\overline{IRQ_5}$ to $\overline{IRQ_0}$ , or by falling-edge sensing. Bits 5 to 0 IRQ5SC to IRQ0SC Description | 0 | Interrupts are requested when $\overline{\text{IRQ}}_5$ to $\overline{\text{IRQ}}_0$ inputs are low | (Initial value) | |---|----------------------------------------------------------------------------------------------------------|-----------------| | 1 | Interrupts are requested by falling-edge input at $\overline{\text{IRQ}}_5$ to $\overline{\text{IRQ}}_0$ | | ## 5.3 Interrupt Sources The interrupt sources include external interrupts (NMI, $IRQ_0$ to $IRQ_5$ ) and 27 internal interrupts. #### 5.3.1 External Interrupts There are seven external interrupts: NMI, and $IRQ_0$ to $IRQ_5$ . Of these, NMI, $IRQ_0$ , $IRQ_1$ , and $IRQ_2$ can be used to exit software standby mode. **NMI:** NMI is the highest-priority interrupt and is always accepted, regardless of the states of the I and UI bits in CCR\*. The NMIEG bit in SYSCR selects whether an interrupt is requested by the rising or falling edge of the input at the NMI pin. NMI interrupt exception handling has vector number 7. Note: \* In the versions with on-chip flash memory, NMI input is sometimes disabled. For details see 17.9, NMI Input Disabling Conditions. **IRQ**<sub>0</sub> to **IRQ**<sub>5</sub> **Interrupts:** These interrupts are requested by input signals at pins $\overline{IRQ}_0$ to $\overline{IRQ}_5$ . The IRQ<sub>0</sub> to IRQ<sub>5</sub> interrupts have the following features. - ISCR settings can select whether an interrupt is requested by the low level of the input at pins $\overline{IRQ}_0$ to $\overline{IRQ}_5$ , or by the falling edge. - IER settings can enable or disable the IRQ<sub>0</sub> to IRQ<sub>5</sub> interrupts. Interrupt priority levels can be assigned by four bits in IPRA (IPRA7 to IPRA4). - The status of IRQ<sub>0</sub> to IRQ<sub>5</sub> interrupt requests is indicated in ISR. The ISR flags can be cleared to 0 by software. Figure 5.2 shows a block diagram of interrupts IRQ<sub>0</sub> to IRQ<sub>5</sub>. Figure 5.2 Block Diagram of Interrupts IRQ<sub>0</sub> to IRQ<sub>5</sub> Figure 5.3 shows the timing of the setting of the interrupt flags (IRQnF). Figure 5.3 Timing of Setting of IRQnF Interrupts IRQ<sub>0</sub> to IRQ<sub>5</sub> have vector numbers 12 to 17. These interrupts are detected regardless of whether the corresponding pin is set for input or output. When using a pin for external interrupt input, clear its DDR bit to 0 and do not use the pin for chip select output, SCI input/output, or A/D external trigger input. #### 5.3.2 Internal Interrupts Twenty-Seven internal interrupts are requested from the on-chip supporting modules. - Each on-chip supporting module has status flags for indicating interrupt status, and enable bits for enabling or disabling interrupts. - Interrupt priority levels can be assigned in IPRA and IPRB. ## 5.3.3 Interrupt Exception Handling Vector Table Table 5.3 lists the interrupt exception handling sources, their vector addresses, and their default priority order. In the default priority order, smaller vector numbers have higher priority. The priority of interrupts other than NMI can be changed in IPRA and IPRB. The priority order after a reset is the default order shown in table 5.3. Table 5.3 Interrupt Sources, Vector Addresses, and Priority | | | Vector | Vector | Address* | | | |-----------------------------------------------|---------------------------|----------|--------------------------------------|--------------------------------------|-------|----------| | Interrupt Source | Origin | Number | Advanced Mode | Normal Mode | IPR | Priority | | NMI | External | 7 | H'001C to H'001F | H'000E to H'000F | _ | High | | IRQ₀ | pins | 12 | H'0030 to H'0033 | H'0018 to H'0019 | IPRA7 | _<br> | | IRQ <sub>1</sub> | _ | 13 | H'0034 to H0037 | H'001A to H'001B | IPRA6 | _ | | IRQ <sub>2</sub><br>IRQ <sub>3</sub> | _ | 14<br>15 | H'0038 to H'003B<br>H'003C to H'003F | H'001C to H'001D<br>H'001E to H'001F | IPRA5 | _ | | IRQ₄<br>IRQ₅ | _ | 16<br>17 | H'0040 to H'0043<br>H'0044 to H'0047 | H'0020 to H'0021<br>H'0022 to H'0023 | IPRA4 | _ | | Reserved | _ | 18<br>19 | H'0048 to H'004B<br>H'004C to H'004F | H'0024 to H'0025<br>H'0026 to H'0027 | - | | | WOVI<br>(interval timer) | Watchdog<br>timer | 20 | H'0050 to H'0053 | H'0028 to H'0029 | IPRA3 | | | Reserved | _ | 21<br>22 | H'0054 to H'0057<br>H'0058 to H'005B | H'002A to H'002B<br>H'002C to H'002D | _ | | | ADI (A/D end) | A/D | 23 | H'005C to H'005F | H'002E to H'002F | | | | IMIA0<br>(compare match/<br>input capture A0) | 16-bit timer<br>channel 0 | 24 | H'0060 to H'0063 | H'0030 to H'0031 | IPRA2 | | | IMIB0<br>(compare match/<br>input capture B0) | | 25 | H'0064 to H'0067 | H'0032 to H'0033 | | | | OVI0 (overflow 0) | | 26 | H'0068 to H'006B | H'0034 to H'0035 | | | | Reserved | _ | 27 | H'006C to H'006F | H'0036 to H'0037 | _ | | | IMIA1<br>(compare match/<br>inputcapture A1) | 16-bit timer<br>channel 1 | 28 | H'0070 to H'0073 | H'0038 to H'0039 | IPRA1 | | | IMIB1<br>(compare match/<br>input capture B1) | | 29 | H'0074 to H'0077 | H'003A to H'003B | | | | OVI1 (overflow 1) | | 30 | H'0078 to H'007B | H'003C to H'003D | = | * | | Reserved | _ | 31 | H'007C to H'007F | H'003E to H'003F | | Low | | | Vector | Vector A | Address* | | | |----------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Origin | | Advanced Mode | Normal Mode | IPR | Priority | | 16-bit timer channel 2 | 32 | H'0080 to H'0083 | H'0040 to H'0041 | IPRA0 | High | | | 33 | H'0084 to H'0087 | H'0042 to H'0043 | | | | | 34 | H'0088 to H'008B | H'0044 to H'0045 | | | | _ | 35 | H'008C to H'008F | H'0046 to H'0047 | _ | | | 8-bit timer<br>channel 0/1 | 36 | H'0090 to H'0093 | H'0048 to H'0049 | IPRB7 | | | | 37 | H'0094 to H'0097 | H'004A to H'004B | | | | | 38 | H'0098 to H'009B | H'004C to H'004D | | | | | 39 | H'009C to H'009F | H'004E to H'004F | | _ | | 8-bit timer channel 2/3 | 40 | H'00A0 to H'00A3 | H'0050 to H'0051 | IPRB6 | | | | 41 | H'00A4 to H'00A7 | H'0052 to H'0053 | | | | | 42 | H'00A8 to H'00AB | H'0054 to H'0055 | | | | | 43 | H'00AC to H'00AF | H'0056 to H'0057 | | _ | | _ | 44<br>45<br>46<br>47<br>48<br>49<br>50 | H'00B4 to H'00B7<br>H'00B8 to H'00BB<br>H'00BC to H'00BF<br>H'00C0 to H'00C3<br>H'00C4 to H'00C7<br>H'00C8 to H'00CB | H'005A to H'005B<br>H'005C to H'005D<br>H'005E to H'005F<br>H'0060 to H'0061<br>H'0062 to H'0063<br>H'0064 to H'0065 | _ | <b>Y</b> Low | | | 16-bit timer channel 2 8-bit timer channel 0/1 | 16-bit timer channel 2 33 33 34 34 35 35 8-bit timer channel 0/1 37 38 39 8-bit timer channel 2/3 41 42 43 43 49 | Origin Number Advanced Mode 16-bit timer channel 2 32 H'0080 to H'0083 33 H'0084 to H'0087 34 H'0088 to H'008B | Origin Number Advanced Mode Normal Mode 16-bit timer channel 2 32 H'0080 to H'0083 H'0040 to H'0041 33 H'0084 to H'0087 H'0042 to H'0043 34 H'0088 to H'008B H'0044 to H'0045 — 35 H'008C to H'008F H'0046 to H'0047 8-bit timer channel 0/1 36 H'0090 to H'0093 H'004A to H'004B 38 H'0098 to H'009F H'004C to H'004D 8-bit timer channel 2/3 40 H'00A0 to H'00A3 H'0050 to H'0051 41 H'00A4 to H'00A7 H'0052 to H'0053 42 H'00A8 to H'00AB H'0054 to H'0055 43 H'00AC to H'00AB H'0058 to H'0056 44 H'00B0 to H'00B3 H'0058 to H'0057 44 H'00B0 to H'00B3 H'0058 to H'0055 47 H'00BC to H'00B5 H'005C to H'0055 48 H'00C0 to H'00C3 H'0060 to H'0063 49 H'00C4 to H'00C6 H'0062 to H'0063 H'0062 to H'00C8 H'0066 to H'0063 | Origin Number Advanced Mode Channel Mode Pichannel 2 Normal Mode Pichannel Mode Pichannel 2 IPRAO 16-bit timer channel 2 33 H'0088 to H'0088 H'0042 to H'0043 H'0042 to H'0043 H'0042 to H'0043 34 H'0088 to H'008B H'0044 to H'0045 H'0044 to H'0045 H'0045 to H'0045 H'0046 to H'0047 8-bit timer channel 0/4 36 H'0090 to H'0093 H'0048 to H'0049 H'0046 to H'0040 IPRB7 8-bit timer channel 2/3 38 H'0098 to H'009B H'004E to H'004F H'004E to H'004F 8-bit timer channel 2/3 40 H'00A0 to H'00A3 H'0050 to H'0051 H'0051 IPRB6 8-bit timer channel 2/3 41 H'00A4 to H'00A7 H'0052 to H'0053 H'0052 to H'0053 42 H'00A8 to H'00AB H'00AB H'0054 to H'0055 H'0054 to H'0055 H'0055 H'0055 H'0056 to H'0055 H'0056 to H'0056 to H'0056 H'008B H'0066 to H'0056 H'0066 to H'0056 H'0066 to H'006 | | | | Vector | Vector A | | | | |------------------------------|------------------|--------|------------------|------------------|-------|-----------------| | Interrupt Source | Origin | Number | Advanced Mode | Normal Mode | IPR | Priority | | ERI0<br>(receive error 0) | SCI<br>channel 0 | 52 | H'00D0 to H'00D3 | H'0068 to H'0069 | IPRB3 | High | | RXI0 (receive data full 0) | | 53 | H'00D4 to H'00D7 | H'006A to H'006B | | | | TXI0 (transmit data empty 0) | | 54 | H'00D8 to H'00DB | H'006C to H'006D | | | | TEI0<br>(transmit end 0) | | 55 | H'00DC to H'00DF | H'006E to H'006F | | _ | | ERI1<br>(receive error 1) | SCI<br>channel 1 | 56 | H'00E0 to H'00E3 | H'0070 to H'0071 | IPRB2 | | | RXI1 (receive data full 1) | | 57 | H'00E4 to H'00E7 | | | | | TXI1 (transmit data empty 1) | | 58 | H'00E8 to H'00EB | | | | | TEI1 (transmit end 1) | | 59 | H'00EC to H'00EF | H'0076 to H'0077 | | _ | | Reserved | _ | 60 | H'00F0 to H'00F3 | H'0078 to H'0079 | _ | | | | | 61 | H'00F4 to H'00F7 | H'007A to H'007B | | | | | | 62 | | H'007C to H'007D | | | | | | 63 | H'00FC to H'00FF | H'007E to H'007F | | <b>▼</b><br>Low | Note: \* Lower 16 bits of the address. ## 5.4 Interrupt Operation #### 5.4.1 Interrupt Handling Process The H8/3024 Group handles interrupts differently depending on the setting of the UE bit. When UE = 1, interrupts are controlled by the I bit. When UE = 0, interrupts are controlled by the I and UI bits. Table 5.4 indicates how interrupts are handled for all setting combinations of the UE, I, and UI bits. NMI interrupts are always accepted except in the reset and hardware standby states\*. IRQ interrupts and interrupts from the on-chip supporting modules have their own enable bits. Interrupt requests are ignored when the enable bits are cleared to 0. Note: \* In the versions with on-chip flash memory, NMI input is sometimes disabled. For details see 17.9, NMI Input Disabling Conditions. Table 5.4 UE, I, and UI Bit Settings and Interrupt Handling | SYSCR | | CCR | | | |-------|---|-----|-------------------------------------------------------------------------------------|--| | UE | I | UI | Description | | | 1 | 0 | _ | All interrupts are accepted. Interrupts with priority level 1 have higher priority. | | | | 1 | _ | No interrupts are accepted except NMI. | | | 0 | 0 | _ | All interrupts are accepted. Interrupts with priority level 1 have high priority. | | | | 1 | 0 | NMI and interrupts with priority level 1 are accepted. | | | | | 1 | No interrupts are accepted except NMI. | | UE = 1: Interrupts $IRQ_0$ to $IRQ_5$ and interrupts from the on-chip supporting modules can all be masked by the I bit in the CPU's CCR. Interrupts are masked when the I bit is set to 1, and unmasked when the I bit is cleared to 0. Interrupts with priority level 1 have higher priority. Figure 5.4 is a flowchart showing how interrupts are accepted when UE = 1. Figure 5.4 Process Up to Interrupt Acceptance when UE = 1 - If an interrupt condition occurs and the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - When the interrupt controller receives one or more interrupt requests, it selects the highest-priority request, following the IPR interrupt priority settings, and holds other requests pending. If two or more interrupts with the same IPR setting are requested simultaneously, the interrupt controller follows the priority order shown in table 5.3. - The interrupt controller checks the I bit. If the I bit is cleared to 0, the selected interrupt request is accepted. If the I bit is set to 1, only NMI is accepted; other interrupt requests are held pending. - When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - In interrupt exception handling, PC and CCR are saved to the stack area. The PC value that is saved indicates the address of the first instruction that will be executed after the return from the interrupt service routine. - Next the I bit is set to 1 in CCR, masking all interrupts except NMI. - The vector address of the accepted interrupt is generated, and the interrupt service routine starts executing from the address indicated by the contents of the vector address. UE = 0: The I and UI bits in the CPU's CCR and the IPR bits enable three-level masking of IRQ<sub>0</sub> to IRQ<sub>5</sub> interrupts and interrupts from the on-chip supporting modules. - Interrupt requests with priority level 0 are masked when the I bit is set to 1, and are unmasked when the I bit is cleared to 0. - Interrupt requests with priority level 1 are masked when the I and UI bits are both set to 1, and are unmasked when either the I bit or the UI bit is cleared to 0. - For example, if the interrupt enable bits of all interrupt requests are set to 1, IPRA is set to H'20, and IPRB is set to H'00 (giving IRQ<sub>2</sub> and IRQ<sub>3</sub> interrupt requests priority over other interrupts), interrupts are masked as follows: - a. If I = 0, all interrupts are unmasked (priority order: $NMI > IRQ_2 > IRQ_3 > IRQ_0 \dots$ ). - b. If I = 1 and UI = 0, only NMI, $IRQ_2$ , and $IRQ_3$ are unmasked. - c. If I = 1 and UI = 1, all interrupts are masked except NMI. Figure 5.5 shows the transitions among the above states. Figure 5.5 Interrupt Masking State Transitions (Example) Figure 5.6 is a flowchart showing how interrupts are accepted when UE = 0. - If an interrupt condition occurs and the corresponding interrupt enable bit is set to 1, an interrupt request is sent to the interrupt controller. - When the interrupt controller receives one or more interrupt requests, it selects the highest-priority request, following the IPR interrupt priority settings, and holds other requests pending. If two or more interrupts with the same IPR setting are requested simultaneously, the interrupt controller follows the priority order shown in table 5.3. - The interrupt controller checks the I bit. If the I bit is cleared to 0, the selected interrupt request is accepted regardless of its IPR setting, and regardless of the UI bit. If the I bit is set to 1 and the UI bit is cleared to 0, only interrupts with priority level 1 are accepted; interrupt requests with priority level 0 are held pending. If the I bit and UI bit are both set to 1, all other interrupt requests are held pending. - When an interrupt request is accepted, interrupt exception handling starts after execution of the current instruction has been completed. - In interrupt exception handling, PC and CCR are saved to the stack area. The PC value that is saved indicates the address of the first instruction that will be executed after the return from the interrupt service routine. - The I and UI bits are set to 1 in CCR, masking all interrupts except NMI. - The vector address of the accepted interrupt is generated, and the interrupt service routine starts executing from the address indicated by the contents of the vector address. Figure 5.6 Process Up to Interrupt Acceptance when UE = 0 #### **5.4.2** Interrupt Exception Handling Sequence Figure 5.7 shows the interrupt exception handling sequence in mode 2 when the program code and stack are in an external memory area accessed in two states via a 16-bit bus. Figure 5.7 Interrupt Exception Handling Sequence #### 5.4.3 Interrupt Response Time Table 5.5 indicates the interrupt response time from the occurrence of an interrupt request until the first instruction of the interrupt service routine is executed. **Table 5.5** Interrupt Response Time | | | | External Memory | | | | |-------|-----------------------------------------------------------|-----------------|-----------------|------------------|-----------------|-----------| | | | On-Chip | 8-Bit Bus | | 16-Bit Bus | | | No. | Item | Memory | 2 States | 3 States | 2 States | 3 States | | 1 | Interrupt priority decision | 2 <sup>*1</sup> | 2 <sup>*1</sup> | 2 <sup>*1</sup> | 2 <sup>*1</sup> | 2*1 | | 2 | Maximum number of states until end of current instruction | 1 to 23 | 1 to 27 | 1 to 31*4 | 1 to 23 | 1 to 25*4 | | 3 | Saving PC and CCR to stack | 4 | 8 | 12 <sup>*4</sup> | 4 | 6*4 | | 4 | Vector fetch | 4 | 8 | 12 <sup>*4</sup> | 4 | 6*4 | | 5 | Instruction fetch*2 | 4 | 8 | 12 <sup>*4</sup> | 4 | 6*4 | | 6 | Internal processing*3 | 4 | 4 | 4 | 4 | 4 | | Total | | 19 to 41 | 31 to 57 | 43 to 73 | 19 to 41 | 25 to 49 | Notes: 1. 1 state for internal interrupts. - 2. Prefetch after the interrupt is accepted and prefetch of the first instruction in the interrupt service routine. - 3. Internal processing after the interrupt is accepted and internal processing after vector fetch. - 4. The number of states increases if wait states are inserted in external memory access. # 5.5 Usage Notes #### 5.5.1 Contention between Interrupt and Interrupt-Disabling Instruction When an instruction clears an interrupt enable bit to 0 to disable the interrupt, the interrupt is not disabled until after execution of the instruction is completed. If an interrupt occurs while a BCLR, MOV, or other instruction is being executed to clear its interrupt enable bit to 0, at the instant when execution of the instruction ends the interrupt is still enabled, so its interrupt exception handling is carried out. If a higher-priority interrupt is also requested, however, interrupt exception handling for the higher-priority interrupt is carried out, and the lower-priority interrupt is ignored. This also applies to the clearing of an interrupt flag to 0. Figure 5.8 shows an example in which an IMIEA bit is cleared to 0 in the 16-bit timer's TISRA register. Figure 5.8 Contention between Interrupt and Interrupt-Disabling Instruction This type of contention will not occur if the interrupt is masked when the interrupt enable bit or flag is cleared to 0. #### 5.5.2 Instructions that Inhibit Interrupts The LDC, ANDC, ORC, and XORC instructions inhibit interrupts. When an interrupt occurs, after determining the interrupt priority, the interrupt controller requests a CPU interrupt. If the CPU is currently executing one of these interrupt-inhibiting instructions, however, when the instruction is completed the CPU always continues by executing the next instruction. ### 5.5.3 Interrupts during EEPMOV Instruction Execution The EEPMOV.B and EEPMOV.W instructions differ in their reaction to interrupt requests. When the EEPMOV.B instruction is executing a transfer, no interrupts are accepted until the transfer is completed, not even NMI. When the EEPMOV.W instruction is executing a transfer, interrupt requests other than NMI are not accepted until the transfer is completed. If NMI is requested, NMI exception handling starts at a transfer cycle boundary. The PC value saved on the stack is the address of the next instruction. Programs should be coded as follows to allow for NMI interrupts during EEPMOV.W execution: L1: EEPMOV.W MOV.W R4,R4 BNE L1 Rev. 2.00 Sep 20, 2005 page 108 of 800 REJ09B0260-0200 # Section 6 Bus Controller ## 6.1 Overview The H8/3024 Group has an on-chip bus controller (BSC) that manages the external address space divided into eight areas. The bus specifications, such as bus width and number of access states, can be set independently for each area, enabling multiple memories to be connected easily. The bus controller also has a bus arbitration function that controls the operation of the internal bus masters—the CPU can release the bus to an external device. #### **6.1.1** Features The features of the bus controller are listed below. - Manages external address space in area units - Manages the external space as eight areas (0 to 7) of 128 kbytes in 1M-byte modes, or 2 Mbytes in 16-Mbyte modes - Bus specifications can be set independently for each area - · Basic bus interface - Chip select ( $\overline{CS}_0$ to $\overline{CS}_7$ ) can be output for areas 0 to 7 - 8-bit access or 16-bit access can be selected for each area - Two-state access or three-state access can be selected for each area - Program wait states can be inserted for each area - Pin wait insertion capability is provided - Idle cycle insertion - An idle cycle can be inserted in case of an external read cycle between different areas - An idle cycle can be inserted when an external read cycle is immediately followed by an external write cycle - Bus arbitration function - A built-in bus arbiter grants the bus right to the CPU, or an external bus master - Other features - Choice of two address update modes #### 6.1.2 Block Diagram Figure 6.1 shows a block diagram of the bus controller. Figure 6.1 Block Diagram of Bus Controller # **6.1.3** Pin Configuration Table 6.1 summarizes the input/output pins of the bus controller. **Table 6.1 Bus Controller Pins** | Name | Abbreviation | I/O | Function | |--------------------|----------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------| | Chip select 0 to 7 | $\overline{CS}_0$ to $\overline{CS}_7$ | Output | Strobe signals selecting areas 0 to 7 | | Address strobe | ĀS | Output | Strobe signal indicating valid address output on the address bus | | Read | RD | Output | Strobe signal indicating reading from the external address space | | High write | HWR | Output | Strobe signal indicating writing to the external address space, with valid data on the upper data bus (D <sub>15</sub> to D <sub>8</sub> ) | | Low write | LWR | Output | Strobe signal indicating writing to the external address space, with valid data on the lower data bus (D <sub>7</sub> to D <sub>0</sub> ) | | Wait | WAIT | Input | Wait request signal for access to external three-state access areas | | Bus request | BREQ | Input | Request signal for releasing the bus to an external device | | Bus acknowledge | BACK | Output | Acknowledge signal indicating release of the bus to an external device | #### 6.1.4 Register Configuration Table 6.2 summarizes the bus controller's registers. **Table 6.2** Bus Controller Registers | Address*1 | Name | Abbreviation | R/W | Initial Value | |-----------|-------------------------------|--------------|-----|--------------------| | H'EE020 | Bus width control register | ABWCR | R/W | H'FF*2 | | H'EE021 | Access state control register | ASTCR | R/W | H'FF | | H'EE022 | Wait control register H | WCRH | R/W | H'FF | | H'EE023 | Wait control register L | WCRL | R/W | H'FF | | H'EE013 | Bus release control register | BRCR | R/W | H'FE <sup>*3</sup> | | H'EE01F | Chip select control register | CSCR | R/W | H'0F | | H'EE01E | Address control register | ADRCR | R/W | H'FF | | H'EE024 | Bus control register | BCR | R/W | H'C6 | Notes: 1. Lower 20 bits of the address in advanced mode. - 2. In modes 2 and 4, the initial value is H'00. - 3. In modes 3 and 4, the initial value is H'EE. # **6.2** Register Descriptions ## **6.2.1** Bus Width Control Register (ABWCR) ABWCR is an 8-bit readable/writable register that selects 8-bit or 16-bit access for each area. | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------|-----------------|--------|------|------|------|------|------|------|------| | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | Modes<br>1, 3, 5, 6,<br>and 7 | Initial value 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Read/Write R/W | | R/W | Modes<br>2 and 4 | Initial valu | ue 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Wri | te R/W | When ABWCR contains H'FF (selecting 8-bit access for all areas), the chip operates in 8-bit bus mode: the upper data bus ( $D_{15}$ to $D_8$ ) is valid, and port 4 is an input/output port. When at least one bit is cleared to 0 in ABWCR, the chip operates in 16-bit bus mode with a 16-bit data bus ( $D_{15}$ to $D_0$ ). In modes 1, 3, 5, 6, and 7, ABWCR is initialized to H'FF by a reset and in hardware standby mode. In modes 2 and 4, ABWCR is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0—Area 7 to 0 Bus Width Control (ABW7 to ABW0): These bits select 8-bit access or 16-bit access for the corresponding areas. | Bits 7 to 0<br>ABW7 to ABW0 | Description | |-----------------------------|--------------------------------------| | 0 | Areas 7 to 0 are 16-bit access areas | | 1 | Areas 7 to 0 are 8-bit access areas | ABWCR specifies the data bus width of external memory areas. The data bus width of on-chip memory and registers is fixed, and does not depend on ABWCR settings. These settings are therefore invalid in the single-chip modes (modes 6 and 7). # 6.2.2 Access State Control Register (ASTCR) ASTCR is an 8-bit readable/writable register that selects whether each area is accessed in two states or three states. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|------|------|------|------|------|------|------| | | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W | | | | | | | | | | Bits selecting number of states for access to each area ASTCR is initialized to HFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 0—Area 7 to 0 Access State Control (AST7 to AST0): These bits select whether the corresponding area is accessed in two or three states. | Bits 7 to 0<br>AST7 to AST0 | Description | | |-----------------------------|-------------------------------------------|-----------------| | 0 | Areas 7 to 0 are accessed in two states | | | 1 | Areas 7 to 0 are accessed in three states | (Initial value) | ASTCR specifies the number of states in which external areas are accessed. On-chip memory and registers are accessed in a fixed number of states that does not depend on ASTCR settings. These settings are therefore meaningless in the single-chip modes (modes 6 and 7). #### 6.2.3 Wait Control Registers H and L (WCRH, WCRL) WCRH and WCRL are 8-bit readable/writable registers that select the number of program wait states for each area. On-chip memory and registers are accessed in a fixed number of states that does not depend on WCRH/WCRL settings. WCRH and WCRL are initialized to H'FF by a reset and in hardware standby mode. They are not initialized in software standby mode. #### WCRH | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W **Bits 7 and 6—Area 7 Wait Control 1 and 0 (W71, W70):** These bits select the number of program wait states when area 7 in external space is accessed while the AST7 bit in ASTCR is set to 1. | Bit 7<br>W71 | Bit 6<br>W70 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 7 is accessed | | | 1 | 1 program wait state inserted when external space area 7 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 7 is accessed | | | 1 | 3 program wait states inserted when external space area 7 is accessed (Initial value) | Bits 5 and 4—Area 6 Wait Control 1 and 0 (W61, W60): These bits select the number of program wait states when area 6 in external space is accessed while the AST6 bit in ASTCR is set to 1. | Bit 5<br>W61 | Bit 4<br>W60 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 6 is accessed | | | 1 | 1 program wait state inserted when external space area 6 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 6 is accessed | | | 1 | 3 program wait states inserted when external space area 6 is accessed (Initial value) | Bits 3 and 2—Area 5 Wait Control 1 and 0 (W51, W50): These bits select the number of program wait states when area 5 in external space is accessed while the AST5 bit in ASTCR is set to 1. | Bit 3<br>W51 | Bit 2<br>W50 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 5 is accessed | | | 1 | 1 program wait state inserted when external space area 5 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 5 is accessed | | | 1 | 3 program wait states inserted when external space area 5 is accessed (Initial value) | Bits 1 and 0—Area 4 Wait Control 1 and 0 (W41, W40): These bits select the number of program wait states when area 4 in external space is accessed while the AST4 bit in ASTCR is set to 1. | Bit 1<br>W41 | Bit 0<br>W40 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 4 is accessed | | | 1 | 1 program wait state inserted when external space area 4 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 4 is accessed | | | 1 | 3 program wait states inserted when external space area 4 is accessed (Initial value) | #### WCRL | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Bits 7 and 6—Area 3 Wait Control 1 and 0 (W31, W30): These bits select the number of program wait states when area 3 in external space is accessed while the AST3 bit in ASTCR is set to 1. | Bit 7<br>W31 | Bit 6<br>W30 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 3 is accessed | | | 1 | 1 program wait state inserted when external space area 3 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 3 is accessed | | | 1 | 3 program wait states inserted when external space area 3 is accessed (Initial value) | Bits 5 and 4—Area 2 Wait Control 1 and 0 (W21, W20): These bits select the number of program wait states when area 2 in external space is accessed while the AST2 bit in ASTCR is set to 1. | Bit 5<br>W21 | Bit 4<br>W20 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 2 is accessed | | | 1 | 1 program wait state inserted when external space area 2 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 2 is accessed | | | 1 | 3 program wait states inserted when external space area 2 is accessed (Initial value) | Bits 3 and 2—Area 1 Wait Control 1 and 0 (W11, W10): These bits select the number of program wait states when area 1 in external space is accessed while the AST1 bit in ASTCR is set to 1. | Bit 3<br>W11 | Bit 2<br>W10 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 1 is accessed | | | 1 | 1 program wait state inserted when external space area 1 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 1 is accessed | | | 1 | 3 program wait states inserted when external space area 1 is accessed (Initial value) | **Bits 1 and 0—Area 0 Wait Control 1 and 0 (W01, W00):** These bits select the number of program wait states when area 0 in external space is accessed while the AST0 bit in ASTCR is set to 1. | Bit 1<br>W01 | Bit 0<br>W00 | Description | |--------------|--------------|---------------------------------------------------------------------------------------| | 0 | 0 | Program wait not inserted when external space area 0 is accessed | | | 1 | 1 program wait state inserted when external space area 0 is accessed | | 1 | 0 | 2 program wait states inserted when external space area 0 is accessed | | | 1 | 3 program wait states inserted when external space area 0 is accessed (Initial value) | #### 6.2.4 Bus Release Control Register (BRCR) BRCR is an 8-bit readable/writable register that enables address output on bus lines $A_{23}$ to $A_{20}$ and enables or disables release of the bus to an external device. | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---------------|------------------------------------------------------------------------------------------------------------------|------|------|------|---|------------------------------------------|-------------|------| | | | A23E | A22E | A21E | A20E | _ | _ | _ | BRLE | | Modes 1, 2, 6, | Initial value | : 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | and 7 | Read/Write | · — | _ | _ | _ | _ | _ | _ | R/W | | Modes | Initial value | : 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | | 3 and 4 | Read/Write | R/W | R/W | R/W | _ | _ | _ | _ | R/W | | Mada E | Initial value | : 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Mode 5 ≺ | Read/Write | R/W | R/W | R/W | R/W | _ | _ | _ | R/W | | | | | | | | | | | | | | | | | | | R | eserved b | oits | | | | | Address 23 to 20 enable<br>These bits enable $PA_7$ to $PA_4$ to be used for $A_{23}$ to $A_{20}$ address output | | | - | E | us release<br>nables or of<br>the bus to | disables re | | BRCR is initialized to H'FE in modes 1, 2, 5, 6, and 7, and to H'EE in modes 3 and 4, by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Address 23 Enable (A23E): Enables $PA_4$ to be used as the $A_{23}$ address output pin. Writing 0 in this bit enables $A_{23}$ output from $PA_4$ . In modes other than 3, 4, and 5, this bit cannot be modified and $PA_4$ has its ordinary port functions. | Bit 7<br>A23E | Description | | |---------------|-----------------------------------------------------------|-----------------| | 0 | PA <sub>4</sub> is the A <sub>23</sub> address output pin | | | 1 | PA₄ is an input/output pin | (Initial value) | Bit 6—Address 22 Enable (A22E): Enables $PA_5$ to be used as the $A_{22}$ address output pin. Writing 0 in this bit enables $A_{22}$ output from $PA_5$ . In modes other than 3, 4, and 5, this bit cannot be modified and $PA_5$ has its ordinary port functions. | Bit 6<br>A22E | Description | | |---------------|-----------------------------------------------------------|-----------------| | 0 | PA <sub>5</sub> is the A <sub>22</sub> address output pin | | | 1 | PA <sub>5</sub> is an input/output pin | (Initial value) | Bit 5—Address 21 Enable (A21E): Enables $PA_6$ to be used as the $A_{21}$ address output pin. Writing 0 in this bit enables $A_{21}$ output from $PA_6$ . In modes other than 3, 4, and 5, this bit cannot be modified and $PA_6$ has its ordinary port functions. | Bit 5<br>A21E | Description | | |---------------|-----------------------------------------------------------|-----------------| | 0 | PA <sub>6</sub> is the A <sub>21</sub> address output pin | | | 1 | PA <sub>6</sub> is an input/output pin | (Initial value) | Bit 4—Address 20 Enable (A20E): Enables $PA_7$ to be used as the $A_{20}$ address output pin. Writing 0 in this bit enables $A_{20}$ output from $PA_7$ . This bit can only be modified in mode 5. | Bit 4<br>A20E | Description | |---------------|-----------------------------------------------------------------------------------------------| | 0 | PA <sub>7</sub> is the A <sub>20</sub> address output pin (Initial value when in mode 3 or 4) | | 1 | PA <sub>7</sub> is an input/output pin (Initial value when in mode 1, 2, 5, 6 or 7) | Bits 3 to 1—Reserved: These bits cannot be modified and are always read as 1. Bit 0—Bus Release Enable (BRLE): Enables or disables release of the bus to an external device. | Bit 0<br>BRLE | Description | | |---------------|-------------------------------------------------------------------------------------------------|-----------------| | 0 | The bus cannot be released to an external device BREQ and BACK can be used as input/output pins | (Initial value) | | 1 | The bus can be released to an external device | | #### 6.2.5 **Bus Control Register (BCR)** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|----|----|----|---|------|-------| | | ICIS1 | ICIS0 | _ | _ | | _ | RDEA | WAITE | | Initial value | 1 | 1 | 0* | 0* | 0* | 1 | 1 | 0 | | Read/Write | R/W | R/W | _ | _ | _ | _ | R/W | R/W | Note: \* 1 must not be written in bits 5 to 3. BCR is an 8-bit readable/writable register that enables or disables idle cycle insertion, selects the area division unit, and enables or disables WAIT pin input. BCR is initialized to H'C6 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bit 7—Idle Cycle Insertion 1 (ICIS1): Selects whether one idle cycle state is to be inserted between bus cycles in case of consecutive external read cycles for different areas. | Bit 7<br>ICIS1 | Description | |----------------|-----------------------------------------------------------------------------------------------------| | 0 | No idle cycle inserted in case of consecutive external read cycles for different areas | | 1 | Idle cycle inserted in case of consecutive external read cycles for different areas (Initial value) | Bit 6—Idle Cycle Insertion 0 (ICIS0): Selects whether one idle cycle state is to be inserted between bus cycles in case of consecutive external read and write cycles. | Bit 6<br>ICIS0 | Description | |----------------|-------------------------------------------------------------------------------------------| | 0 | No idle cycle inserted in case of consecutive external read and write cycles | | 1 | Idle cycle inserted in case of consecutive external read and write cycles (Initial value) | Bits 5 to 3—Reserved (must not be set to 1): These bits can be read and written, but must not be set to 1. Normal operation cannot be guaranteed if 1 is written in these bits. **Bit 2—Reserved:** Read-only bit, always read as 1. **Bit 1—Area Division Unit Select (RDEA):** Selects the memory map area division units. This bit is valid in modes 3, 4, and 5, and is invalid in modes 1, 2, 6, and 7. | Bit 1<br>RDEA | Description | | | |---------------|--------------------------------|------------------|-----------------------------------------| | 0 | Area divisions are as follows: | Area 0: 2 Mbytes | Area 4: 1.93 Mbytes | | | | Area 1: 2 Mbytes | Area 5: 4 kbytes | | | | Area 2: 8 Mbytes | Area 6: 23.75 kbytes<br>(19.75 kbytes)* | | | | Area 3: 2 Mbytes | Area 7: 22 bytes | | 1 | Areas 0 to 7 are the same size | (2 Mbytes) | (Initial value) | Note: \* Division in the H8/3024F-ZTAT and H8/3024 mask ROM version. **Bit 0—WAIT Pin Enable (WAITE):** Enables or disables wait insertion by means of the $\overline{WAIT}$ pin. | Bit 0<br>WAITE | Description | | |----------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------| | 0 | $\overline{\text{WAIT}}$ pin wait input is disabled, and the $\overline{\text{WAIT}}$ pin can be us input/output port | sed as an<br>(Initial value) | | 1 | WAIT pin wait input is enabled | | ### 6.2.6 Chip Select Control Register (CSCR) CSCR is an 8-bit readable/writable register that enables or disables output of chip select signals $(\overline{CS}_7 \text{ to } \overline{CS}_4)$ . If output of a chip select signal $\overline{CS}_7$ to $\overline{CS}_4$ is enabled by a setting in this register, the corresponding pin functions a chip select signal ( $\overline{CS}_7$ to $\overline{CS}_4$ ) output regardless of any other settings. CSCR cannot be modified in single-chip mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------------------------------------------------------------|------|------|------|------|---|----|--------------|----------| | | CS7E | CS6E | CS5E | CS4E | | _ | _ | _ | | Initial value | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Read/Write | R/W | R/W | R/W | R/W | _ | _ | _ | _ | | Chip select 7 to 4 enable These bits enable or disable chip select signal output | | | | | | Ro | eserved bits | <u> </u> | CSCR is initialized to H'0F by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 4—Chip Select 7 to 4 Enable (CS7E to CS4E): These bits enable or disable output of the corresponding chip select signal. | Bit n<br>CSnE | Description | | |---------------|----------------------------------------------|-----------------| | 0 | Output of chip select signal CSn is disabled | (Initial value) | | 1 | Output of chip select signal CSn is enabled | | Note: n = 7 to 4 Bits 3 to 0—Reserved: These bits cannot be modified and are always read as 1. address update mode 2 ## 6.2.7 Address Control Register (ADRCR) ADRCR is an 8-bit readable/writable register that selects either address update mode 1 or address update mode 2 as the address output method. ADRCR is initialized to H'FF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 1—Reserved: Read-only bits, always read as 1. Bit 0—Address Control (ADRCTL): Selects the address output method. | Bit 0<br>ADRCTL | Description | | |-----------------|-----------------------------------|-----------------| | 0 | Address update mode 2 is selected | | | 1 | Address update mode 1 is selected | (Initial value) | # 6.3 Operation #### 6.3.1 Area Division The external address space is divided into areas 0 to 7. Each area has a size of 128 kbytes in the 1-Mbyte modes, or 2 Mbytes in the 16-Mbyte modes. Figure 6.2 shows a general view of the memory map. Figure 6.2 Access Area Map for Each Operating Mode Chip select signals ( $\overline{CS}_0$ to $\overline{CS}_7$ ) can be output for areas 0 to 7. The bus specifications for each area are selected in ABWCR, ASTCR, WCRH, and WCRL. In 16-Mbyte mode, the area division units can be selected with the RDEA bit in BCR. Figure 6.3 Memory Map in 16-Mbyte Mode (H8/3024F-ZTAT, H8/3024 Mask ROM Verion) (1) Figure 6.3 Memory Map in 16-Mbyte Mode (H8/3026F-ZTAT, H8/3026 Mask ROM Verion) (2) #### **6.3.2** Bus Specifications The external space bus specifications consist of three elements: bus width, number of access states, and number of program wait states. The bus width and number of access states for on-chip memory and registers are fixed, and are not affected by the bus controller. **Bus Width:** A bus width of 8 or 16 bits can be selected with ABWCR. An area for which an 8-bit bus is selected functions as an 8-bit access space, and an area for which a 16-bit bus is selected functions as a16-bit access space. If all areas are designated for 8-bit access, 8-bit bus mode is set; if any area is designated for 16-bit access, 16-bit bus mode is set. **Number of Access States:** Two or three access states can be selected with ASTCR. An area for which two-state access is selected functions as a two-state access space, and an area for which three-state access is selected functions as a three-state access space. When two-state access space is designated, wait insertion is disabled. **Number of Program Wait States:** When three-state access space is designated in ASTCR, the number of program wait states to be inserted automatically is selected with WCRH and WCRL. From 0 to 3 program wait states can be selected. Table 6.3 shows the bus specifications for each basic bus interface area. Table 6.3 Bus Specifications for Each Area (Basic Bus Interface) | ABWCR ASTCR | | WCRH/WCRL | | Bus Specifications (Basic Bus Interface) | | | | |-------------|------|-----------|-----|------------------------------------------|---------------|---------------------|--| | ABWn | ASTn | Wn1 | Wn0 | Bus Width | Access States | Program Wait States | | | 0 | 0 | _ | _ | 16 | 2 | 0 | | | | 1 | 0 | 0 | | 3 | 0 | | | | | | 1 | | | 1 | | | | | 1 | 0 | | | 2 | | | | | | 1 | | | 3 | | | 1 | 0 | _ | _ | 8 | 2 | 0 | | | | 1 | 0 | 0 | | 3 | 0 | | | | | | 1 | | | 1 | | | | | 1 | 0 | | | 2 | | | | | | 1 | | | 3 | | Note: n = 0 to 7 # **6.3.3** Memory Interfaces As its memory interface, the H8/3024 Group has only a basic bus interface that allows direct connection of ROM, SRAM, and so on. It is not possible to select a DRAM interface that allows direct connection of DRAM, or a burst ROM interface that allows direct connection of burst ROM. #### 6.3.4 Chip Select Signals For each of areas 0 to 7, the H8/3024 Group can output a chip select signal ( $\overline{CS}_0$ to $\overline{CS}_7$ ) that goes low when the corresponding area is selected in expanded mode. Figure 6.4 shows the output timing of a $\overline{CS}_n$ signal. **Output of \overline{CS\_0} to \overline{CS\_3}:** Output of $\overline{CS_0}$ to $\overline{CS_3}$ is enabled or disabled in the data direction register (DDR) of the corresponding port. In the expanded modes with on-chip ROM disabled, a reset leaves pin $\overline{CS}_0$ in the output state and pins $\overline{CS}_1$ to $\overline{CS}_3$ in the input state. To output chip select signals $\overline{CS}_1$ to $\overline{CS}_3$ , the corresponding DDR bits must be set to 1. In the expanded modes with on-chip ROM enabled, a reset leaves pins $\overline{CS}_0$ to $\overline{CS}_3$ in the input state. To output chip select signals $\overline{CS}_0$ to $\overline{CS}_3$ , the corresponding DDR bits must be set to 1. For details, see section 7, I/O Ports. **Output of \overline{CS}\_4 to \overline{CS}\_7:** Output of $\overline{CS}_4$ to $\overline{CS}_7$ is enabled or disabled in the chip select control register (CSCR). A reset leaves pins $\overline{CS}_4$ to $\overline{CS}_7$ in the input state. To output chip select signals $\overline{CS}_4$ to $\overline{CS}_7$ , the corresponding CSCR bits must be set to 1. For details, see section 7, I/O Ports. Figure 6.4 $\overline{CS}$ n Signal Output Timing (n = 0 to 7) When the on-chip ROM, on-chip RAM, and internal I/O registers are accessed, $\overline{CS}_0$ to $\overline{CS}_7$ remain high. The $\overline{CS}_n$ signals are decoded from the address signals. They can be used as chip select signals for SRAM and other devices. #### 6.3.5 Address Output Method The H8/3024 Group provides a choice of two address update methods: either the same method as in the previous H8/300H Series (address update mode 1), or a method in which address updating is restricted to external space accesses (address update mode 2). Figure 6.5 shows examples of address output in these two update modes. Figure 6.5 Sample Address Output in Each Address Update Mode (Basic Bus Interface, 3-State Space) **Address Update Mode 1:** Address update mode 1 is compatible with the previous H8/300H Series. Addresses are always updated between bus cycles. **Address Update Mode 2:** In address update mode 2, address updating is performed only in external space accesses. In this mode, the address can be retained between an external space read cycle and an instruction fetch cycle (on-chip memory) by placing the program in on-chip memory. Address update mode 2 is therefore useful when connecting a device that requires address hold time with respect to the rise of the $\overline{\text{RD}}$ strobe. Switching between address update modes 1 and 2 is performed by means of the ADRCTL bit in ADRCR. The initial value of ADRCR is the address update mode 1 setting, providing compatibility with the previous H8/300H Series. #### 6.4 Basic Bus Interface #### 6.4.1 Overview The basic bus interface enables direct connection of ROM, SRAM, and so on. The bus specifications can be selected with ABWCR, ASTCR, WCRH, and WCRL (see table 6.3). ### 6.4.2 Data Size and Data Alignment Data sizes for the CPU and other internal bus masters are byte, word, and longword. The bus controller has a data alignment function, and when accessing external space, controls whether the upper data bus ( $D_{15}$ to $D_8$ ) or lower data bus ( $D_7$ to $D_0$ ) is used according to the bus specifications for the area being accessed (8-bit access area or 16-bit access area) and the data size. **8-Bit Access Areas:** Figure 6.6 illustrates data alignment control for 8-bit access space. With 8-bit access space, the upper data bus ( $D_{15}$ to $D_8$ ) is always used for accesses. The amount of data that can be accessed at one time is one byte: a word access is performed as two byte accesses, and a longword access, as four byte accesses. Figure 6.6 Access Sizes and Data Alignment Control (8-Bit Access Area) **16-Bit Access Areas:** Figure 6.7 illustrates data alignment control for 16-bit access areas. With 16-bit access areas, the upper data bus ( $D_{15}$ to $D_{8}$ ) and lower data bus ( $D_{7}$ to $D_{0}$ ) are used for accesses. The amount of data that can be accessed at one time is one byte or one word, and a longword access is executed as two word accesses. In byte access, whether the upper or lower data bus is used is determined by whether the address is even or odd. The upper data bus is used for an even address, and the lower data bus for an odd address. Figure 6.7 Access Sizes and Data Alignment Control (16-Bit Access Area) #### 6.4.3 Valid Strobes Table 6.4 shows the data buses used, and the valid strobes, for the access spaces. In a read, the $\overline{RD}$ signal is valid for both the upper and the lower half of the data bus. In a write, the $\overline{HWR}$ signal is valid for the upper half of the data bus, and the $\overline{LWR}$ signal for the lower half. Table 6.4 Data Buses Used and Valid Strobes | Area | Access<br>Size | Read/<br>Write | Address | Valid<br>Strobe | Upper Data Bus (D <sub>15</sub> to D <sub>8</sub> ) | Lower Data Bus (D <sub>7</sub> to D <sub>0</sub> ) | |---------------|----------------|----------------|---------|-----------------|-----------------------------------------------------|----------------------------------------------------| | 8-bit access | Byte | Read | _ | RD | Valid | Invalid | | area | | Write | _ | HWR | _ | Undetermined data | | 16-bit access | Byte | Read | Even | RD | Valid | Invalid | | area | | | Odd | _ | Invalid | Valid | | | | Write | Even | HWR | Valid | Undetermined data | | | | | Odd | LWR | Undetermined data | Valid | | | Word | Read | _ | RD | Valid | Valid | | | | Write | _ | HWR,<br>LWR | Valid | Valid | Notes: 1. Undetermined data means that unpredictable data is output. 2. Invalid means that the bus is in the input state and the input is ignored. #### 6.4.4 Memory Areas The initial state of each area is basic bus interface, three-state access space. The initial bus width is selected according to the operating mode. **Area 0:** Area 0 includes on-chip ROM, and in ROM-disabled expansion mode, all of area 0 is external space. In ROM-enabled expansion mode, the space excluding on-chip ROM is external space. When area 0 external space is accessed, the $\overline{CS}_0$ signal can be output. The size of area 0 is 128 kbytes in modes 1 and 2, and 2 Mbytes in modes 3 to 5. Areas 1 to 6: In external expansion mode, areas 1 to 6 are entirely external space. When area 1 to 6 external space is accessed, the $\overline{CS}_1$ to $\overline{CS}_6$ pin signals respectively can be output. The size of areas 1 to 6 is 128 kbytes in modes 1 and 2, and 2 Mbytes in modes 3 to 5. **Area 7:** Area 7 includes the on-chip RAM and registers. In external expansion mode, the space excluding the on-chip RAM and registers is external space. The on-chip RAM is enabled when the RAME bit in the system control register (SYSCR) is set to 1; when the RAME bit is cleared to 0, the on-chip RAM is disabled and the corresponding space becomes external space . When area 7 external space is accessed, the $\overline{CS}_7$ signal can be output. The size of area 7 is 128 kbytes in modes 1 and 2, and 2 Mbytes in modes 3 to 5. #### 6.4.5 Basic Bus Control Signal Timing **8-Bit, Three-State-Access Areas:** Figure 6.8 shows the timing of bus control signals for an 8-bit, three-state-access area. The upper data bus $(D_{15} \text{ to } D_8)$ is used in accesses to these areas. The $\overline{LWR}$ pin is always high. Wait states can be inserted. Figure 6.8 Bus Control Signal Timing for 8-Bit, Three-State-Access Area **8-Bit, Two-State-Access Areas:** Figure 6.9 shows the timing of bus control signals for an 8-bit, two-state-access area. The upper data bus ( $D_{15}$ to $D_8$ ) is used in accesses to these areas. The $\overline{LWR}$ pin is always high. Wait states cannot be inserted. Figure 6.9 Bus Control Signal Timing for 8-Bit, Two-State-Access Area **16-Bit, Three-State-Access Areas:** Figures 6.10 to 6.12 show the timing of bus control signals for a 16-bit, three-state-access area. In these areas, the upper data bus ( $D_{15}$ to $D_8$ ) is used in accesses to even addresses and the lower data bus ( $D_7$ to $D_0$ ) in accesses to odd addresses. Wait states can be inserted. Figure 6.10 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (1) (Byte Access to Even Address) Figure 6.11 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (2) (Byte Access to Odd Address) Figure 6.12 Bus Control Signal Timing for 16-Bit, Three-State-Access Area (3) (Word Access) **16-Bit, Two-State-Access Areas:** Figures 6.13 to 6.15 show the timing of bus control signals for a 16-bit, two-state-access area. In these areas, the upper data bus ( $D_{15}$ to $D_{8}$ ) is used in accesses to even addresses and the lower data bus ( $D_{7}$ to $D_{0}$ ) in accesses to odd addresses. Wait states cannot be inserted. Figure 6.13 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (1) (Byte Access to Even Address) Figure 6.14 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (2) (Byte Access to Odd Address) Figure 6.15 Bus Control Signal Timing for 16-Bit, Two-State-Access Area (3) (Word Access) #### 6.4.6 Wait Control When accessing external space, the H8/3024 Group can extend the bus cycle by inserting wait states ( $T_{\rm w}$ ). There are two ways of inserting wait states: program wait insertion and pin wait insertion using the $\overline{\rm WAIT}$ pin. **Program Wait Insertion:** From 0 to 3 wait states can be inserted automatically between the $T_2$ state and $T_3$ state on an individual area basis in three-state access space, according to the settings of WCRH and WCRL. **Pin Wait Insertion:** Setting the WAITE bit in BCR to 1 enables wait insertion by means of the $\overline{WAIT}$ pin. When external space is accessed in this state, a program wait is first inserted. If the $\overline{WAIT}$ pin is low at the falling edge of $\phi$ in the last $T_2$ or $T_W$ state, another $T_W$ state is inserted. If the $\overline{WAIT}$ pin is held low, $T_W$ states are inserted until it goes high. This is useful when inserting four or more T<sub>W</sub> states, or when changing the number of T<sub>W</sub> states for different external devices. The WAITE bit setting applies to all areas. Figure 6.16 shows an example of the timing for insertion of one program wait state in 3-state space. Figure 6.16 Example of Wait State Insertion Timing # 6.5 Idle Cycle ### 6.5.1 Operation When the H8/3024 Group chip accesses external space, it can insert a 1-state idle cycle $(T_i)$ between bus cycles in the following cases: when read accesses between different areas occur consecutively, and when a write cycle occurs immediately after a read cycle. By inserting an idle cycle it is possible, for example, to avoid data collisions between ROM, which has a long output floating time, and high-speed memory, I/O interfaces, and so on. The initial value of the ICIS1 and ICIS0 bits in BCR is 1, so that idle cycle insertion is performed in the initial state. If there are no data collisions, the ICIS bits can be cleared. **Consecutive Reads between Different Areas:** If consecutive reads between different areas occur while the ICIS1 bit is set to 1 in BCR, an idle cycle is inserted at the start of the second read cycle. Figure 6.17 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a read cycle from SRAM, each being located in a different area. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and that from SRAM. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.17 Example of Idle Cycle Operation (ICIS1 = 1) **Write after Read:** If an external write occurs after an external read while the ICIS0 bit is set to 1 in BCR, an idle cycle is inserted at the start of the write cycle. Figure 6.18 shows an example of the operation in this case. In this example, bus cycle A is a read cycle from ROM with a long output floating time, and bus cycle B is a CPU write cycle. In (a), an idle cycle is not inserted, and a collision occurs in bus cycle B between the read data from ROM and the CPU write data. In (b), an idle cycle is inserted, and a data collision is prevented. Figure 6.18 Example of Idle Cycle Operation (ICIS0 = 1) **Usage Note:** When non-insertion of an idle cycle is specified, the rise (negation) of $\overline{RD}$ and fall (assertion) of $\overline{CS}_n$ may occur simultaneously. Figure 6.19 shows an example of the operation in this case. If consecutive reads to a different external area occur while the ICIS1 bit in BCR is cleared to 0, or if an external read is followed by a write cycle for a different external area while the ICIS0 bit is cleared to 0, negation of $\overline{RD}$ in the first read cycle and assertion of $\overline{CS}_n$ in the following bus cycle will occur simultaneously. Depending on the output delay time of each signal, therefore, it is possible that the $\overline{RD}$ low output in the previous read cycle and the $\overline{CS}_n$ low output in the following bus cycle will overlap. As long as $\overline{RD}$ and $\overline{CS}_n$ do not change simultaneously, or if there is no problem even if they do, non-insertion of an idle cycle can be specified. Figure 6.19 Example of Idle Cycle Operation ### 6.5.2 Pin States in Idle Cycle Table 6.5 shows the pin states in an idle cycle. **Table 6.5 Pin States in Idle Cycle** | Pins | Pin State | |-----------------------------------|--------------------------| | A <sub>23</sub> to A <sub>0</sub> | Next cycle address value | | D <sub>15</sub> to D <sub>0</sub> | High-impedance | | <del>CS</del> n | High | | ĀS | High | | RD | High | | HWR | High | | LWR | High | ### 6.6 Bus Arbiter The bus controller has a built-in bus arbiter that arbitrates between different bus masters. The bus master can be either the CPU or an external bus master. When a bus master has the bus right it can carry out read and write operations. Each bus master uses a bus request signal to request the bus right. At fixed times the bus arbiter determines priority and uses a bus acknowledge signal to grant the bus to a bus master, which can the operate using the bus. The bus arbiter checks whether the bus request signal from a bus master is active or inactive, and returns an acknowledge signal to the bus master. When two or more bus masters request the bus, the highest-priority bus master receives an acknowledge signal. The bus master that receives an acknowledge signal can continue to use the bus until the acknowledge signal is deactivated. The bus master priority order is: The bus arbiter samples the bus request signals and determines priority at all times, but it does not always grant the bus immediately, even when it receives a bus request from a bus master with higher priority than the current bus master. Each bus master has certain times at which it can release the bus to a higher-priority bus master. ### 6.6.1 Operation **CPU:** The CPU is the lowest-priority bus master. If an external bus master requests the bus while the CPU has the bus right, the bus arbiter transfers the bus right to the bus master that requested it. The bus right is transferred at the following times: - The bus right is transferred at the boundary of a bus cycle. If word data is accessed by two consecutive byte accesses, however, the bus right is not transferred between the two byte accesses. - If another bus master requests the bus while the CPU is performing internal operations, such as executing a multiply or divide instruction, the bus right is transferred immediately. The CPU continues its internal operations. - If another bus master requests the bus while the CPU is in sleep mode, the bus right is transferred immediately. **External Bus Master:** When the BRLE bit is set to 1 in BRCR, the bus can be released to an external bus master. The external bus master has highest priority, and requests the bus right from the bus arbiter driving the $\overline{BREQ}$ signal low. Once the external bus master acquires the bus, it keeps the bus until the $\overline{BREQ}$ signal goes high. While the bus is released to an external bus master, the $\overline{H8/3024}$ Group chip holds the address bus, data bus, bus control signals $(\overline{AS}, \overline{RD}, \overline{HWR}, \text{ and } \overline{LWR})$ , and chip select signals $(\overline{CS}n: n = 7 \text{ to 0})$ in the high-impedance state, and holds the $\overline{BACK}$ pin in the low output state. The bus arbiter samples the $\overline{BREQ}$ pin at the rise of the system clock ( $\phi$ ). If $\overline{BREQ}$ is low, the bus is released to the external bus master at the appropriate opportunity. The $\overline{BREQ}$ signal should be held low until the $\overline{BACK}$ signal goes low. When the $\overline{BREQ}$ pin is high in two consecutive samples, the $\overline{BACK}$ pin is driven high to end the bus-release cycle. Figure 6.20 shows the timing when the bus right is requested by an external bus master during a read cycle in a two-state access area. There is a minimum interval of three states from when the $\overline{BREQ}$ signal goes low until the bus is released. Figure 6.20 Example of External Bus Master Operation When making a transition to software standby mode, if there is contention with a bus request from an external bus master, the $\overline{BACK}$ and strobe states may be indefinite when the transition is made. When using software standby mode, clear the BRLE bit to 0 in BRCR before executing the SLEEP instruction. # 6.7 Register and Pin Input Timing ### 6.7.1 Register Write Timing **ABWCR, ASTCR, WCRH, and WCRL Write Timing:** Data written to ABWCR, ASTCR, WCRH, and WCRL takes effect starting from the next bus cycle. Figure 6.21 shows the timing when an instruction fetched from area 0 changes area 0 from three-state access to two-state access. Figure 6.21 ASTCR Write Timing **DDR** and CSCR Write Timing: Data written to DDR or CSCR for the port corresponding to the $\overline{CS}n$ pin to switch between $\overline{CS}n$ output and generic input takes effect starting from the $T_3$ state of the DDR write cycle. Figure 6.22 shows the timing when the $\overline{CS}_1$ pin is changed from generic input to $\overline{CS}_1$ output. Figure 6.22 DDR Write Timing **BRCR Write Timing:** Data written to BRCR to switch between $A_{23}$ , $A_{22}$ , $A_{21}$ , or $A_{20}$ output and generic input or output takes effect starting from the $T_3$ state of the BRCR write cycle. Figure 6.23 shows the timing when a pin is changed from generic input to $A_{23}$ , $A_{22}$ , $A_{21}$ , or $A_{20}$ output. Figure 6.23 BRCR Write Timing ## **6.7.2** BREQ Pin Input Timing After driving the $\overline{BREQ}$ pin low, hold it low until $\overline{BACK}$ goes low. If $\overline{BREQ}$ returns to the high level before $\overline{BACK}$ goes lows, the bus arbiter may operate incorrectly. To terminate the external-bus-released state, hold the $\overline{BREQ}$ signal high for at least three states. If $\overline{BREQ}$ is high for too short an interval, the bus arbiter may operate incorrectly. # Section 7 I/O Ports ### 7.1 Overview The H8/3024 Group has 10 input/output ports (ports 1, 2, 3, 4, 5, 6, 8, 9, A, and B) and one input-only port (port 7). Table 7.1 summarizes the port functions. The pins in each port are multiplexed as shown in table 7.1. Each port has a data direction register (DDR) for selecting input or output, and a data register (DR) for storing output data. In addition to these registers, ports 2, 4, and 5 have an input pull-up control register (PCR) for switching input pull-up transistors on and off. Ports 1 to 6 and port 8 can drive one TTL load and a 90-pF capacitive load. Ports 9, A, and B can drive one TTL load and a 30-pF capacitive load. Ports 1 to 6 and 8 to B can drive a darlington pair. Ports 1, 2, and 5 can drive LEDs (with 10-mA current sink). Pins P8<sub>2</sub> to P8<sub>0</sub>, PA<sub>7</sub> to PA<sub>0</sub> have Schmitt-trigger input circuits. For block diagrams of the ports see appendix C, I/O Port Block Diagrams. **Table 7.1** Port Functions | Port | Description | Pins | | I | _ | e-Chip<br>des | | | | |--------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------|-------------|-------------------------------------|---------------|------------------------------------------------------------------------------------------------------------|-------------------|--------| | | | | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | Port 1 | 8-bit I/O port Can drive LEDs | P1 <sub>7</sub> to P1 <sub>0</sub> /<br>A <sub>7</sub> to A <sub>0</sub> | Address | output pin | s (A <sub>7</sub> to A <sub>0</sub> | ) | Address output $(A_7 \text{ to } A_0)$ and generic input DDR = 0: generic input DDR = 1: address output | Generic<br>output | input/ | | Port 2 | 8-bit I/O port Built-in input pull-up transistors Can drive LEDs | P2 <sub>7</sub> to P2 <sub>0</sub> /<br>A <sub>15</sub> to A <sub>8</sub> | Address | output pin | s (A <sub>15</sub> to A | 8) | Address output $(A_{15} \text{ to } A_8)$ and generic input DDR = 0: generic input DDR = 1: address output | Generic<br>output | input/ | | Port 3 | • 8-bit I/O port | P3 <sub>7</sub> to P3 <sub>0</sub> /<br>D <sub>15</sub> to D <sub>8</sub> | Data inpu | ut/output ( | D <sub>15</sub> to D <sub>8</sub> ) | | | Generic output | input/ | | Port | Description | Pins | | | Expanded | d Modes | | _ | le-Chip<br>odes | |--------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------|-----------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------| | | | | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | Port 4 | 8-bit I/O port Built-in input pull-up transistors | P4 <sub>7</sub> to P4 <sub>0</sub> /<br>D <sub>7</sub> to D <sub>0</sub> | Data input<br>input/outp<br>8-bit bus r<br>16-bit bus | ut<br>node: ge | neric inpu | | eneric | Generic<br>output | input/ | | Port 5 | 4-bit I/O port Built-in input pull-up transistors Can drive LEDs | P5 <sub>3</sub> to P5 <sub>0</sub> /<br>A <sub>19</sub> to A <sub>16</sub> | Address o | output (A <sub>1</sub> | <sub>9</sub> to A <sub>16</sub> ) | | Address output (A <sub>19</sub> to A <sub>16</sub> ) and 4-bit generic input DDR = 0: generic input DDR = 1: address output | Generic<br>output | input/ | | Port 6 | • 8-bit I/O | P6 <sub>7</sub> / $\phi$ | Clock outp | out (ø) ar | nd generic | input | | 11. | | | | port | $P6_6/\overline{LWR}$ $P6_5/\overline{HWR}$ $P6_4/\overline{RD}$ $P6_3/\overline{AS}$ | Bus contro | ol signal | output (LV | VR, HWR, | RD, AS) | Generic<br>output | input/ | | | | P6 <sub>2</sub> /BACK<br>P6 <sub>1</sub> /BREQ<br>P6 <sub>0</sub> /WAIT | Bus contro<br>and 3-bit of | - | | • | BREQ, WAIT) | Generic<br>output | input/ | | Port 7 | 8-bit I/O port | P7 <sub>7</sub> /AN <sub>7</sub> /<br>DA <sub>1</sub><br>P7 <sub>6</sub> /AN <sub>6</sub> /<br>DA <sub>0</sub> | Analog inp<br>D/A conve | , , | - / | | er, analog output | t (DA <sub>1</sub> , DA | A <sub>0</sub> ) from | | | | P7 <sub>5</sub> to P7 <sub>0</sub> /<br>AN <sub>5</sub> to AN <sub>0</sub> | Analog inp | out (AN <sub>5</sub> | to AN <sub>0</sub> ) to | A/D conve | erter, and generic | input | | | Port 8 | • 5-bit I/O<br>port<br>• P8 <sub>2</sub> to P8 <sub>0</sub><br>have<br>Schmitt | P8 <sub>4</sub> /CS <sub>0</sub> | DDR = 0:<br>DDR = 1 ( | • | • | output | DDR = 0 (after reset): generic input DDR = 1: $\overline{CS}_0$ output | Generic<br>output | input/ | | | inputs | P8 <sub>3</sub> /IRQ <sub>3</sub> /<br>CS <sub>1</sub> /ADTRG | IRQ <sub>3</sub> input<br>to A/D cor<br>DDR = 0 (<br>DDR = 1: | nverter, a<br>after res | nd generi<br>et): generi | c input | input (ADTRG) | IRQ <sub>3</sub> inp<br>external<br>input (AI<br>A/D con<br>and gen<br>input/out | trigger<br>DTRG) to<br>verter,<br>eric | | Port | Description | Pins | | E | Expanded | Modes | | _ | e-Chip<br>des | |--------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | | | | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | Port 8 | • 5-bit I/O port • P8 <sub>2</sub> to P8 <sub>0</sub> have Schmitt inputs | $\begin{array}{c} P8_2/\overline{IRQ}_2/\\ \overline{CS}_2\\ P8_1/\overline{IRQ}_1/\\ \overline{CS}_3\\ \hline P8_0/\overline{IRQ}_0 \end{array}$ | $\overline{IRQ}_2$ and input DDR = 0 (DDR = 1: $\overline{IRQ}_0$ input | after rese | et): generio | c input | out, and generic | IRQ <sub>2</sub> and input and input/out | l generic | | Port 9 | • 6-bit I/O port | $\begin{array}{c} P9_{5} / \overline{IRQ}_{5} / \\ SCK_{1} \\ P9_{4} / \overline{IRQ}_{4} / \\ SCK_{0} \\ P9_{3} / RxD_{1} \\ P9_{2} / RxD_{0} \\ P9_{1} / TxD_{1} \\ P9_{0} / TxD_{0} \end{array}$ | | ation inte | rfaces 1 a | | $(xD_0, TxD_1, TxD_0)$<br>1/0), $\overline{IRQ}_5$ and $\overline{IF}$ | | | | Port A | 8-bit I/O port Schmitt inputs | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | Output (TF<br>pro-gramm<br>timing patt<br>controller<br>input or ou<br>(TIOCB <sub>2</sub> ) timer and<br>input/<br>output | nable<br>tern<br>(TPC),<br>utput<br>for 16-bit | Address (A <sub>20</sub> ) | output | Address output (A <sub>20</sub> ), TPC output (TP <sub>7</sub> ), input or output (TIOCB <sub>2</sub> ) for 16-bit timer, and generic input/output | TPC outp<br>16-bit tim<br>or output<br>(TIOCB <sub>2</sub> )<br>generic<br>input/out | , and | | | | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub><br>PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub><br>PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | TPC output to TP <sub>4</sub> ), 16 timer input (TIOCB <sub>1</sub> , T and gener input/output/outp | 6-bit<br>t and<br>OCA <sub>2</sub> ,<br>TOCA <sub>1</sub> ),<br>ic | timer inpu | ut and outp<br>TIOCA <sub>1</sub> ), a | TP <sub>4</sub> ),16-bit<br>but (TIOCA <sub>2</sub> ,<br>address output<br>neric input/ | TPC outp<br>to TP <sub>4</sub> ), of<br>timer inp<br>output (T<br>TIOCB <sub>1</sub> ,<br>and gene<br>input/out | 16-bit<br>ut and<br>IOCA <sub>2</sub> ,<br>TIOCA <sub>1</sub> )<br>eric | | | | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /<br>TCLKD<br>PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /<br>TCLKC<br>PA <sub>1</sub> /TP <sub>1</sub> /<br>TCLKB<br>PA <sub>0</sub> /TP <sub>0</sub> /<br>TCLKA | | CLKC, TO | CLKB, TC | LKA), 8-bi | put and output ( <sup>†</sup><br>t timer input (TC)<br>put | | | ## Section 7 I/O Ports | Port | Description | Pins | | ı | Expanded | l Modes | | _ | e-Chip<br>des | |--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------------|--------------------------|--------------|--------|-----------|----------------------------------------------------------------------------------------| | | | | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Mode 5 | Mode 6 | Mode 7 | | Port B | • 8-bit I/O port | PB <sub>7</sub> /TP <sub>15</sub> PB <sub>6</sub> /TP <sub>14</sub> PB <sub>5</sub> /TP <sub>13</sub> PB <sub>4</sub> /TP <sub>12</sub> PB <sub>3</sub> /TP <sub>11</sub> / TMIO <sub>3</sub> /CS <sub>4</sub> PB <sub>2</sub> /TP <sub>10</sub> / TMO <sub>2</sub> /CS <sub>5</sub> PB <sub>1</sub> /TP <sub>9</sub> / TMIO <sub>1</sub> /CS <sub>6</sub> | TPC outp | out (TP <sub>15</sub> to | o TP <sub>8</sub> ), 8-b | d generic ir | | TPC outp | out (TP <sub>11</sub> 3-bit timer I output TMO <sub>2</sub> , TMO <sub>0</sub> ), eric | | | | PB <sub>0</sub> /TP <sub>8</sub> /<br>TMO <sub>0</sub> /CS <sub>7</sub> | | | | | | input/out | put | Legend: SCI0: Serial communication interface channel 0 16TIM: 16-bit timer SCI1: Serial communication interface channel 1 8TIM: 8-bit timer TPC: Programmable timing pattern controller ### 7.2 Port 1 #### 7.2.1 Overview Port 1 is an 8-bit input/output port also used for address output, with the pin configuration shown in figure 7.1. The pin functions differ according to the operating mode. In modes 1 to 4 (expanded modes with on-chip ROM disabled), they are address bus output pins $(A_7 \text{ to } A_0)$ . In mode 5 (expanded modes with on-chip ROM enabled), settings in the port 1 data direction register (P1DDR) can designate pins for address bus output ( $A_7$ to $A_0$ ) or generic input. In modes 6 and 7 (single-chip mode), port 1 is a generic input/output port. Pins in port 1 can drive one TTL load and a 90-pF capacitive load. They can also drive an LED or a darlington transistor pair. Figure 7.1 Port 1 Pin Configuration ## 7.2.2 Register Descriptions Table 7.2 summarizes the registers of port 1. Table 7.2 Port 1 Registers | | | | | Initial Value | | | | |----------|--------------------------------|--------------|-----|---------------|--------------|--|--| | Address* | Name | Abbreviation | R/W | Modes 1 to 4 | Modes 5 to 7 | | | | H'EE000 | Port 1 data direction register | P1DDR | W | H'FF | H'00 | | | | H'FFFD0 | Port 1 data register | P1DR | R/W | H'00 | H'00 | | | Note: \* Lower 20 bits of the address in advanced mode. **Port 1 Data Direction Register (P1DDR):** P1DDR is an 8-bit write-only register that can select input or output for each pin in port 1. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | P1 <sub>7</sub> DDR | P1 <sub>6</sub> DDR | P1 <sub>5</sub> DDR | P1 <sub>4</sub> DDR | P1 <sub>3</sub> DDR | P1 <sub>2</sub> DDR | P1 <sub>1</sub> DDR | P1 <sub>0</sub> DDR | | Modes Initial valu | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 to 4 Read/Writ | te — | _ | _ | _ | _ | _ | _ | _ | | Modes Initial valu | ie 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5 to 7 Read/Writ | te_W | W | W | W | W | W | W | W | | | | | | | | | | | Port 1 data direction 7 to 0 These bits select input or output for port 1 pins - Modes 1 to 4 (Expanded Modes with On-Chip ROM Disabled) P1DDR values are fixed at 1. Port 1 functions as an address bus. - Mode 5 (Expanded Modes with On-Chip ROM Enabled) After a reset, port 1 functions as an input port. A pin in port 1 becomes an address output pin if the corresponding P1DDR bit is set to 1, and a generic input pin if this bit is cleared to 0. - Modes 6 and 7 (Single-Chip Mode) Port 1 functions as an input/output port. A pin in port 1 becomes an output port if the corresponding P1DDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 1 to 4, P1DDR bits are always read as 1, and cannot be modified. In modes 5 to 7, P1DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P1DDR is initialized to H'FF in modes 1 to 4, and to H'00 in modes 5 to 7, by a reset and in hardware standby mode. In sofware standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 1 is functioning as an input/output port and a P1DDR bit is set to 1, the corresponding pin maintains its output state. **Port 1 Data Register (P1DR):** P1DR is an 8-bit readable/writable register that stores port 1 output data. When port 1 functions as an output port, the value of this register is output. When this register is read, the pin logic level is read for bits for which the P1DDR setting is 0, and the P1DR value is read for bits for which the P1DDR setting is 1. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P1 <sub>7</sub> | P1 <sub>6</sub> | P1 <sub>5</sub> | P1 <sub>4</sub> | P1 <sub>3</sub> | P1 <sub>2</sub> | P1 <sub>1</sub> | P1 <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port 1 data 7 to 0 These bits store data for port 1 pins P1DR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. ## 7.3 Port 2 #### 7.3.1 Overview Port 2 is an 8-bit input/output port which also has an address output function. It's pin configuration is shown in figure 7.2. The pin functions differ according to the operating mode. In modes 1 to 4 (expanded modes with on-chip ROM disabled), port 2 consists of address bus output pins ( $A_{15}$ to $A_8$ ). In mode 5 (expanded modes with on-chip ROM enabled), settings in the port 2 data direction register (P2DDR) can designate pins for address bus output ( $A_{15}$ to $A_8$ ) or generic input. In modes 6 and 7 (single-chip mode), port 2 is a generic input/output port. Port 2 has software-programmable built-in pull-up transistors. Pins in port 2 can drive one TTL load and a 90-pF capacitive load. They can also drive an LED or a darlington transistor pair. Figure 7.2 Port 2 Pin Configuration Rev. 2.00 Sep 20, 2005 page 158 of 800 ### 7.3.2 Register Descriptions Table 7.3 summarizes the registers of port 2. **Table 7.3** Port 2 Registers | | | | | Initial Value | | | |----------|-------------------------------------------|--------------|-----|---------------|--------------|--| | Address* | Name | Abbreviation | R/W | Modes 1 to 4 | Modes 5 to 7 | | | H'EE001 | Port 2 data direction register | P2DDR | W | H'FF | H'00 | | | H'FFFD1 | Port 2 data register | P2DR | R/W | H'00 | H'00 | | | H'EE03C | Port 2 input pull-up MOS control register | P2PCR | R/W | H'00 | H'00 | | Note: \* Lower 20 bits of the address in advanced mode. **Port 2 Data Direction Register (P2DDR):** P2DDR is an 8-bit write-only register that can select input or output for each pin in port 2. | Bit | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------| | | | P2 <sub>7</sub> DDR | P2 <sub>6</sub> DDR | P2 <sub>5</sub> DDR | P2 <sub>4</sub> DDR | P2 <sub>3</sub> DDR | P2 <sub>2</sub> DDR | P2₁DDR | P2 <sub>0</sub> DDR | | | Initial valu | e 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 to 4 | Read/Writ | e — | _ | _ | _ | _ | _ | _ | _ | | Modes | Initial valu | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 5 to 7 | Read/Writ | e W | W | W | W | W | W | W | W | | 5 to 7 | Read/Writ | e W | W | W | W | W | W | W | W | Port 2 data direction 7 to 0 These bits select input or output for port 2 pins - Modes 1 to 4 (Expanded Modes with On-Chip ROM Disabled) P2DDR values are fixed at 1. Port 2 functions as an address bus. - Mode 5 (Expanded Modes with On-Chip ROM Enabled) Following a reset, port 2 is an input port. A pin in port 2 becomes an address output pin if the corresponding P2DDR bit is set to 1, and a generic input port if this bit is cleared to 0. - Modes 6 and 7 (Single-Chip Mode) Port 2 functions as an input/output port. A pin in port 2 becomes an output port if the corresponding P2DDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 1 to 4, P2DDR bits are always read as 1, and cannot be modified. In modes 5 to 7, P2DDR is a write-only register. Its value cannot be read. All bits return 1 when P2DDR is initialized to H'FF in modes 1 to 4, and to H'00 in modes 5 to 7, by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 2 is functioning as an input/output port and a P2DDR bit is set to 1, the corresponding pin maintains its output state. Port 2 Data Register (P2DR): P2DR is an 8-bit readable/writable register that stores output data for Port 2. When port 2 functions as an output port, the value of this register is output. When a bit in P2DDR is set to 1, if port 2 is read the value of the corresponding P2DR bit is returned. When a bit in P2DDR is cleared to 0, if port 2 is read the corresponding pin logic level is read. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P2 <sub>7</sub> | P2 <sub>6</sub> | P2 <sub>5</sub> | P2 <sub>4</sub> | P2 <sub>3</sub> | P2 <sub>2</sub> | P2 <sub>1</sub> | P2 <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | - | | | | | | | | Port 2 data 7 to 0 These bits store data for port 2 pins P2DR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Port 2 Input Pull-Up MOS Control Register (P2PCR): P2PCR is an 8-bit readable/writable register that controls the MOS input pull-up transistors in port 2. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------| | | P2 <sub>7</sub> PCR | P2 <sub>6</sub> PCR | P2 <sub>5</sub> PCR | P2 <sub>4</sub> PCR | P2 <sub>3</sub> PCR | P2 <sub>2</sub> PCR | P2₁PCR | P2 <sub>0</sub> PCR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port 2 input pull-up MOS control 7 to 0 These bits control input pull-up transistors built into port 2 In modes 5 to 7, when a P2DDR bit is cleared to 0 (selecting generic input), if the corresponding bit in P2PCR is set to 1, the input pull-up transistor is turned on. P2PCR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Table 7.4 summarizes the states of the input pull-ups in each mode. **Table 7.4** Input Pull-Up Transistor States (Port 2) | Mode | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | Other Modes | |------------------|-------|--------------------------|--------------------------|-------------| | 1<br>2<br>3<br>4 | Off | Off | Off | Off | | 5<br>6<br>7 | Off | Off | On/off | On/off | # Legend: Off: The input pull-up transistor is always off. On/off: The input pull-up transistor is on if P2PCR = 1 and P2DDR = 0. Otherwise, it is off. ### 7.4 Port 3 #### 7.4.1 Overview Port 3 is an 8-bit input/output port which also functions as a data bus. It's pin configuration is shown in figure 7.3. Port 3 is a data bus in modes 1 to 5 (expanded modes) and a generic input/output port in modes 6 and 7 (single-chip mode). Pins in port 3 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair. Figure 7.3 Port 3 Pin Configuration # 7.4.2 Register Descriptions Table 7.5 summarizes the registers of port 3. **Table 7.5 Port 3 Registers** | Address* | Name | Abbreviation | R/W | Initial Value | |----------|--------------------------------|--------------|-----|---------------| | H'EE002 | Port 3 data direction register | P3DDR | W | H'00 | | H'FFFD2 | Port 3 data register | P3DR | R/W | H'00 | Note: \* Lower 20 bits of the address in advanced mode. **Port 3 Data Direction Register (P3DDR):** P3DDR is an 8-bit write-only register that can select input or output for each pin in port 3. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | P3 <sub>7</sub> DDR | P3 <sub>6</sub> DDR | P3 <sub>5</sub> DDR | P3 <sub>4</sub> DDR | P3 <sub>3</sub> DDR | P3 <sub>2</sub> DDR | P3 <sub>1</sub> DDR | P3 <sub>0</sub> DDR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | | | | | | | | | | Port 3 data direction 7 to 0 These bits select input or output for port 3 pins - Modes 1 to 5 (Expanded Modes) Port 3 functions as a data bus, regardless of the P3DDR settings. - Modes 6 and 7 (Single-Chip Mode) Port 3 functions as an input/output port. A pin in port 3 becomes an output port if the corresponding P3DDR bit is set to 1, and an input port if this bit is cleared to 0. P3DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P3DDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 3 is functioning as an input/output port and a P3DDR bit is set to 1, the corresponding pin maintains its output state. **Port 3 Data Register (P3DR):** P3DR is an 8-bit readable/writable register that stores output data for port 3. When port 3 functions as an output port, the value of this register is output. When a bit in P3DDR is set to 1, if port 3 is read the value of the corresponding P3DR bit is returned. When a bit in P3DDR is cleared to 0, if port 3 is read the corresponding pin logic level is read. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P3 <sub>4</sub> | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port 3 data 7 to 0 These bits store data for port 3 pins P3DR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. ### 7.5 Port 4 #### 7.5.1 Overview Port 4 is an 8-bit input/output port which also functions as a data bus. It's pin configuration is shown in figure 7.4. The pin functions differ depending on the operating mode. In modes 1 to 5 (expanded modes), when the bus width control register (ABWCR) designates areas 0 to 7 all as 8-bit-access areas, the chip operates in 8-bit bus mode and port 4 is a generic input/output port. When at least one of areas 0 to 7 is designated as a 16-bit-access area, the chip operates in 16-bit bus mode and port 4 becomes part of the data bus. In modes 6 and 7 (single-chip mode), port 4 is a generic input/output port. Port 4 has software-programmable built-in pull-up transistors. Pins in port 4 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair. Figure 7.4 Port 4 Pin Configuration ### 7.5.2 Register Descriptions Table 7.6 summarizes the registers of port 4. **Table 7.6 Port 4 Registers** | Address* | Name | Abbreviation | R/W | Initial Value | |----------|-------------------------------------------|--------------|-----|---------------| | H'EE003 | Port 4 data direction register | P4DDR | W | H'00 | | H'FFFD3 | Port 4 data register | P4DR | R/W | H'00 | | H'EE03E | Port 4 input pull-up MOS control register | P4PCR | R/W | H'00 | Note: \* Lower 20 bits of the address in advanced mode. **Port 4 Data Direction Register (P4DDR):** P4DDR is an 8-bit write-only register that can select input or output for each pin in port 4. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | P4 <sub>7</sub> DDR | P4 <sub>6</sub> DDR | P4 <sub>5</sub> DDR | P4 <sub>4</sub> DDR | P4 <sub>3</sub> DDR | P4 <sub>2</sub> DDR | P4 <sub>1</sub> DDR | P4 <sub>0</sub> DDR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | | · | | | | | | | | Port 4 data direction 7 to 0 These bits select input or output for port 4 pins ### • Modes 1 to 5 (Expanded Modes) When all areas are designated as 8-bit-access areas by the bus controller's bus width control register (ABWCR), selecting 8-bit bus mode, port 4 functions as an input/output port. In this case, a pin in port 4 becomes an output port if the corresponding P4DDR bit is set to 1, and an input port if this bit is cleared to 0. When at least one area is designated as a 16-bit-access area, selecting 16-bit bus mode, port 4 functions as part of the data bus, regardless of the P4DDR settings. # • Modes 6 and 7 (Single-Chip Mode) Port 4 functions as an input/output port. A pin in port 4 becomes an output port if the corresponding P4DDR bit is set to 1, and an input port if this bit is cleared to 0. P4DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P4DDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. ABWCR and P4DDR are not initialized in software standby mode. Therefore, if a transition is made to software standby mode while port 4 is functioning as an input/output port and a P4DDR bit is set to 1, the corresponding pin maintains its output state. **Port 4 Data Register (P4DR):** P4DR is an 8-bit readable/writable register that stores output data for port 4. When port 4 functions as an output port, the value of this register is output. When a bit in P4DDR is set to 1, if port 4 is read the value of the corresponding P4DR bit is returned. When a bit in P4DDR is cleared to 0, if port 4 is read the corresponding pin logic level is read. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P4 <sub>7</sub> | P4 <sub>6</sub> | P4 <sub>5</sub> | P4 <sub>4</sub> | P4 <sub>3</sub> | P4 <sub>2</sub> | P4 <sub>1</sub> | P4 <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port 4 data 7 to 0 These bits store data for port 4 pins P4DR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. **Port 4 Input Pull-Up MOS Control Register (P4PCR):** P4PCR is an 8-bit readable/writable register that controls the MOS input pull-up transistors in port 4. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | P4 <sub>7</sub> PCR | P4 <sub>6</sub> PCR | P4 <sub>5</sub> PCR | P4 <sub>4</sub> PCR | P4 <sub>3</sub> PCR | P4 <sub>2</sub> PCR | P4 <sub>1</sub> PCR | P4 <sub>0</sub> PCR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port 4 input pull-up MOS control 7 to 0 These bits control input pull-up transistors built into port 4 In modes 6 and 7 (single-chip mode), and in 8-bit bus mode in modes 1 to 5 (expanded modes), when a P4DDR bit is cleared to 0 (selecting generic input), if the corresponding P4PCR bit is set to 1, the input pull-up transistor is turned on. P4PCR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Table 7.7 summarizes the states of the input pull-up MOS in each operating mode. **Table 7.7** Input Pull-Up Transistor States (Port 4) | Mode | | Reset | Hardware<br>Standby Mode | Software<br>Standby Mode | Other Modes | |---------|-----------------|-------------|--------------------------|--------------------------|-------------| | 1 to 5 | 8-bit bus mode | Off | Off | On/off | On/off | | | 16-bit bus mode | <del></del> | | Off | Off | | 6 and 7 | | _ | | On/off | On/off | Legend: Off: The input pull-up transistor is always off. On/off: The input pull-up transistor is on if P4PCR = 1 and P4DDR = 0. Otherwise, it is off. ### 7.6 Port 5 #### 7.6.1 Overview Port 5 is a 4-bit input/output port which also has an address output function. It's pin configuration is shown in figure 7.5. The pin functions differ depending on the operating mode. In modes 1 to 4 (expanded modes with on-chip ROM disabled), port 5 consists of address output pins ( $A_{19}$ to $A_{16}$ ). In mode 5 (expanded modes with on-chip ROM enabled), settings in the port 5 data direction register (P5DDR) designate pins for address bus output ( $A_{19}$ to $A_{16}$ ) or generic input. In modes 6 and 7 (single-chip mode), port 5 is a generic input/output port. Port 5 has software-programmable built-in pull-up transistors. Pins in port 5 can drive one TTL load and a 90-pF capacitive load. They can also drive an LED or a darlington transistor pair. Figure 7.5 Port 5 Pin Configuration ### 7.6.2 Register Descriptions Table 7.8 summarizes the registers of port 5. Table 7.8 Port 5 Registers | | | | | Initial Value | | | |----------|-------------------------------------------|--------------|-----|---------------|--------------|--| | Address* | Name | Abbreviation | R/W | Modes 1 to 4 | Modes 5 to 7 | | | H'EE004 | Port 5 data direction register | P5DDR | W | H'FF | H'F0 | | | H'FFFD4 | Port 5 data register | P5DR | R/W | H'F0 | H'F0 | | | H'EE03F | Port 5 input pull-up MOS control register | P5PCR | R/W | H'F0 | H'F0 | | Note: \* Lower 20 bits of the address in advanced mode. **Port 5 Data Direction Register (P5DDR):** P5DDR is an 8-bit write-only register that can select input or output for each pin in port 5. Bits 7 to 4 are reserved. They are fixed at 1, and cannot be modified. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------|-----|---|---|---|---------------------|-----------------------------------|---------------------|---------------------| | | _ | _ | _ | _ | P5 <sub>3</sub> DDR | P5 <sub>2</sub> DDR | P5 <sub>1</sub> DDR | P5 <sub>0</sub> DDR | | Modes∫Initial value | 9 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 to 4 Read/Write | e — | _ | _ | _ | | _ | _ | | | Modes∫Initial value | e 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 5 to 7 Read/Write | e | | | | W | W | W | W | | Reserved bits | | | | | | rt <b>5 data c</b><br>ese bits se | | | output for port 5 pins - Modes 1 to 4 (Expanded Modes with On-Chip ROM Disabled) P5DDR values are fixed at 1. Port 5 functions as an address bus output. - Mode 5 (Expanded Modes with On-Chip ROM Enabled) Following a reset, port 5 is an input port. A pin in port 5 becomes an address output pin if the corresponding P5DDR bit is set to 1, and an input port if this bit is cleared to 0. - Modes 6 and 7 (Single-Chip Mode) Port 5 functions as an input/output port. A pin in port 5 becomes an output port if the corresponding P5DDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 1 to 4, P5DDR bits are always read as 1, and cannot be modified. In modes 5 to 7, P5DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P5DDR is initialized to H'FF in modes 1 to 4, and to H'F0 in modes 5 to 7, by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 5 is functioning as an input/output port and a P5DDR bit is set to 1, the corresponding pin maintains its output state. **Port 5 Data Register (P5DR):** P5DR is an 8-bit readable/writable register that stores output data for port 5. When port 5 functions as an output port, the value of this register is output. When a bit in P5DDR is set to 1, if port 5 is read the value of the corresponding P5DR bit is returned. When a bit in P5DDR is cleared to 0, if port 5 is read the corresponding pin logic level is read. Bits 7 to 4 are reserved. They are fixed at 1, and cannot be modified. P5DR is initialized to H'F0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. **Port 5 Input Pull-Up MOS Control Register (P5PCR):** P5PCR is an 8-bit readable/writable register that controls the MOS input pull-up transistors in port 5. Bits 7 to 4 are reserved. They are fixed at 1, and cannot be modified. In modes 5 to 7, when a P5DDR bit is cleared to 0 (selecting generic input), if the corresponding bit in P5PCR is set to 1, the input pull-up transistor is turned on. P5PCR is initialized to HF0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Table 7.9 summarizes the states of the input pull-ups in each mode. **Table 7.9 Input Pull-Up Transistor States (Port 5)** | Mode | Reset | Hardware Standby Mode | Software Standby Mode | Other Modes | |------------------|-------|-----------------------|-----------------------|-------------| | 1<br>2<br>3<br>4 | Off | Off | Off | Off | | 5<br>6<br>7 | Off | Off | On/off | On/off | Legend: Off: The input pull-up transistor is always off. On/off: The input pull-up transistor is on if P5PCR = 1 and P5DDR = 0. Otherwise, it is off. ## 7.7 Port 6 #### 7.7.1 Overview Port 6 is an 8-bit input/output port that is also used for input and output of bus control signals $(\overline{LWR}, \overline{HWR}, \overline{RD}, \overline{AS}, \overline{BACK}, \overline{BREQ}, \overline{WAIT})$ and for clock $(\phi)$ output. The port 6 pin configuration is shown in figure 7.6. See table 7.11 for the selection of the pin functions. Pins in port 6 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair. Figure 7.6 Port 6 Pin Configuration ### 7.7.2 Register Descriptions Table 7.10 summarizes the registers of port 6. Table 7.10 Port 6 Registers | Address* | Name | Abbreviation | R/W | Initial Value | |----------|--------------------------------|--------------|-----|---------------| | H'EE005 | Port 6 data direction register | P6DDR | W | H'80 | | H'FFFD5 | Port 6 data register | P6DR | R/W | H'80 | Note: \*Lower 20 bits of the address in advanced mode. **Port 6 Data Direction Register (P6DDR):** P6DDR is an 8-bit write-only register that can select input or output for each pin in port 6. Bit 7 is reserved. It is fixed at 1, and cannot be modified. • Modes 1 to 5 (Expanded Modes) P6<sub>7</sub> functions as the clock output pin ( $\phi$ ) or an input port. P6<sub>7</sub> is the clock output pin ( $\phi$ ) if the PSTOP bit in MSTRCH is cleared to 0 (initial value), and an input port if this bit is set to 1. P6<sub>6</sub> to P6<sub>3</sub> function as bus control output pins ( $\overline{LWR}$ , $\overline{HWR}$ , $\overline{RD}$ , and $\overline{AS}$ ), regardless of the settings of bits P6<sub>6</sub>DDR to P6<sub>3</sub>DDR. $P6_2$ to $P6_0$ function as bus control input/output pins ( $\overline{BACK}$ , $\overline{BREQ}$ , and $\overline{WAIT}$ ) or input/output ports. For the method of selecting the pin functions, see table 7.11. When P6<sub>2</sub> to P6<sub>0</sub> function as input/output ports, the pin becomes an output port if the corresponding P6DDR bit is set to 1, and an input port if this bit is cleared to 0. ### • Modes 6 and 7 (Single-Chip Mode) $P6_7$ functions as the clock output pin ( $\phi$ ) or an input port. $P6_6$ to $P6_0$ function as generic input/output ports. $P6_7$ is the clock output pin ( $\phi$ ) if the PSTOP bit in MSTCRH is cleared to 0 (initial value), and an input port if this bit is set to 1. A pin in port 6 becomes an output port if the corresponding bit of $P6_6DDR$ to $P6_0DDR$ is set to 1, and an input port if this pin is cleared to 0. P6DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P6DDR is initialized to H'80 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 6 is functioning as an input/output port and a P6DDR bit is set to 1, the corresponding pin maintains its output state. **Port 6 Data Register (P6DR):** P6DR is an 8-bit readable/writable register that stores output data for port 6. When port 6 functions as an output port, the value of this register is output. For bit 7, a value of 1 is returned if the bit is read while the PSTOP bit in MSTCRH is cleared to 0, and the P67 pin logic level is returned if the bit is read while the PSTOP bit is set to 1. Bit 7 cannot be modified. For bits 6 to 0, the pin logic level is returned if the bit is read while the corresponding bit in P6DDR is cleared to 0, and the P6DR value is returned if the bit is read while the corresponding bit in P6DDR is set to 1. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P6 <sub>7</sub> | P6 <sub>6</sub> | P6 <sub>5</sub> | P6 <sub>4</sub> | P6 <sub>3</sub> | P6 <sub>2</sub> | P6 <sub>1</sub> | P6 <sub>0</sub> | | Initial value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R/W | | | | | | | | | | Port 6 data 7 to 0 These bits store data for port 6 pins P6DR is initialized to H'80 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. **Table 7.11 Port 6 Pin Functions in Modes 1 to 5** | Pin | Pin Functions | and Selection I | Method | | | | | | |-----------------------|---------------------|----------------------------------------------------------------------|------------------------|------------------------|--|--|--|--| | P6 <sub>7</sub> /ф | Bit PSTOP in M | STCRH selects | the pin function | า. | | | | | | | PSTOP | | 0 | 1 | | | | | | | Pin function | фо | utput | P6 <sub>7</sub> input | | | | | | <u> </u> | Functions as TV | Functions as LWR regardless of the setting of bit | | | | | | | | | P6 <sub>6</sub> DDR | | 0 | | | | | | | | Pin function | | LWR ( | output | | | | | | HWR | Functions as H\ | ons as <del>HWR</del> regardless of the setting of bit P6₅DDR | | | | | | | | | P6₅DDR | | 0 | | | | | | | | Pin function | | HWR | output | | | | | | | | | | | | | | | | RD | Functions as RI | Functions as RD regardless of the setting of bit P6 <sub>4</sub> DDR | | | | | | | | | P6 <sub>4</sub> DDR | | 0 | 1 | | | | | | | Pin function | RD output | | | | | | | | | | | | | | | | | | AS | Functions as AS | regardless of the | he setting of bi | P6 <sub>3</sub> DDR | | | | | | | P6 <sub>3</sub> DDR | | 0 | 1 | | | | | | | Pin function | | ĀS o | utput | | | | | | | <u>'</u> | | | | | | | | | P6 <sub>2</sub> /BACK | Bit BRLE in BR | CR and bit P6₂D | DR select the | oin function as follow | | | | | | | BRLE | | 0 | 1 | | | | | | | P6 <sub>2</sub> DDR | 0 | 1 | _ | | | | | | | Pin function | P6 <sub>2</sub> input | P6 <sub>2</sub> output | BACK output | | | | | | | L | l | | | | | | | | P6₁/BREQ | Bit BRLE in BR | CR and bit P6₁D | DR select the | oin function as follow | | | | | | | BRLE | | 0 | 1 | | | | | | | P6₁DDR | 0 | 1 | _ | | | | | | | Pin function | P6₁ input | P6 <sub>1</sub> output | BREQ input | | | | | | Pin | Pin Functions a | Pin Functions and Selection Method | | | | | | | | |-----------------------|----------------------------------------------------------------------------------|--------------------------------------------------|------------------------|------------|--|--|--|--|--| | P6 <sub>0</sub> /WAIT | Bit WAITE in BCR and bit P6 <sub>0</sub> DDR select the pin function as follows. | | | | | | | | | | | WAITE | WAITE 0 1 | | | | | | | | | | P6 <sub>0</sub> DDR | 0 | 1 | 0* | | | | | | | | Pin function | P6 <sub>0</sub> input | P6 <sub>0</sub> output | WAIT input | | | | | | | | Note: * Do not | Note: * Do not set bit P6 <sub>0</sub> DDR to 1. | | | | | | | | ## 7.8 Port 7 #### 7.8.1 Overview Port 7 is an 8-bit input port that is also used for analog input to the A/D converter and analog output from the D/A converter. The pin functions are the same in all operating modes. Figure 7.7 shows the pin configuration of port 7. See section 14, A/D Converter, for details of the A/D converter analog input pins, and section 15, D/A Converter, for details of the D/A converter analog output pins. Figure 7.7 Port 7 Pin Configuration ### 7.8.2 Register Description Table 7.12 summarizes the port 7 register. Port 7 is an input port, and port 7 has no data direction register. Table 7.12 Port 7 Data Register | Address* | Name | Abbreviation | R/W | Initial Value | |----------|----------------------|--------------|-----|---------------| | H'FFFD6 | Port 7 data register | P7DR | R | Undetermined | Note: \* Lower 20 bits of the address in advanced mode. ### Port 7 Data Register (P7DR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | P7 <sub>7</sub> | P7 <sub>6</sub> | P7 <sub>5</sub> | P7 <sub>4</sub> | P7 <sub>3</sub> | P7 <sub>2</sub> | P7 <sub>1</sub> | P7 <sub>0</sub> | | Initial value | * | * | * | * | * | * | * | * | | Read/Write | R | R | R | R | R | R | R | R | Note: \* Determined by pins P7<sub>7</sub> to P7<sub>0</sub>. When port 7 is read, the pin logic levels are always read. P7DR cannot be modified. ## 7.9 Port 8 #### 7.9.1 Overview Port 8 is a 5-bit input/output port that is also used for $\overline{CS}_3$ to $\overline{CS}_0$ output, $\overline{IRQ}_3$ to $\overline{IRQ}_0$ input, and A/D converter $\overline{ADTRG}$ input. Figure 7.8 shows the pin configuration of port 8. In modes 1 to 5 (expanded modes), port 8 can provide $\overline{CS}_3$ to $\overline{CS}_0$ output, $\overline{IRQ}_3$ to $\overline{IRQ}_0$ input, and $\overline{ADTRG}$ input. See table 7.14 for the selection of pin functions in expanded modes. In modes 6 and 7 (single-chip modes), port 8 can provide $\overline{IRQ}_3$ to $\overline{IRQ}_0$ input and $\overline{ADTRG}$ input. See table 7.15 for the selection of pin functions in single-chip mode. See section 14, A/D Converter, for a description of the A/D converter's ADTRG input pin. The $\overline{IRQ}_3$ to $\overline{IRQ}_0$ functions are selected by IER settings, regardless of whether the pin is used for input or output. Caution is therefore required. For details see section 5.3.1, External Interrupts. Pins in port 8 can drive one TTL load and a 90-pF capacitive load. They can also drive a darlington transistor pair. Pins P8<sub>2</sub> to P8<sub>0</sub> have Schmitt-trigger inputs. Figure 7.8 Port 8 Pin Configuration # 7.9.2 Register Descriptions Table 7.13 summarizes the registers of port 8. **Table 7.13 Port 8 Registers** | | | | | Initial Value | | | | |----------|--------------------------------|--------------|-----|---------------|--------------|--|--| | Address* | Name | Abbreviation | R/W | Modes 1 to 4 | Modes 5 to 7 | | | | H'EE007 | Port 8 data direction register | P8DDR | W | H'F0 | H'E0 | | | | H'FFFD7 | Port 8 data register | P8DR | R/W | H'E0 | H'E0 | | | Note: \* Lower 20 bits of the address in advanced mode. **Port 8 Data Direction Register (P8DDR):** P8DDR is an 8-bit write-only register that can select input or output for each pin in port 8. Bits 7 to 5 are reserved. They are fixed at 1, and cannot be modified. | Bit | _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|---------------|-----|------------|------|---------------------|---------------------|---------------------------------------------|--------|---------------------| | | | _ | _ | _ | P8 <sub>4</sub> DDR | P8 <sub>3</sub> DDR | P8 <sub>2</sub> DDR | P8₁DDR | P8 <sub>0</sub> DDR | | Modes 1 to 4 | Initial value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | | Read/Write | · — | _ | _ | W | W | W | W | W | | Modes 5 to 7 | Initial value | : 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | · — | | _ | W | W | W | W | W | | | | - | | | | | | | | | | | F | Reserved I | bits | | These bit | ata directi<br>is select in<br>r port 8 pir | put or | | - Modes 1 to 5 (Expanded Modes) - When bits in P8DDR bit are set to 1, P8<sub>4</sub> to P8<sub>1</sub> become $\overline{CS}_0$ to $\overline{CS}_3$ output pins. When bits in P8DDR are cleared to 0, the corresponding pins become input ports. In modes 1 to 4 (expanded modes with on-chip ROM disabled), following a reset P8<sub>4</sub> functions as the $\overline{CS}_0$ output, while $\overline{CS}_1$ to $\overline{CS}_3$ are input ports. In mode 5 (expanded mode with on-chip ROM enabled), following a reset $\overline{CS}_0$ to $\overline{CS}_3$ are all input ports. Modes 6 and 7 (Single-Chip Mode) Port 8 is a generic input/output port A pin in Port 8 is a generic input/output port. A pin in port 8 becomes an output port if the corresponding P8DDR bit is set to 1, and an input port if this bit is cleared to 0. P8DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P8DDR is initialized to HF0 in modes 1 to 4, and to HE0 in modes 5 to 7, by a reset and in hardware standby mode. In software standby mode P8DDR retains its previous setting. Therefore, if a transition is made to software standby mode while port 8 is functioning as an input/output port and a P8DDR bit is set to 1, the corresponding pin maintains its output state. **Port 8 Data Register (P8DR):** P8DR is an 8-bit readable/writable register that stores output data for port 8. When port 8 functions as an output port, the value of this register is output. When a bit in P8DDR is set to 1, if port 8 is read the value of the corresponding P8DR bit is returned. When a bit in P8DDR is cleared to 0, if port 8 is read the corresponding pin logic level is read. Bits 7 to 5 are reserved. They are fixed at 1, and cannot be modified. P8DR is initialized to H'E0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. **Table 7.14 Port 8 Pin Functions in Modes 1 to 5** | Pin | Pin Functions and | Selection Method | | | | | | |----------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------|--|--|--|--| | P8 <sub>4</sub> /CS <sub>0</sub> | Bit P8 <sub>4</sub> DDR selects | Bit P8 <sub>4</sub> DDR selects the pin function as follows. | | | | | | | | P8 <sub>4</sub> DDR | 0 | 1 | | | | | | | Pin function | P8 <sub>4</sub> input | CS₀ output | | | | | | | | | | | | | | | P8₃/CS₁/IRQ₃/ | Bit P8 <sub>3</sub> DDR selects | the pin function as follows | 3 | | | | | | ADTRG | P8₃DDR | 0 | 1 | | | | | | | Pin function | P8 <sub>3</sub> input | CS₁ output | | | | | | | | ĪRQ <sub>3</sub> | input | | | | | | | | ADTR | G input | | | | | | | | | | | | | | | P8 <sub>2</sub> /CS <sub>2</sub> /IRQ <sub>2</sub> | Bit P8 <sub>2</sub> DDR selects the pin function as follows. | | | | | | | | | P8 <sub>2</sub> DDR | 0 | 1 | | | | | | | Pin function | P8 <sub>2</sub> input | CS₂ output | | | | | | | | ĪRQ₂ input | | | | | | | | | | | | | | | | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | Bit P8 <sub>1</sub> DDR selects the pin function as follows. | | | | | | | | | P8₁DDR | 0 | 1 | | | | | | | Pin function | P81 input | CS₃ output | | | | | | | | ĪRQ₁ input | | | | | | | | | | | | | | | | P8 <sub>0</sub> /IRQ <sub>0</sub> | Bit P8 <sub>0</sub> DDR selects | the pin function as follows | S. | | | | | | | P8 <sub>0</sub> DDR | 0 | 1 | | | | | | | D: ( // | P8 <sub>0</sub> input | P8 <sub>0</sub> output | | | | | | | Pin function | FO <sub>0</sub> Input | F 6 <sub>0</sub> Output | | | | | # Table 7.15 Port 8 Pin Functions in Modes 6 and 7 | Pin<br>P8 <sub>4</sub> | Pin Functions and Bit P8 <sub>4</sub> DDR selects | Selection Method the pin function as follows | <u> </u> | | | | |------------------------------------------|--------------------------------------------------------------|----------------------------------------------|------------------------|--|--|--| | · | P8₄DDR | 0 | 1 | | | | | | Pin function | P8₄ input | P8 <sub>4</sub> output | | | | | | | | | | | | | P8 <sub>3</sub> /IRQ <sub>3</sub> /ADTRG | Bit P8 <sub>3</sub> DDR selects | the pin function as follows | S. | | | | | | P8₃DDR | 0 | 1 | | | | | | Pin function | P8 <sub>3</sub> input | P8 <sub>3</sub> output | | | | | | | ĪRQ₃ input | | | | | | | | ADTR | G input | | | | | | | | | | | | | P8 <sub>2</sub> /IRQ <sub>2</sub> | Bit P8 <sub>2</sub> DDR selects the pin function as follows. | | | | | | | | P8₂DDR | 0 | 1 | | | | | | Pin function | P8 <sub>2</sub> input | P8 <sub>2</sub> output | | | | | | | ĪRQ₂ inpu | | | | | | | | | | | | | | P8 <sub>1</sub> /IRQ <sub>1</sub> | Bit P8₁DDR selects | the pin function as follows | S. | | | | | | P8₁DDR | 0 | 1 | | | | | | Pin function | P8 <sub>1</sub> input | P8₁ output | | | | | | | ĪRQ₁ input | | | | | | | | | | | | | | P8 <sub>0</sub> /IRQ <sub>0</sub> | Bit P8 <sub>0</sub> DDR select th | ne pin function as follows. | | | | | | | P8₀DDR | 0 | 1 | | | | | | Pin function | P8 <sub>0</sub> input | P8 <sub>0</sub> output | | | | | | | ĪRQ₀ input | | | | | #### 7.10 Port 9 #### 7.10.1 Overview Port 9 is a 6-bit input/output port that is also used for input and output $(TxD_0, TxD_1, RxD_0, RxD_1, SCK_0, SCK_1)$ by serial communication interface channels 0 and 1 (SCI0 and SCI1), and for $\overline{IRQ}_5$ and $\overline{IRQ}_4$ input. See table 7.17 for the selection of pin functions. The $\overline{IRQ}_5$ and $\overline{IRQ}_4$ functions are selected by IER settings, regardless of whether the pin is used for input or output. Caution is therefore required. For details see section 5.3.1, External Interrupts. Port 9 has the same set of pin functions in all operating modes. Figure 7.9 shows the pin configuration of port 9. Pins in port 9 can drive one TTL load and a 30-pF capacitive load. They can also drive a darlington transistor pair. Figure 7.9 Port 9 Pin Configuration #### 7.10.2 Register Descriptions Table 7.16 summarizes the registers of port 9. Table 7.16 Port 9 Registers | Address* | Name | Abbreviation | R/W | Initial Value | |----------|--------------------------------|--------------|-----|---------------| | H'EE008 | Port 9 data direction register | P9DDR | W | H'C0 | | H'FFFD8 | Port 9 data register | P9DR | R/W | H'C0 | Note: \* Lower 20 bits of the address in advanced mode. **Port 9 Data Direction Register (P9DDR):** P9DDR is an 8-bit write-only register that can select input or output for each pin in port 9. Bits 7 and 6 are reserved. They are fixed at 1, and cannot be modified. When port 9 functions as an input/output port, a pin in port 9 becomes an output port if the corresponding P9DDR bit is set to 1, and an input port if this bit is cleared to 0. For the method of selecting the pin functions, see table 7.17. P9DDR is a write-only register. Its value cannot be read. All bits return 1 when read. P9DDR is initialized to H'C0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port 9 is functioning as an input/output port and a P9DDR bit is set to 1, the corresponding pin maintains its output state. **Port 9 Data Register (P9DR):** P9DR is an 8-bit readable/writable register that stores output data for port 9. When port 9 functions as an output port, the value of this register is output. When a bit in P9DDR is set to 1, if port 9 is read the value of the corresponding P9DR bit is returned. When a bit in P9DDR is cleared to 0, if port 9 is read the corresponding pin logic level is read. Bits 7 and 6 are reserved. They are fixed at 1, and cannot be modified. P9DR is initialized to H'C0 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. #### **Table 7.17 Port 9 Pin Functions** #### Pin #### **Pin Functions and Selection Method** P95/SCK1/IRQ5 Bit C/ $\overline{A}$ in SMR of SCI1, bits CKE0 and CKE1 in SCR, and bit P9<sub>5</sub>DDR select the pin function as follows. | CKE1 | | 0 1 | | | | | |--------------|--------------------------|---------------------------|----------------|---------------|---|--| | C/Ā | | 0 1 | | | | | | CKE0 | ( | ) | 1 | _ | _ | | | P9₅DDR | 0 | 1 | _ | _ | _ | | | Pin function | P9 <sub>5</sub><br>input | P9 <sub>5</sub><br>output | SCK₁<br>output | SCK₁<br>input | | | | | | ĪRQ₅ input | | | | | P9<sub>4</sub>/SCK<sub>0</sub>/IRQ<sub>4</sub> Bit C/A in SMR of SCI0, bits CKE0 and CKE1 in SCR, and bit P9<sub>4</sub>DDR select the pin function as follows. | • | | | | | | | |--------------|--------------------------|---------------------------|----------------------------|------------------------|---|--| | CKE1 | | 0 1 | | | | | | C/Ā | | 0 | | 1 | _ | | | CKE0 | ( | 0 | 1 | _ | _ | | | P9₄DDR | 0 | 1 | _ | _ | | | | Pin function | P9 <sub>4</sub><br>input | P9 <sub>4</sub><br>output | SCK <sub>0</sub><br>output | SCK <sub>0</sub> input | | | | | | ĪRQ₄ input | | | | | P9<sub>3</sub>/RxD<sub>1</sub> Bit RE in SCR of SCI1, bit SMIF in SCMR, and bit P9<sub>3</sub>DDR select the pin function as follows. | SMIF | | 1 | | | |--------------|-----------------------|------------|------------------------|------------------------| | RE | ( | ) | 1 | _ | | P9₃DDR | 0 | 1 | _ | _ | | Pin function | P9 <sub>3</sub> input | P9₃ output | RxD <sub>1</sub> input | RxD <sub>1</sub> input | | Pin | Pin Functions an | Pin Functions and Selection Method | | | | | | |-----------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------|--------------------------|--|--| | P9 <sub>2</sub> /RxD <sub>0</sub> | | Bit RE in SCR of SCI0, bit SMIF in SCMR, and bit P9 <sub>2</sub> DDR select the pin function as follows. | | | | | | | | SMIF | | 0 | | 1 | | | | | RE | ( | ) | 1 | _ | | | | | P9₂DDR | 0 | 1 | _ | _ | | | | | Pin function | P9 <sub>2</sub> input | P9 <sub>2</sub> output | RxD <sub>0</sub> input | RxD <sub>0</sub> input | | | | | | | | | | | | | P9 <sub>1</sub> /TxD <sub>1</sub> | Bit TE in SCR of S<br>function as follows | • | in SCMR, and | d bit P9 <sub>1</sub> DDR s | select the pin | | | | | SMIF 0 | | | | | | | | | TE | ( | ) | 1 | _ | | | | | P9 <sub>1</sub> DDR | 0 | 1 | _ | _ | | | | | Pin function | P9₁ input | P9₁ output | TxD <sub>1</sub> output | TxD₁ output* | | | | | Note: * Functions which the impedance | pin is driven, a | | there are two s<br>which the pin | | | | | P9 <sub>0</sub> /TxD <sub>0</sub> | Bit TE in SCR of S<br>function as follows | | in SCMR, and | d bit P9 <sub>0</sub> DDR s | select the pin | | | | | SMIF | | 0 | | 1 | | | | | TE | ( | ) | 1 | _ | | | | | P9₀DDR | 0 | 1 | _ | _ | | | | | Pin function | P9 <sub>0</sub> input | P9 <sub>0</sub> output | TxD <sub>0</sub> output | TxD <sub>0</sub> output* | | | | | which the | Note: *Functions as the TxD <sub>0</sub> output pin, but there are two states: one in which the pin is driven, and another in which the pin is at high-impedance. | | | | | | # 7.11 Port A #### **7.11.1** Overview Port A is an 8-bit input/output port that is also used for output $(TP_7 \text{ to } TP_0)$ from the programmable timing pattern controller (TPC), input and output $(TIOCB_2, TIOCA_2, TIOCB_1, TIOCA_1, TIOCB_0, TIOCA_0, TCLKD, TCLKC, TCLKB, TCLKA)$ by the 16-bit timer, clock input (TCLKD, TCLKC, TCLKB, TCLKA) to the 8-bit timer, and address output $(A_{23} \text{ to } A_{20})$ . A reset or hardware standby transition leaves port A as an input port, except that in modes 3 and 4, one pin is always used for $A_{20}$ output. See table 7.19 to 7.21 for the selection of pin functions. Usage of pins for TPC, 16-bit timer, and 8-bit timer input and output is described in the sections on those modules. For output of address bits $A_{23}$ to $A_{20}$ in modes 3, 4, and 5, see section 6.2.4, Bus Release Control Register (BRCR). Pins not assigned to any of these functions are available for generic input/output. Figure 7.10 shows the pin configuration of port A. Pins in port A can drive one TTL load and a 30-pF capacitive load. They can also drive a darlington transistor pair. Port A has Schmitt-trigger inputs. Figure 7.10 Port A Pin Configuration #### 7.11.2 Register Descriptions Table 7.18 summarizes the registers of port A. **Table 7.18 Port A Registers** | | | | | Initial Valu | ie | |----------|--------------------------------|-------|-----|------------------------|------------| | Address* | Name | | R/W | Modes 1, 2, 5, 6 and 7 | Modes 3, 4 | | H'EE009 | Port A data direction register | PADDR | W | H'00 | H'80 | | H'FFFD9 | Port A data register | PADR | R/W | H'00 | H'00 | Note: \* Lower 20 bits of the address in advanced mode. **Port A Data Direction Register (PADDR):** PADDR is an 8-bit write-only register that can select input or output for each pin in port A. When pins are used for TPC output, the corresponding PADDR bits must also be set. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------| | | PA <sub>7</sub> DDR | PA <sub>6</sub> DDR | PA <sub>5</sub> DDR | PA <sub>4</sub> DDR | PA <sub>3</sub> DDR | PA <sub>2</sub> DDR | PA₁DDR | PA <sub>0</sub> DDR | | Modes ∫ Initial valu | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 3 and 4 Read/Wri | te — | W | W | W | W | W | W | W | | Modes ∫ Initial values 1, 2, 5, ∫ | ue 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 6 and 7 Read/Wri | te W | W | W | W | W | W | W | W | | | | | | | | | | | Port A data direction 7 to 0 These bits select input or output for port A pins The pin functions that can be selected for pins $PA_7$ to $PA_4$ differ between modes 1, 2, 6, and 7, and modes 3 to 5. For the method of selecting the pin functions, see tables 7.19 and 7.20. The pin functions that can be selected for pins $PA_3$ to $PA_0$ are the same in modes 1 to 7. For the method of selecting the pin functions, see table 7.21. When port A functions as an input/output port, a pin in port A becomes an output port if the corresponding PADDR bit is set to 1, and an input port if this bit is cleared to 0. In modes 3 and 4, $PA_7DDR$ is fixed at 1 and $PA_7$ functions as the $A_{20}$ address output pin. PADDR is a write-only register. Its value cannot be read. All bits return 1 when read. PADDR is initialized to H'00 by a reset and in hardware standby mode in modes 1, 2, 5, 6, and 7. It is initialized to H'80 by a reset and in hardware standby mode in modes 3 and 4. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port A is functioning as an input/output port and a PADDR bit is set to 1, the corresponding pin maintains its output state. **Port A Data Register (PADR):** PADR is an 8-bit readable/writable register that stores output data for port A. When port A functions as an output port, the value of this register is output. When a bit in PADDR is set to 1, if port A is read the value of the corresponding PADR bit is returned. When a bit in PADDR is cleared to 0, if port A is read the corresponding pin logic level is read. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------|-----------------|-----------------| | | PA <sub>7</sub> | PA <sub>6</sub> | PA <sub>5</sub> | PA <sub>4</sub> | PA <sub>3</sub> | $PA_2$ | PA <sub>1</sub> | PA <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port A data 7 to 0 These bits store data for port A pins PADR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. ## Table 7.19 Port A Pin Functions (Modes 1, 2, 6, and 7) #### Pin Pin Functions and Selection Method PA<sub>7</sub>/TP<sub>7</sub>/ TIOCB<sub>2</sub> Bit PWM2 in TMDR, bits IOB2 to IOB0 in TIOR2, bit NDER7 in NDERA, and bit PA7DDR select the pin function as follows. | 16-bit timer channel 2 settings | (1) in table below | (2) | in table be | low | |---------------------------------|---------------------------|--------------------------|---------------------------|---------------------------| | PA <sub>7</sub> DDR | _ | 0 | 1 | 1 | | NDER7 | _ | _ | 0 | 1 | | Pin function | TIOCB <sub>2</sub> output | PA <sub>7</sub><br>input | PA <sub>7</sub><br>output | TP <sub>7</sub><br>output | | | | Т | IOCB <sub>2</sub> inpu | t* | Note: \* $TIOCB_2$ input when IOB2 = 1 and PWM2 = 0. | 16-bit timer channel 2 settings | (2) | (1) | | (2) | |---------------------------------|-----|-----|---|-----| | IOB2 | ( | ) | | 1 | | IOB1 | 0 | 0 | 1 | _ | | IOB0 | 0 | 1 | | _ | PA<sub>6</sub>/TP<sub>6</sub>/ TIOCA<sub>2</sub> Bit PWM2 in TMDR, bits IOA2 to IOA0 in TIOR2, bit NDER6 in NDERA, and bit PA<sub>6</sub>DDR select the pin function as follows. | 16-bit timer channel 2 settings | (1) in table below | (2) in table below | | | |---------------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | PA <sub>6</sub> DDR | _ | 0 | 1 | 1 | | NDER6 | _ | _ | 0 | 1 | | Pin function | TIOCA <sub>2</sub> output | PA <sub>6</sub><br>input | PA <sub>6</sub><br>output | TP <sub>6</sub><br>output | | | | TIOCA <sub>2</sub> input* | | t* | Note: \* TIOCA<sub>2</sub> input when IOA2 = 1. | 16-bit timer channel 2 settings | (2) | (* | 1) | (2) | (1) | |---------------------------------|-----|----|----|-----|-----| | PWM2 | | 0 | | | 1 | | IOA2 | | 0 | | 1 | _ | | IOA1 | 0 | 0 | 1 | _ | _ | | IOA0 | 0 | 1 | _ | _ | _ | #### Pin Pin Functions and Selection Method PA<sub>5</sub>/TP<sub>5</sub>/ TIOCB<sub>1</sub> Bit PWM1 in TMDR, bits IOB2 to IOB0 in TIOR1, bit NDER5 in NDERA, and bit PA $_5$ DDR select the pin function as follows. | 16-bit timer channel 1 settings | (1) in table below | (2) in table below | | | |---------------------------------|--------------------|--------------------|---------------|---------------------------| | PA₅DDR | _ | 0 | 1 | 1 | | NDER5 | _ | _ | 0 | 1 | | Pin function | TIOCB₁ output | PA₅<br>input | PA₅<br>output | TP <sub>5</sub><br>output | | | | TIOCB₁ input* | | t* | Note: \* TIOCB<sub>1</sub> input when IOB2 = 1 and PWM1 = 0. | 16-bit timer channel 1 settings | (2) | (' | 1) | (2) | |---------------------------------|-----|----|----|-----| | IOB2 | 0 | | | 1 | | IOB1 | 0 | 0 | 1 | _ | | IOB0 | 0 | 1 | _ | _ | PA<sub>4</sub>/TP<sub>4</sub>/ TIOCA<sub>1</sub> Bit PWM1 in TMDR, bits IOA2 to IOA0 in TIOR1, bit NDER4 in NDERA, and bit PA<sub>4</sub>DDR select the pin function as follows. | 16-bit timer channel 1 settings | (1) in table below | (2) | in table bel | low | |---------------------------------|--------------------|---------------|---------------------------|---------------------------| | PA <sub>4</sub> DDR | _ | 0 | 1 | 1 | | NDER4 | _ | _ | 0 | 1 | | Pin function | TIOCA₁ output | PA₄<br>input | PA <sub>4</sub><br>output | TP <sub>4</sub><br>output | | | | TIOCA₁ input* | | t* | Note: \* $TIOCA_1$ input when IOA2 = 1. | 16-bit timer channel 1 settings | (2) | (' | 1) | (2) | (1) | |---------------------------------|-----|----|----|-----|-----| | PWM1 | | 0 | | | 1 | | IOA2 | | 0 | | 1 | _ | | IOA1 | 0 | 0 | 1 | _ | _ | | IOA0 | 0 | 1 | _ | _ | _ | ## **Table 7.20** Port A Pin Functions (Modes 3 to 5) #### Pin Pin Functions and Selection Method PA<sub>7</sub>/TP<sub>7</sub>/ Modes 3 and 4: Always used as A<sub>20</sub> output. TIOCB<sub>2</sub>/ A<sub>20</sub> Pin function A<sub>20</sub> output **Mode 5:** Bit PWM2 in TMDR, bits IOB2 to IOB0 in TIOR2, bit NDER7 in NDERA, bit A20E in BRCR, and bit $PA_7DDR$ select the pin function as follows. | A20E | 1 | | | | 0 | |---------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | 16-bit timer channel 2 settings | (1) in table below | (2) in table below | | | _ | | PA <sub>7</sub> DDR | _ | 0 | 1 | 1 | _ | | NDER7 | _ | _ | 0 | 1 | _ | | Pin function | TIOCB <sub>2</sub> output | PA <sub>7</sub><br>input | PA <sub>7</sub><br>output | TP <sub>7</sub><br>output | A <sub>20</sub><br>output | | | | TIOCB <sub>2</sub> input* | | | | Note: \* $TIOCB_2$ input when IOB2 = 1 and PWM2 = 0. | 16-bit timer channel 2 settings | s (2) (1) | | (2) | | |---------------------------------|-----------|---|-----|---| | IOB2 | | 0 | | 1 | | IOB1 | 0 | 0 | 1 | _ | | IOB0 | 0 | 1 | _ | _ | #### Pin Pin Functions and Selection Method PA<sub>6</sub>/TP<sub>6</sub>/ Bit PWM2 in TMDR, bits IOA2 to IOA0 in TIOR2, bit NDER6 in NDERA, bit A21E in TIOCA<sub>2</sub>/A<sub>21</sub> BRCR, and bit PA<sub>6</sub>DDR select the pin function as follows. | A21E | 1 | | | | 0 | |---------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------| | 16-bit timer channel 2 settings | (1) in table below | (2) in table below | | | _ | | PA <sub>6</sub> DDR | _ | 0 | 1 | 1 | _ | | NDER6 | _ | _ | 0 | 1 | _ | | Pin function | TIOCA <sub>2</sub> output | PA <sub>6</sub><br>input | PA <sub>6</sub><br>output | TP <sub>6</sub><br>output | A <sub>21</sub><br>output | | | | TIOCA <sub>2</sub> input* | | | | Note: \* $TIOCA_2$ input when IOA2 = 1. | 16-bit timer channel 2 settings | (2) | (' | 1) | (2) | (1) | |---------------------------------|-----|----|----|-----|-----| | PWM2 | 0 | | | | 1 | | IOA2 | | 0 | | 1 | _ | | IOA1 | 0 | 0 | 1 | _ | _ | | IOA0 | 0 | 1 | _ | _ | _ | PA<sub>5</sub>/TP<sub>5</sub>/ Bit PWM1 in TMDR, bits IOB2 to IOB0 in TIOR1, bit NDER5 in NDERA, bit A22E in TIOCB<sub>1</sub>/A<sub>22</sub> BRCR, and bit PA<sub>5</sub>DDR select the pin function as follows. | A22E | 1 | | | | 0 | |---------------------------------|---------------------------|------------------------------------------------------------------------------------------------|---|---|---------------------------| | 16-bit timer channel 1 settings | (1) in table below | (2) in table below | | | _ | | PA₅DDR | _ | 0 | 1 | 1 | _ | | NDER5 | _ | _ | 0 | 1 | _ | | Pin function | TIOCB <sub>1</sub> output | PA <sub>5</sub> PA <sub>5</sub> TP <sub>5</sub> input output output TIOCB <sub>1</sub> input* | | | A <sub>22</sub><br>output | Note: \* TIOCB<sub>1</sub> input when IOB2 = 1 and PWM1 = 0. | 16-bit timer channel 1 settings | (2) | (' | 1) | (2) | |---------------------------------|-----|----|----|-----| | IOB2 | 0 | | | 1 | | IOB1 | 0 | 0 | 1 | _ | | IOB0 | 0 | 1 | _ | _ | #### Pin **Pin Functions and Selection Method** # PA<sub>4</sub>/TP<sub>4</sub>/ Bit PWM1 in TMDR, bits IOA2 to IOA0 in TIOR1, bit NDER4 in NDERA, bit A23E in TIOCA<sub>1</sub>/A<sub>23</sub> BRCR, and bit PA<sub>4</sub>DDR select the pin function as follows. | | 0 | | | | |--------------------|--------------------------|---------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | (1) in table below | (2) | in table bel | low | _ | | _ | 0 | 1 | 1 | _ | | _ | _ | 0 | 1 | _ | | TIOCA₁ output | PA <sub>4</sub><br>input | PA <sub>4</sub><br>output | TP <sub>4</sub><br>output | A <sub>23</sub><br>output | | | <u> </u> | | — 0 1 — 0 TIOCA₁ output PA₄ input PA₄ output | — 0 1 1 — — 0 1 TIOCA₁ output PA₄ PA₄ TP₄ | Note: \* $TIOCA_1$ input when IOA2 = 1. | 16-bit timer channel 1 settings | (2) (1) | | | (2) | (1) | |---------------------------------|---------|---|---|-----|-----| | PWM1 | 0 | | | | 1 | | IOA2 | 0 | | | 1 | _ | | IOA1 | 0 | 0 | 1 | _ | _ | | IOA0 | 0 | 1 | _ | _ | _ | #### **Table 7.21 Port A Pin Functions (Modes 1 to 7)** #### Pin Pin Functions and Selection Method PA<sub>3</sub>/TP<sub>3</sub>/ TIOCB<sub>0</sub>/ TCLKD Bit PWM0 in TMDR, bits IOB2 to IOB0 in TIOR0, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR2 of the 8-bit timer, bit NDER3 in NDERA, and bit PA<sub>3</sub>DDR select the pin function as follows. | 16-bit timer channel 0 settings | (1) in table below | (2) in table below | | | | |---------------------------------|---------------------------|----------------------------|---------------------------|---------------------------|--| | PA <sub>3</sub> DDR | _ | 0 | 1 | 1 | | | NDER3 | _ | _ | 0 | 1 | | | Pin function | TIOCB <sub>0</sub> output | PA <sub>3</sub><br>input | PA <sub>3</sub><br>output | TP <sub>3</sub><br>output | | | | | TIOCB <sub>0</sub> input*1 | | | | | | TCLKD input*2 | | | | | Notes: 1. $TIOCB_0$ input when IOB2 = 1 and PWM0 = 0. 2. TCLKD input when TPSC2 = TPSC1 = TPSC0 = 1 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR2 are as shown in (3) in the table below. | 16-bit timer channel 0 settings | (2) | (' | 1) | (2) | |---------------------------------|-----|----|----|-----| | IOB2 | 0 | | | 1 | | IOB1 | 0 | 0 | 1 | _ | | IOB0 | 0 | 1 | _ | _ | | 8-bit timer channel 2 settings | (4 | (4) | | (3) | | | |--------------------------------|----|-----|---|-----|--|--| | CKS2 | 0 | 1 | | | | | | CKS1 | _ | 0 | | 1 | | | | CKS0 | _ | 0 | 1 | _ | | | #### Pin Pin Functions and Selection Method ### PA<sub>2</sub>/TP<sub>2</sub>/ TIOCA<sub>0</sub>/ TCLKC Bit PWM0 in TMDR, bits IOA2 to IOA0 in TIOR0, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR0 of the 8-bit timer, bit NDER2 in NDERA, and bit $PA_2DDR$ select the pin function as follows. | 16-bit timer channel 0 settings | (1) in table below | (2) in table below | | | | |---------------------------------|---------------------------|--------------------------|---------------------------|---------------------------|--| | PA₂DDR | _ | 0 | 1 | 1 | | | NDER2 | _ | _ | 0 | 1 | | | Pin function | TIOCA <sub>0</sub> output | PA <sub>2</sub><br>input | PA <sub>2</sub><br>output | TP <sub>2</sub><br>output | | | | | TI | OCA <sub>0</sub> input | *1 | | | | TCLKC input*2 | | | | | Notes: 1. $TIOCA_0$ input when IOA2 = 1. 2. TCLKC input when TPSC2 = TPSC1 = 1 and TPSC0 = 0 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR0 are as shown in (3) in the table below. | 16-bit timer channel 0 settings | (2) | (* | 1) | (2) | (1) | |---------------------------------|-----|----|----|-----|-----| | PWM0 | 0 | | | | 1 | | IOA2 | 0 | | | 1 | _ | | IOA1 | 0 | 0 | 1 | _ | _ | | IOA0 | 0 | 1 | _ | _ | _ | | 8-bit timer channel 0 settings | (4) | | (3) | | | |--------------------------------|-----|---|-----|---|--| | CKS2 | 0 | 1 | | | | | CKS1 | _ | 0 | | 1 | | | CKS0 | _ | 0 | 1 | _ | | #### Pin Pin Functions and Selection Method ### PA<sub>1</sub>/TP<sub>1</sub>/ TCLKB Bit MDF in TMDR, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR3 of the 8-bit timer, bit NDER1 in NDERA, and bit PA<sub>1</sub>DDR select the pin function as follows. | PA₁DDR | 0 | 1 | 1 | | | |--------------|----------------------------------------------|---|------------|--|--| | NDER1 | _ | 0 | 1 | | | | Pin function | PA <sub>1</sub> input PA <sub>1</sub> output | | TP₁ output | | | | | TCLKB input* | | | | | Note: \* CLKB input when MDF = 1 in TMDR, or TPSC2 = 1, TPSC1 = 0, and TPSC0 = 1 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR3 are as shown in (1) in the table below. | 8-bit timer channel 3 settings | (2 | 2) | | (1) | |--------------------------------|----|----|---|-----| | CKS2 | 0 | 1 | | | | CKS1 | _ | ( | ) | 1 | | CKS0 | _ | 0 | 1 | _ | #### PA<sub>0</sub>/TP<sub>0</sub>/ TCLKA Bit MDF in TMDR, bits TPSC2 to TPSC0 in 16TCR2 to 16TCR0 of the 16-bit timer, bits CKS2 to CKS0 in 8TCR1 of the 8-bit timer, bit NDER0 in NDERA, and bit $PA_0DDR$ select the pin function as follows. | PA <sub>0</sub> DDR | 0 | 1 | | | |---------------------|-----------------------|------------------------|------------|--| | NDER0 | _ | 0 | 1 | | | Pin function | PA <sub>0</sub> input | PA <sub>0</sub> output | TP₀ output | | | | TCLKA input* | | | | Note: \*TCLKA input when MDF = 1 in TMDR, or TPSC2 = 1 and TPSC1 = 0, and TPSC0 = 0 in any of 16TCR2 to 16TCR0, or bits CKS2 to CKS0 in 8TCR1 are as shown in (1) in the table below. | 8-bit timer channel 1 settings | (2 | 2) | | (1) | |--------------------------------|----|----|---|-----| | CKS2 | 0 | | | 1 | | CKS1 | _ | ( | ) | 1 | | CKS0 | _ | 0 | 1 | _ | # **7.12** Port B #### **7.12.1** Overview Port B is an 8-bit input/output port that is also used for output ( $TP_{15}$ to $TP_8$ ) from the programmable timing pattern controller (TPC), input/output ( $TMIO_3$ , $TMO_2$ , $TMIO_1$ , $TMO_0$ ) by the 8-bit timer, and $\overline{CS}_7$ to $\overline{CS}_4$ output. See tables 7.23 and 7.24 for the selection of pin functions. A reset or hardware standby transition leaves port B as an input/output port. For output of $\overline{CS}_7$ to $\overline{CS}_4$ in modes 1 to 5, see section 6.3.4, Chip Select Signals. Pins not assigned to any of these functions are available for generic input/output. Figure 7.11 shows the pin configuration of port B. Pins in port B can drive one TTL load and a 30-pF capacitive load. They can also drive darlington transistor pair. Figure 7.11 Port B Pin Configuration #### 7.12.2 Register Descriptions Table 7.22 summarizes the registers of port B. **Table 7.22 Port B Registers** | Address* | Name | Abbreviation | R/W | Initial Value | |----------|--------------------------------|--------------|-----|---------------| | H'EE00A | Port B data direction register | PBDDR | W | H'00 | | H'FFFDA | Port B data register | PBDR | R/W | H'00 | Note: \* Lower 20 bits of the address in advanced mode. **Port B Data Direction Register (PBDDR):** PBDDR is an 8-bit write-only register that can select input or output for each pin in port B. When pins are used for TPC output, the corresponding PBDDR bits must also be set. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------| | | PB <sub>7</sub> DDR | PB <sub>6</sub> DDR | PB <sub>5</sub> DDR | PB <sub>4</sub> DDR | PB <sub>3</sub> DDR | PB <sub>2</sub> DDR | PB₁DDR | PB <sub>0</sub> DDR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | | | | | | | | | | Port B data direction 7 to 0 These bits select input or output for port B pins The pin functions that can be selected for port B differ between modes 1 to 5, and modes 6 and 7. For the method of selecting the pin functions, see tables 7.23 and 7.24. When port B functions as an input/output port, a pin in port B becomes an output port if the corresponding PBDDR bit is set to 1, and an input port if this bit is cleared to 0. PBDDR is a write-only register. Its value cannot be read. All bits return 1 when read. PBDDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. Therefore, if a transition is made to software standby mode while port B is functioning as an input/output port and a PBDDR bit is set to 1, the corresponding pin maintains its output state. **Port B Data Register (PBDR):** PBDR is an 8-bit readable/writable register that stores output data for pins port B. When port B functions as an output port, the value of this register is output. When a bit in PBDDR is set to 1, if port B is read the value of the corresponding PBDR bit is returned. When a bit in PBDDR is cleared to 0, if port B is read the corresponding pin logic level is read. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|--------|-----------------|--------|-----------------|-----------------|-----------------|-----------------| | | PB <sub>7</sub> | $PB_6$ | PB <sub>5</sub> | $PB_4$ | PB <sub>3</sub> | PB <sub>2</sub> | PB <sub>1</sub> | PB <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Port B data 7 to 0 These bits store data for port B pins PBDR is initialized to H'00 by a reset and in hardware standby mode. In software standby mode it retains its previous setting. | Pin | Pin Functions and Selection Me | hod | |-----|--------------------------------|-----| | | | | | PB <sub>7</sub> /TP <sub>15</sub> Bit NDER15 in NDERB and bit PB <sub>7</sub> DDR select the pin function as follow | |---------------------------------------------------------------------------------------------------------------------| |---------------------------------------------------------------------------------------------------------------------| | PB <sub>7</sub> DDR | 0 | 1 | 1 | |---------------------|-----------------------|------------------------|-------------------------| | NDER15 | _ | 0 | 1 | | Pin function | PB <sub>7</sub> input | PB <sub>7</sub> output | TP <sub>15</sub> output | #### PB<sub>6</sub>/TP<sub>14</sub> Bit NDER14 in NDERB and bit PB<sub>6</sub>DDR select the pin function as follows. | PB <sub>6</sub> DDR | 0 | 1 | 1 | |---------------------|-----------------------|------------------------|-------------------------| | NDER14 | _ | 0 | 1 | | Pin function | PB <sub>6</sub> input | PB <sub>6</sub> output | TP <sub>14</sub> output | #### PB<sub>5</sub>/TP<sub>13</sub> Bit NDER13 in NDERB and bit PB5DDR select the pin function as follows. | PB₅DDR | 0 | 1 | 1 | |--------------|-----------|------------|-------------------------| | NDER13 | _ | 0 | 1 | | Pin function | PB₅ input | PB₅ output | TP <sub>13</sub> output | #### PB<sub>4</sub>/TP<sub>12</sub> Bit NDER12 in NDERB and bit PB<sub>4</sub>DDR select the pin function as follows. | PB <sub>4</sub> DDR | 0 | 1 | 1 | |---------------------|-----------|------------|-------------------------| | NDER12 | _ | 0 | 1 | | Pin function | PB₄ input | PB₄ output | TP <sub>12</sub> output | # PB<sub>3</sub>/TP<sub>11</sub>/ Bits OIS3/2 and OS1/0 in 8TCSR3, bit CS4E in CSCR, bit NDER11 in NDERB, and TMIO<sub>3</sub>/CS<sub>4</sub> bit PB<sub>3</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | | Al | Not all 0 | | | | |---------------------|--------------|---------------------------|----------------------------|---------------|--------------------------|--| | CS4E | 0 | | | 1 | _ | | | PB <sub>3</sub> DDR | 0 | 1 | 1 | _ | _ | | | NDER11 | _ | 0 | 1 | _ | _ | | | Pin function | PB₃<br>input | PB <sub>3</sub><br>output | TP <sub>11</sub><br>output | CS₄<br>output | TMIO <sub>3</sub> output | | | | TMIO₃ input* | | | | | | Note: \* $TMIO_3$ input when bit ICE = 1 in 8TCSR3. #### Pin Pin Functions and Selection Method PB<sub>2</sub>/TP<sub>10</sub>/ $TMO_2/\overline{CS}_5$ Bits OIS3/2 and OS1/0 in 8TCSR2, bit CS5E in CSCR, bit NDER10 in NDERB, and bit PB<sub>2</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | | Not all 0 | | | | |---------------------|--------------------------|---------------------------|----------------------------|---------------|-----------------------------| | CS5E | 0 1 | | | | _ | | PB <sub>2</sub> DDR | 0 | 1 | 1 | _ | _ | | NDER10 | _ | 0 | 1 | _ | _ | | Pin function | PB <sub>2</sub><br>input | PB <sub>2</sub><br>output | TP <sub>10</sub><br>output | CS₅<br>output | TMIO <sub>2</sub><br>output | PB<sub>1</sub>/TP<sub>9</sub>/ Bits OIS3/2 and OS1/0 in 8TCSR1, bit CS6E in CSCR, bit NDER9 in NDERB, and bit $TMIO_1/\overline{CS}_6$ PB<sub>1</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | | Not all 0 | | | | |---------------------|--------------|--------------------------|--|--|--| | CS6E | | _ | | | | | PB₁DDR | 0 | 0 1 1 - | | | | | NDER9 | _ | _ | | | | | Pin function | PB₁<br>input | TMIO <sub>1</sub> output | | | | | | TMIO₁ input* | | | | | Note: \* $TMIO_1$ input when bit ICE = 1 in 8TCSR1. PB<sub>0</sub>/TP<sub>8</sub>/ $TMO_0/\overline{CS}_7$ Bits OIS3/2 and OS1/0 in 8TCSR0, bit CS7E in CSCR, bit NDER8 in NDERB, and bit PB<sub>0</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | | Not all 0 | | | | |---------------------|--------------------------|---------------------------|---------------------------|---------------------------|----------------| | CS7E | | _ | | | | | PB₀DDR | 0 1 1 - | | | | _ | | NDER8 | _ | 0 | 1 | _ | _ | | Pin function | PB <sub>0</sub><br>input | PB <sub>0</sub><br>output | TP <sub>8</sub><br>output | CS <sub>7</sub><br>output | TMO₀<br>output | | <b>Table 7.24</b> | Port B Pin | <b>Functions</b> | Modes | 6 and | 7) | |-------------------|------------|------------------|-------|-------|----| | | | | | | | | Pin | Pin Functions and Selection Me | hod | |-----|--------------------------------|-----| | | | | | PB <sub>7</sub> /TP <sub>15</sub> Bit NDER15 in NDERB and bit PB <sub>7</sub> DDR select the pin function as follows. | |-----------------------------------------------------------------------------------------------------------------------| |-----------------------------------------------------------------------------------------------------------------------| | PB <sub>7</sub> DDR | 0 | 1 | 1 | |---------------------|-----------------------|------------------------|-------------------------| | NDER15 | _ | 0 | 1 | | Pin function | PB <sub>7</sub> input | PB <sub>7</sub> output | TP <sub>15</sub> output | # PB<sub>6</sub>/TP<sub>14</sub> Bit NDER14 in NDERB and bit PB<sub>6</sub>DDR select the pin function as follows. | PB <sub>6</sub> DDR | 0 | 1 | 1 | |---------------------|-----------------------|------------------------|-------------------------| | NDER14 | _ | 0 | 1 | | Pin function | PB <sub>6</sub> input | PB <sub>6</sub> output | TP <sub>14</sub> output | ## PB<sub>5</sub>/TP<sub>13</sub> Bit NDER13 in NDERB and bit PB<sub>5</sub>DDR select the pin function as follows. | PB₅DDR | 0 | 1 | 1 | |--------------|-----------|------------|-------------------------| | NDER13 | _ | 0 | 1 | | Pin function | PB₅ input | PB₅ output | TP <sub>13</sub> output | # PB<sub>4</sub>/TP<sub>12</sub> Bit NDER12 in NDERB and bit PB<sub>4</sub>DDR select the pin function as follows. | PB <sub>4</sub> DDR | 0 | 1 | 1 | |---------------------|-----------|------------|-------------------------| | NDER12 | _ | 0 | 1 | | Pin function | PB₄ input | PB₄ output | TP <sub>12</sub> output | # PB<sub>3</sub>/TP<sub>11</sub>/ Bits OIS3/2 and OS1/0 in 8TCSR3, bit NDER11 in NDERB, and bit PB<sub>3</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | | Not all 0 | | | |---------------------|-----------------------|------------------------|-------------------------|--------------------------| | PB <sub>3</sub> DDR | 0 | 1 | 1 | _ | | NDER11 | _ | _ | | | | Pin function | PB <sub>3</sub> input | PB <sub>3</sub> output | TP <sub>11</sub> output | TMIO <sub>3</sub> output | | | TMIO₃ input* | | | | Note: \* TMIO<sub>3</sub> input when bit ICE = 1 in 8TCSR3. #### Pin Pin Functions and Selection Method ## PB<sub>2</sub>/TP<sub>10</sub>/ TMO<sub>2</sub> Bits OIS3/2 and OS1/0 in 8TCSR2, bit NDER10 in NDERB, and bit PB $_2$ DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | All 0 | | | Not all 0 | |---------------------|-----------------------|------------------------|-------------------------|-------------------------| | PB <sub>2</sub> DDR | 0 | 1 | 1 | _ | | NDER10 | _ | 0 | 1 | _ | | Pin function | PB <sub>2</sub> input | PB <sub>2</sub> output | TP <sub>10</sub> output | TMO <sub>2</sub> output | ### PB<sub>1</sub>/TP<sub>9</sub>/ TMIO<sub>1</sub> Bits OIS3/2 and OS1/0 in 8TCSR1, bit NDER9 in NDERB, and bit PB<sub>1</sub>DDR select the pin function as follows. | • | | | | | | |---------------------|--------------|---------------|---------------------------|-----------------|--| | OIS3/2 and<br>OS1/0 | | Not all 0 | | | | | PB₁DDR | 0 | 1 | 1 | _ | | | NDER9 | _ | 0 | 1 | _ | | | Pin function | PB₁<br>input | PB₁<br>output | TP <sub>9</sub><br>output | TMIO₁<br>output | | | | TMIO₁ input* | | | | | Note: \* TMIO<sub>1</sub> input when bit ICE = 1 in 8TCSR1. # PB<sub>2</sub>/TP<sub>8</sub>/ TMO<sub>0</sub> Bits OIS3/2 and OS1/0 in 8TCSR0, bit NDER8 in NDERB, and bit PB<sub>0</sub>DDR select the pin function as follows. | OIS3/2 and<br>OS1/0 | All 0 | | | Not all 0 | | |---------------------|--------------------------|---------------------------|---------------------------|----------------------------|--| | PB <sub>2</sub> DDR | 0 | 1 | 1 | _ | | | NDER8 | _ | 0 | 1 | _ | | | Pin function | PB <sub>0</sub><br>input | PB <sub>0</sub><br>output | TP <sub>8</sub><br>output | TMO <sub>0</sub><br>output | | # Section 8 16-Bit Timer #### 8.1 Overview The H8/3024 Group has built-in 16-bit timer module with three 16-bit counter channels. #### 8.1.1 Features 16-bit timer features are listed below. - Capability to process up to 6 pulse outputs or 6 pulse inputs - Six general registers (GRs, two per channel) with independently-assignable output compare or input capture functions - Selection of eight counter clock sources for each channel: Internal clocks: $\phi$ , $\phi/2$ , $\phi/4$ , $\phi/8$ External clocks: TCLKA, TCLKB, TCLKC, TCLKD - Five operating modes selectable in all channels: - Waveform output by compare match Selection of 0 output, 1 output, or toggle output (only 0 or 1 output in channel 2) — Input capture function Rising edge, falling edge, or both edges (selectable) Counter clearing function Counters can be cleared by compare match or input capture — Synchronization Two or more timer counters (16TCNTs) can be preset simultaneously, or cleared simultaneously by compare match or input capture. Counter synchronization enables synchronous register input and output. - PWM mode PWM output can be provided with an arbitrary duty cycle. With synchronization, up to three-phase PWM output is possible • Phase counting mode selectable in channel 2 Two-phase encoder output can be counted automatically. • High-speed access via internal 16-bit bus The 16TCNTs and GRs can be accessed at high speed via a 16-bit bus. Any initial timer output value can be set - Nine interrupt sources Each channel has two compare match/input capture interrupts and an overflow interrupt. All interrupts can be requested independently. - Output triggering of programmable timing pattern controller (TPC) Compare match/input capture signals from channels 0 to 2 can be used as TPC output triggers. Table 8.1 summarizes the 16-bit timer functions. **Table 8.1 16-bit timer Functions** | Item | | Channel 0 | Channel 1 | Channel 2 | | | |------------------------------------------------------------|---------------------|-----------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|--|--| | Clock sources | | Internal clocks: $\phi$ , $\phi/2$ | Internal clocks: $\phi$ , $\phi/2$ , $\phi/4$ , $\phi/8$ | | | | | | | External clocks: TCLKA, TCLKB, TCLKC, TCLKD, selectable independently | | | | | | General registers (output compare/input capture registers) | | GRA0, GRB0 | GRA1, GRB1 | GRA2, GRB2 | | | | Input/output pins | | TIOCA <sub>0</sub> , TIOCB <sub>0</sub> | TIOCA <sub>1</sub> , TIOCB <sub>1</sub> | TIOCA <sub>2</sub> , TIOCB <sub>2</sub> | | | | Counter clearing function | | GRA0/GRB0<br>compare match or<br>input capture | GRA1/GRB1<br>compare match or<br>input capture | GRA2/GRB2<br>compare match or<br>input capture | | | | Initial output value setting function | | Available | Available | Available | | | | Compare match | 0 | Available | Available | Available | | | | output | 1 | Available | Available | Available | | | | | Toggle | Available | Available | Not available | | | | Input capture funct | ion | Available | Available | Available | | | | Synchronization | | Available | Available | Available | | | | PWM mode | | Available | Available | Available | | | | Phase counting mo | Phase counting mode | | Not available | Available | | | | Interrupt sources | Interrupt sources | | Three sources | Three sources | | | | | | <ul> <li>Compare match/<br/>input capture A0</li> </ul> | Compare match/<br>input capture A1 | Compare match/<br>input capture A2 | | | | | | <ul> <li>Compare match/<br/>input capture B0</li> </ul> | · | | | | | | | • Overflow | Overflow | Overflow | | | #### 8.1.2 Block Diagrams **16-bit timer Block Diagram (Overall):** Figure 8.1 is a block diagram of the 16-bit timer. Figure 8.1 16-bit timer Block Diagram (Overall) **Block Diagram of Channels 0 and 1:** 16-bit timer channels 0 and 1 are functionally identical. Both have the structure shown in figure 8.2. Figure 8.2 Block Diagram of Channels 0 and 1 ## **Block Diagram of Channel 2:** Figure 8.3 is a block diagram of channel 2 Figure 8.3 Block Diagram of Channel 2 # 8.1.3 Pin Configuration Table 8.2 summarizes the 16-bit timer pins. Table 8.2 16-bit timer Pins | Channel | Name | Abbre-<br>viation | Input/<br>Output | Function | |---------|---------------------------------|--------------------|------------------|-----------------------------------------------------------------------| | Common | Clock input A | TCLKA | Input | External clock A input pin (phase-A input pin in phase counting mode) | | | Clock input B | TCLKB | Input | External clock B input pin (phase-B input pin in phase counting mode) | | | Clock input C | TCLKC | Input | External clock C input pin | | | Clock input D | TCLKD | Input | External clock D input pin | | 0 | Input capture/output compare A0 | TIOCA <sub>0</sub> | Input/<br>output | GRA0 output compare or input capture pin PWM output pin in PWM mode | | | Input capture/output compare B0 | TIOCB <sub>0</sub> | Input/<br>output | GRB0 output compare or input capture pin | | 1 | Input capture/output compare A1 | TIOCA <sub>1</sub> | Input/<br>output | GRA1 output compare or input capture pin PWM output pin in PWM mode | | | Input capture/output compare B1 | TIOCB <sub>1</sub> | Input/<br>output | GRB1 output compare or input capture pin | | 2 | Input capture/output compare A2 | TIOCA <sub>2</sub> | Input/<br>output | GRA2 output compare or input capture pin PWM output pin in PWM mode | | | Input capture/output compare B2 | TIOCB <sub>2</sub> | Input/<br>output | GRB2 output compare or input capture pin | # 8.1.4 Register Configuration Table 8.3 summarizes the 16-bit timer registers. Table 8.3 16-bit timer Registers | Channel | Address*1 | Name | Abbre-<br>viation | R/W | Initial<br>Value | |---------|-----------|-------------------------------------|-------------------|---------|------------------| | Common | H'FFF60 | Timer start register | TSTR | R/W | H'F8 | | | H'FFF61 | Timer synchro register | TSNC | R/W | H'F8 | | | H'FFF62 | Timer mode register | TMDR | R/W | H'98 | | | H'FFF63 | Timer output level setting register | TOLR | W | H'C0 | | | H'FFF64 | Timer interrupt status register A | TISRA | R/(W)*2 | H'88 | | | H'FFF65 | Timer interrupt status register B | TISRB | R/(W)*2 | H'88 | | | H'FFF66 | Timer interrupt status register C | TISRC | R/(W)*2 | H'88 | | 0 | H'FFF68 | Timer control register 0 | 16TCR0 | R/W | H'80 | | | H'FFF69 | Timer I/O control register 0 | TIOR0 | R/W | H'88 | | | H'FFF6A | Timer counter 0H | 16TCNT0H | R/W | H'00 | | | H'FFF6B | Timer counter 0L | 16TCNT0L | R/W | H'00 | | | H'FFF6C | General register A0H | GRA0H | R/W | H'FF | | | H'FFF6D | General register A0L | GRA0L | R/W | H'FF | | | H'FFF6E | General register B0H | GRB0H | R/W | H'FF | | | H'FFF6F | General register B0L | GRB0L | R/W | H'FF | | 1 | H'FFF70 | Timer control register 1 | 16TCR1 | R/W | H'80 | | | H'FFF71 | Timer I/O control register 1 | TIOR1 | R/W | H'88 | | | H'FFF72 | Timer counter 1H | 16TCNT1H | R/W | H'00 | | | H'FFF73 | Timer counter 1L | 16TCNT1L | R/W | H'00 | | | H'FFF74 | General register A1H | GRA1H | R/W | H'FF | | | H'FFF75 | General register A1L | GRA1L | R/W | H'FF | | | H'FFF76 | General register B1H | GRB1H | R/W | H'FF | | | H'FFF77 | General register B1L | GRB1L | R/W | H'FF | | Channel | Address*1 | Name | Abbre-<br>viation | R/W | Initial<br>Value | |---------|-----------|------------------------------|-------------------|-----|------------------| | 2 | H'FFF78 | Timer control register 2 | 16TCR2 | R/W | H'80 | | | H'FFF79 | Timer I/O control register 2 | TIOR2 | R/W | H'88 | | | H'FFF7A | Timer counter 2H | 16TCNT2H | R/W | H'00 | | | H'FFF7B | Timer counter 2L | 16TCNT2L | R/W | H'00 | | | H'FFF7C | General register A2H | GRA2H | R/W | H'FF | | | H'FFF7D | General register A2L | GRA2L | R/W | H'FF | | | H'FFF7E | General register B2H | GRB2H | R/W | H'FF | | | H'FFF7F | General register B2L | GRB2L | R/W | H'FF | Notes: 1. The lower 20 bits of the address in advanced mode are indicated. 2. Only 0 can be written in bits 3 to 0, to clear the flags. # **8.2** Register Descriptions ## 8.2.1 Timer Start Register (TSTR) TSTR is an 8-bit readable/writable register that starts and stops the timer counter (16TCNT) in channels 0 to 2. TSTR is initialized to H'F8 by a reset and in standby mode. Bits 7 to 3—Reserved: These bits cannot be modified and are always read as 1. Bit 2—Counter Start 2 (STR2): Starts and stops timer counter 2 (16TCNT2). | Bit 2<br>STR2 | Description | | |---------------|---------------------|-----------------| | 0 | 16TCNT2 is halted | (Initial value) | | 1 | 16TCNT2 is counting | | **Bit 1—Counter Start 1 (STR1):** Starts and stops timer counter 1 (16TCNT1). | Bit 1<br>STR1 | Description | | |---------------|---------------------|-----------------| | 0 | 16TCNT1 is halted | (Initial value) | | 1 | 16TCNT1 is counting | | **Bit 0—Counter Start 0 (STR0):** Starts and stops timer counter 0 (16TCNT0). | Bit 0<br>STR0 | Description | | |---------------|---------------------|-----------------| | 0 | 16TCNT0 is halted | (Initial value) | | 1 | 16TCNT0 is counting | | # 8.2.2 Timer Synchro Register (TSNC) TSNC is an 8-bit readable/writable register that selects whether channels 0 to 2 operate independently or synchronously. Channels are synchronized by setting the corresponding bits to 1. TSNC is initialized to H'F8 by a reset and in standby mode. **Bits 7 to 3—Reserved:** These bits cannot be modified and are always read as 1. **Bit 2—Timer Sync 2 (SYNC2):** Selects whether channel 2 operates independently or synchronously. | Bit 2<br>SYNC2 | Description | | |----------------|--------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Channel 2's timer counter (16TCNT2) operates independently 16TCNT2 is preset and cleared independently of other channels | (Initial value) | | 1 | Channel 2 operates synchronously 16TCNT2 can be synchronously preset and cleared | | **Bit 1—Timer Sync 1 (SYNC1):** Selects whether channel 1 operates independently or synchronously. | Bit 1<br>SYNC1 | Description | | |----------------|--------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Channel 1's timer counter (16TCNT1) operates independently 16TCNT1 is preset and cleared independently of other channels | (Initial value) | | 1 | Channel 1 operates synchronously 16TCNT1 can be synchronously preset and cleared | | **Bit 0—Timer Sync 0 (SYNC0):** Selects whether channel 0 operates independently or synchronously. | Bit 0<br>SYNC0 | Description | | |----------------|--------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Channel 0's timer counter (16TCNT0) operates independently 16TCNT0 is preset and cleared independently of other channels | (Initial value) | | 1 | Channel 0 operates synchronously 16TCNT0 can be synchronously preset and cleared | | ### 8.2.3 Timer Mode Register (TMDR) TMDR is an 8-bit readable/writable register that selects PWM mode for channels 0 to 2. It also selects phase counting mode and the overflow flag (OVF) setting conditions for channel 2. TMDR is initialized to H'98 by a reset and in standby mode. Bit 7—Reserved: This bit cannot be modified and is always read as 1. Bit 6—Phase Counting Mode Flag (MDF): Selects whether channel 2 operates normally or in phase counting mode. | Bit 6<br>MDF | Description | | |--------------|-------------------------------------------|-----------------| | 0 | Channel 2 operates normally | (Initial value) | | 1 | Channel 2 operates in phase counting mode | | When MDF is set to 1 to select phase counting mode, 16TCNT2 operates as an up/down-counter and pins TCLKA and TCLKB become counter clock input pins. 16TCNT2 counts both rising and falling edges of TCLKA and TCLKB, and counts up or down as follows. | Counting Direction | Down-C | ounting | | | Up-Cour | nting | | | |--------------------|--------|---------|------|-----|---------|---------|------|-----| | TCLKA pin | Ī | High | Ť | Low | Low | <u></u> | High | Ţ | | TCLKB pin | Low | Ī | High | Ì | Ī | High | Ť | Low | In phase counting mode, external clock edge selection by bits CKEG1 and CKEG0 in 16TCR2 and counter clock selection by bits TPSC2 to TPSC0 are invalid, and the above phase counting mode operations take precedence. The counter clearing condition selected by the CCLR1 and CCLR0 bits in 16TCR2 and the compare match/input capture settings and interrupt functions of TIOR2, TISRA, TISRB, TISRC remain effective in phase counting mode. **Bit 5—Flag Direction (FDIR):** Designates the setting condition for the OVF flag in TISRC. The FDIR designation is valid in all modes in channel 2. | Bit 5<br>FDIR | Description | | |---------------|---------------------------------------------------------------|-----------------| | 0 | OVF is set to 1 in TISRC when 16TCNT2 overflows or underflows | (Initial value) | | 1 | OVF is set to 1 in TISRC when 16TCNT2 overflows | | Bits 4 and 3—Reserved: These bits cannot be modified and are always read as 1. Bit 2—PWM Mode 2 (PWM2): Selects whether channel 2 operates normally or in PWM mode. | Bit 2<br>PWM2 | Description | | |---------------|--------------------------------|-----------------| | 0 | Channel 2 operates normally | (Initial value) | | 1 | Channel 2 operates in PWM mode | | When bit PWM2 is set to 1 to select PWM mode, pin TIOCA<sub>2</sub> becomes a PWM output pin. The output goes to 1 at compare match with GRA2, and to 0 at compare match with GRB2. Bit 1—PWM Mode 1 (PWM1): Selects whether channel 1 operates normally or in PWM mode. | Bit 1<br>PWM1 | Description | | |---------------|--------------------------------|-----------------| | 0 | Channel 1 operates normally | (Initial value) | | 1 | Channel 1 operates in PWM mode | | When bit PWM1 is set to 1 to select PWM mode, pin TIOCA<sub>1</sub> becomes a PWM output pin. The output goes to 1 at compare match with GRA1, and to 0 at compare match with GRB1. Bit 0—PWM Mode 0 (PWM0): Selects whether channel 0 operates normally or in PWM mode. | Bit 0<br>PWM0 | Description | | |---------------|--------------------------------|-----------------| | 0 | Channel 0 operates normally | (Initial value) | | 1 | Channel 0 operates in PWM mode | | When bit PWM0 is set to 1 to select PWM mode, pin TIOCA<sub>0</sub> becomes a PWM output pin. The output goes to 1 at compare match with GRA0, and to 0 at compare match with GRB0. ### 8.2.4 Timer Interrupt Status Register A (TISRA) TISRA is an 8-bit readable/writable register that indicates GRA compare match or input capture and enables or disables GRA compare match and input capture interrupt requests. Note: \* Only 0 can be written, to clear the flag. TISRA is initialized to H'88 by a reset and in standby mode. **Bit 7—Reserved:** This bit cannot be modified and is always read as 1. Bit 6—Input Capture/Compare Match Interrupt Enable A2 (IMIEA2): Enables or disables the interrupt requested by the IMFA2 when IMFA2 flag is set to 1. | Bit 6 | | | |--------|-----------------------------------------------------|-----------------| | IMIEA2 | Description | | | 0 | IMIA2 interrupt requested by IMFA2 flag is disabled | (Initial value) | | 1 | IMIA2 interrupt requested by IMFA2 flag is enabled | | **Bit 5—Input Capture/Compare Match Interrupt Enable A1 (IMIEA1):** Enables or disables the interrupt requested by the IMFA1 flag when IMFA1 is set to 1. | Bit 5<br>IMIEA1 | Description | | |-----------------|-----------------------------------------------------|-----------------| | 0 | IMIA1 interrupt requested by IMFA1 flag is disabled | (Initial value) | | 1 | IMIA1 interrupt requested by IMFA1 flag is enabled | | **Bit 4—Input Capture/Compare Match Interrupt Enable A0 (IMIEA0):** Enables or disables the interrupt requested by the IMFA0 flag when IMFA0 is set to 1. | Bit 4<br>IMIEA0 | Description | | |-----------------|-----------------------------------------------------|-----------------| | 0 | IMIA0 interrupt requested by IMFA0 flag is disabled | (Initial value) | | 1 | IMIA0 interrupt requested by IMFA0 flag is enabled | | Bit 3—Reserved: This bit cannot be modified and is always read as 1. Bit 2—Input Capture/Compare Match Flag A2 (IMFA2): This status flag indicates GRA2 compare match or input capture events. | Bit 2 | | |-------|------------------------------------------------------------------------------------------------------------------------------------------| | IMFA2 | Description | | 0 | [Clearing condition] (Initial value) | | | Read IMFA2 flag when IMFA2 =1, then write 0 in IMFA2 flag | | 1 | [Setting conditions] | | | <ul> <li>16TCNT2 = GRA2 when GRA2 functions as an output compare register</li> </ul> | | | <ul> <li>16TCNT2 value is transferred to GRA2 by an input capture signal when GRA2<br/>functions as an input capture register</li> </ul> | **Bit 1—Input Capture/Compare Match Flag A1 (IMFA1):** This status flag indicates GRA1 compare match or input capture events. | Bit 1<br>IMFA1 | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read IMFA1 flag when IMFA1 =1, then write 0 in IMFA1 flag | | 1 | [Setting conditions] | | | 16TCNT1 = GRA1 when GRA1 functions as an output compare register | | | <ul> <li>16TCNT1 value is transferred to GRA1 by an input capture signal when GRA1<br/>functions as an input capture register</li> </ul> | **Bit 0—Input Capture/Compare Match Flag A0 (IMFA0):** This status flag indicates GRA0 compare match or input capture events. | Bit 0<br>IMFA0 | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read IMFA0 flag when IMFA0 =1, then write 0 in IMFA0 flag | | 1 | [Setting conditions] | | | <ul> <li>16TCNT0 = GRA0 when GRA0 functions as an output compare register</li> </ul> | | | <ul> <li>16TCNT0 value is transferred to GRA0 by an input capture signal when GRA0<br/>functions as an input capture register</li> </ul> | ### 8.2.5 Timer Interrupt Status Register B (TISRB) TISRB is an 8-bit readable/writable register that indicates GRB compare match or input capture and enables or disables GRB compare match and input capture interrupt requests. Note: \* Only 0 can be written, to clear the flag. TISRB is initialized to H'88 by a reset and in standby mode. **Bit 7—Reserved:** This bit cannot be modified and is always read as 1. Bit 6—Input Capture/Compare Match Interrupt Enable B2 (IMIEB2): Enables or disables the interrupt requested by the IMFB2 when IMFB2 flag is set to 1. Bit 6 IMIEB2 Description | 0 | IMIB2 interrupt requested by IMFB2 flag is disabled | (Initial value) | |---|-----------------------------------------------------|-----------------| | 1 | IMIB2 interrupt requested by IMFB2 flag is enabled | | Bit 5—Input Capture/Compare Match Interrupt Enable B1 (IMIEB1): Enables or disables the interrupt requested by the IMFB1 when IMFB1 flag is set to 1. | Bit 5<br>IMIEB1 | Description | | |-----------------|-----------------------------------------------------|-----------------| | 0 | IMIB1 interrupt requested by IMFB1 flag is disabled | (Initial value) | | 1 | IMIB1 interrupt requested by IMFB1 flag is enabled | | Bit 4—Input Capture/Compare Match Interrupt Enable B0 (IMIEB0): Enables or disables the interrupt requested by the IMFB0 when IMFB0 flag is set to 1. | Bit 4 | | | |--------|-----------------------------------------------------|-----------------| | IMIEB0 | Description | | | 0 | IMIB0 interrupt requested by IMFB0 flag is disabled | (Initial value) | | 1 | IMIB0 interrupt requested by IMFB0 flag is enabled | | **Bit 3—Reserved:** This bit cannot be modified and is always read as 1. Bit 2—Input Capture/Compare Match Flag B2 (IMFB2): This status flag indicates GRB2 compare match or input capture events. | Bit 2<br>IMFB2 | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read IMFB2 flag when IMFB2 =1, then write 0 in IMFB2 flag | | 1 | [Setting conditions] | | | <ul> <li>16TCNT2 = GRB2 when GRB2 functions as an output compare register</li> </ul> | | | <ul> <li>16TCNT2 value is transferred to GRB2 by an input capture signal when GRB2<br/>functions as an input capture register</li> </ul> | **Bit 1—Input Capture/Compare Match Flag B1 (IMFB1):** This status flag indicates GRB1 compare match or input capture events. | Bit 1<br>IMFB1 | Description | |----------------|------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read IMFB1 flag when IMFB1 =1, then write 0 in IMFB1 flag | | 1 | [Setting conditions] | | | <ul> <li>16TCNT1 = GRB1 when GRB1 functions as an output compare register</li> </ul> | | | <ul> <li>16TCNT1 value is transferred to GRB1 by an input capture signal when GRB1<br/>functions as an input capture register</li> </ul> | **Bit 0—Input Capture/Compare Match Flag B0 (IMFB0):** This status flag indicates GRB0 compare match or input capture events. | Bit 0<br>IMFB0 | Description | |----------------|--------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read IMFB0 flag when IMFB0 =1, then write 0 in IMFB0 flag | | 1 | [Setting conditions] | | | <ul> <li>16TCNT0 = GRB0 when GRB0 functions as an output compare register</li> </ul> | | | 16TCNT0 value is transferred to GRB0 by an input capture signal when GRB0 | | | functions as an input capture register | ### 8.2.6 Timer Interrupt Status Register C (TISRC) TISRC is an 8-bit readable/writable register that indicates 16TCNT overflow or underflow and enables or disables overflow interrupt requests. Note: \* Only 0 can be written, to clear the flag. TISRC is initialized to H'88 by a reset and in standby mode. **Bit 7—Reserved:** This bit cannot be modified and is always read as 1. **Bit 6—Overflow Interrupt Enable 2 (OVIE2):** Enables or disables the interrupt requested by the OVF2 when OVF2 flag is set to 1. | Bit 6<br>OVIE2 | Description | | |----------------|---------------------------------------------------|-----------------| | 0 | OVI2 interrupt requested by OVF2 flag is disabled | (Initial value) | | 1 | OVI2 interrupt requested by OVF2 flag is enabled | | **Bit 5—Overflow Interrupt Enable 1 (OVIE1):** Enables or disables the interrupt requested by the OVF1 when OVF1 flag is set to 1. | Bit 5 | | | |-------|---------------------------------------------------|-----------------| | OVIE1 | Description | | | 0 | OVI1 interrupt requested by OVF1 flag is disabled | (Initial value) | | 1 | OVI1 interrupt requested by OVF1 flag is enabled | | **Bit 4—Overflow Interrupt Enable 0 (OVIE0):** Enables or disables the interrupt requested by the OVF0 when OVF0 flag is set to 1. | Bit 4<br>OVIE0 | Description | | |----------------|---------------------------------------------------|-----------------| | 0 | OVI0 interrupt requested by OVF0 flag is disabled | (Initial value) | | 1 | OVI0 interrupt requested by OVF0 flag is enabled | | Bit 3—Reserved: This bit cannot be modified and is always read as 1. Bit 2—Overflow Flag 2 (OVF2): This status flag indicates 16TCNT2 overflow. | Bit 2<br>OVF2 | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | [Clearing condition] (Initial value) | | | Read OVF2 flag when OVF2 =1, then write 0 in OVF2 flag | | 1 | [Setting condition] | | | 16TCNT2 overflowed from H'FFFF to H'0000, or underflowed from H'0000 to H'FFFF | | Note: | 16TCNT underflow occurs when 16TCNT operates as an up/down-counter. Underflow occurs only when channel 2 operates in phase counting mode (MDF = 1 in TMDR). | Bit 1—Overflow Flag 1 (OVF1): This status flag indicates 16TCNT1 overflow. | Bit 1<br>OVF1 | Description | | |---------------|--------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | Read OVF1 flag when OVF1 =1, then write 0 in OVF1 flag | | | 1 | [Setting condition] | | | | 16TCNT1 overflowed from H'FFFF to H'0000 | | Bit 0—Overflow Flag 0 (OVF0): This status flag indicates 16TCNT0 overflow. | Bit 0<br>OVF0 | Description | | |---------------|--------------------------------------------------------|-----------------| | 0 | [Clearing condition] | (Initial value) | | | Read OVF0 flag when OVF0 =1, then write 0 in OVF0 flag | | | 1 | [Setting condition] | | | | 16TCNT0 overflowed from H'FFFF to H'0000 | | ### **8.2.7** Timer Counters (16TCNT) Read/Write 16TCNT is a 16-bit counter. The 16-bit timer has three 16TCNTs, one for each channel. | Channel | Abbr | eviat | ion | | Fι | ıncti | on | | | | | | | | | | |---------------|---------|-------|-----|----|----|-----------------------------------------------------------------|----|---|---|---|---|---|---|---|---|---| | 0 | 16TCNT0 | | | | Up | Up-counter | | | | | | | | | | | | 1 | 16TCNT1 | | | | | _ | | | | | | | | | | | | 2 | 16TC | NT2 | | | | Phase counting mode: up/down-counter<br>Other modes: up-counter | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Each 16TCNT is a 16-bit readable/writable register that counts pulse inputs from a clock source. The clock source is selected by bits TPSC2 to TPSC0 in 16TCR. 16TCNT0 and 16TCNT1 are up-counters. 16TCNT2 is an up/down-counter in phase counting mode and an up-counter in other modes. 16TCNT can be cleared to H'0000 by compare match with GRA or GRB or by input capture to GRA or GRB (counter clearing function). When 16TCNT overflows (changes from H'FFFF to H'0000), the OVF flag is set to 1 in TISRC of the corresponding channel. When 16TCNT underflows (changes from H'0000 to H'FFFF), the OVF flag is set to 1 in TISRC of the corresponding channel. The 16TCNTs are linked to the CPU by an internal 16-bit bus and can be written or read by either word access or byte access. Each 16TCNT is initialized to H'0000 by a reset and in standby mode. ### 8.2.8 General Registers (GRA, GRB) The general registers are 16-bit registers. The 16-bit timer has 6 general registers, two in each channel. | Channel | Abbreviation | Function | |---------|--------------|---------------------------------------| | 0 | GRA0, GRB0 | Output compare/input capture register | | 1 | GRA1, GRB1 | | | 2 | GRA2, GRB2 | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W A general register is a 16-bit readable/writable register that can function as either an output compare register or an input capture register. The function is selected by settings in TIOR. When a general register is used as an output compare register, its value is constantly compared with the 16TCNT value. When the two values match (compare match), the IMFA or IMFB flag is set to 1 in TISRA/TISRB. Compare match output can be selected in TIOR. When a general register is used as an input capture register, an external input capture signal are detected and the current 16TCNT value is stored in the general register. The corresponding IMFA or IMFB flag in TISRA/TISRB is set to 1 at the same time. The edges of the input capture signal are selected in TIOR. TIOR settings are ignored in PWM mode. General registers are linked to the CPU by an internal 16-bit bus and can be written or read by either word access or byte access. General registers are set as output compare registers (with no pin output) and initialized to H'FFFF by a reset and in standby mode. ### 8.2.9 Timer Control Registers (16TCR) 16TCR is an 8-bit register. The 16-bit timer has three 16TCRs, one in each channel. | Channel | Abbreviation | Function | |---------|--------------|--------------------------------------------------------------------------------------------------------------------| | 0 | 16TCR0 | 16TCR controls the timer counter. The 16TCRs in all | | 1 | 16TCR1 | channels are functionally identical. When phase counting mode is selected in channel 2, the settings of bits CKEG1 | | 2 | 16TCR2 | and CKEG0 and TPSC2 to TPSC0 in 16TCR2 are ignored. | Each 16TCR is an 8-bit readable/writable register that selects the timer counter clock source, selects the edge or edges of external clock sources, and selects how the counter is cleared. 16TCR is initialized to H'80 by a reset and in standby mode. **Bit 7—Reserved:** This bit cannot be modified and is always read as 1. Bits 6 and 5—Counter Clear 1 and 0 (CCLR1, CCLR0): These bits select how 16TCNT is cleared. | Bit 6<br>CCLR1 | Bit 5<br>CCLR0 | Description | | |----------------|----------------|------------------------------------------------------------------------------------|-----------------| | 0 | 0 | 16TCNT is not cleared | (Initial value) | | | 1 | 16TCNT is cleared by GRA compare match or input capture*1 | | | 1 | 0 | 16TCNT is cleared by GRB compare match or input capture*1 | | | | 1 | Synchronous clear: 16TCNT is cleared in synchronization with synchronized timers*2 | other | Notes: 1. 16TCNT is cleared by compare match when the general register functions as an output compare register, and by input capture when the general register functions as an input capture register. 2. Selected in TSNC. Bits 4 and 3—Clock Edge 1 and 0 (CKEG1, CKEG0): These bits select external clock input edges when an external clock source is used. | Bit 4<br>CKEG1 | Bit 3<br>CKEG0 | Description | | |----------------|----------------|---------------------|-----------------| | 0 | 0 | Count rising edges | (Initial value) | | | 1 | Count falling edges | | | 1 | _ | Count both edges | | When channel 2 is set to phase counting mode, bits CKEG1 and CKEG0 in 16TCR2 are ignored. Phase counting takes precedence. Bits 2 to 0—Timer Prescaler 2 to 0 (TPSC2 to TPSC0): These bits select the counter clock source. | Bit 1<br>TPSC1 | Bit 0<br>TPSC0 | Function | | |----------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Internal clock: φ | (Initial value) | | | 1 | Internal clock: $\phi/2$ | | | 1 | 0 | Internal clock: $\phi/4$ | | | | 1 | Internal clock: φ/8 | | | 0 | 0 | External clock A: TCLKA input | | | | 1 | External clock B: TCLKB input | | | 1 | 0 | External clock C: TCLKC input | | | | 1 | External clock D: TCLKD input | | | | 0<br>1 | TPSC1 TPSC0 0 0 1 0 1 0 0 0 1 0 1 0 | TPSC1 TPSC0 Function 0 Internal clock: φ 1 Internal clock: φ/2 1 0 Internal clock: φ/4 1 Internal clock: φ/8 0 External clock A: TCLKA input 1 External clock B: TCLKB input 1 0 External clock C: TCLKC input | When bit TPSC2 is cleared to 0 an internal clock source is selected, and the timer counts only falling edges. When bit TPSC2 is set to 1 an external clock source is selected, and the timer counts the edges selected by bits CKEG1 and CKEG0. When channel 2 is set to phase counting mode (MDF = 1 in TMDR), the settings of bits TPSC2 to TPSC0 in 16TCR2 are ignored. Phase counting takes precedence. ### 8.2.10 Timer I/O Control Register (TIOR) TIOR is an 8-bit register. The 16-bit timer has three TIORs, one in each channel. | Channel | Abbreviation | Function | |---------|--------------|-------------------------------------------------------------------| | 0 | TIOR0 | TIOR controls the general registers. Some functions differ in PWM | | 1 | TIOR1 | mode. | | 2 | TIOR2 | <del>-</del> | Reserved bit Each TIOR is an 8-bit readable/writable register that selects the output compare or input capture function for GRA and GRB, and specifies the functions of the TIORA and TIORB pins. If the output compare function is selected, TIOR also selects the type of output. If input capture is selected, TIOR also selects the edges of the input capture signal. TIOR is initialized to H'88 by a reset and in standby mode. **Bit 7—Reserved:** This bit cannot be modified and is always read as 1. Bits 6 to 4—I/O Control B2 to B0 (IOB2 to IOB0): These bits select the GRB function. | Bit 6<br>IOB2 | Bit 5<br>IOB1 | Bit 4<br>IOB0 | Function | | | |---------------|---------------|---------------|------------------|------------------------------------------------------------------|--| | 0 | 0 | 0 | GRB is an output | No output at compare match (Initial value) | | | | | 1 | compare register | 0 output at GRB compare match*1 | | | | 1 | 0 | | 1 output at GRB compare match*1 | | | | | 1 | | Output toggles at GRB compare match (1 output in channel 2)*1 *2 | | | 1 | 0 | 0 | GRB is an input | GRB captures rising edge of input | | | | | 1 | compare register | GRB captures falling edge of input | | | | 1 | 0 | <del></del> | GRB captures both edges of input | | | | | 1 | <del></del> | | | Notes: 1. After a reset, the output conforms to the TOLR setting until the first compare match. 2. Channel 2 output cannot be toggled by compare match. When this setting is made, 1 output is selected automatically. Bit 3—Reserved: This bit cannot be modified and is always read as 1. Bits 2 to 0—I/O Control A2 to A0 (IOA2 to IOA0): These bits select the GRA function. | Bit 2<br>IOA2 | Bit 1<br>IOA1 | Bit 0<br>IOA0 | Function | | | |---------------|---------------|---------------|------------------------------------------------------------------|--------------------------------------------|--| | 0 | 0 | 0 | GRA is an output compare register | No output at compare match (Initial value) | | | | | 1 | | 0 output at GRA compare match*1 | | | | 1 0 1 | 0 | | 1 output at GRA compare match*1 | | | | | _ | Output toggles at GRA compare match (1 output in channel 2)*1 *2 | | | | 1 | 0 | 0 | GRA is an input | GRA captures rising edge of input | | | | | 1 | ─ compare register<br>—<br>— | GRA captures falling edge of input | | | | 1 | 0 | | GRA captures both edges of input | | | | | 1 | | | | Notes: 1. After a reset, the output conforms to the TOLR setting until the first compare match. 2. Channel 2 output cannot be toggled by compare match. When this setting is made, 1 output is selected automatically. ### 8.2.11 Timer Output Level Setting Register C (TOLR) TOLR is an 8-bit write-only register that selects the timer output level for channels 0 to 2. A TOLR setting can only be made when the corresponding bit in TSTR is 0. TOLR is a write-only register, and cannot be read. If it is read, all bits will return a value of 1. TOLR is initialized to H'C0 by a reset and in standby mode. Bits 7 and 6—Reserved: These bits cannot be modified. Bit 5—Output Level Setting B2 (TOB2): Sets the value of timer output TIOCB<sub>2</sub>. | Bit 5<br>TOB2 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCB <sub>2</sub> is 0 | (Initial value) | | 1 | TIOCB <sub>2</sub> is 1 | | Bit 4—Output Level Setting A2 (TOA2): Sets the value of timer output $TIOCA_2$ . | Bit 4<br>TOA2 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCA <sub>2</sub> is 0 | (Initial value) | | 1 | TIOCA <sub>2</sub> is 1 | | # Bit 3—Output Level Setting B1 (TOB1): Sets the value of timer output TIOCB<sub>1</sub>. | Bit 3<br>TOB1 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCB₁ is 0 | (Initial value) | | 1 | TIOCB <sub>1</sub> is 1 | | # Bit 2—Output Level Setting A1 (TOA1): Sets the value of timer output TIOCA<sub>1</sub>. | Bit 2<br>TOA1 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCA₁ is 0 | (Initial value) | | 1 | TIOCA <sub>1</sub> is 1 | | # Bit 1—Output Level Setting B0 (TOB0): Sets the value of timer output TIOCB<sub>0</sub>. | Bit 0<br>TOB0 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCB <sub>0</sub> is 0 | (Initial value) | | 1 | TIOCB <sub>0</sub> is 1 | | # Bit 0—Output Level Setting A0 (TOA0): Sets the value of timer output TIOCA<sub>0</sub>. | Bit 0<br>TOA0 | Description | | |---------------|-------------------------|-----------------| | 0 | TIOCA <sub>0</sub> is 0 | (Initial value) | | 1 | TIOCA <sub>0</sub> is 1 | | ## 8.3 CPU Interface ### 8.3.1 16-Bit Accessible Registers The timer counters (16TCNTs), general registers A and B (GRAs and GRBs) are 16-bit registers, and are linked to the CPU by an internal 16-bit data bus. These registers can be written or read a word at a time, or a byte at a time. Figures 8.4 and 8.5 show examples of word read/write access to a timer counter (16TCNT). Figures 8.6 to 8.9 show examples of byte read/write access to 16TCNTH and 16TCNTL. Figure 8.4 16TCNT Access Operation [CPU → 16TCNT (Word)] Figure 8.5 Access to Timer Counter (CPU Reads 16TCNT, Word) Figure 8.6 Access to Timer Counter H (CPU Writes to 16TCNTH, Upper Byte) Figure 8.7 Access to Timer Counter L (CPU Writes to 16TCNTL, Lower Byte) Figure 8.8 Access to Timer Counter H (CPU Reads 16TCNTH, Upper Byte) Figure 8.9 Access to Timer Counter L (CPU Reads 16TCNTL, Lower Byte) # 8.3.2 8-Bit Accessible Registers The registers other than the timer counters and general registers are 8-bit registers. These registers are linked to the CPU by an internal 8-bit data bus. Figures 8.10 and 8.11 show examples of byte read and write access to a 16TCR. If a word-size data transfer instruction is executed, two byte transfers are performed. Figure 8.10 16TCR Access (CPU Writes to 16TCR) Figure 8.11 16TCR Access (CPU Reads 16TCR) # 8.4 Operation ### 8.4.1 Overview A summary of operations in the various modes is given below. **Normal Operation:** Each channel has a timer counter and general registers. The timer counter counts up, and can operate as a free-running counter, periodic counter, or external event counter. GRA and GRB can be used for input capture or output compare. **Synchronous Operation:** The timer counters in designated channels are preset synchronously. Data written to the timer counter in any one of these channels is simultaneously written to the timer counters in the other channels as well. The timer counters can also be cleared synchronously if so designated by the CCLR1 and CCLR0 bits in the TCRs. **PWM Mode:** A PWM waveform is output from the TIOCA pin. The output goes to 1 at compare match A and to 0 at compare match B. The duty cycle can be varied from 0% to 100% depending on the settings of GRA and GRB. When a channel is set to PWM mode, its GRA and GRB automatically become output compare registers. **Phase Counting Mode:** The phase relationship between two clock signals input at TCLKA and TCLKB is detected and 16TCNT2 counts up or down accordingly. When phase counting mode is selected TCLKA and TCLKB become clock input pins and 16TCNT2 operates as an up/down-counter. #### **8.4.2** Basic Functions **Counter Operation:** When one of bits STR0 to STR2 is set to 1 in the timer start register (TSTR), the timer counter (16TCNT) in the corresponding channel starts counting. The counting can be free-running or periodic. Sample setup procedure for counter Figure 8.12 shows a sample procedure for setting up a counter. Figure 8.12 Counter Setup Procedure (Example) - Set bits TPSC2 to TPSC0 in 16TCR to select the counter clock source. If an external clock source is selected, set bits CKEG1 and CKEG0 in 16TCR to select the desired edge(s) of the external clock signal. - 2. For periodic counting, set CCLR1 and CCLR0 in 16TCR to have 16TCNT cleared at GRA compare match or GRB compare match. - 3. Set TIOR to select the output compare function of GRA or GRB, whichever was selected in step 2. - 4. Write the count period in GRA or GRB, whichever was selected in step 2. - 5. Set the STR bit to 1 in TSTR to start the timer counter. - Free-running and periodic counter operation A reset leaves the counters (16TCNTs) in 16-bit timer channels 0 to 2 all set as free-running counters. A free-running counter starts counting up when the corresponding bit in TSTR is set to 1. When the count overflows from H'FFFF to H'0000, the OVF flag is set to 1 in TISRC. After the overflow, the counter continues counting up from H'0000. Figure 8.13 illustrates free-running counting. Figure 8.13 Free-Running Counter Operation When a channel is set to have its counter cleared by compare match, in that channel 16TCNT operates as a periodic counter. Select the output compare function of GRA or GRB, set bit CCLR1 or CCLR0 in 16TCR to have the counter cleared by compare match, and set the count period in GRA or GRB. After these settings, the counter starts counting up as a periodic counter when the corresponding bit is set to 1 in TSTR. When the count matches GRA or GRB, the IMFA or IMFB flag is set to 1 in TISRA/TISRB and the counter is cleared to H'0000. If the corresponding IMIEA or IMIEB bit is set to 1 in TISRA/TISRB, a CPU interrupt is requested at this time. After the compare match, 16TCNT continues counting up from H'0000. Figure 8.14 illustrates periodic counting. Figure 8.14 Periodic Counter Operation - 16TCNT count timing - Internal clock source Bits TPSC2 to TPSC0 in 16TCR select the system clock ( $\phi$ ) or one of three internal clock sources obtained by prescaling the system clock ( $\phi$ /2, $\phi$ /4, $\phi$ /8). Figure 8.15 shows the timing. Figure 8.15 Count Timing for Internal Clock Sources #### External clock source The external clock pin (TCLKA to TCLKD) can be selected by bits TPSC2 to TPSC0 in 16TCR, and the detected edge by bits CKEG1 and CKEG0. The rising edge, falling edge, or both edges can be selected. The pulse width of the external clock signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected. Shorter pulses will not be counted correctly. Figure 8.16 shows the timing when both edges are detected. Figure 8.16 Count Timing for External Clock Sources (when Both Edges are Detected) Waveform Output by Compare Match: In 16-bit timer channels 0, 1 compare match A or B can cause the output at the TIOCA or TIOCB pin to go to 0, go to 1, or toggle. In channel 2 the output can only go to 0 or go to 1. Sample setup procedure for waveform output by compare match Figure 8.17 shows an example of the setup procedure for waveform output by compare match. Figure 8.17 Setup Procedure for Waveform Output by Compare Match (Example) ## • Examples of waveform output Figure 8.18 shows examples of 0 and 1 output. 16TCNT operates as a free-running counter, 0 output is selected for compare match A, and 1 output is selected for compare match B. When the pin is already at the selected output level, the pin level does not change. Figure 8.18 0 and 1 Output (TOA = 1, TOB = 0) Figure 8.19 shows examples of toggle output. 16TCNT operates as a periodic counter, cleared by compare match B. Toggle output is selected for both compare match A and B. Figure 8.19 Toggle Output (TOA = 1, TOB = 0) Output compare output timing The compare match signal is generated in the last state in which 16TCNT and the general register match (when 16TCNT changes from the matching value to the next value). When the compare match signal is generated, the output value selected in TIOR is output at the output compare pin (TIOCA or TIOCB). When 16TCNT matches a general register, the compare match signal is not generated until the next counter clock pulse. Figure 8.20 shows the output compare timing. Figure 8.20 Output Compare Output Timing **Input Capture Function:** The 16TCNT value can be transferred to a general register when an input edge is detected at an input capture input/output compare pin (TIOCA or TIOCB). Rising-edge, falling-edge, or both-edge detection can be selected. The input capture function can be used to measure pulse width or period. Sample setup procedure for input capture Figure 8.21 shows a sample procedure for setting up input capture. Figure 8.21 Setup Procedure for Input Capture (Example) • Examples of input capture Figure 8.22 illustrates input capture when the falling edge of TIOCB and both edges of TIOCA Figure 8.22 Input Capture (Example) • Input capture signal timing Input capture on the rising edge, falling edge, or both edges can be selected by settings in TIOR. Figure 8.23 shows the timing when the rising edge is selected. The pulse width of the input capture signal must be at least 1.5 system clocks for single-edge capture, and 2.5 system clocks for capture of both edges. Figure 8.23 Input Capture Signal Timing ## 8.4.3 Synchronization The synchronization function enables two or more timer counters to be synchronized by writing the same data to them simultaneously (synchronous preset). With appropriate 16TCR settings, two or more timer counters can also be cleared simultaneously (synchronous clear). Synchronization enables additional general registers to be associated with a single time base. Synchronization can be selected for all channels (0 to 2). **Sample Setup Procedure for Synchronization:** Figure 8.24 shows a sample procedure for setting up synchronization. Figure 8.24 Setup Procedure for Synchronization (Example) **Example of Synchronization:** Figure 8.25 shows an example of synchronization. Channels 0, 1, and 2 are synchronized, and are set to operate in PWM mode. Channel 0 is set for counter clearing by compare match with GRB0. Channels 1 and 2 are set for synchronous counter clearing. The timer counters in channels 0, 1, and 2 are synchronously preset, and are synchronously cleared by compare match with GRB0. A three-phase PWM waveform is output from pins TIOCA<sub>0</sub>, TIOCA<sub>1</sub>, and TIOCA<sub>2</sub>. For further information on PWM mode, see section 8.4.4, PWM Mode. Figure 8.25 Synchronization (Example) #### **8.4.4 PWM Mode** In PWM mode GRA and GRB are paired and a PWM waveform is output from the TIOCA pin. GRA specifies the time at which the PWM output changes to 1. GRB specifies the time at which the PWM output changes to 0. If either GRA or GRB compare match is selected as the counter clear source, a PWM waveform with a duty cycle from 0% to 100% is output at the TIOCA pin. PWM mode can be selected in all channels (0 to 2). Table 8.4 summarizes the PWM output pins and corresponding registers. If the same value is set in GRA and GRB, the output does not change when compare match occurs. Table 8.4 PWM Output Pins and Registers | Channel | Output Pin | 1 Output | 0 Output | |---------|--------------------|----------|----------| | 0 | TIOCA <sub>0</sub> | GRA0 | GRB0 | | 1 | TIOCA <sub>1</sub> | GRA1 | GRB1 | | 2 | TIOCA <sub>2</sub> | GRA2 | GRB2 | **Sample Setup Procedure for PWM Mode:** Figure 8.26 shows a sample procedure for setting up PWM mode. Figure 8.26 Setup Procedure for PWM Mode (Example) **Examples of PWM Mode:** Figure 8.27 shows examples of operation in PWM mode. In PWM mode TIOCA becomes an output pin. The output goes to 1 at compare match with GRA, and to 0 at compare match with GRB. In the examples shown, 16TCNT is cleared by compare match with GRA or GRB. Synchronized operation and free-running counting are also possible. Figure 8.27 PWM Mode (Example 1) Figure 8.28 shows examples of the output of PWM waveforms with duty cycles of 0% and 100%. If the counter is cleared by compare match with GRB, and GRA is set to a higher value than GRB, the duty cycle is 0%. If the counter is cleared by compare match with GRA, and GRB is set to a higher value than GRA, the duty cycle is 100%. Figure 8.28 PWM Mode (Example 2) ### 8.4.5 Phase Counting Mode In phase counting mode the phase difference between two external clock inputs (at the TCLKA and TCLKB pins) is detected, and 16TCNT2 counts up or down accordingly. In phase counting mode, the TCLKA and TCLKB pins automatically function as external clock input pins and 16TCNT2 becomes an up/down-counter, regardless of the settings of bits TPSC2 to TPSC0, CKEG1, and CKEG0 in 16TCR2. Settings of bits CCLR1, CCLR0 in 16TCR2, and settings in TIOR2, TISRA, TISRB, TISRC, setting of STR2 bit in TSTR, GRA2, and GRB2 are valid. The input capture and output compare functions can be used, and interrupts can be generated. Phase counting is available only in channel 2. **Sample Setup Procedure for Phase Counting Mode:** Figure 8.29 shows a sample procedure for setting up phase counting mode. Figure 8.29 Setup Procedure for Phase Counting Mode (Example) **Example of Phase Counting Mode:** Figure 8.30 shows an example of operations in phase counting mode. Table 8.5 lists the up-counting and down-counting conditions for 16TCNT2. In phase counting mode both the rising and falling edges of TCLKA and TCLKB are counted. The phase difference between TCLKA and TCLKB must be at least 1.5 states, the phase overlap must also be at least 1.5 states, and the pulse width must be at least 2.5 states. Figure 8.30 Operation in Phase Counting Mode (Example) **Table 8.5 Up/Down Counting Conditions** | <b>Counting Direction</b> | Up-Co | Jp-Counting Down-Counting | | | | | | | |---------------------------|----------|---------------------------|------|-----|------|-----|-----|---------| | TCLKB pin | <u> </u> | High | Ť | Low | High | Ť | Low | <u></u> | | TCLKA pin | Low | <u>_</u> | High | Ţ | Ť | Low | Ī | High | Figure 8.31 Phase Difference, Overlap, and Pulse Width in Phase Counting Mode # 8.4.6 16-Bit Timer Output Timing The initial value of 16-bit timer output when a timer count operation begins can be specified arbitrarily by making a setting in TOLR. Figure 8.32 shows the timing for setting the initial value with TOLR. Only write to TOLR when the corresponding bit in TSTR is cleared to 0. Figure 8.32 Timing for Setting 16-Bit Timer Output Level by Writing to TOLR # 8.5 Interrupts The 16-bit timer has two types of interrupts: input capture/compare match interrupts, and overflow interrupts. ## 8.5.1 Setting of Status Flags **Timing of Setting of IMFA and IMFB at Compare Match:** IMFA and IMFB are set to 1 by a compare match signal generated when 16TCNT matches a general register (GR). The compare match signal is generated in the last state in which the values match (when 16TCNT is updated from the matching count to the next count). Therefore, when 16TCNT matches a general register, the compare match signal is not generated until the next 16TCNT clock input. Figure 8.33 shows the timing of the setting of IMFA and IMFB. Figure 8.33 Timing of Setting of IMFA and IMFB by Compare Match **Timing of Setting of IMFA and IMFB by Input Capture:** IMFA and IMFB are set to 1 by an input capture signal. The 16TCNT contents are simultaneously transferred to the corresponding general register. Figure 8.34 shows the timing. Figure 8.34 Timing of Setting of IMFA and IMFB by Input Capture **Timing of Setting of Overflow Flag (OVF):** OVF is set to 1 when 16TCNT overflows from H'FFFF to H'0000 or underflows from H'0000 to H'FFFF. Figure 8.35 shows the timing. Figure 8.35 Timing of Setting of OVF # 8.5.2 Timing of Clearing of Status Flags If the CPU reads a status flag while it is set to 1, then writes 0 in the status flag, the status flag is cleared. Figure 8.36 shows the timing. Figure 8.36 Timing of Clearing of Status Flags ### 8.5.3 Interrupt Sources Each 16-bit timer channel can generate a compare match/input capture A interrupt, a compare match/input capture B interrupt, and an overflow interrupt. In total there are nine interrupt sources of three kinds, all independently vectored. An interrupt is requested when the interrupt request flag are set to 1. The priority order of the channels can be modified in interrupt priority registers A (IPRA). For details see section 5, Interrupt Controller. Table 8.6 lists the interrupt sources. **Table 8.6 16-bit timer Interrupt Sources** | Channel | Interrupt Source | Description | Priority* | |---------|------------------------|--------------------------------------------------------------------------------|-----------| | 0 | IMIA0<br>IMIB0<br>OVI0 | Compare match/input capture A0<br>Compare match/input capture B0<br>Overflow 0 | High | | 1 | IMIA1<br>IMIB1<br>OVI1 | Compare match/input capture A1<br>Compare match/input capture B1<br>Overflow 1 | | | 2 | IMIA2<br>IMIB2<br>OVI2 | Compare match/input capture A2<br>Compare match/input capture B2<br>Overflow 2 | Low | Note: \*The priority immediately after a reset is indicated. Inter-channel priorities can be changed by settings in IPRA. # 8.6 Usage Notes This section describes contention and other matters requiring special attention during 16-bit timer operations. Contention between 16TCNT Write and Clear: If a counter clear signal occurs in the $T_3$ state of a 16TCNT write cycle, clearing of the counter takes priority and the write is not performed. See figure 8.37. Figure 8.37 Contention between 16TCNT Write and Clear Contention between 16TCNT Word Write and Increment: If an increment pulse occurs in the $T_3$ state of a 16TCNT word write cycle, writing takes priority and 16TCNT is not incremented. Figure 8.38 shows the timing in this case. Figure 8.38 Contention between 16TCNT Word Write and Increment Contention between 16TCNT Byte Write and Increment: If an increment pulse occurs in the $T_2$ or $T_3$ state of a 16TCNT byte write cycle, writing takes priority and 16TCNT is not incremented. The byte data for which a write was not performed is not incremented, and retains its pre-write value. See figure 8.39, which shows an increment pulse occurring in the $T_2$ state of a byte write to 16TCNTH. Figure 8.39 Contention between 16TCNT Byte Write and Increment Contention between General Register Write and Compare Match: If a compare match occurs in the T<sub>3</sub> state of a general register write cycle, writing takes priority and the compare match signal is inhibited. See figure 8.40. Figure 8.40 Contention between General Register Write and Compare Match Contention between 16TCNT Write and Overflow or Underflow: If an overflow occurs in the $T_3$ state of a 16TCNT write cycle, writing takes priority and the counter is not incremented. OVF is set to 1. The same holds for underflow. See figure 8.41. Figure 8.41 Contention between 16TCNT Write and Overflow Contention between General Register Read and Input Capture: If an input capture signal occurs during the $T_3$ state of a general register read cycle, the value before input capture is read. See figure 8.42. Figure 8.42 Contention between General Register Read and Input Capture Contention between Counter Clearing by Input Capture and Counter Increment: If an input capture signal and counter increment signal occur simultaneously, the counter is cleared according to the input capture signal. The counter is not incremented by the increment signal. The value before the counter is cleared is transferred to the general register. See figure 8.43. Figure 8.43 Contention between Counter Clearing by Input Capture and Counter Increment Contention between General Register Write and Input Capture: If an input capture signal occurs in the T<sub>3</sub> state of a general register write cycle, input capture takes priority and the write to the general register is not performed. See figure 8.44. Figure 8.44 Contention between General Register Write and Input Capture **Note on Waveform Period Setting:** When a counter is cleared by compare match, the counter is cleared in the last state at which the 16TCNT value matches the general register value, at the time when this value would normally be updated to the next count. The actual counter frequency is therefore given by the following formula: $$f = \frac{\phi}{(N+1)}$$ (f: counter frequency. $\phi$ : system clock frequency. N: value set in general register.) **Note on Writes in Synchronized Operation:** When channels are synchronized, if a 16TCNT value is modified by byte write access, all 16 bits of all synchronized counters assume the same value as the counter that was addressed. (Example) When channels 1 and 2 are synchronized • Byte write to channel 1 or byte write to channel 2 ### **16-bit timer Operating Modes** Table 8.7 (a) 16-bit timer Operating Modes (Channel 0) Register Settings **TSNC TMDR** TIOR0 **16TCR0** Synchro-Clear Clock **Operating Mode** nization **MDF** FDIR PWM IOA IOB Select Select 0 0 0 0 0 Synchronous preset SYNC0 = 1 -0\* PWM mode 0 0 PWM0 = 10 Output compare A 0 PWM0 = 0IOA2 = 00 0 Other bits unrestricted Output compare B 0 0 $\bigcirc$ IOB2 = 00 0 Other bits unrestricted 0 IOA2 = 1Input capture A PWM0 = 00 0 0 Other bits unrestricted Input capture B 0 PWM0 = 0IOB2 = 10 0 Other bits unrestricted Counter By compare CCLR1 = 0 ○ 0 0 0 clearing match/input CCLR0 = 1capture A By compare 0 0 0 CCLR1 = 1 0 match/input CCLR0 = 0capture B Syn-SYNC0 = 1 -0 0 0 CCLR1 = 1 0 chronous CCLR0 = 1clear Legend: ○ Setting available (valid). — Setting does not affect this mode. Note: \* The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited. Table 8.7 (b) 16-bit timer Operating Modes (Channel 1) | D: | _ 4 | 0 - 441 | | |------|------|---------|-----| | Keai | ster | Setti | าตร | | Operating Mode | | TSNC | | TMDI | R | TIC | DR1 | 16TCR1 | | | |----------------|----------------------------------|----------------------|-----|------|----------|----------------------------------------|----------------------------------------|------------------------|-----------------|--| | | | Synchro-<br>nization | MDF | FDIR | PWM | IOA | ЮВ | Clear<br>Select | Clock<br>Select | | | Synchro | nous preset | SYNC1 = 1 | _ | _ | 0 | 0 | 0 | 0 | 0 | | | PWM mo | ode | 0 | _ | _ | PWM1 = 1 | _ | 0* | 0 | 0 | | | Output c | ompare A | 0 | _ | _ | PWM1 = 0 | IOA2 = 0<br>Other bits<br>unrestricted | 0 | 0 | 0 | | | Output c | ompare B | 0 | _ | _ | 0 | 0 | IOB2 = 0<br>Other bits<br>unrestricted | 0 | 0 | | | Input cap | oture A | 0 | _ | _ | PWM1 = 0 | IOA2 = 1<br>Other bits<br>unrestricted | 0 | 0 | 0 | | | Input cap | oture B | 0 | _ | _ | PWM1 = 0 | 0 | IOB2 = 1<br>Other bits<br>unrestricted | 0 | 0 | | | Counter | By compare match/input capture A | 0 | _ | _ | 0 | 0 | 0 | CCLR1 = 0<br>CCLR0 = 1 | 0 | | | | By compare match/input capture B | 0 | _ | _ | 0 | 0 | 0 | CCLR1 = 1<br>CCLR0 = 0 | 0 | | | | Syn-<br>chronous<br>clear | SYNC1 = 1 | _ | _ | 0 | 0 | 0 | CCLR1 = 1<br>CCLR0 = 1 | 0 | | Legend: O Setting available (valid). — Setting does not affect this mode. Note: \* The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited. Table 8.7 (c) 16-bit timer Operating Modes (Channel 2) **Register Settings** | T | | TSNC | | TMD | R | TIC | DR2 | 16TCR2 | | | |-----------|----------------------------------|----------------------|---------|------|----------|----------------------------------------|----------------------------------------|------------------------|-----------------|--| | Operatir | ng Mode | Synchro-<br>nization | MDF | FDIR | PWM | IOA | ЮВ | Clear<br>Select | Clock<br>Select | | | Synchro | nous preset | SYNC2 = 1 | 0 | _ | 0 | 0 | 0 | 0 | 0 | | | PWM mo | ode | 0 | 0 | _ | PWM2 = 1 | _ | 0* | 0 | 0 | | | Output c | ompare A | 0 | 0 | _ | PWM2 = 0 | IOA2 = 0<br>Other bits<br>unrestricted | 0 | 0 | 0 | | | Output c | ompare B | 0 | 0 | _ | 0 | 0 | IOB2 = 0<br>Other bits<br>unrestricted | 0 | 0 | | | Input cap | oture A | 0 | 0 | _ | PWM2 = 0 | IOA2 = 1<br>Other bits<br>unrestricted | 0 | 0 | 0 | | | Input cap | oture B | 0 | 0 | _ | PWM2 = 0 | 0 | IOB2 = 1<br>Other bits<br>unrestricted | 0 | 0 | | | Counter | By compare match/input capture A | 0 | 0 | _ | 0 | 0 | 0 | CCLR1 = 0<br>CCLR0 = 1 | 0 | | | | By compare match/input capture B | 0 | 0 | _ | 0 | 0 | 0 | CCLR1 = 1<br>CCLR0 = 0 | 0 | | | | Syn-<br>chronous<br>clear | SYNC2 = 1 | 0 | _ | 0 | 0 | 0 | CCLR1 = 1<br>CCLR0 = 1 | 0 | | | Phase co | ounting | 0 | MDF = 1 | 0 | 0 | 0 | 0 | 0 | _ | | Legend: O Setting available (valid). — Setting does not affect this mode. Note: \* The input capture function cannot be used in PWM mode. If compare match A and compare match B occur simultaneously, the compare match signal is inhibited. # Section 9 8-Bit Timers ## 9.1 Overview The H8/3024 Group has a built-in 8-bit timer module with four channels (TMR0, TMR1, TMR2, and TMR3), based on 8-bit counters. Each channel has an 8-bit timer counter (8TCNT) and two 8-bit time constant registers (TCORA and TCORB) that are constantly compared with the 8TCNT value to detect compare match events. The timers can be used as multifunctional timers in a variety of applications, including the generation of a rectangular-wave output with an arbitrary duty cycle. #### 9.1.1 Features The features of the 8-bit timer module are listed below. - Selection of four clock sources - The counters can be driven by one of three internal clock signals ( $\phi/8$ , $\phi/64$ , or $\phi/8192$ ) or an external clock input (enabling use as an external event counter). - Selection of three ways to clear the counters - The counters can be cleared on compare match A or B, or input capture B. - Timer output controlled by two compare match signals - The timer output signal in each channel is controlled by two independent compare match signals, enabling the timer to generate output waveforms with an arbitrary duty cycle or PWM output. - A/D converter can be activated by a compare match - Two channels can be cascaded - Channels 0 and 1 can be operated as the upper and lower halves of a 16-bit timer (16-bit count mode). - Channels 2 and 3 can be operated as the upper and lower halves of a 16-bit timer (16-bit count mode). - Channel 1 can count channel 0 compare match events (compare match count mode). - Channel 3 can count channel 2 compare match events (compare match count mode). - Input capture function can be set - 8-bit or 16-bit input capture operation is available. • Twelve interrupt sources There are twelve interrupt sources: four compare match sources, four compare match/input capture sources, four overflow sources. Two of the compare match sources and two of the combined compare match/input capture sources each have an independent interrupt vector. The remaining compare match interrupts, combined compare match/input capture interrupts, and overflow interrupts have one interrupt vector for two sources. ### 9.1.2 Block Diagram The 8-bit timers are divided into two groups of two channels each: group 0 comprising channels 0 and 1, and group 1 comprising channels 2 and 3. Figure 9.1 shows a block diagram of 8-bit timer group 0. Figure 9.1 Block Diagram of 8-Bit Timer Unit (Two Channels: Group 0) # 9.1.3 Pin Configuration Table 9.1 summarizes the input/output pins of the 8-bit timer module. **Table 9.1** 8-Bit Timer Pins | Group | Channel | Name | Abbreviation | I/O | Function | |-------|---------|--------------------|-------------------|--------|------------------------------------------| | 0 | 0 | Timer output | TMO <sub>0</sub> | Output | Compare match output | | | | Timer clock input | TCLKC | Input | Counter external clock input | | | 1 | Timer input/output | TMIO <sub>1</sub> | I/O | Compare match output/input capture input | | | | Timer clock input | TCLKA | Input | Counter external clock input | | 1 | 2 | Timer output | TMO <sub>2</sub> | Output | Compare match output | | | | Timer clock input | TCLKD | Input | Counter external clock input | | | 3 | Timer input/output | TMIO <sub>3</sub> | I/O | Compare match output/input capture input | | | | Timer clock input | TCLKB | Input | Counter external clock input | ## 9.1.4 Register Configuration Table 9.2 summarizes the registers of the 8-bit timer module. **Table 9.2 8-Bit Timer Registers** | Channel | Address*1 | Name | Abbreviation | R/W | Initial value | |---------|-----------|---------------------------------|--------------|---------|---------------| | 0 | H'FFF80 | Timer control register 0 | 8TCR0 | R/W | H'00 | | | H'FFF82 | Timer control/status register 0 | 8TCSR0 | R/(W)*2 | H'00 | | | H'FFF84 | Time constant register A0 | TCORA0 | R/W | H'FF | | | H'FFF86 | Time constant register B0 | TCORB0 | R/W | H'FF | | | H'FFF88 | Timer counter 0 | 8TCNT0 | R/W | H'00 | | 1 | H'FFF81 | Timer control register 1 | 8TCR1 | R/W | H'00 | | | H'FFF83 | Timer control/status register 1 | 8TCSR1 | R/(W)*2 | H'00 | | | H'FFF85 | Time constant register A1 | TCORA1 | R/W | H'FF | | | H'FFF87 | Time constant register B1 | TCORB1 | R/W | H'FF | | | H'FFF89 | Timer counter 1 | 8TCNT1 | R/W | H'00 | | 2 | H'FFF90 | Timer control register 2 | 8TCR2 | R/W | H'00 | | | H'FFF92 | Timer control/status register 2 | 8TCSR2 | R/(W)*2 | H'10 | | | H'FFF94 | Time constant register A2 | TCORA2 | R/W | H'FF | | | H'FFF96 | Time constant register B2 | TCORB2 | R/W | H'FF | | | H'FFF98 | Timer counter 2 | 8TCNT2 | R/W | H'00 | | 3 | H'FFF91 | Timer control register 3 | 8TCR3 | R/W | H'00 | | | H'FFF93 | Timer control/status register 3 | 8TCSR3 | R/(W)*2 | H'00 | | | H'FFF95 | Time constant register A3 | TCORA3 | R/W | H'FF | | | H'FFF97 | Time constant register B3 | TCORB3 | R/W | H'FF | | | H'FFF99 | Timer counter 3 | 8TCNT3 | R/W | H'00 | Notes: 1. Indicates the lower 20 bits of the address in advanced mode. 2. Only 0 can be written to bits 7 to 5, to clear these flags. Each pair of registers for channel 0 and channel 1 comprises a 16-bit register with the channel 0 register as the upper 8 bits and the channel 1 register as the lower 8 bits, so they can be accessed together by word access. Similarly, each pair of registers for channel 2 and channel 3 comprises a 16-bit register with the channel 2 register as the upper 8 bits and the channel 3 register as the lower 8 bits, so they can be accessed together by word access. # 9.2 Register Descriptions ## 9.2.1 Timer Counters (8TCNT) The timer counters (8TCNT) are 8-bit readable/writable up-counters that increment on pulses generated from an internal or external clock source. The clock source is selected by clock select bits 2 to 0 (CKS2 to CKS0) in the timer control register (8TCR). The CPU can always read or write to the timer counters. The 8TCNT0 and 8TCNT1 pair, and the 8TCNT2 and 8TCNT3 pair, can each be accessed as a 16-bit register by word access. 8TCNT can be cleared by an input capture signal or compare match signal. Counter clear bits 1 and 0 (CCLR1 and CCLR0) in 8TCR select the method of clearing. When 8TCNT overflows from HFF to H'00, the overflow flag (OVF) in the timer control/status register (8TCSR) is set to 1. Each 8TCNT is initialized to H'00 by a reset and in standby mode. # 9.2.2 Time Constant Registers A (TCORA) TCORA0 to TCORA3 are 8-bit readable/writable registers. The TCORA0 and TCORA1 pair, and the TCORA2 and TCORA3 pair, can each be accessed as a 16-bit register by word access. The TCORA value is constantly compared with the 8TCNT value. When a match is detected, the corresponding compare match flag A (CMFA) is set to 1 in 8TCSR. The timer output can be freely controlled by these compare match signals and the settings of output select bits 1 and 0 (OS1, OS0) in 8TCSR. Each TCORA register is initialized to H'FF by a reset and in standby mode. ### 9.2.3 Time Constant Registers B (TCORB) | | | TCORB0 | | | | | | | | TCORB1 | | | | | | | | | |---------------|-----|--------|-----|-----|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----|-----|-----|--|--| | | | | | | | | | | | | | | | | | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Read/Write | R/W | | TCORB0 to TCORB3 are 8-bit readable/writable registers. The TCORB0 and TCORB1 pair, and the TCORB2 and TCORB3 pair, can each be accessed as a 16-bit register by word access. The TCORB value is constantly compared with the 8TCNT value. When a match is detected, the corresponding compare match flag B (CMFB) is set to 1 in 8TCSR\*. The timer output can be freely controlled by these compare match signals and the settings of output/input capture edge select bits 3 and 2 (OIS3, OIS2) in 8TCSR. When TCORB is used for input capture, it stores the 8TCNT value on detection of an external input capture signal. At this time, the CMFB flag is set to 1 in the corresponding 8TCSR register. The detected edge of the input capture signal is set in 8TCSR. Each TCORB register is initialized to H'FF by a reset and in standby mode. Note: \* When channel 1 and channel 3 are designated for TCORB input capture, the CMFB flag is not set by a channel 0 or channel 2 compare match B. ### 9.2.4 Timer Control Register (8TCR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|------|-------|-------|------|------|------| | | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W 8TCR is an 8-bit readable/writable register that selects the 8TCNT input clock, gives the 8TCNT clearing specification, and enables interrupt requests. 8TCR is initialized to H'00 by a reset and in standby mode. For the timing, see section 9.4, Operation. Bit 7—Compare Match Interrupt Enable B (CMIEB): Enables or disables the CMIB interrupt request when the CMFB flag is set to 1 in 8TCSR. | Bit 7 | | | |-------|----------------------------------------------|-----------------| | CMIEB | Description | | | 0 | CMIB interrupt requested by CMFB is disabled | (Initial value) | | 1 | CMIB interrupt requested by CMFB is enabled | | **Bit 6—Compare Match Interrupt Enable A (CMIEA):** Enables or disables the CMIA interrupt request when the CMFA flag is set to 1 in 8TCSR. | Bit 6<br>CMIEA | Description | | |----------------|----------------------------------------------|-----------------| | 0 | CMIA interrupt requested by CMFA is disabled | (Initial value) | | 1 | CMIA interrupt requested by CMFA is enabled | | Bit 5—Timer Overflow Interrupt Enable (OVIE): Enables or disables the OVI interrupt request when the OVF flag is set to 1 in 8TCSR. | Bit 5<br>OVIE | Description | | |---------------|--------------------------------------------|-----------------| | 0 | OVI interrupt requested by OVF is disabled | (Initial value) | | 1 | OVI interrupt requested by OVF is enabled | | Dit 2 Di4 A **Bits 4 and 3—Counter Clear 1 and 0 (CCLR1, CCLR0):** These bits specify the 8TCNT clearing source. Compare match A or B, or input capture B, can be selected as the clearing source. | CCLR1 | CCLR0 | Description | | |-------|-------|--------------------------------------------|-----------------| | 0 | 0 | Clearing is disabled | (Initial value) | | | 1 | Cleared by compare match A | | | 1 | 0 | Cleared by compare match B/input capture B | | | | 1 | Cleared by input capture B | | Note: When input capture B is set as the 8TCNT1 and 8TCNT3 counter clear source, 8TCNT0 and 8TCNT2 are not cleared by compare match B. Bits 2 to 0—Clock Select 2 to 0 (CSK2 to CSK0): These bits select whether the clock input to 8TCNT is an internal or external clock. Three internal clocks can be selected, all divided from the system clock ( $\phi$ ): $\phi/8$ , $\phi/64$ , and $\phi/8192$ . The rising edge of the selected internal clock triggers the count. When use of an external clock is selected, three types of count can be selected: at the rising edge, the falling edge, and both rising and falling edges. When CKS2, CKS1, CKS0 = 1, 0, 0, channels 0 and 1 and channels 2 and 3 are cascaded. The incrementing clock source is different when 8TCR0 and 8TCR2 are set, and when 8TCR1 and 8TCR3 are set. | Bit 2<br>CSK2 | Bit 1<br>CSK1 | Bit 0<br>CSK0 | Description | |---------------|---------------|---------------|-------------------------------------------------------------------------| | 0 | 0 | 0 | Clock input disabled (Initial value) | | | | 1 | Internal clock, counted on falling edge of $\phi/8$ | | | 1 | 0 | Internal clock, counted on falling edge of \$\phi\$/64 | | | | 1 | Internal clock, counted on falling edge of | | 1 | 0 | 0 | Channel 0 (16-bit count mode): Count on 8TCNT1 overflow signal*1 | | | | | Channel 1 (compare match count mode): Count on 8TCNT0 compare match A*1 | | | | | Channel 2 (16-bit count mode): Count on 8TCNT3 overflow signal*2 | | | | | Channel 3 (compare match count mode): Count on 8TCNT2 compare match A*2 | | | | 1 | External clock, counted on rising edge | | | 1 | 0 | External clock, counted on falling edge | | | | 1 | External clock, counted on both rising and falling edges | Notes: 1. If the clock input of channel 0 is the 8TCNT1 overflow signal and that of channel 1 is the 8TCNT0 compare match signal, no incrementing clock is generated. Do not use this setting. 2. If the clock input of channel 2 is the 8TCNT3 overflow signal and that of channel 3 is the 8TCNT2 compare match signal, no incrementing clock is generated. Do not use this setting. # 9.2.5 Timer Control/Status Registers (8TCSR) | 8TCSR0 | | | | | | | | | |---------------|--------|--------|--------|------|------|------|-----|-----| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CMFB | CMFA | OVF | ADTE | OIS3 | OIS2 | OS1 | OS0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/(W)* | R/(W)* | R/(W)* | R/W | R/W | R/W | R/W | R/W | | | | | | | | | | | | 8TCSR2 | | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CMFB | CMFA | OVF | _ | OIS3 | OIS2 | OS1 | OS0 | | Initial value | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Read/Write | R/(W)* | R/(W)* | R/(W)* | | R/W | R/W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | 8TCSR1, 8 | BTCSR3 | | | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | CMFB | CMFA | OVF | ICE | OIS3 | OIS2 | OS1 | OS0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/(W)* | R/(W)* | R/(W)* | R/W | R/W | R/W | R/W | R/W | Note: \* Only 0 can be written to bits 7 to 5, to clear these flags. The timer control/status registers 8TCSR are 8-bit registers that indicate compare match/input capture and overflow statuses, and control compare match output/input capture edge selection. 8TCSR2 is initialized to H'10, and 8TCSR0, 8TCSR1, and 8TCSR3 to H'00, by a reset and in standby mode. Bit 7—Compare Match/Input Capture Flag B (CMFB): Status flag that indicates the occurrence of a TCORB compare match or input capture. | Bit 7<br>CMFB | Description | | |---------------|--------------------------------------------------------------------------------------------------------------------------|---------------------| | 0 | [Clearing condition] | (Initial value) | | | Read CMFB when CMFB = 1, then write 0 in CMFB | | | 1 | [Setting conditions] | | | | <ul> <li>8TCNT = TCORB*</li> </ul> | | | | <ul> <li>The 8TCNT value is transferred to TCORB by an input<br/>TCORB functions as an input capture register</li> </ul> | capture signal when | Note: \* When bit ICE is set to 1 in 8TCSR1 and 8TCSR3, the CMFB flag is not set when 8TCNT0 = TCORB0 or 8TCNT2 = TCORB2. **Bit 6—Compare Match Flag A (CMFA):** Status flag that indicates the occurrence of a TCORA compare match. | Bit 6<br>CMFA | Description | | |---------------|--------------------------------------------------------------------|-----------------| | 0 | [Clearing condition] Read CMFA when CMFA = 1, then write 0 in CMFA | (Initial value) | | 1 | [Setting condition]<br>8TCNT = TCORA | | **Bit 5—Timer Overflow Flag (OVF):** Status flag that indicates that the 8TCNT has overflowed from H'FF to H'00. | Bit 5<br>OVF | Description | | |--------------|-----------------------------------------------------------------|-----------------| | 0 | [Clearing condition] Read OVF when OVF = 1, then write 0 in OVF | (Initial value) | | 1 | [Setting condition]<br>8TCNT overflows from H'FF to H'00 | | **Bit 4—A/D Trigger Enable (ADTE) (In 8TCSR0):** In combination with TRGE in the A/D control register (ADCR), enables or disables A/D converter start requests by compare match A or an external trigger. | TRGE* | Bit 4<br>ADTE | Description | |-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | A/D converter start requests by compare match A or external trigger pin (ADTRG) input are disabled (Initial value) | | | 1 | A/D converter start requests by compare match A or external trigger pin (ADTRG) input are disabled | | 1 | 0 | A/D converter start requests by external trigger pin (ADTRG) input are enabled, and A/D converter start requests by compare match A are disabled | | | 1 | A/D converter start requests by compare match A are enabled, and A/D converter start requests by external trigger pin (ADTRG) input are disabled | Note: \* TRGE is bit 7 of the A/D control register (ADCR). Bit 4—Reserved (In 8TCSR1): This bit is a reserved bit, but can be read and written. **Bit 4—Input Capture Enable (ICE) (In 8TCSR1 and 8TCSR3):** Selects the function of TCORB1 and TCORB3. | Bit 4<br>ICE | Description | | |--------------|-----------------------------------------------|-----------------| | 0 | TCORB1 and TCORB3 are compare match registers | (Initial value) | | 1 | TCORB1 and TCORB3 are input capture registers | | When bit ICE is set to 1 in 8TCSR1 or 8TCSR3, the operation of the TCORA and TCORB registers in channels 0 to 3 is as shown in the tables below. Table 9.3 Operation of Channels 0 and 1 when Bit ICE is Set to 1 in 8TCSR1 Register | Register | Register<br>Function | Status Flag Change | Timer Output<br>Capture Input | Interrupt Request | |----------|-------------------------|---------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------| | TCORA0 | Compare match operation | CMFA changed from 0 to 1 in 8TCSR0 by compare match | TMO <sub>0</sub> output controllable | CMIA0 interrupt request generated by compare match | | TCORB0 | Compare match operation | CMFB not changed from 0 to 1 in 8TCSR0 by compare match | No output from TMO <sub>0</sub> | CMIB0 interrupt request not generated by compare match | | TCORA1 | Compare match operation | CMFA changed from 0 to 1 in 8TCSR1 by compare match | TMIO <sub>1</sub> is dedicated input capture pin | CMIA1 interrupt request generated by compare match | | TCORB1 | Input capture operation | CMFB changed from 0 to 1 in 8TCSR1 by input capture | TMIO <sub>1</sub> is<br>dedicated input<br>capture pin | CMIB1 interrupt request generated by input capture | Table 9.4 Operation of Channels 2 and 3 when Bit ICE is Set to 1 in 8TCSR3 Register | Register | Register<br>Function | Status Flag Change | Timer Output<br>Capture Input | Interrupt Request | |----------|-------------------------|---------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------| | TCORA2 | Compare match operation | CMFA changed from 0 to 1 in 8TCSR2 by compare match | TMO <sub>2</sub> output controllable | CMIA2 interrupt request generated by compare match | | TCORB2 | Compare match operation | CMFB not changed<br>from 0 to 1 in 8TCSR2<br>by compare match | No output from TMO <sub>2</sub> | CMIB2 interrupt request not generated by compare match | | TCORA3 | Compare match operation | CMFA changed from 0 to 1 in 8TCSR3 by compare match | TMIO <sub>3</sub> is dedicated input capture pin | CMIA3 interrupt request generated by compare match | | TCORB3 | Input capture operation | CMFB changed from 0 to 1 in 8TCSR3 by input capture | TMIO <sub>3</sub> is dedicated input capture pin | CMIB3 interrupt request generated by input capture | Bits 3 and 2—Output/Input Capture Edge Select B3 and B2 (OIS3, OIS2): In combination with the ICE bit in 8TCSR1 (8TCSR3), these bits select the compare match B output level or the input capture input detected edge. The function of TCORB1 (TCORB3) depends on the setting of bit 4 of 8TCSR1 (8TCSR3). | ICE Bit in<br>8TCSR1<br>(8TCSR3) | Bit 3<br>OIS3 | Bit 2<br>OIS2 | Description | |----------------------------------|---------------|---------------|----------------------------------------------------------------| | 0 | 0 | 0 | No change when compare match B occurs (Initial value) | | | | 1 | 0 is output when compare match B occurs | | | 1 | 0 | 1 is output when compare match B occurs | | | | 1 | Output is inverted when compare match B occurs (toggle output) | | 1 | 0 | 0 | TCORB input capture on rising edge | | | | 1 | TCORB input capture on falling edge | | | 1 | 0 | TCORB input capture on both rising and falling edges | | | | 1 | - | - When the compare match register function is used, the timer output priority order is: toggle output > 1 output > 0 output. - If compare match A and B occur simultaneously, the output changes in accordance with the higher-priority compare match. - When bits OIS3, OIS2, OS1, and OS0 are all cleared to 0, timer output is disabled. **Bits 1 and 0—Output Select A1 and A0 (OS1, OS0):** These bits select the compare match A output level. | Bit 1<br>OS1 | Bit 0<br>OS0 | Description | | |--------------|--------------|----------------------------------------------------------------|-----------------| | 0 | 0 | No change when compare match A occurs | (Initial value) | | | 1 | 0 is output when compare match A occurs | | | 1 | 0 | 1 is output when compare match A occurs | | | | 1 | Output is inverted when compare match A occurs (toggle output) | ) | - When the compare match register function is used, the timer output priority order is: toggle output > 1 output > 0 output. - If compare match A and B occur simultaneously, the output changes in accordance with the higher-priority compare match. - When bits OIS3, OIS2, OS1, and OS0 are all cleared to 0, timer output is disabled. ## 9.3 CPU Interface ## 9.3.1 8-Bit Registers 8TCNT, TCORA, TCORB, 8TCR, and 8TCSR are 8-bit registers. These registers are connected to the CPU by an internal 16-bit data bus and can be read and written a word at a time or a byte at a time. Figures 9.2 and 9.3 show the operation in word read and write accesses to 8TCNT. Figures 9.4 to 9.7 show the operation in byte read and write accesses to 8TCNT0 and 8TCNT1. Figure 9.2 8TCNT Access Operation (CPU Writes to 8TCNT, Word) Figure 9.3 8TCNT Access Operation (CPU Reads 8TCNT, Word) Figure 9.4 8TCNT0 Access Operation (CPU Writes to 8TCNT0, Upper Byte) Figure 9.5 8TCNT1 Access Operation (CPU Writes to 8TCNT1, Lower Byte) Figure 9.6 8TCNT0 Access Operation (CPU Reads 8TCNT0, Upper Byte) Figure 9.7 8TCNT1 Access Operation (CPU Reads 8TCNT1, Lower Byte) ## 9.4 Operation ## 9.4.1 8TCNT Count Timing 8TCNT is incremented by input clock pulses (either internal or external). **Internal Clock:** Three different internal clock signals ( $\phi/8$ , $\phi/64$ , or $\phi/8192$ ) divided from the system clock ( $\phi$ ) can be selected, by setting bits CKS2 to CKS0 in 8TCR. Figure 9.8 shows the count timing. Figure 9.8 Count Timing for Internal Clock Input **External Clock:** Three incrementation methods can be selected by setting bits CKS2 to CKS0 in 8TCR: on the rising edge, the falling edge, and both rising and falling edges. The pulse width of the external clock signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected. Shorter pulses will not be counted correctly. Figure 9.9 shows the timing for incrementation on both edges of the external clock signal. Figure 9.9 Count Timing for External Clock Input (Both-Edge Detection) ## 9.4.2 Compare Match Timing **Timer Output Timing:** When compare match A or B occurs, the timer output is as specified by the OIS3, OIS2, OS1, and OS0 bits in 8TCSR (unchanged, 0 output, 1 output, or toggle output). Figure 9.10 shows the timing when the output is set to toggle on compare match A. Figure 9.10 Timing of Timer Output **Clear by Compare Match:** Depending on the setting of the CCLR1 and CCLR0 bits in 8TCR, 8TCNT can be cleared when compare match A or B occurs, Figure 9.11 shows the timing of this operation. Figure 9.11 Timing of Clear by Compare Match **Clear by Input Capture:** Depending on the setting of the CCLR1 and CCLR0 bits in 8TCR, 8TCNT can be cleared when input capture B occurs. Figure 9.12 shows the timing of this operation. Figure 9.12 Timing of Clear by Input Capture ## 9.4.3 Input Capture Signal Timing Input capture on the rising edge, falling edge, or both edges can be selected by settings in 8TCSR. Figure 9.13 shows the timing when the rising edge is selected. The pulse width of the input capture input signal must be at least 1.5 system clocks when a single edge is selected, and at least 2.5 system clocks when both edges are selected. Figure 9.13 Timing of Input Capture Input Signal ## 9.4.4 Timing of Status Flag Setting **Timing of CMFA/CMFB Flag Setting when Compare Match Occurs:** The CMFA and CMFB flags in 8TCSR are set to 1 by the compare match signal output when the TCORA or TCORB and 8TCNT values match. The compare match signal is generated in the last state of the match (when the matched 8TCNT count value is updated). Therefore, after the 8TCNT and TCORA or TCORB values match, the compare match signal is not generated until an incrementing clock pulse signal is generated. Figure 9.14 shows the timing in this case. Figure 9.14 CMF Flag Setting Timing when Compare Match Occurs **Timing of CMFB Flag Setting when Input Capture Occurs:** On generation of an input capture signal, the CMFB flag is set to 1 and at the same time the 8TCNT value is transferred to TCORB. Figure 9.15 shows the timing in this case. Figure 9.15 CMFB Flag Setting Timing when Input Capture Occurs **Timing of Overflow Flag (OVF) Setting:** The OVF flag in 8TCSR is set to 1 by the overflow signal generated when 8TCNT overflows (from H'FF to H'00). Figure 9.16 shows the timing in this case. Figure 9.16 Timing of OVF Setting #### 9.4.5 Operation with Cascaded Connection If bits CKS2 to CKS0 are set to (100) in either 8TCR0 or 8TCR1, the 8-bit timers of channels 0 and 1 are cascaded. With this configuration, the two timers can be used as a single 16-bit timer (16-bit timer mode), or channel 0 8-bit timer compare matches can be counted in channel 1 (compare match count mode). Similarly, if bits CKS2 to CKS0 are set to (100) in either 8TCR2 or 8TCR3, the 8-bit timers of channels 2 and 3 are cascaded. With this configuration, the two timers can be used as a single 16-bit timer (16-bit timer mode), or channel 2 8-bit timer compare matches can be counted in channel 3 (compare match count mode). In this case, the timer operates as below. #### 16-Bit Count Mode #### Channels 0 and 1: When bits CKS2 to CKS0 are set to (100) in 8TCR0, the timer functions as a single 16-bit timer with channel 0 occupying the upper 8 bits and channel 1 occupying the lower 8 bits. - Setting when Compare Match Occurs - The CMFA or CMFB flag is set to 1 in 8TCSR0 when a 16-bit compare match occurs. - The CMFA or CMFB flag is set to 1 in 8TCSR1 when a lower 8-bit compare match occurs. - TMO<sub>0</sub> pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR0 is in accordance with the 16-bit compare match conditions. - TMIO<sub>1</sub> pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR1 is in accordance with the lower 8-bit compare match conditions. - Setting when Input Capture Occurs - The CMFB flag is set to 1 in 8TCSR0 and 8TCSR1 when the ICE bit is 1 in TCSR1 and input capture occurs. - TMIO<sub>1</sub> pin input capture input signal edge detection is selected by bits OIS3 and OIS2 in 8TCSR0. - Counter Clear Specification - If counter clear on compare match or input capture has been selected by the CCLR1 and CCLR0 bits in 8TCR0, the 16-bit counter (both 8TCNT0 and 8TCNT1) is cleared. - The settings of the CCLR1 and CCLR0 bits in 8TCR1 are ignored. The lower 8 bits cannot be cleared independently. - OVF Flag Operation - The OVF flag is set to 1 in 8TCSR0 when the 16-bit counter (8TCNT0 and 8TCNT1) overflows (from H'FFFF to H'0000). - The OVF flag is set to 1 in 8TCSR1 when the 8-bit counter (8TCNT1) overflows (from H'FF to H'00). #### • Channels 2 and 3: When bits CKS2 to CKS0 are set to (100) in 8TCR2, the timer functions as a single 16-bit timer with channel 2 occupying the upper 8 bits and channel 3 occupying the lower 8 bits. - Setting when Compare Match Occurs - The CMFA or CMFB flag is set to 1 in 8TCSR2 when a 16-bit compare match occurs. - The CMFA or CMFB flag is set to 1 in 8TCSR3 when a lower 8-bit compare match occurs. - TMO<sub>2</sub> pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR2 is in accordance with the 16-bit compare match conditions. - TMIO<sub>3</sub> pin output control by bits OIS3, OIS2, OS1, and OS0 in 8TCSR3 is in accordance with the lower 8-bit compare match conditions. #### — Setting when Input Capture Occurs - The CMFB flag is set to 1 in 8TCSR2 and 8TCSR3 when the ICE bit is 1 in TCSR3 and input capture occurs. - TMIO<sub>3</sub> pin input capture input signal edge detection is selected by bits OIS3 and OIS2 in 8TCSR2. #### — Counter Clear Specification - If counter clear on compare match has been selected by the CCLR1 and CCLR0 bits in 8TCR2, the 16-bit counter (both 8TCNT2 and 8TCNT3) is cleared. - The settings of the CCLR1 and CCLR0 bits in 8TCR3 are ignored. The lower 8 bits cannot be cleared independently. ## — OVF Flag Operation - The OVF flag is set to 1 in 8TCSR2 when the 16-bit counter (8TCNT2 and 8TCNT3) overflows (from H'FFFF to H'0000). - The OVF flag is set to 1 in 8TCSR3 when the 8-bit counter (8TCNT3) overflows (from H'FF to H'00). #### **Compare Match Count Mode** Channels 0 and 1: When bits CKS2 to CKS0 are set to (100) in 8TCR1, 8TCNT1 counts channel 0 compare match A events. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR1, the compare match register function of TCORB0 in channel 0 cannot be used. Channels 2 and 3: When bits CKS2 to CKS0 are set to (100) in 8TCR3, 8TCNT3 counts channel 2 compare match A events. CMF flag setting, interrupt generation, TMO pin output, counter clearing, and so on, is in accordance with the settings for each channel. Note: When bit ICE = 1 in 8TCSR3, the compare match register function of TCORB2 in channel 2 cannot be used. #### Caution Do not set 16-bit counter mode and compare match count mode simultaneously within the same group, as the 8TCNT input clock will not be generated and the counters will not operate. ## 9.4.6 Input Capture Setting The 8TCNT value can be transferred to TCORB on detection of an input edge on the input capture/output compare pin (TMIO<sub>1</sub> or TMIO<sub>3</sub>). Rising edge, falling edge, or both edge detection can be selected. In 16-bit count mode, 16-bit input capture can be used. ## **Setting Input Capture Operation in 8-Bit Timer Mode (Normal Operation)** #### • Channel 1: - Set TCORB1 as an 8-bit input capture register with the ICE bit in 8TCSR1. - Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO<sub>1</sub>) with bits OIS3 and OIS2 in 8TCSR1. - Select the input clock with bits CKS2 to CKS0 in 8TCR1, and start the 8TCNT count. #### • Channel 3: - Set TCORB3 as an 8-bit input capture register with the ICE bit in 8TCSR3. - Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO<sub>3</sub>) with bits OIS3 and OIS2 in 8TCSR3. - Select the input clock with bits CKS2 to CKS0 in 8TCR3, and start the 8TCNT count. Note: When TCORB1 in channel 1 is used for input capture, TCORB0 in channel 0 cannot be used as a compare match register. Similarly, when TCORB3 in channel 3 is used for input capture, TCORB2 in channel 2 cannot be used as a compare match register. ## **Setting Input Capture Operation in 16-Bit Count Mode** #### • Channels 0 and 1: - In 16-bit count mode, TCORB0 and TCORB1 function as a 16-bit input capture register when the ICE bit is set to 1 in 8TCSR1. - Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO<sub>1</sub>) with bits OIS3 and OIS2 in 8TCSR0. (In 16-bit count mode, the settings of bits OIS3 and OIS2 in 8TCSR1 are ignored.) - Select the input clock with bits CKS2 to CKS0 in 8TCR1, and start the 8TCNT count. #### Channels 2 and 3: - In 16-bit count mode, TCORB2 and TCORB3 function as a 16-bit input capture register when the ICE bit is set to 1 in 8TCSR3. - Select rising edge, falling edge, or both edges as the input edge(s) for the input capture signal (TMIO<sub>3</sub>) with bits OIS3 and OIS2 in 8TCSR2. (In 16-bit count mode, the settings of bits OIS3 and OIS2 in 8TCSR3 are ignored.) - Select the input clock with bits CKS2 to CKS0 in 8TCR3, and start the 8TCNT count. ## 9.5 Interrupt ## 9.5.1 Interrupt Sources The 8-bit timer unit can generate three types of interrupt: compare match A and B (CMIA and CMIB) and overflow (TOVI). Table 9.5 shows the interrupt sources and their priority order. Each interrupt source is enabled or disabled by the corresponding interrupt enable bit in 8TCR. A separate interrupt request signal is sent to the interrupt controller by each interrupt source. Table 9.5 Types of 8-Bit Timer Interrupt Sources and Priority Order | Interrupt Source | Description | Priority | | |------------------|-------------------|----------|--| | CMIA | Interrupt by CMFA | High | | | CMIB | Interrupt by CMFB | <b></b> | | | TOVI | Interrupt by OVF | Low | | For compare match interrupts CMIA1/CMIB1 and CMIA3/CMIB3 andg the overflow interrupts (TOVI0/TOVI1 and TOVI2/TOVI3), one vector is shared by two interrupts. Table 9.6 lists the interrupt sources. **Table 9.6 8-Bit Timer Interrupt Sources** | Channel | Interrupt Source | Description | |---------|------------------|-------------------------------------------------------------| | 0 | CMIA0 | TCORA0 compare match | | | CMIB0 | TCORB0 compare match/input capture | | 1 | CMIA1/CMIB1 | TCORA1 compare match, or TCORB1 compare match/input capture | | 0, 1 | TOVI0/TOVI1 | Counter 0 or counter 1 overflow | | 2 | CMIA2 | TCORA2 compare match | | | CMIB2 | TCORB2 compare match/input capture | | 3 | CMIA3/CMIB3 | TCORA3 compare match, or TCORB3 compare match/input capture | | 2, 3 | TOVI2/TOVI3 | Counter 2 or counter 3 overflow | #### 9.5.2 A/D Converter Activation The A/D converter can only be activated by channel 0 compare match A. If the ADTE bit setting is 1 when the CMFA flag in 8TCSR0 is set to 1 by generation of channel 0 compare match A, an A/D conversion start request will be issued to the A/D converter. If the TRGE bit in ADCR is 1 at this time, the A/D converter will be started. If the ADTE bit in 8TCSR0 is 1, A/D converter external trigger pin (ADTRG) input is disabled. ## 9.6 8-Bit Timer Application Example Figure 9.17 shows how the 8-bit timer module can be used to output pulses with any desired duty cycle. The settings for this example are as follows: - Clear the CCLR1 bit to 0 and set the CCLR0 bit to 1 in 8TCR so that 8TCNT is cleared by a TCORA compare match. - Set bits OIS3, OIS2, OS1, and OS0 to (0110) in 8TCSR so that 1 is output on a TCORA compare match and 0 is output on a TCORB compare match. The above settings enable a waveform with the cycle determined by TCORA and the pulse width detected by TCORB to be output without software intervention. Figure 9.17 Example of Pulse Output ## 9.7 Usage Notes Note that the following kinds of contention can occur in 8-bit timer operation. ## 9.7.1 Contention between 8TCNT Write and Clear If a timer counter clear signal occurs in the $T_3$ state of a 8TCNT write cycle, clearing of the counter takes priority and the write is not performed. Figure 9.18 shows the timing in this case. Figure 9.18 Contention between 8TCNT Write and Clear ## 9.7.2 Contention between 8TCNT Write and Increment If an increment pulse occurs in the $T_3$ state of a 8TCNT write cycle, writing takes priority and 8TCNT is not incremented. Figure 9.19 shows the timing in this case. Figure 9.19 Contention between 8TCNT Write and Increment ## 9.7.3 Contention between TCOR Write and Compare Match If a compare match occurs in the T<sub>3</sub> state of a TCOR write cycle, writing takes priority and the compare match signal is inhibited. Figure 9.20 shows the timing in this case. Figure 9.20 Contention between TCOR Write and Compare Match ## 9.7.4 Contention between TCOR Read and Input Capture If an input capture signal occurs in the $T_3$ state of a TCOR read cycle, the value before input capture is read. Figure 9.21 shows the timing in this case. Figure 9.21 Contention between TCOR Read and Input Capture ## 9.7.5 Contention between Counter Clearing by Input Capture and Counter Increment If an input capture signal and counter increment signal occur simultaneously, counter clearing by the input capture signal takes priority and the counter is not incremented. The value before the counter is cleared is transferred to TCORB. Figure 9.22 shows the timing in this case. Figure 9.22 Contention between Counter Clearing by Input Capture and Counter Increment ## 9.7.6 Contention between TCOR Write and Input Capture If an input capture signal occurs in the $T_3$ state of a TCOR write cycle, input capture takes priority and the write to TCOR is not performed. Figure 9.23 shows the timing in this case. Figure 9.23 Contention between TCOR Write and Input Capture # 9.7.7 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode (Cascaded Connection) If an increment pulse occurs in the $T_3$ state of an 8TCNT byte write cycle in 16-bit count mode, the counter write takes priority and the byte data for which the write was performed is not incremented. The byte data for which a write was not performed is incremented. Figure 9.24 shows the timing when an increment pulse occurs in the $T_2$ state of a byte write to 8TCNT (upper byte). If an increment pulse occurs in the $T_2$ state, on the other hand, the increment takes priority. Figure 9.24 Contention between 8TCNT Byte Write and Increment in 16-Bit Count Mode #### 9.7.8 Contention between Compare Matches A and B If compare matches A and B occur at the same time, the 8-bit timer operates according to the relative priority of the output states set for compare match A and compare match B, as shown in Table 9.7. **Table 9.7** Timer Output Priority Order | Output Setting | Priority | | |----------------|----------|--| | Toggle output | High | | | 1 output | <u> </u> | | | 0 output | | | | No change | Low | | #### 9.7.9 8TCNT Operation and Internal Clock Source Switchover Switching internal clock sources may cause 8TCNT to increment, depending on the switchover timing. Table 9.8 shows the relation between the time of the switchover (by writing to bits CKS1 and CKS0) and the operation of 8TCNT. The 8TCNT input clock is generated from the internal clock source by detecting the rising edge of the internal clock. If a switchover is made from a low clock source to a high clock source, as in case No. 3 in Table 9.8, the switchover will be regarded as a falling edge, a 8TCNT clock pulse will be generated, and 8TCNT will be incremented. 8TCNT may also be incremented when switching between internal and external clocks. **Table 9.8** Internal Clock Switchover and 8TCNT Operation CKS1 and CKS0 Write **8TCNT Operation** No. **Timing** High → high switchover\*1 1 Old clock source New clock source 8TCNT clock 8TCNT Ν N+1 CKS bits rewritten High → low switchover\*2 2 Old clock source New clock source 8TCNT clock 8TCNT Ν N+1 N+2 CKS bits rewritten Low → high switchover\*3 3 Old clock source New clock source 8TCNT clock 8TCNT Ν N+1 N+2 CKS bits rewritten | No. | CKS1 and CKS0 Write<br>Timing | 8TCNT Operation | |-----|-------------------------------|--------------------| | 4 | Low → low switchover*4 | Old clock source | | | | New clock source | | | | 8TCNT clock | | | | 8TCNT N N+1 N+2 | | | | CKS bits rewritten | - Notes: 1. Including switchovers from the high level to the halted state, and from the halted state to the high level. - 2. Including switchover from the halted state to the low level. - 3. Including switchover from the low level to the halted state. - 4. The switchover is regarded as a rising edge, causing 8TCNT to increment. ## Section 10 Programmable Timing Pattern Controller (TPC) ## 10.1 Overview The H8/3024 Group has a built-in programmable timing pattern controller (TPC) that provides pulse outputs by using the 16-bit timer as a time base. The TPC pulse outputs are divided into 4-bit groups (group 3 to group 0) that can operate simultaneously and independently. #### 10.1.1 Features TPC features are listed below. - 16-bit output data Maximum 16-bit data can be output. TPC output can be enabled on a bit-by-bit basis. - Four output groups Output trigger signals can be selected in 4-bit groups to provide up to four different 4-bit outputs. - Selectable output trigger signals - Output trigger signals can be selected for each group from the compare match signals of three 16-bit timer channels. - Non-overlap mode A non-overlap margin can be provided between pulse outputs. #### 10.1.2 Block Diagram Figure 10.1 shows a block diagram of the TPC. Figure 10.1 TPC Block Diagram ## 10.1.3 Pin Configuration Table 10.1 summarizes the TPC output pins. Table 10.1 TPC Pins | Name | ame Symbol I/O | | Function | |---------------|------------------|--------|----------------------| | TPC output 0 | TP <sub>0</sub> | Output | Group 0 pulse output | | TPC output 1 | TP <sub>1</sub> | Output | | | TPC output 2 | TP <sub>2</sub> | Output | | | TPC output 3 | TP <sub>3</sub> | Output | | | TPC output 4 | TP <sub>4</sub> | Output | Group 1 pulse output | | TPC output 5 | TP <sub>5</sub> | Output | | | TPC output 6 | TP <sub>6</sub> | Output | | | TPC output 7 | TP <sub>7</sub> | Output | | | TPC output 8 | TP <sub>8</sub> | Output | Group 2 pulse output | | TPC output 9 | TP <sub>9</sub> | Output | | | TPC output 10 | TP <sub>10</sub> | Output | | | TPC output 11 | TP <sub>11</sub> | Output | | | TPC output 12 | TP <sub>12</sub> | Output | Group 3 pulse output | | TPC output 13 | TP <sub>13</sub> | Output | | | TPC output 14 | TP <sub>14</sub> | Output | | | TPC output 15 | TP <sub>15</sub> | Output | | | - | | | | #### 10.1.4 Register Configuration Table 10.2 summarizes the TPC registers. Table 10.2 TPC Registers | Address*1 | Name | Abbreviation | R/W | Initial Value | |-----------------------|--------------------------------|--------------|---------|---------------| | H'EE009 | Port A data direction register | PADDR | W | H'00 | | H'FFFD9 | Port A data register | PADR | R/(W)*2 | H'00 | | H'EE00A | Port B data direction register | PBDDR | W | H'00 | | H'FFFDA | Port B data register | PBDR | R/(W)*2 | H'00 | | H'FFFA0 | TPC output mode register | TPMR | R/W | H'F0 | | H'FFFA1 | TPC output control register | TPCR | R/W | H'FF | | H'FFFA2 | Next data enable register B | NDERB | R/W | H'00 | | H'FFFA3 | Next data enable register A | NDERA | R/W | H'00 | | H'FFFA5/<br>H'FFFA7*3 | Next data register A | NDRA | R/W | H'00 | | H'FFFA4/<br>H'FFFA6*3 | Next data register B | NDRB | R/W | H'00 | Notes: 1. Lower 20 bits of the address in advanced mode. - 2. Bits used for TPC output cannot be written. - 3. The NDRA address is H'FFFA5 when the same output trigger is selected for TPC output groups 0 and 1 by settings in TPCR. When the output triggers are different, the NDRA address is H'FFFA7 for group 0 and H'FFFA5 for group 1. Similarly, the address of NDRB is H'FFFA4 when the same output trigger is selected for TPC output groups 2 and 3 by settings in TPCR. When the output triggers are different, the NDRB address is H'FFFA6 for group 2 and H'FFFA4 for group 3. ## 10.2 Register Descriptions ## 10.2.1 Port A Data Direction Register (PADDR) PADDR is an 8-bit write-only register that selects input or output for each pin in port A. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | | PA <sub>7</sub> DDR | PA <sub>6</sub> DDR | PA <sub>5</sub> DDR | PA <sub>4</sub> DDR | PA <sub>3</sub> DDR | PA <sub>2</sub> DDR | PA <sub>1</sub> DDR | PA <sub>0</sub> DDR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | | | | | | l | | | | Port A data direction 7 to 0 These bits select input or output for port A pins Port A is multiplexed with pins TP<sub>7</sub> to TP<sub>0</sub>. Bits corresponding to pins used for TPC output must be set to 1. For further information about PADDR, see section 7.11, Port A. ## 10.2.2 Port A Data Register (PADR) PADR is an 8-bit readable/writable register that stores TPC output data for groups 0 and 1, when these TPC output groups are used. Port A data 7 to 0 These bits store output data for TPC output groups 0 and 1 Note: \* Bits selected for TPC output by NDERA settings become read-only bits. For further information about PADR, see section 7.11, Port A. #### 10.2.3 Port B Data Direction Register (PBDDR) PBDDR is an 8-bit write-only register that selects input or output for each pin in port B. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------| | | PB <sub>7</sub> DDR | PB <sub>6</sub> DDR | PB <sub>5</sub> DDR | PB <sub>4</sub> DDR | PB <sub>3</sub> DDR | PB <sub>2</sub> DDR | PB₁DDR | PB <sub>0</sub> DDR | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | W | W | W | W | W | W | W | W | | | | | | | | | | | Port B data direction 7 to 0 These bits select input or output for port B pins Port B is multiplexed with pins TP<sub>15</sub> to TP<sub>8</sub>. Bits corresponding to pins used for TPC output must be set to 1. For further information about PBDDR, see section 7.12, Port B. #### Port B Data Register (PBDR) 10.2.4 PBDR is an 8-bit readable/writable register that stores TPC output data for groups 2 and 3, when these TPC output groups are used. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | | PB <sub>7</sub> | PB <sub>6</sub> | PB <sub>5</sub> | PB <sub>4</sub> | PB <sub>3</sub> | PB <sub>2</sub> | PB <sub>1</sub> | PB <sub>0</sub> | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/(W)* | | | | | | | | | | Port B data 7 to 0 These bits store output data for TPC output groups 2 and 3 Note: \* Bits selected for TPC output by NDERB settings become read-only bits. For further information about PBDR, see section 7.12, Port B. #### 10.2.5 Next Data Register A (NDRA) NDRA is an 8-bit readable/writable register that stores the next output data for TPC output groups 1 and 0 (pins $TP_7$ to $TP_0$ ). During TPC output, when an 16-bit timer compare match event specified in TPCR occurs, NDRA contents are transferred to the corresponding bits in PADR. The address of NDRA differs depending on whether TPC output groups 0 and 1 have the same output trigger or different output triggers. NDRA is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Same Trigger for TPC Output Groups 0 and 1:** If TPC output groups 0 and 1 are triggered by the same compare match event, the NDRA address is HFFFA5. The upper 4 bits belong to group 1 and the lower 4 bits to group 0. Address HFFFA7 consists entirely of reserved bits that cannot be modified and always read 1. #### Address H'FFFA5 #### Address H'FFFA7 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | | | | | | Reserved bits **Different Triggers for TPC Output Groups 0 and 1:** If TPC output groups 0 and 1 are triggered by different compare match events, the address of the upper 4 bits of NDRA (group 1) is H'FFFA5 and the address of the lower 4 bits (group 0) is H'FFFA7. Bits 3 to 0 of address H'FFFA5 and bits 7 to 4 of address H'FFFA7 are reserved bits that cannot be modified and always read 1. #### Address H'FFFA5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------------------------------------------------------------------------------------------|------|------|------|------|---|---|---|---|--|--| | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | | _ | | | | Initial value | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | Read/Write | R/W | R/W | R/W | R/W | | _ | _ | | | | | Next data 7 to 4 Reserved bits These bits store the next output data for TPC output group 1 | | | | | | | | | | | #### Address H'FFFA7 data for TPC output group 0 Rev. 2.00 Sep 20, 2005 page 318 of 800 REJ09B0260-0200 #### 10.2.6 Next Data Register B (NDRB) NDRB is an 8-bit readable/writable register that stores the next output data for TPC output groups 3 and 2 (pins TP<sub>15</sub> to TP<sub>8</sub>). During TPC output, when an 16-bit timer compare match event specified in TPCR occurs, NDRB contents are transferred to the corresponding bits in PBDR. The address of NDRB differs depending on whether TPC output groups 2 and 3 have the same output trigger or different output triggers. NDRB is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Same Trigger for TPC Output Groups 2 and 3:** If TPC output groups 2 and 3 are triggered by the same compare match event, the NDRB address is H'FFFA4. The upper 4 bits belong to group 3 and the lower 4 bits to group 2. Address H'FFFA6 consists entirely of reserved bits that cannot be modified and always read 1. #### Address H'FFFA4 #### Address H'FFFA6 Reserved bits **Different Triggers for TPC Output Groups 2 and 3:** If TPC output groups 2 and 3 are triggered by different compare match events, the address of the upper 4 bits of NDRB (group 3) is H'FFFA4 and the address of the lower 4 bits (group 2) is H'FFFA6. Bits 3 to 0 of address H'FFFA4 and bits 7 to 4 of address H'FFFA6 are reserved bits that cannot be modified and always read 1. #### Address H'FFFA4 #### Address H'FFFA6 These bits store the next output data for TPC output group 2 #### 10.2.7 Next Data Enable Register A (NDERA) NDERA is an 8-bit readable/writable register that enables or disables TPC output groups 1 and 0 ( $TP_7$ to $TP_0$ ) on a bit-by-bit basis. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-------|-------|-------|-------|-------|-------|-------|-------| | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Next data enable 7 to 0 These bits enable or disable TPC output groups 1 and 0 If a bit is enabled for TPC output by NDERA, then when the 16-bit timer compare match event selected in the TPC output control register (TPCR) occurs, the NDRA value is automatically transferred to the corresponding PADR bit, updating the output value. If TPC output is disabled, the bit value is not transferred from NDRA to PADR and the output value does not change. NDERA is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 0—Next Data Enable 7 to 0 (NDER7 to NDER0):** These bits enable or disable TPC output groups 1 and 0 (TP<sub>7</sub> to TP<sub>0</sub>) on a bit-by-bit basis. | Bits 7 to 0<br>NDER7 to NDER0 | Description | | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|--|--|--| | 0 | TPC outputs TP $_7$ to TP $_0$ are disabled (NDR7 to NDR0 are not transferred to PA $_7$ to PA $_0$ ) | (Initial value) | | | | | 1 | TPC outputs TP $_7$ to TP $_0$ are enabled (NDR7 to NDR0 are transferred to PA $_7$ to PA $_0$ ) | | | | | #### 10.2.8 Next Data Enable Register B (NDERB) NDERB is an 8-bit readable/writable register that enables or disables TPC output groups 3 and 2 ( $TP_{15}$ to $TP_8$ ) on a bit-by-bit basis. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------|--------|--------|--------|--------|--------|-------|-------| | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | Next data enable 15 to 8 These bits enable or disable TPC output groups 3 and 2 If a bit is enabled for TPC output by NDERB, then when the 16-bit timer compare match event selected in the TPC output control register (TPCR) occurs, the NDRB value is automatically transferred to the corresponding PBDR bit, updating the output value. If TPC output is disabled, the bit value is not transferred from NDRB to PBDR and the output value does not change. NDERB is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 0—Next Data Enable 15 to 8 (NDER15 to NDER8):** These bits enable or disable TPC output groups 3 and 2 (TP<sub>15</sub> to TP<sub>8</sub>) on a bit-by-bit basis. | Bits 7 to 0<br>NDER15 to NDER8 | Description | | |--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | TPC outputs TP <sub>15</sub> to TP <sub>8</sub> are disabled (NDR15 to NDR8 are not transferred to PB <sub>7</sub> to PB <sub>0</sub> ) | (Initial value) | | 1 | TPC outputs TP <sub>15</sub> to TP <sub>8</sub> are enabled (NDR15 to NDR8 are transferred to PB <sub>7</sub> to PB <sub>0</sub> ) | | #### 10.2.9 TPC Output Control Register (TPCR) TPCR is an 8-bit readable/writable register that selects output trigger signals for TPC outputs on a group-by-group basis. TPCR is initialized to HFF by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 and 6—Group 3 Compare Match Select 1 and 0 (G3CMS1, G3CMS0): These bits select the compare match event that triggers TPC output group 3 ( $TP_{15}$ to $TP_{12}$ ). | Bit 7 | Bit 6 | | | | | | |--------|--------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | G3CMS1 | G3CMS0 | Description | | | | | | 0 | 0 | TPC output group 3 (TP $_{15}$ to TP $_{12}$ ) is triggered by compare match in 16-bit timer channel 0 | | | | | | | 1 | TPC output group 3 (TP $_{15}$ to TP $_{12}$ ) is triggered by compare match in 16-bit timer channel 1 | | | | | | 1 | 0 | TPC output group 3 (TP $_{15}$ to TP $_{12}$ ) is triggered by compare match in 16-bit timer channel 2 | | | | | | | 1 | TPC output group 3 (TP <sub>15</sub> to TP <sub>12</sub> ) is triggered by compare match in 16-bit timer channel 2 (Initial value) | | | | | Bits 5 and 4—Group 2 Compare Match Select 1 and 0 (G2CMS1, G2CMS0): These bits select the compare match event that triggers TPC output group 2 ( $TP_{11}$ to $TP_8$ ). | Bit 5<br>G2CMS1 | Bit 4<br>G2CMS0 | Description | |-----------------|-----------------|-------------------------------------------------------------------------------------------------------------------| | 0 | 0 | TPC output group 2 ( $TP_{11}$ to $TP_8$ ) is triggered by compare match in 16-bit timer channel 0 | | | 1 | TPC output group 2 (TP <sub>11</sub> to TP <sub>8</sub> ) is triggered by compare match in 16-bit timer channel 1 | | 1 | 0 | TPC output group 2 (TP <sub>11</sub> to TP <sub>8</sub> ) is triggered by compare match in 16-bit timer channel 2 | | | 1 | TPC output group 2 (TP <sub>11</sub> to TP <sub>8</sub> ) is triggered by compare match in 16-bit timer channel 2 | Bits 3 and 2—Group 1 Compare Match Select 1 and 0 (G1CMS1, G1CMS0): These bits select the compare match event that triggers TPC output group 1 ( $TP_7$ to $TP_4$ ). | Bit 3 | Bit 2 | | |--------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | G1CMS1 | G1CMS0 | Description | | 0 | TPC output group 1 (TP <sub>7</sub> to TP <sub>4</sub> ) is triggered by compare match in 16-bit timer channel 0 | | | | 1 | TPC output group 1 (TP <sub>7</sub> to TP <sub>4</sub> ) is triggered by compare match in 16-bit timer channel 1 | | 1 | 0 | TPC output group 1 (TP <sub>7</sub> to TP <sub>4</sub> ) is triggered by compare match in 16-bit timer channel 2 | | | 1 | TPC output group 1 (TP <sub>7</sub> to TP <sub>4</sub> ) is triggered by compare match in 16-bit timer channel 2 (Initial value) | Bits 1 and 0—Group 0 Compare Match Select 1 and 0 (G0CMS1, G0CMS0): These bits select the compare match event that triggers TPC output group 0 ( $TP_3$ to $TP_0$ ). | Bit 1<br>G0CMS1 | Bit 0<br>G0CMS0 | Description | | |-----------------|-----------------|------------------------------------------------------------------------------------------------------------------|-----| | 0 | 0 | TPC output group 0 (TP $_3$ to TP $_0$ ) is triggered by compare match in 16-b timer channel 0 | it | | | 1 | TPC output group 0 (TP $_3$ to TP $_0$ ) is triggered by compare match in 16-b timer channel 1 | it | | 1 | 0 | TPC output group 0 ( $TP_3$ to $TP_0$ ) is triggered by compare match in 16-b timer channel 2 | it | | | 1 | TPC output group 0 (TP <sub>3</sub> to TP <sub>0</sub> ) is triggered by compare match in 16-bit timer channel 2 | ue) | #### 10.2.10 TPC Output Mode Register (TPMR) TPMR is an 8-bit readable/writable register that selects normal or non-overlapping TPC output for each group. The output trigger period of a non-overlapping TPC output waveform is set in general register B (GRB) in the 16-bit timer channel selected for output triggering. The non-overlap margin is set in general register A (GRA). The output values change at compare match A and B. For details see section 10.3.4, Non-Overlapping TPC Output. TPMR is initialized to HF0 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bits 7 to 4—Reserved:** These bits cannot be modified and are always read as 1. **Bit 3—Group 3 Non-Overlap (G3NOV):** Selects normal or non-overlapping TPC output for group 3 (TP<sub>15</sub> to TP<sub>12</sub>). | Bit 3<br>G3NOV | Description | | |----------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Normal TPC output in group 3 (output values change at compare match A in the selected 16-bit timer channel) | (Initial value) | | 1 | Non-overlapping TPC output in group 3 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) | | **Bit 2—Group 2 Non-Overlap (G2NOV):** Selects normal or non-overlapping TPC output for group 2 (TP<sub>11</sub> to TP<sub>8</sub>). | Bit 2<br>G2NOV | Description | | |----------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Normal TPC output in group 2 (output values change at compare match A in the selected 16-bit timer channel) | (Initial value) | | 1 | Non-overlapping TPC output in group 2 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) | | Bit 1—Group 1 Non-Overlap (G1NOV): Selects normal or non-overlapping TPC output for group 1 ( $TP_7$ to $TP_4$ ). | Bit 1<br>G1NOV | Description | | |----------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Normal TPC output in group 1 (output values change at compare match A in the selected 16-bit timer channel) | (Initial value) | | 1 | Non-overlapping TPC output in group 1 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) | | Bit 0—Group 0 Non-Overlap (G0NOV): Selects normal or non-overlapping TPC output for group 0 (TP<sub>3</sub> to TP<sub>0</sub>). | Bit 0<br>G0NOV | Description | | |----------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------| | 0 | Normal TPC output in group 0 (output values change at compare match A in the selected 16-bit timer channel) | (Initial value) | | 1 | Non-overlapping TPC output in group 0 (independent 1 and 0 output at compare match A and B in the selected 16-bit timer channel) | | ### 10.3 Operation #### 10.3.1 Overview When corresponding bits in PADDR or PBDDR and NDERA or NDERB are set to 1, TPC output is enabled. The TPC output initially consists of the corresponding PADR or PBDR contents. When a compare-match event selected in TPCR occurs, the corresponding NDRA or NDRB bit contents are transferred to PADR or PBDR to update the output values. Figure 10.2 illustrates the TPC output operation. Table 10.3 summarizes the TPC operating conditions. Figure 10.2 TPC Output Operation **Table 10.3 TPC Operating Conditions** | NDER | DDR | Pin Function | |------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Generic input port | | | 1 | Generic output port | | 1 | 0 | Generic input port (but the DR bit is a read-only bit, and when compare match occurs, the NDR bit value is transferred to the DR bit) | | | 1 | TPC pulse output | Sequential output of up to 16-bit patterns is possible by writing new output data to NDRA and NDRB before the next compare match. For information on non-overlapping operation, see section 10.3.4, Non-Overlapping TPC Output. ### 10.3.2 Output Timing If TPC output is enabled, NDRA/NDRB contents are transferred to PADR/PBDR and output when the selected compare match event occurs. Figure 10.3 shows the timing of these operations for the case of normal output in groups 2 and 3, triggered by compare match A. Figure 10.3 Timing of Transfer of Next Data Register Contents and Output (Example) #### 10.3.3 Normal TPC Output Sample Setup Procedure for Normal TPC Output: Figure 10.4 shows a sample procedure for setting up normal TPC output. Figure 10.4 Setup Procedure for Normal TPC Output (Example) **Example of Normal TPC Output (Example of Five-Phase Pulse Output):** Figure 10.5 shows an example in which the TPC is used for cyclic five-phase pulse output. - The 16-bit timer channel to be used as the output trigger channel is set up so that GRA is an output compare register and the counter will be cleared by compare match A. The trigger period is set in GRA. The IMIEA bit is set to 1 in TISRA to enable the compare match A interrupt. - H'F8 is written in PBDDR and NDERB, and bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 are set in TPCR to select compare match in the 16-bit timer channel set up in step 1 as the output trigger. Output data H'80 is written in NDRB. - 3. The timer counter in this 16-bit timer channel is started. When compare match A occurs, the NDRB contents are transferred to PBDR and output. The compare match/input capture A (IMFA) interrupt service routine writes the next output data (H'CO) in NDRB. - Five-phase overlapping pulse output (one or two phases active at a time) can be obtained by writing H'40, H'60, H'20, H'30, H'10, H'18, H'08, H'88... at successive IMFA interrupts. Figure 10.5 Normal TPC Output Example (Five-Phase Pulse Output) ### 10.3.4 Non-Overlapping TPC Output **Sample Setup Procedure for Non-Overlapping TPC Output:** Figure 10.6 shows a sample procedure for setting up non-overlapping TPC output. Figure 10.6 Setup Procedure for Non-Overlapping TPC Output (Example) **Example of Non-Overlapping TPC Output (Example of Four-Phase Complementary Non-Overlapping Output):** Figure 10.7 shows an example of the use of TPC output for four-phase complementary non-overlapping pulse output. - 1. The 16-bit timer channel to be used as the output trigger channel is set up so that GRA and GRB are output compare registers and the counter will be cleared by compare match B. The TPC output trigger period is set in GRB. The non-overlap margin is set in GRA. The IMIEA bit is set to 1 in TISRA to enable IMFA interrupts. - 2. H'FF is written in PBDDR and NDERB, and bits G3CMS1, G3CMS0, G2CMS1, and G2CMS0 are set in TPCR to select compare match in the 16-bit timer channel set up in step 1 as the output trigger. Bits G3NOV and G2NOV are set to 1 in TPMR to select non-overlapping output. Output data H'95 is written in NDRB. - 3. The timer counter in this 16-bit timer channel is started. When compare match B occurs, outputs change from 1 to 0. When compare match A occurs, outputs change from 0 to 1 (the change from 0 to 1 is delayed by the value of GRA). The IMFA interrupt service routine writes the next output data (H'65) in NDRB. - 4. Four-phase complementary non-overlapping pulse output can be obtained by writing H'59, H'56, H'95... at successive IMFA interrupts. Figure 10.7 Non-Overlapping TPC Output Example (Four-Phase Complementary Non-Overlapping Pulse Output) ### 10.3.5 TPC Output Triggering by Input Capture TPC output can be triggered by 16-bit timer input capture as well as by compare match. If GRA functions as an input capture register in the 16-bit timer channel selected in TPCR, TPC output will be triggered by the input capture signal. Figure 10.8 shows the timing. Figure 10.8 TPC Output Triggering by Input Capture (Example) # 10.4 Usage Notes ### 10.4.1 Operation of TPC Output Pins TP<sub>0</sub> to TP<sub>15</sub> are multiplexed with 16-bit timer, address bus, and other pin functions. When 16-bit timer, or address bus output is enabled, the corresponding pins cannot be used for TPC output. The data transfer from NDR bits to DR bits takes place, however, regardless of the usage of the pin. Pin functions should be changed only under conditions in which the output trigger event will not occur. ### 10.4.2 Note on Non-Overlapping Output During non-overlapping operation, the transfer of NDR bit values to DR bits takes place as follows. - 1. NDR bits are always transferred to DR bits at compare match A. - 2. At compare match B, NDR bits are transferred only if their value is 0. Bits are not transferred if their value is 1. Figure 10.9 illustrates the non-overlapping TPC output operation. Figure 10.9 Non-Overlapping TPC Output Therefore, 0 data can be transferred ahead of 1 data by making compare match B occur before compare match A. NDR contents should not be altered during the interval from compare match B to compare match A (the non-overlap margin). This can be accomplished by having the IMFA interrupt service routine write the next data in NDR. The next data must be written before the next compare match B occurs. Figure 10.10 shows the timing relationships. Figure 10.10 Non-Overlapping Operation and NDR Write Timing # Section 11 Watchdog Timer ### 11.1 Overview The H8/3024 Group has an on-chip watchdog timer (WDT). The WDT has two selectable functions: it can operate as a watchdog timer to supervise system operation, or it can operate as an interval timer. As a watchdog timer, it generates a reset signal for the H8/3024 chip if a system crash allows the timer counter (TCNT) to overflow before being rewritten. In interval timer operation, an interval timer interrupt is requested at each TCNT overflow. #### 11.1.1 Features WDT features are listed below - Selection of eight counter clock sources φ/2, φ/32, φ/64, φ/128, φ/256, φ/512, φ/2048, or φ/4096 - Interval timer option - Timer counter overflow generates a reset signal or interrupt. The reset signal is generated in watchdog timer operation. An interval timer interrupt is generated in interval timer operation. - Watchdog timer reset signal resets the entire H8/3024 internally, and can also be output externally. - The reset signal generated by timer counter overflow during watchdog timer operation resets the entire H8/3024 internally. An external reset signal can be output from the $\overline{\text{RESO}}$ pin to reset other system devices simultaneously. In the versions with on-chip flash memory, the $\overline{\text{RESO}}$ pin functions as the FWE pin, and therefore there is no function for outputting a reset signal externally. ### 11.1.2 Block Diagram Figure 11.1 shows a block diagram of the WDT. Figure 11.1 WDT Block Diagram ### 11.1.3 Pin Configuration Table 11.1 describes the WDT output pin\*. Note: \* Not present in the versions with on-chip flash memory. Table 11.1 WDT Pin | Name | Abbreviation | 1/0 | Function | |--------------|--------------|---------|----------------------------------------------------| | Reset output | RESO | Output* | External output of the watchdog timer reset signal | Note: \* Open-drain output. #### 11.1.4 Register Configuration Table 11.2 summarizes the WDT registers. **Table 11.2 WDT Registers** #### Address\*1 | Write*2 | Read | Name | Abbreviation | R/W | Initial Value | |---------|---------|-------------------------------|--------------|---------|---------------| | H'FFF8C | H'FFF8C | Timer control/status register | TCSR | R/(W)*3 | H'18 | | | H'FFF8D | Timer counter | TCNT | R/W | H'00 | | H'FFF8E | H'FFF8F | Reset control/status register | RSTCSR | R/(W)*3 | H'3F | Notes: 1. Lower 20 bits of the address in advanced mode. - 2. Write word data starting at this address. - 3. Only 0 can be written in bit 7, to clear the flag. ### 11.2 Register Descriptions ### 11.2.1 Timer Counter (TCNT) TCNT is an 8-bit readable and writable up-counter. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W Note: The method for writing to TCNT is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access. When the TME bit is set to 1 in TCSR, TCNT starts counting pulses generated from an internal clock source selected by bits CKS2 to CKS0 in TCSR. When the count overflows (changes from H'FF to H'00), the OVF bit is set to 1 in TCSR. TCNT is initialized to H'00 by a reset and when the TME bit is cleared to 0. ### 11.2.2 Timer Control/Status Register (TCSR) TCSR is an 8-bit readable and writable register. Its functions include selecting the timer mode and clock source. Notes: The method for writing to TCSR is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access. \* Only 0 can be written, to clear the flag. Bits 7 to 5 are initialized to 0 by a reset and in standby mode. Bits 2 to 0 are initialized to 0 by a reset. In software standby mode bits 2 to 0 are not initialized, but retain their previous values. **Bit 7—Overflow Flag (OVF):** This status flag indicates that the timer counter has overflowed from H'FF to H'00. | Bit 7<br>OVF | Description | | |--------------|------------------------------------------------------------|-----------------| | 0 | [Clearing condition] | | | | Cleared by reading OVF when OVF = 1, then writing 0 in OVF | (Initial value) | | 1 | [Setting condition] | | | | Set when TCNT changes from H'FF to H'00 | | **Bit 6—Timer Mode Select (WT/**IT): Selects whether to use the WDT as a watchdog timer or interval timer. If used as an interval timer, the WDT generates an interval timer interrupt request when TCNT overflows. If used as a watchdog timer, the WDT generates a reset signal when TCNT overflows. | Bit 6<br>WT/I⊤ | Description | | |----------------|----------------------------------------------------|-----------------| | 0 | Interval timer: requests interval timer interrupts | (Initial value) | | 1 | Watchdog timer: generates a reset signal | | Bit 5—Timer Enable (TME): Selects whether TCNT runs or is halted. When $WT/\overline{IT} = 1$ , clear the software standby bit (SSBY) to 0 in SYSCR before setting TME. When setting SSBY to 1, TME should be cleared to 0. | Bit 5<br>TME | Description | | |--------------|----------------------------------------|-----------------| | 0 | TCNT is initialized to H'00 and halted | (Initial value) | | 1 | TCNT is counting | | Bits 4 and 3—Reserved: These bits cannot be modified and are always read as 1. Bits 2 to 0—Clock Select 2 to 0 (CKS2 to CKS0): These bits select one of eight internal clock sources, obtained by prescaling the system clock $(\phi)$ , for input to TCNT. | Bit 2<br>CKS2 | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description | | |---------------|---------------|---------------|-------------|-----------------| | 0 | 0 | 0 | φ/2 | (Initial value) | | | | 1 | φ/32 | | | | 1 | 0 | φ /64 | | | | | 1 | φ /128 | | | 1 | 0 | 0 | φ /256 | | | | | 1 | φ /512 | | | | 1 | 0 | φ /2048 | | | | | 1 | φ /4096 | | ### 11.2.3 Reset Control/Status Register (RSTCSR) RSTCSR is an 8-bit readable and writable register that indicates when a reset signal has been generated by watchdog timer overflow, and controls external output of the reset signal. ### Watchdog timer reset Indicates that a reset signal has been generated Notes: The method for writing to RSTCSR is different from that for general registers to prevent inadvertent overwriting. For details see section 11.2.4, Notes on Register Access. \* Only 0 can be written in bit 7, to clear the flag. Bits 7 and 6 are initialized by input of a reset signal at the $\overline{RES}$ pin. They are not initialized by reset signals generated by watchdog timer overflow. **Bit 7—Watchdog Timer Reset (WRST):** During watchdog timer operation, this bit indicates that TCNT has overflowed and generated a reset signal. This reset signal resets the entire H8/3024 chip internally. If bit RSTOE is set to 1, this reset signal is also output (low) at the $\overline{RESO}$ pin to initialize external system devices. Note that there is no $\overline{RESO}$ pin in the versions with on-chip flash memory. | Bit 7<br>WRST | Description | | |---------------|-------------------------------------------------------------------|-----------------| | 0 | [Clearing conditions] | | | | Reset signal at RES pin. | | | | <ul> <li>Read WRST when WRST =1, then write 0 in WRST.</li> </ul> | (Initial value) | | 1 | [Setting condition] | | | | Set when TCNT overflow generates a reset signal during watchdog | timer operation | **Bit 6—Reset Output Enable (RSTOE):** Enables or disables external output at the $\overline{RESO}$ pin of the reset signal generated if TCNT overflows during watchdog timer operation. Note that there is no $\overline{RESO}$ pin in the versions with on-chip flash memory. | Bit 6<br>RSTOE | Description | | |----------------|---------------------------------------|-----------------| | 0 | Reset signal is not output externally | (Initial value) | | 1 | Reset signal is output externally | | **Bits 5 to 0—Reserved:** These bits cannot be modified and are always read as 1. #### 11.2.4 Notes on Register Access The watchdog timer's TCNT, TCSR, and RSTCSR registers differ from other registers in being more difficult to write. The procedures for writing and reading these registers are given below. **Writing to TCNT and TCSR:** These registers must be written by a word transfer instruction. They cannot be written by byte instructions. Figure 11.2 shows the format of data written to TCNT and TCSR. TCNT and TCSR both have the same write address. The write data must be contained in the lower byte of the written word. The upper byte must contain H'5A (password for TCNT) or H'A5 (password for TCSR). This transfers the write data from the lower byte to TCNT or TCSR. Figure 11.2 Format of Data Written to TCNT and TCSR **Writing to RSTCSR:** RSTCSR must be written by a word transfer instruction. It cannot be written by byte transfer instructions. Figure 11.3 shows the format of data written to RSTCSR. To write 0 in the WRST bit, the write data must have H'A5 in the upper byte and H'00 in the lower byte. The data (H'00) in the lower byte is written to RSTCSR, clearing the WRST bit to 0. To write to the RSTOE bit, the upper byte must contain H'5A and the lower byte must contain the write data. Writing this word transfers a write data value into the RSTOE bit. Figure 11.3 Format of Data Written to RSTCSR **Reading TCNT, TCSR, and RSTCSR:** For reads of TCNT, TCSR, and RSTCSR, address H'FFF8C is assigned to TCSR, address H'FFF8D to TCNT, and address H'FFF8F to RSTCSR. These registers are therefore read like other registers. Byte transfer instructions can be used for reading. Table 11.3 lists the read addresses of TCNT, TCSR, and RSTCSR. Table 11.3 Read Addresses of TCNT, TCSR, and RSTCSR | Address* | Register | |----------|----------| | H'FFF8C | TCSR | | H'FFF8D | TCNT | | H'FFF8F | RSTCSR | Note: \* Lower 20 bits of the address in advanced mode. ### 11.3 Operation Operations when the WDT is used as a watchdog timer and as an interval timer are described below. ### 11.3.1 Watchdog Timer Operation Figure 11.4 illustrates watchdog timer operation. To use the WDT as a watchdog timer, set the WT/ $\overline{\text{IT}}$ and TME bits to 1 in TCSR. Software must prevent TCNT overflow by rewriting the TCNT value (normally by writing H'00) before overflow occurs. If TCNT fails to be rewritten and overflows due to a system crash etc., the H8/3024 is internally reset for a duration of 518 states. The watchdog reset signal can be externally output from the $\overline{RESO}$ pin to reset external system devices. The reset signal is output externally for 132 states. External output can be enabled or disabled by the RSTOE bit in RSTCSR. Note that there is no $\overline{RESO}$ pin in the versions with onchip flash memory. A watchdog reset has the same vector as a reset generated by input at the $\overline{RES}$ pin. Software can distinguish a $\overline{RES}$ reset from a watchdog reset by checking the WRST bit in RSTCSR. If a $\overline{RES}$ reset and a watchdog reset occur simultaneously, the $\overline{RES}$ reset takes priority. Figure 11.4 Operation in Watchdog Timer Mode #### 11.3.2 Interval Timer Operation Figure 11.5 illustrates interval timer operation. To use the WDT as an interval timer, clear bit WT/IT to 0 and set bit TME to 1 in TCSR. An interval timer interrupt request is generated at each TCNT overflow. This function can be used to generate interval timer interrupts at regular intervals. Figure 11.5 Interval Timer Operation ### 11.3.3 Timing of Setting of Overflow Flag (OVF) Figure 11.6 shows the timing of setting of the OVF flag. The OVF flag is set to 1 when TCNT overflows. At the same time, a reset signal is generated in watchdog timer operation, or an interval timer interrupt is generated in interval timer operation. Figure 11.6 Timing of Setting of OVF ### 11.3.4 Timing of Setting of Watchdog Timer Reset Bit (WRST) The WRST bit in RSTCSR is valid when bits WT/IT and TME are both set to 1 in TCSR. Figure 11.7 shows the timing of setting of WRST and the internal reset timing. The WRST bit is set to 1 when TCNT overflows and OVF is set to 1. At the same time an internal reset signal is generated for the entire H8/3024 chip. This internal reset signal clears OVF to 0, but the WRST bit remains set to 1. The reset routine must therefore clear the WRST bit. Figure 11.7 Timing of Setting of WRST Bit and Internal Reset # 11.4 Interrupts During interval timer operation, an overflow generates an interval timer interrupt (WOVI). The interval timer interrupt is requested whenever the OVF flag is set to 1 in TCSR. # 11.5 Usage Notes Contention between TCNT Write and Increment: If a timer counter clock pulse is generated during the $T_3$ state of a write cycle to TCNT, the write takes priority and the timer count is not incremented. See figure 11.8. Figure 11.8 Contention between TCNT Write and Count up **Changing CKS2 to CKS0 Bit:** Halt TCNT by clearing the TME bit to 0 in TCSR before changing the values of bits CKS2 to CKS0. # Section 12 Serial Communication Interface ### 12.1 Overview The H8/3024 Group has a serial communication interface (SCI) with two independent channels. The two channels have identical functions. The SCI can communicate in both asynchronous and synchronous mode. It also has a multiprocessor communication function for serial communication among two or more processors. When the SCI is not used, it can be halted to conserve power. Each SCI channel can be halted independently. For details, see section 20.6, Module Standby Function. The SCI also has a smart card interface function conforming to the ISO/IEC 7816-3 (Identification Card) standard. This function supports serial communication with a smart card. Switching between the normal serial communication interface and the smart card interface is carried out by means of a register setting. #### 12.1.1 Features SCI features are listed below. • Selection of synchronous or asynchronous mode for serial communication # Asynchronous mode Serial data communication is synchronized one character at a time. The SCI can communicate with a universal asynchronous receiver/transmitter (UART), asynchronous communication interface adapter (ACIA), or other chip that employs standard asynchronous communication. It can also communicate with two or more other processors using the multiprocessor communication function. There are twelve selectable serial data transfer formats. Data length: 7 or 8 bits Stop bit length: 1 or 2 bits Parity: even/odd/none — Multiprocessor bit: 1 or 0 — Receive error detection: parity, overrun, and framing errors — Break detection: by reading the RxD level directly when a framing error occurs ### Synchronous mode Serial data communication is synchronized with a clock signal. The SCI can communicate with other chips having a synchronous communication function. There is a single serial data communication format. - Data length: 8 bits - Receive error detection: overrun errors - Full-duplex communication The transmitting and receiving sections are independent, so the SCI can transmit and receive simultaneously. The transmitting and receiving sections are both double-buffered, so serial data can be transmitted and received continuously. - The following settings can be made for the serial data to be transferred: - LSB-first or MSB-first transfer - Inversion of data logic level - Built-in baud rate generator with selectable bit rates - Selectable transmit/receive clock sources: internal clock from baud rate generator, or external clock from the SCK pin - Four types of interrupts Transmit-data-empty, transmit-end, receive-data-full, and receive-error interrupts are requested independently. Features of the smart card interface are listed below. - Asynchronous communication - Data length: 8 bits - Parity bits generated and checked - Error signal output in receive mode (parity error) - Error signal detect and automatic data retransmit in transmit mode - Supports both direct convention and inverse convention - Built-in baud rate generator with selectable bit rates - Three types of interrupts Transmit-data-empty, receive-data-full, and transmit/receive-error interrupts are requested independently. #### 12.1.2 Block Diagram Figure 12.1 shows a block diagram of the SCI. Figure 12.1 SCI Block Diagram # 12.1.3 Pin Configuration The SCI has serial pins for each channel as listed in table 12.1. Table 12.1 SCI Pins | Channel | Name | Abbreviation | I/O | Function | |---------|-------------------|------------------|--------------|---------------------------------------| | 0 | Serial clock pin | SCK <sub>0</sub> | Input/output | SCI <sub>0</sub> clock input/output | | | Receive data pin | $RxD_0$ | Input | SCI <sub>0</sub> receive data input | | | Transmit data pin | TxD <sub>0</sub> | Output | SCI <sub>0</sub> transmit data output | | 1 | Serial clock pin | SCK₁ | Input/output | SCI₁ clock input/output | | | Receive data pin | RxD <sub>1</sub> | Input | SCI₁ receive data input | | | Transmit data pin | TxD <sub>1</sub> | Output | SCI₁ transmit data output | ### 12.1.4 Register Configuration The SCI has internal registers as listed in table 12.2. These registers select asynchronous or synchronous mode, specify the data format and bit rate, control the transmitter and receiver sections, and specify switching between the serial communication interface and smart card interface. Table 12.2 SCI Registers | Channel | Address*1 | Name | Abbreviation | R/W | Initial Value | |---------|-----------|--------------------------|--------------|---------|---------------| | 0 | H'FFFB0 | Serial mode register | SMR | R/W | H'00 | | | H'FFFB1 | Bit rate register | BRR | R/W | H'FF | | | H'FFFB2 | Serial control register | SCR | R/W | H'00 | | | H'FFFB3 | Transmit data register | TDR | R/W | H'FF | | | H'FFFB4 | Serial status register | SSR | R/(W)*2 | H'84 | | | H'FFFB5 | Receive data register | RDR | R | H'00 | | | H'FFFB6 | Smart card mode register | SCMR | R/W | H'F2 | | 1 | H'FFFB8 | Serial mode register | SMR | R/W | H'00 | | | H'FFFB9 | Bit rate register | BRR | R/W | H'FF | | | H'FFFBA | Serial control register | SCR | R/W | H'00 | | | H'FFFBB | Transmit data register | TDR | R/W | H'FF | | | H'FFFBC | Serial status register | SSR | R/(W)*2 | H'84 | | | H'FFFBD | Receive data register | RDR | R | H'00 | | | H'FFFBE | Smart card mode register | SCMR | R/W | H'F2 | Notes: 1. Indicates the lower 20 bits of the address in advanced mode. 2. Only 0 can be written, to clear flags. ### 12.2 Register Descriptions ### 12.2.1 Receive Shift Register (RSR) RSR is the register that receives serial data. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|---|---|---|---|---|---|---|---| | | | | | | | | | | | Read/Write | _ | _ | _ | _ | _ | _ | _ | _ | The SCI loads serial data input at the RxD pin into RSR in the order received, LSB (bit 0) first, thereby converting the data to parallel data. When one byte of data has been received, it is automatically transferred to RDR. The CPU cannot read or write RSR directly. ### 12.2.2 Receive Data Register (RDR) RDR is the register that stores received serial data. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R | R | R | R | R | R | R | When the SCI has received one byte of serial data, it transfers the received data from RSR into RDR for storage, completing the receive operation. RSR is then ready to receive the next data. This double-buffering allows data to be received continuously. RDR is a read-only register. Its contents cannot be modified by the CPU. RDR is initialized to H'00 by a reset and in standby mode. ### 12.2.3 Transmit Shift Register (TSR) TSR is the register that transmits serial data. The SCI loads transmit data from TDR to TSR, then transmits the data serially from the TxD pin, LSB (bit 0) first. After transmitting one data byte, the SCI automatically loads the next transmit data from TDR into TSR and starts transmitting it. If the TDRE flag is set to 1 in SSR, however, the SCI does not load the TDR contents into TSR. The CPU cannot read or write RSR directly. ### 12.2.4 Transmit Data Register (TDR) TDR is an 8-bit register that stores data for serial transmission. When the SCI detects that TSR is empty, it moves transmit data written in TDR from TDR into TSR and starts serial transmission. Continuous serial transmission is possible by writing the next transmit data in TDR during serial transmission from TSR. The CPU can always read and write TDR. TDR is initialized to HFF by a reset and in standby mode. #### 12.2.5 Serial Mode Register (SMR) SMR is an 8-bit register that specifies the SCI's serial communication format and selects the clock source for the baud rate generator. The CPU can always read and write SMR. SMR is initialized to H'00 by a reset and in standby mode. Bit 7—Communication Mode $(C/\overline{A})/GSM$ Mode (GM): The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR. For Serial Communication Interface (SMIF Bit in SCMR Cleared to 0) Selects whether the SCI operates in asynchronous or synchronous mode. | Bit 7<br>C/Ā | Description | | |--------------|-------------------|-----------------| | 0 | Asynchronous mode | (Initial value) | | 1 | Synchronous mode | | For Smart Card Interface (SMIF Bit in SCMR Set to 1) Selects GSM mode for the smart card interface. | Bit 7 | | | |-------|---------------------------------------------------|-----------------| | GM | Description | | | 0 | The TEND flag is set 12.5 etu after the start bit | (Initial value) | | 1 | The TEND flag is set 11.0 etu after the start bit | | Note: etu: Elementary time unit (time required to transmit one bit) **Bit 6—Character Length (CHR):** Selects 7-bit or 8-bits data length in asynchronous mode. In synchronous mode, the data length is 8 bits regardless of the CHR setting. | Bit 6<br>CHR | Description | | |--------------|-------------|-----------------| | 0 | 8-bit data | (Initial value) | | 1 | 7-bit data* | | Note: \* When 7-bit data is selected, the MSB (bit 7) of TDR is not transmitted. **Bit 5—Parity Enable (PE):** In asynchronous mode, this bit enables or disables the addition of a parity bit to transmit data, and the checking of the parity bit in receive data. In synchronous mode, the parity bit is neither added nor checked, regardless of the PE bit setting. | Bit 5 | B Adv. | | |-------|---------------------------------|-----------------| | PE | Description | | | 0 | Parity bit not added or checked | (Initial value) | | 1 | Parity bit added and checked* | | Note: \*When PE bit is set to 1, an even or odd parity bit is added to transmit data according to the even or odd parity mode selection by the $O/\overline{E}$ bit, and the parity bit in receive data is checked to see that it matches the even or odd mode selected by the $O/\overline{E}$ bit. **Bit 4—Parity Mode** ( $\overline{O/E}$ ): Specifies whether even parity or odd parity is used for parity addition and checking. The $\overline{O/E}$ bit setting is only valid when the PE bit is set to 1, enabling parity bit addition and checking, in asynchronous mode. The $\overline{O/E}$ bit setting is ignored in synchronous mode, or when parity addition and checking is disabled in asynchronous mode. | Bit 4<br>O∕E | Description | | |--------------|---------------|-----------------| | 0 | Even parity*1 | (Initial value) | | 1 | Odd parity*2 | | - Notes: 1. When even parity is selected, the parity bit added to transmit data makes an even number of 1s in the transmitted character and parity bit combined. Receive data must have an even number of 1s in the received character and parity bit combined. - When odd parity is selected, the parity bit added to transmit data makes an odd number of 1s in the transmitted character and parity bit combined. Receive data must have an odd number of 1s in the received character and parity bit combined. **Bit 3—Stop Bit Length (STOP):** Selects one or two stop bits in asynchronous mode. This setting is used only in asynchronous mode. In synchronous mod no stop bit is added, so the STOP bit setting is ignored. | Bit 3 | | | |-------|---------------|-----------------| | STOP | Description | | | 0 | 1 stop bit*1 | (Initial value) | | 1 | 2 stop bits*2 | | Notes: 1. One stop bit (with value 1) is added to the end of each transmitted character. 2. Two stop bits (with value 1) are added to the end of each transmitted character. In receiving, only the first stop bit is checked, regardless of the STOP bit setting. If the second stop bit is 1, it is treated as a stop bit. If the second stop bit is 0, it is treated as the start bit of the next incoming character. **Bit 2—Multiprocessor Mode (MP):** Selects a multiprocessor format. When a multiprocessor format is selected, parity settings made by the PE and $O/\overline{E}$ bits are ignored. The MP bit setting is valid only in asynchronous mode. It is ignored in synchronous mode. For further information on the multiprocessor communication function, see section 12.3.3, Multiprocessor Communication. | Bit 2<br>MP | Description | | |-------------|----------------------------------|-----------------| | 0 | Multiprocessor function disabled | (Initial value) | | 1 | Multiprocessor format selected | | Bits 1 and 0—Clock Select 1 and 0 (CKS1, CKS0): These bits select the clock source for the onchip baud rate generator. Four clock sources can be selected by the CKS1 and CKS0 bits: $\phi$ , $\phi/4$ , $\phi/16$ , and $\phi/64$ . For the relationship between the clock source, bit rate register setting, and baud rate, see section 12.2.8, Bit Rate Register (BRR). | Bit 1<br>CKS1 | Bit 0<br>CKS0 | Description | | |---------------|---------------|-------------|-----------------| | 0 | 0 | ф | (Initial value) | | 0 | 1 | φ/4 | | | 1 | 0 | ф/16 | | | 1 | 1 | φ/64 | | ## 12.2.6 Serial Control Register (SCR) SCR register enables or disables the SCI transmitter and receiver, enables or disables serial clock output in asynchronous mode, enables or disables interrupts, and selects the transmit/receive clock source. The CPU can always read and write SCR. SCR is initialized to H'00 by a reset and in standby mode. **Bit 7—Transmit Interrupt Enable (TIE):** Enables or disables the transmit-data-empty interrupt (TXI) requested when the TDRE flag in SSR is set to 1 due to transfer of serial transmit data from TDR to TSR. | Bit 7<br>TIE | Description | | |--------------|----------------------------------------------------------------|-----------------| | 0 | Transmit-data-empty interrupt request (TXI) is disabled $^{*}$ | (Initial value) | | 1 | Transmit-data-empty interrupt request (TXI) is enabled | | Note: \*TXI interrupt requests can be cleared by reading the value 1 from the TDRE flag, then clearing it to 0; or by clearing the TIE bit to 0. **Bit 6—Receive Interrupt Enable (RIE):** Enables or disables the receive-data-full interrupt (RXI) requested when the RDRF flag in SSR is set to 1 due to transfer of serial receive data from RSR to RDR; also enables or disables the receive-error interrupt (ERI). | Bit 6<br>RIE | Description | |--------------|--------------------------------------------------------------------------------------------------| | 0 | Receive-data-full (RXI) and receive-error (ERI) interrupt requests are disabled* (Initial value) | | 1 | Receive-data-full (RXI) and receive-error (ERI) interrupt requests are enabled | Note: \*RXI and ERI interrupt requests can be cleared by reading the value 1 from the RDRF, FER, PER, or ORER flag, then clearing the flag to 0: or by clearing the RIE bit to 0. Bit 5—Transmit Enable (TE): Enables or disables the start of SCI serial transmitting operations. | Bit 5<br>TE | Description | | |-------------|-------------------------|-----------------| | 0 | Transmitting disabled*1 | (Initial value) | | 1 | Transmitting enabled*2 | | Notes: 1. The TDRE flag is fixed at 1 in SSR. In the enabled state, serial transmission starts when the TDRE flag in SSR is cleared to 0 after writing of transmit data into TDR. Select the transmit format in SMR before setting the TE bit to 1. Bit 4—Receive Enable (RE): Enables or disables the start of SCI serial receiving operations. | Bit 4 | Description | | |-------|----------------------|-----------------| | RE | Description | | | 0 | Receiving disabled*1 | (Initial value) | | 1 | Receiving enabled*2 | | Notes: 1. Clearing the RE bit to 0 does not affect the RDRF, FER, PER, and ORER flags. These flags retain their previous values. 2. In the enabled state, serial receiving starts when a start bit is detected in asynchronous mode, or serial clock input is detected in synchronous mode. Select the receive format in SMR before setting the RE bit to 1. **Bit 3—Multiprocessor Interrupt Enable (MPIE):** Enables or disables multiprocessor interrupts. The MPIE bit setting is valid only in asynchronous mode, and only if the MP bit is set to 1 in SMR. The MPIE bit setting is ignored in synchronous mode or when the MP bit is cleared to 0. | Bit 3<br>MPIE | Description | |---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Multiprocessor interrupts are disabled (normal receive operation) (Initial value) | | | [Clearing conditions] | | | The MPIE bit is cleared to 0 | | | MPB = 1 in received data | | 1 | Multiprocessor interrupts are enabled* | | | Receive-data-full interrupts (RXI), receive-error interrupts (ERI), and setting of the RDRF, FER, and ORER status flags in SSR are disabled until data with the multiprocessor bit set to 1 is received. | Note: \*The SCI does not transfer receive data from RSR to RDR, does not detect receive errors, and does not set the RDRF, FER, and ORER flags in SSR. When it receives data in which MPB = 1, the SCI sets the MPB bit to 1 in SSR, automatically clears the MPIE bit to 0, enables RXI and ERI interrupts (if the TIE and RIE bits in SCR are set to 1), and allows the FER and ORER flags to be set. **Bit 2—Transmit-End interrupt Enable (TEIE):** Enables or disables the transmit-end interrupt (TEI) requested if TDR does not contain valid transmit data when the MSB is transmitted. | Bit 2<br>TEIE | Description | | |---------------|-----------------------------------------------------|-----------------| | 0 | Transmit-end interrupt requests (TEI) are disabled* | (Initial value) | | 1 | Transmit-end interrupt requests (TEI) are enabled* | | Note: \*TEI interrupt requests can be cleared by reading the value 1 from the TDRE flag in SSR, then clearing the TDRE flag to 0, thereby also clearing the TEND flag to 0; or by clearing the TEIE bit to 0. Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): The function of these bits differs for the normal serial communication interface and for the smart card interface. Their function is switched with the SMIF bit in SCMR. • For serial communication interface (SMIF bit in SCMR cleared to 0) These bits select the SCI clock source and enable or disable clock output from the SCK pin. Depending on the settings of CKE1 and CKE0, the SCK pin can be used for generic input/output, serial clock output, or serial clock input. The CKE0 setting is valid only in asynchronous mode, and only when the SCI is internally clocked (CKE1 = 0). The CKE0 setting is ignored in synchronous mode, or when an external clock source is selected (CKE1 = 1). Select the SCI operating mode in SMR before setting the CKE1 and CKE0 bits . For further details on selection of the SCI clock source, see table 12.9 in section 12.3, Operation. | Bit 1<br>CKE1 | Bit 0<br>CKE0 | Description | | |---------------|---------------|-------------------|--------------------------------------------------------------| | 0 | 0 | Asynchronous mode | Internal clock, SCK pin available for generic input/output*1 | | | | Synchronous mode | Internal clock, SCK pin used for serial clock output*1 | | 0 | 1 | Asynchronous mode | Internal clock, SCK pin used for clock output*2 | | | | Synchronous mode | Internal clock, SCK pin used for serial clock output | | 1 | 0 | Asynchronous mode | External clock, SCK pin used for clock input*3 | | | | Synchronous mode | External clock, SCK pin used for serial clock input | | 1 | 1 | Asynchronous mode | External clock, SCK pin used for clock input*3 | | | | Synchronous mode | External clock, SCK pin used for serial clock input | Notes: 1. Initial value - 2. The output clock frequency is the same as the bit rate. - 3. The input clock frequency is 16 times the bit rate. - For smart card interface (SMIF bit in SCMR set to 1) These bits, together with the GM bit in SMR, determine whether the SCK pin is used for generic input/output or as the serial clock output pin. | SMR<br>GM | Bit 1<br>CKE1 | Bit 0<br>CKE0 | Description | | |-----------|---------------|---------------|--------------------------------------------|-----------------| | 0 | 0 | 0 | SCK pin available for generic input/output | (Initial value) | | 0 | 0 | 1 | SCK pin used for clock output | | | 1 | 0 | 0 | SCK pin output fixed low | | | 1 | 0 | 1 | SCK pin used for clock output | | | 1 | 1 | 0 | SCK pin output fixed high | | | 1 | 1 | 1 | SCK pin used for clock output | | | | | | | | #### 12.2.7 Serial Status Register (SSR) SSR is an 8-bit register containing multiprocessor bit values, and status flags that indicate the operating status of the SCI. Notes: 1. Only 0 can be written, to clear the flag. 2. Function differs between the normal serial communication interface and the smart card interface. The CPU can always read and write SSR, but cannot write 1 in the TDRE, RDRF, ORER, PER, and FER flags. These flags can be cleared to 0 only if they have first been read while set to 1. The TEND and MPB flags are read-only bits that cannot be written. SSR is initialized to H'84 by a reset and in standby mode. **Bit 7—Transmit Data Register Empty (TDRE):** Indicates that the SCI has loaded transmit data from TDR into TSR and the next serial data can be written in TDR. | Bit 7 | | | |-------|--------------------------------------------------------------|-----------------| | TDRE | Description | | | 0 | TDR contains valid transmit data | | | | [Clearing condition] | | | | Read TDRE when TDRE = 1, then write 0 in TDRE | | | 1 | TDR does not contain valid transmit data | (Initial value) | | | [Setting conditions] | | | | The chip is reset or enters standby mode | | | | The TE bit in SCR is cleared to 0 | | | | TDR contents are loaded into TSR, so new data can be written | en in TDR | Bit 6—Receive Data Register Full (RDRF): Indicates that RDR contains new receive data. | Bit 6<br>RDRF | Description | |---------------|-------------------------------------------------------------------| | 0 | RDR does not contain new receive data (Initial value | | | [Clearing conditions] | | | The chip is reset or enters standby mode | | | <ul> <li>Read RDRF when RDRF = 1, then write 0 in RDRF</li> </ul> | | 1 | RDR contains new receive data | | | [Setting condition] | | | Serial data is received normally and transferred from RSR to RDR | Note: The RDR contents and the RDRF flag are not affected by detection of receive errors or by clearing of the RE bit to 0 in SCR. They retain their previous values. If the RDRF flag is still set to 1 when reception of the next data ends, an overrun error will occur and the receive data will be lost. **Bit 5—Overrun Error (ORER):** Indicates that data reception ended abnormally due to an overrun error. | Bit 5<br>ORER | Description | | |---------------|-------------------------------------------------------------------|-----------------| | 0 | Receiving is in progress or has ended normally*1 | (Initial value) | | | [Clearing conditions] | | | | <ul> <li>The chip is reset or enters standby mode</li> </ul> | | | | <ul> <li>Read ORER when ORER = 1, then write 0 in ORER</li> </ul> | | | 1 | A receive overrun error occurred*2 | | | | [Setting condition] | | | | Reception of the next serial data ends when RDRF = 1 | | - Notes: 1. Clearing the RE bit to 0 in SCR does not affect the ORER flag, which retains its previous value. - 2. RDR continues to hold the receive data prior to the overrun error, so subsequent receive data is lost. Serial receiving cannot continue while the ORER flag is set to 1. In synchronous mode, serial transmitting is also disabled. **Bit 4—Framing Error (FER)/Error Signal Status (ERS):** The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR. For serial communication interface (SMIF bit in SCMR cleared to 0) Indicates that data reception ended abnormally due to a framing error in asynchronous mode. | Bit 4<br>FER | Description | |--------------|-------------------------------------------------------------------------------------------------------| | 0 | Receiving is in progress or has ended normally*1 (Initial value) | | | [Clearing conditions] | | | The chip is reset or enters standby mode | | | <ul> <li>Read FER when FER = 1, then write 0 in FER</li> </ul> | | 1 | A receive framing error occurred | | | [Setting condition] | | | The stop bit at the end of the receive data is checked for a value of 1, and is found to be $0.^{*2}$ | - Notes: 1. Clearing the RE bit to 0 in SCR does not affect the FER flag, which retains its previous value. - 2. When the stop bit length is 2 bits, only the first bit is checked for a value of 1. The second stop bit is not checked. When a framing error occurs the SCI transfers the receive data into RDR but does not set the RDRF flag. Serial receiving cannot continue while the FER flag is set to 1. In synchronous mode, serial transmitting is also disabled. - For Smart Card Interface (SMIF Bit in SCMR Set to 1) Indicates the status of the error signal sent back from the receiving side during transmission. Framing errors are not detected in smart card interface mode. | Bit 4 | | | |-------|--------------------------------------------------------------------------------------------|-------| | ERS | Description | | | 0 | Normal reception, no error signal* (Initial v | alue) | | | [Clearing conditions] | | | | <ul> <li>The chip is reset or enters standby mode</li> </ul> | | | | <ul> <li>Read ERS when ERS = 1, then write 0 in ERS</li> </ul> | | | 1 | An error signal has been sent from the receiving side indicating detection of parity error | of a | | | [Setting condition] | | | | The error signal is low when sampled | | Note: \* Clearing the TE bit to 0 in SCR does not affect the ERS flag, which retains its previous value. **Bit 3—Parity Error (PER):** Indicates that reception of data with parity added ended abnormally due to a parity error in asynchronous mode. | Bit 3 | | | |-------|----------------------------------------------------------------------------------------------------------------------|-------------------| | PER | Description | | | 0 | Receiving is in progress or has ended normally*1 | (Initial value) | | | [Clearing conditions] | | | | The chip is reset or enters standby mode | | | | <ul> <li>Read PER when PER = 1, then write 0 in PER</li> </ul> | | | 1 | A receive parity error occurred*2 | | | | [Setting condition] | | | | The number of 1s in receive data, including the parity bit, deleven or odd parity setting of $O/\overline{E}$ in SMR | oes not match the | - Notes: 1. Clearing the RE bit to 0 in SCR does not affect the PER flag, which retains its previous value. - 2. When a parity error occurs the SCI transfers the receive data into RDR but does not set the RDRF flag. Serial receiving cannot continue while the PER flag is set to 1. In synchronous mode, serial transmitting is also disabled. **Bit 2—Transmit End (TEND):** The function of this bit differs for the normal serial communication interface and for the smart card interface. Its function is switched with the SMIF bit in SCMR. For Serial Communication Interface (SMIF Bit in SCMR Cleared to 0) Indicates that when the last bit of a serial character was transmitted TDR did not contain valid transmit data, so transmission has ended. The TEND flag is a read-only bit and cannot be written. | Bit 2<br>TEND | Description | |---------------|----------------------------------------------------------------------------------------------------------| | 0 | Transmission is in progress [Clearing condition] Read TDRE when TDRE = 1, then write 0 in TDRE | | 1 | End of transmission (Initial value) | | | [Setting conditions] | | | The chip is reset or enters standby mode | | | The TE bit in SCR is cleared to 0 | | | <ul> <li>TDRE is 1 when the last bit of a 1-byte serial transmit character is<br/>transmitted</li> </ul> | For Smart Card Interface (SMIF Bit in SCMR Set to 1) Indicates that when the last bit of a serial character was transmitted TDR did not contain valid transmit data, so transmission has ended. The TEND flag is a read-only bit and cannot be written. | Bit 2<br>TEND | Description | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 0 | Transmission is in progress | _ | | | [Clearing condition] | | | | Read TDRE when TDRE = 1, then write 0 in TDRE | | | 1 | End of transmission (Initial value) | | | | [Setting conditions] | | | | The chip is reset or enters standby mode | | | | • The TE bit is cleared to 0 in SCR and the FER/ERS bit is also cleared to 0 | | | | <ul> <li>TDRE is 1 and FER/ERS is 0 (normal transmission) 2.5 etu (when GM = 0) or 1.0 etu (when GM = 1) after a 1-byte serial character is transmitted</li> </ul> | | Note: etu: Elementary time unit (time required to transmit one bit) **Bit 1—Multiprocessor bit (MPB):** Stores the value of the multiprocessor bit in the receive data when a multiprocessor format is used in asynchronous mode. MPB is a read-only bit, and cannot be written. | Bit 1<br>MPB | Description | | |--------------|-----------------------------------------------------|-----------------| | 0 | Multiprocessor bit value in receive data is $0^{*}$ | (Initial value) | | 1 | Multiprocessor bit value in receive data is 1 | | Note: \* If the RE bit in SCR is cleared to 0 when a multiprocessor format is selected, MPB retains its previous value. **Bit 0—Multiprocessor Bit Transfer (MPBT):** Stores the value of the multiprocessor bit added to transmit data when a multiprocessor format in selected for transmitting in asynchronous mode. The MPBT bit setting is ignored in synchronous mode, when a multiprocessor format is not selected, or when the SCI cannot transmit. #### Section 12 Serial Communication Interface | Bit 0<br>MPBT | Description | | |---------------|------------------------------------------------|-----------------| | 0 | Multiprocessor bit value in transmit data is 0 | (Initial value) | | 1 | Multiprocessor bit value in transmit data is 1 | | ### 12.2.8 Bit Rate Register (BRR) BRR is an 8-bit register that sets the serial transmit/receive bit rate in accordance with the baud rate generator operating clock selected by bits CKS0 and CKS1 in SMR. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W BRR can be read or written to by the CPU at all times. BRR is initialized to H'FF by a reset and in standby mode. As baud rate generator control is performed independently for each channel, different values can be set for each channel. Table 12.3 shows examples of BRR settings in asynchronous mode. Table 12.4 shows examples of BRR settings in synchronous mode. Rev. 2.00 Sep 20, 2005 page 372 of 800 Table 12.3 Examples of Bit Rates and BRR Settings in Asynchronous Mode φ (MHz) | Bit Rate | e2 | | | 2.097152 | | | | 2.4 | 576 | 3 | | | | |----------|----|-----|-----------|----------|-----|-----------|---|-----|-----------|---|-----|-----------|--| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | | 110 | 1 | 141 | 0.03 | 1 | 148 | -0.04 | 1 | 174 | -0.26 | 1 | 212 | 0.03 | | | 150 | 1 | 103 | 0.16 | 1 | 108 | 0.21 | 1 | 127 | 0.00 | 1 | 155 | 0.16 | | | 300 | 0 | 207 | 0.16 | 0 | 217 | 0.21 | 0 | 255 | 0.00 | 1 | 77 | 0.16 | | | 600 | 0 | 103 | 0.16 | 0 | 108 | 0.21 | 0 | 127 | 0.00 | 0 | 155 | 0.16 | | | 1200 | 0 | 51 | 0.16 | 0 | 54 | -0.70 | 0 | 63 | 0.00 | 0 | 77 | 0.16 | | | 2400 | 0 | 25 | 0.16 | 0 | 26 | 1.14 | 0 | 31 | 0.00 | 0 | 38 | 0.16 | | | 4800 | 0 | 12 | 0.16 | 0 | 13 | -2.48 | 0 | 15 | 0.00 | 0 | 19 | -2.34 | | | 9600 | 0 | 6 | -6.99 | 0 | 6 | -2.48 | 0 | 7 | 0.00 | 0 | 9 | -2.34 | | | 19200 | 0 | 2 | 8.51 | 0 | 2 | 13.78 | 0 | 3 | 0.00 | 0 | 4 | -2.34 | | | 31250 | 0 | 1 | 0.00 | 0 | 1 | 4.86 | 0 | 1 | 22.88 | 0 | 2 | 0.00 | | | 38400 | 0 | 1 | -18.62 | 0 | 1 | -14.67 | 0 | 1 | 0.00 | _ | _ | _ | | ### φ (MHz) | Bit Rate | | 3.6864 | | | 4 | | | 4.9 | 152 | 5 | | | |----------|---|--------|-----------|---|-----|-----------|---|-----|-----------|---|-----|-----------| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | 110 | 2 | 64 | 0.70 | 2 | 70 | 0.03 | 2 | 86 | 0.31 | 2 | 88 | -0.25 | | 150 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | | 300 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | | 600 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | | 1200 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | | 2400 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | | 4800 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | | 9600 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | | 19200 | 0 | 5 | 0.00 | 0 | 6 | -6.99 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | | 31250 | _ | _ | _ | 0 | 3 | 0.00 | 0 | 4 | -1.70 | 0 | 4 | 0.00 | | 38400 | 0 | 2 | 0.00 | 0 | 2 | 8.51 | 0 | 3 | 0.00 | 0 | 3 | 1.73 | | | | | | | | | | | | | | | | | (MI | | |----------|-----|--| | <b>M</b> | | | | | | | | Bit Rate | | 6 | | | 6. | 144 | | 7.3 | 728 | 8 | | | |----------|---|-----|-----------|---|-----|-----------|---|-----|-----------|---|-----|-----------| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | 110 | 2 | 106 | -0.44 | 2 | 108 | 0.08 | 2 | 130 | -0.07 | 2 | 141 | 0.03 | | 150 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | 300 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | 600 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | 1200 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | 2400 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | 4800 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | 9600 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | 19200 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | 31250 | 0 | 5 | 0.00 | 0 | 5 | 2.40 | 0 | 6 | 5.33 | 0 | 7 | 0.00 | | 38400 | 0 | 4 | -2.34 | 0 | 4 | 0.00 | 0 | 5 | 0.00 | 0 | 6 | -6.99 | # φ (MHz) | Bit Rate | 9.8304 | | | | • | 10 | | • | 12 | 12.288 | | | | |----------|--------|-----|-----------|---|-----|-----------|---|-----|-----------|--------|-----|-----------|--| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | | 110 | 2 | 174 | -0.26 | 2 | 177 | -0.25 | 2 | 212 | 0.03 | 2 | 217 | 0.08 | | | 150 | 2 | 127 | 0.00 | 2 | 129 | 0.16 | 2 | 155 | 0.16 | 2 | 159 | 0.00 | | | 300 | 1 | 255 | 0.00 | 2 | 64 | 0.16 | 2 | 77 | 0.16 | 2 | 79 | 0.00 | | | 600 | 1 | 127 | 0.00 | 1 | 129 | 0.16 | 1 | 155 | 0.16 | 1 | 159 | 0.00 | | | 1200 | 0 | 255 | 0.00 | 1 | 64 | 0.16 | 1 | 77 | 0.16 | 1 | 79 | 0.00 | | | 2400 | 0 | 127 | 0.00 | 0 | 129 | 0.16 | 0 | 155 | 0.16 | 0 | 159 | 0.00 | | | 4800 | 0 | 63 | 0.00 | 0 | 64 | 0.16 | 0 | 77 | 0.16 | 0 | 79 | 0.00 | | | 9600 | 0 | 31 | 0.00 | 0 | 32 | -1.36 | 0 | 38 | 0.16 | 0 | 39 | 0.00 | | | 19200 | 0 | 15 | 0.00 | 0 | 15 | 1.73 | 0 | 19 | -2.34 | 0 | 19 | 0.00 | | | 31250 | 0 | 9 | -1.70 | 0 | 9 | 0.00 | 0 | 11 | 0.00 | 0 | 11 | 2.40 | | | 38400 | 0 | 7 | 0.00 | 0 | 7 | 1.73 | 0 | 9 | -2.34 | 0 | 9 | 0.00 | | # φ (MHz) | Bit Rate | t Rate | | | | 14 | | | 14. | 7456 | 16 | | | | |----------|--------|-----|-----------|---|-----|-----------|---|-----|-----------|----|-----|-----------|--| | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | | 110 | 2 | 230 | -0.08 | 2 | 248 | -0.17 | 3 | 64 | 0.70 | 3 | 70 | 0.03 | | | 150 | 2 | 168 | 0.16 | 2 | 181 | 0.16 | 2 | 191 | 0.00 | 2 | 207 | 0.16 | | | 300 | 2 | 84 | -0.43 | 2 | 90 | 0.16 | 2 | 95 | 0.00 | 2 | 103 | 0.16 | | | 600 | 1 | 168 | 0.16 | 1 | 181 | 0.16 | 1 | 191 | 0.00 | 1 | 207 | 0.16 | | | 1200 | 1 | 84 | -0.43 | 1 | 90 | 0.16 | 1 | 95 | 0.00 | 1 | 103 | 0.16 | | | 2400 | 0 | 168 | 0.16 | 0 | 181 | 0.16 | 0 | 191 | 0.00 | 0 | 207 | 0.16 | | | 4800 | 0 | 84 | -0.43 | 0 | 90 | 0.16 | 0 | 95 | 0.00 | 0 | 103 | 0.16 | | | 9600 | 0 | 41 | 0.76 | 0 | 45 | -0.93 | 0 | 47 | 0.00 | 0 | 51 | 0.16 | | | 19200 | 0 | 20 | 0.76 | 0 | 22 | -0.93 | 0 | 23 | 0.00 | 0 | 25 | 0.16 | | | 31250 | 0 | 12 | 0.00 | 0 | 13 | 0.00 | 0 | 14 | -1.70 | 0 | 15 | 0.00 | | | 38400 | 0 | 10 | -3.82 | 0 | 10 | 3.57 | 0 | 11 | 0.00 | 0 | 12 | 0.16 | | # φ (MHz) | | | | | | | - | | | | | |----------|---|-----|-----------|---|-----|-----------|----|-----|-----------|--| | Bit Rate | | 1 | 18 | | 2 | 20 | 25 | | | | | (bit/s) | n | N | Error (%) | n | N | Error (%) | n | N | Error (%) | | | 110 | 3 | 79 | -0.12 | 3 | 88 | -0.25 | 3 | 110 | -0.02 | | | 150 | 2 | 233 | 0.16 | 3 | 64 | 0.16 | 3 | 80 | -0.47 | | | 300 | 2 | 116 | 0.16 | 2 | 129 | 0.16 | 2 | 162 | 0.15 | | | 600 | 1 | 233 | 0.16 | 2 | 64 | 0.16 | 2 | 80 | -0.47 | | | 1200 | 1 | 116 | 0.16 | 1 | 129 | 0.16 | 1 | 162 | 0.15 | | | 2400 | 0 | 233 | 0.16 | 1 | 64 | 0.16 | 1 | 80 | -0.47 | | | 4800 | 0 | 116 | 0.16 | 0 | 129 | 0.16 | 0 | 162 | 0.15 | | | 9600 | 0 | 58 | -0.69 | 0 | 64 | 0.16 | 0 | 80 | -0.47 | | | 19200 | 0 | 28 | 1.02 | 0 | 32 | -1.36 | 0 | 40 | -0.76 | | | 31250 | 0 | 17 | 0.00 | 0 | 19 | 0.00 | 0 | 24 | 0.00 | | | 38400 | 0 | 14 | -2.34 | 0 | 15 | 1.73 | 0 | 19 | 1.73 | | | | | | | | | | | | | | Table 12.4 Examples of Bit Rates and BRR Settings in Synchronous Mode | D:4 | | | | | | | | | φ( | WHZ) | | | | | | | | | |-------------|---|-----|---|-----|---|-----|---|-----|----|------|---|-----|---|-----|---|-----|---|-----| | Bit<br>Rate | | 2 | | 4 | | 8 | | 10 | | 13 | | 16 | | 18 | | 20 | | 25 | | | n | N | n | N | n | N | n | N | n | N | n | N | n | N | n | N | n | N | | 110 | 3 | 70 | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 250 | 2 | 124 | 2 | 249 | 3 | 124 | _ | _ | 3 | 202 | 3 | 249 | _ | _ | _ | _ | _ | _ | | 500 | 1 | 249 | 2 | 124 | 2 | 249 | _ | _ | 3 | 101 | 3 | 124 | 3 | 140 | 3 | 155 | _ | _ | | 1k | 1 | 124 | 1 | 249 | 2 | 124 | _ | _ | 2 | 202 | 2 | 249 | 3 | 69 | 3 | 77 | 3 | 97 | | 2.5k | 0 | 199 | 1 | 99 | 1 | 199 | 1 | 249 | 2 | 80 | 2 | 99 | 2 | 112 | 2 | 124 | 2 | 155 | | 5k | 0 | 99 | 0 | 199 | 1 | 99 | 1 | 124 | 1 | 162 | 1 | 199 | 1 | 224 | 1 | 249 | 2 | 77 | | 10k | 0 | 49 | 0 | 99 | 0 | 199 | 0 | 249 | 1 | 80 | 1 | 99 | 1 | 112 | 1 | 124 | 1 | 155 | | 25k | 0 | 19 | 0 | 39 | 0 | 79 | 0 | 99 | 0 | 129 | 0 | 159 | 0 | 179 | 0 | 199 | 0 | 249 | | 50k | 0 | 9 | 0 | 19 | 0 | 39 | 0 | 49 | 0 | 64 | 0 | 79 | 0 | 89 | 0 | 99 | 0 | 124 | | 100k | 0 | 4 | 0 | 9 | 0 | 19 | 0 | 24 | _ | _ | 0 | 39 | 0 | 44 | 0 | 49 | 0 | 62 | | 250k | 0 | 1 | 0 | 3 | 0 | 7 | 0 | 9 | 0 | 12 | 0 | 15 | 0 | 17 | 0 | 19 | 0 | 24 | | 500k | 0 | 0* | 0 | 1 | 0 | 3 | 0 | 4 | _ | _ | 0 | 7 | 0 | 8 | 0 | 9 | _ | _ | | 1M | | | 0 | 0* | 0 | 1 | _ | _ | _ | _ | 0 | 3 | 0 | 4 | 0 | 4 | _ | _ | | 2M | | | | | 0 | 0* | _ | _ | _ | _ | 0 | 1 | _ | _ | _ | _ | _ | _ | | 2.5M | | | | | _ | _ | 0 | 0* | _ | _ | _ | _ | _ | _ | _ | _ | _ | _ | | 4M | | | | | | | | | | | 0 | 0* | _ | _ | _ | _ | _ | _ | | | _ | _ | | | | | - | | | | | | | | | | | | **⋆ /ΜΗ**σ\ Note: Settings with an error of 1% or less are recommended. Legend: Blank: No setting available —: Setting possible, but error occurs \*: Continuous transmission/reception not possible The BRR setting is calculated as follows: Asynchronous mode: $$N = \frac{\phi}{64 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Synchronous mode: $$N = \frac{\phi}{8 \times 2^{2n-1} \times B} \times 10^6 - 1$$ B: Bit rate (bit/s) N: BRR setting for band rate generator $(0 \le N \le 255)$ φ: System clock frequency (MHz) n: Baud rate generator input clock (n = 0, 1, 2, 3) (For the clock sources and values of n, see the following table.) | | | | SMR Settings | | | | | | |---|--------------|------|--------------|--|--|--|--|--| | n | Clock Source | CKS1 | CKS0 | | | | | | | 0 | ф | 0 | 0 | | | | | | | 1 | φ/4 | 0 | 1 | | | | | | | 2 | φ/16 | 1 | 0 | | | | | | | 3 | φ/64 | 1 | 1 | | | | | | The bit rate error in asynchronous mode is calculated as follows: Error (%) = $$\left\{ \frac{\phi \times 10^6}{(N+1) \times B \times 64 \times 2^{2n-1}} - 1 \right\} \times 100$$ Table 12.5 shows the maximum bit rates in asynchronous mode for various system clock frequencies. Tables 12.6 and 12.7 show the maximum bit rates with external clock input. Table 12.5 Maximum Bit Rates for Various Frequencies (Asynchronous Mode) Settings φ (MHz) Maximum Bit Rate (bit/s) Ν n 2.097152 2.4576 3.6864 4.9152 6.144 7.3728 9.8304 12.288 14.7456 17.2032 Table 12.6 Maximum Bit Rates with External Clock Input (Asynchronous Mode) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | | | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0.5000 | 31250 | | | | 0.5243 | 32768 | | | | 0.6144 | 38400 | | | | 0.7500 | 46875 | | | | 0.9216 | 57600 | | | | 1.0000 | 62500 | | | | 1.2288 | 76800 | | | | 1.2500 | 78125 | | | | 1.5000 | 93750 | | | | 1.5360 | 96000 | | | | 1.8432 | 115200 | | | | 2.0000 | 125000 | | | | 2.4576 | 153600 | | | | 2.5000 | 156250 | | | | 3.0000 | 187500 | | | | 3.0720 | 192000 | | | | 3.5000 | 218750 | | | | 3.6864 | 230400 | | | | 4.0000 | 250000 | | | | 4.3008 | 268800 | | | | 4.5000 | 281250 | | | | 5.0000 | 312500 | | | | 6.2500 | 390625 | | | | | 0.5000 0.5243 0.6144 0.7500 0.9216 1.0000 1.2288 1.2500 1.5000 1.5360 1.8432 2.0000 2.4576 2.5000 3.0000 3.0720 3.5000 3.6864 4.0000 4.3008 4.5000 5.0000 | | | Table 12.7 Maximum Bit Rates with External Clock Input (Synchronous Mode) | φ (MHz) | External Input Clock (MHz) | Maximum Bit Rate (bit/s) | |---------|----------------------------|--------------------------| | 2 | 0.3333 | 333333.3 | | 4 | 0.6667 | 666666.7 | | 6 | 1.0000 | 1000000.0 | | 8 | 1.3333 | 1333333.3 | | 10 | 1.6667 | 1666666.7 | | 12 | 2.0000 | 2000000.0 | | 14 | 2.3333 | 2333333.3 | | 16 | 2.6667 | 2666666.7 | | 18 | 3.0000 | 3000000.0 | | 20 | 3.3333 | 3333333.3 | | 25 | 4.1667 | 4166666.7 | # 12.3 Operation #### 12.3.1 Overview The SCI can carry out serial communication in two modes: asynchronous mode in which synchronization is achieved character by character, and synchronous mode in which synchronization is achieved with clock pulses. A smart card interface is also supported as a serial communication function for an IC card interface. Selection of asynchronous or synchronous mode and the transmission format for the normal serial communication interface is made in SMR, as shown in table 12.8. The SCI clock source is selected by the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR, as shown in table 12.9. For details of the procedures for switching between LSB-first and MSB-first mode and inverting the data logic level, see section 13.2.1, Smart Card Mode Register (SCMR). For selection of the smart card interface format, see section 13.3.3, Data Format. ### **Asynchronous Mode** - Data length is selectable: 7 or 8 bits - Parity and multiprocessor bits are selectable, and so is the stop bit length (1 or 2 bits). These selections determine the communication format and character length. - In receiving, it is possible to detect framing errors, parity errors, overrun errors, and the break state. - An internal or external clock can be selected as the SCI clock source. - When an internal clock is selected, the SCI operates using the on-chip baud rate generator, and can output a serial clock signal with a frequency matching the bit rate. - When an external clock is selected, the external clock input must have a frequency 16 times the bit rate. (The on-chip baud rate generator is not used.) ### **Synchronous Mode** - The communication format has a fixed 8-bit data length. - In receiving, it is possible to detect overrun errors. - An internal or external clock can be selected as the SCI clock source. - When an internal clock is selected, the SCI operates using the on-chip baud rate generator, and can output a serial clock signal to external devices. - When an external clock is selected, the SCI operates on the input serial clock. The on-chip baud rate generator is not used. #### **Smart Card Interface** - One frame consists of 8-bit data and a parity bit. - In transmitting, a guard time of at least two elementary time units (2 etu) is provided between the end of the parity bit and the start of he next frame. (An elementary time unit is the time required to transmit one bit.) - In receiving, if a parity error is detected, a low error signal level is output for 1 etu, beginning 10.5 etu after the start bit. - In transmitting, if an error signal is received, the same data is automatically transmitted again after at least 2 etu. - Only asynchronous communication is supported. There is no synchronous communication function. For details of smart card interface operation, see section 13, Smart Card Interface. **Table 12.8 SMR Settings and Serial Communication Formats** | SMR Settings | | | | | | <b>SCI Communication Format</b> | | | | |--------------|--------------|------------------------|-------------|-------------------|------------------------------|---------------------------------|---------------------------------|---------------|-----------------------| | Bit 7<br>C/Ā | Bit 6<br>CHR | Bit 2<br>MP | Bit 5<br>PE | Bit 3<br>STOP | Mode | Data<br>Length | Multi-<br>pro-<br>cessor<br>Bit | Parity<br>Bit | Stop<br>Bit<br>Length | | 0 0 | 0 | 0 | 0 | Asynchronous mode | 8-bit data | Absent | Absent | 1 bit | | | | | | 1 | | | | | 2 bits | | | | | | 1 | 0 | <del>-</del> | | | Present | 1 bit | | | | | | 1 | <del>-</del> | | | | 2 bits | | | 1 | <del>-</del> | 0 | 0 | = | 7-bit data | _ | Absent | 1 bit | | | | | | 1 | <del>-</del> | | | | 2 bits | | | | | 1 | 0 | _ | | | Present | 1 bit | | | | | | 1 | <del>-</del> | | | | 2 bits | | | 0 | 1 | | 0 | Asynchronous<br>mode (multi- | 8-bit data | Present | Absent | 1 bit | | | | | _ | 1 | | | | | 2 bits | | | 1 | processor<br>0 format) | 7-bit data | _ | | 1 bit | | | | | | | | _ | 1 | _ | | | | 2 bits | | 1 | _ | _ | _ | _ | Synchronous mode | 8-bit data | Absent | _ | None | Table 12.9 SMR and SCR Settings and SCI Clock Source Selection | SMR | SCR S | etting | | SCI Transmit/Receive clock | | | |--------------|---------------|---------------|-------------|------------------------------|----------------------------------------------------|--| | Bit 7<br>C/A | Bit 1<br>CKE1 | Bit 0<br>CKE0 | Mode | Clock Source | SCK Pin Function | | | 0 0 0 | | Asynchronous | Internal | SCI does not use the SCK pin | | | | | | 1 | mode | | Outputs clock with frequency matching the bit rate | | | | 1 | 0 1 | - | External | Inputs clock with frequency 16 times the bit rate | | | 1 0 | | 0 | Synchronous | Internal | Outputs the serial clock | | | | | 1 | mode | | | | | | 1 | 0 | -<br>- | External | Inputs the serial clock | | | | | 1 | | | | | ### 12.3.2 Operation in Asynchronous Mode In asynchronous mode, each transmitted or received character begins with a start bit and ends with one or two stop bits. Serial communication is synchronized one character at a time. The transmitting and receiving sections of the SCI are independent, so full-duplex communication is possible. The transmitter and the receiver are both double-buffered, so data can be written and read while transmitting and receiving are in progress, enabling continuous transmitting and receiving. Figure 12.2 shows the general format of asynchronous serial communication. In asynchronous serial communication the communication line is normally held in the mark (high) state. The SCI monitors the line and starts serial communication when the line goes to the space (low) state, indicating a start bit. One serial character consists of a start bit (low), data (LSB first), parity bit (high or low), and one or two stop bits (high), in that order. When receiving in asynchronous mode, the SCI synchronizes at the falling edge of the start bit. The SCI samples each data bit on the eighth pulse of a clock with a frequency 16 times the bit rate. Receive data is latched at the center of each bit. Figure 12.2 Data Format in Asynchronous Communication (Example: 8-Bit Data with Parity and 2 Stop Bits) #### **Communication Formats** Table 12.10 shows the 12 communication formats that can be selected in asynchronous mode. The format is selected by settings in SMR. **Table 12.10 Serial Communication Formats (Asynchronous Mode)** | SMR Settings | | | | Serial Communication Format and Frame Length | | | |--------------|----|----|------|----------------------------------------------|--|--| | CHR | PE | MP | STOP | 1 2 3 4 5 6 7 8 9 10 11 12 | | | | 0 | 0 | 0 | 0 | S 8-bit data STOP | | | | 0 | 0 | 0 | 1 | S 8-bit data STOP STOP | | | | 0 | 1 | 0 | 0 | S 8-bit data P STOP | | | | 0 | 1 | 0 | 1 | S 8-bit data P STOP STOP | | | | 1 | 0 | 0 | 0 | S 7-bit data STOP | | | | 1 | 0 | 0 | 1 | S 7-bit data STOP STOP | | | | 1 | 1 | 0 | 0 | S 7-bit data P STOP | | | | 1 | 1 | 0 | 1 | S 7-bit data P STOP STOP | | | | 0 | | 1 | 0 | S 8-bit data MPB STOP | | | | 0 | _ | 1 | 1 | S 8-bit data MPB STOP STOP | | | | 1 | _ | 1 | 0 | S 7-bit data MPB STOP | | | | 1 | _ | 1 | 1 | S 7-bit data MPB STOP STOP | | | ## Legend: S: Start bit STOP: Stop bit P: Parity bit MPB: Multiprocessor bit #### Clock An internal clock generated by the on-chip baud rate generator or an external clock input from the SCK pin can be selected as the SCI transmit/receive clock. The clock source is selected by the $C/\overline{A}$ bit in SMR and bits CKE1 and CKE0 in SCR. For details of SCI clock source selection, see table 12.9. When an external clock is input at the SCK pin, it must have a frequency 16 times the desired bit rate. When the SCI is operated on an internal clock, it can output a clock signal at the SCK pin. The frequency of this output clock is equal to the bit rate. The phase is aligned as shown in figure 12.3 so that the rising edge of the clock occurs at the center of each transmit data bit. Figure 12.3 Phase Relationship between Output Clock and Serial Data (Asynchronous Mode) ### **Transmitting and Receiving Data** **SCI Initialization (Asynchronous Mode):** Before transmitting or receiving data, clear the TE and RE bits to 0 in SCR, then initialize the SCI as follows. When changing the communication mode or format, always clear the TE and RE bits to 0 before following the procedure given below. Clearing TE to 0 sets the TDRE flag to 1 and initializes TSR. Clearing RE to 0, however, does not initialize the RDRF, PER, FER, and ORER flags, or RDR, which retain their previous contents. When an external clock is used the clock should not be stopped during initialization or subsequent operation, since operation will be unreliable in this case. Figure 12.4 shows a sample flowchart for initializing the SCI. Figure 12.4 Sample Flowchart for SCI Initialization **Transmitting Serial Data (Asynchronous Mode):** Figure 12.5 shows a sample flowchart for transmitting serial data and indicates the procedure to follow. - (1) SCI initialization: the transmit data output function of the TxD pin is selected automatically. After the TE bit is set to 1, one frame of 1s is output, then transmission is possible. - (2) SCI status check and transmit data write: read SSR and check that the TDRE flag is set to 1, then write transmit data in TDR and clear the TDRE flag to 0. - (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0. - (4) To output a break signal at the end of serial transmission: set the DDR bit to 1 and clear the DR bit to 0, then clear the TE bit to 0 in SCR. Figure 12.5 Sample Flowchart for Transmitting Serial Data In transmitting serial data, the SCI operates as follows: - The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. - After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. Serial transmit data is transmitted in the following order from the TxD pin: - Start bit: One 0 bit is output. - Transmit data: 7 or 8 bits are output, LSB first. - Parity bit or multiprocessor bit: One parity bit (even or odd parity),or one multiprocessor bit is output. Formats in which neither a parity bit nor a multiprocessor bit is output can also be selected. - Stop bit(s): One or two 1 bits (stop bits) are output. - Mark state: Output of 1 bits continues until the start bit of the next transmit data. - The SCI checks the TDRE flag when it outputs the stop bit. If the TDRE flag is 0, the SCI loads new data from TDR into TSR, outputs the stop bit, then begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, outputs the stop bit, then continues output of 1 bits in the mark state. If the TEIE bit is set to 1 in SCR, a transmit-end interrupt (TEI) is requested at this time. Figure 12.6 shows an example of SCI transmit operation in asynchronous mode. Figure 12.6 Example of SCI Transmit Operation in Asynchronous Mode (8-Bit Data with Parity and One Stop Bit) **Receiving Serial Data (Asynchronous Mode):** Figure 12.7 shows a sample flowchart for receiving serial data and indicates the procedure to follow. Figure 12.7 Sample Flowchart for Receiving Serial Data Figure 12.7 Sample Flowchart for Receiving Serial Data (cont) In receiving, the SCI operates as follows: - The SCI monitors the communication line. When it detects a start bit (0 bit), the SCI synchronizes internally and starts receiving. - Receive data is stored in RSR in order from LSB to MSB. - The parity bit and stop bit are received. After receiving these bits, the SCI carries out the following checks: - Parity check: The number of 1s in the receive data must match the even or odd parity setting of in the $O/\overline{E}$ bit in SMR. - Stop bit check: The stop bit value must be 1. If there are two stop bits, only the first is checked. - Status check: The RDRF flag must be 0, indicating that the receive data can be transferred from RSR into RDR. If these all checks pass, the RDRF flag is set to 1 and the received data is stored in RDR. If one of the checks fails (receive error\*), the SCI operates as shown in table 12.11. Note: \* When a receive error occurs, further receiving is disabled. In receiving, the RDRF flag is not set to 1. Be sure to clear the error flags to 0. • When the RDRF flag is set to 1, if the RIE bit is set to 1 in SCR, a receive-data-full interrupt (RXI) is requested. If the ORER, PER, or FER flag is set to 1 and the RIE bit in SCR is also set to 1, a receive-error interrupt (ERI) is requested. Table 12.11 Receive Error Conditions | Receive Error Abbreviation | | Condition | Data Transfer | | | |----------------------------|-----|----------------------------------------------------------------------|-------------------------------------------------|--|--| | Overrun error ORER | | Receiving of next data ends while RDRF flag is still set to 1 in SSR | Receive data is not transferred from RSR to RDR | | | | Framing error | FER | Stop bit is 0 | Receive data is transferred from RSR to RDR | | | | Parity error PER | | Parity of received data differs from even/odd parity setting in SMR | Receive data is transferred from RSR to RDR | | | Figure 12.8 shows an example of SCI receive operation in asynchronous mode. Figure 12.8 Example of SCI Receive Operation (8-Bit Data with Parity and One Stop Bit) ### 12.3.3 Multiprocessor Communication The multiprocessor communication function enables several processors to share a single serial communication line. The processors communicate in asynchronous mode using a format with an additional multiprocessor bit (multiprocessor format). In multiprocessor communication, each receiving processor is addressed by an ID. A serial communication cycle consists of an ID-sending cycle that identifies the receiving processor, and a data-sending cycle. The multiprocessor bit distinguishes ID-sending cycles from data-sending cycles. The transmitting processor starts by sending the ID of the receiving processor with which it wants to communicate as data with the multiprocessor bit set to 1. Next the transmitting processor sends transmit data with the multiprocessor bit cleared to 0. Receiving processors skip incoming data until they receive data with the multiprocessor bit set to 1. When they receive data with the multiprocessor bit set to 1, receiving processors compare the data with their IDs. Processors with IDs not matching the received data skip further incoming data until they again receive data with the multiprocessor bit set to 1. Multiple processors can send and receive data in this way. Figure 12.9 shows an example of communication among different processors using a multiprocessor format. #### **Communication Formats** Four formats are available. Parity bit settings are ignored when a multiprocessor format is selected. For details see table 12.10. #### Clock See the description of asynchronous mode. Figure 12.9 Example of Communication among Processors using Multiprocessor Format (Sending Data H'AA to Receiving Processor A) ## **Transmitting and Receiving Data** **Transmitting Multiprocessor Serial Data:** Figure 12.10 shows a sample flowchart for transmitting multiprocessor serial data and indicates the procedure to follow. - SCI initialization: the transmit data output function of the TxD pin is selected automatically. - (2) SCI status check and transmit data write: read SSR, check that the TDRE flag is 1, then write transmit data in TDR. Also set the MPBT flag to 0 or 1 in SSR. Finally, clear the TDRE flag to 0. - (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0. - (4) To output a break signal at the end of serial transmission: set the DDR bit to 1 and clear the DR bit to 0, then clear the TE bit to 0 in SCR. Figure 12.10 Sample Flowchart for Transmitting Multiprocessor Serial Data In transmitting serial data, the SCI operates as follows: - The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. - After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. Serial transmit data is transmitted in the following order from the TxD pin: - Start bit: One 0 bit is output. - Transmit data: 7 or 8 bits are output, LSB first. - Multiprocessor bit: One multiprocessor bit (MPBT value) is output. - Stop bit(s): One or two 1 bits (stop bits) are output. - Mark state: Output of 1 bits continues until the start bit of the next transmit data. - The SCI checks the TDRE flag when it outputs the stop bit. If the TDRE flag is 0, the SCI loads new data from TDR into TSR, outputs the stop bit, then begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, outputs the stop bit, then continues output of 1 bits in the mark state. If the TEIE bit is set to 1 in SCR, a transmit-end interrupt (TEI) is requested at this time. Figure 12.11 shows an example of SCI transmit operation using a multiprocessor format. Figure 12.11 Example of SCI Transmit Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit) **Receiving Multiprocessor Serial Data:** Figure 12.12 shows a sample flowchart for receiving multiprocessor serial data and indicates the procedure to follow. Figure 12.12 Sample Flowchart for Receiving Multiprocessor Serial Data Figure 12.12 Sample Flowchart for Receiving Multiprocessor Serial Data (cont) Figure 12.13 shows an example of SCI receive operation using a multiprocessor format. Figure 12.13 Example of SCI Receive Operation (8-Bit Data with Multiprocessor Bit and One Stop Bit) ### 12.3.4 Synchronous Operation In synchronous mode, the SCI transmits and receives data in synchronization with clock pulses. This mode is suitable for high-speed serial communication. The SCI transmitter and receiver share the same clock but are otherwise independent, so full-duplex communication is possible. The transmitter and the receiver are also double-buffered, so continuous transmitting or receiving is possible by reading or writing data while transmitting or receiving is in progress. Figure 12.14 shows the general format in synchronous serial communication. Figure 12.14 Data Format in Synchronous Communication In synchronous serial communication, each data bit is placed on the communication line from one falling edge of the serial clock to the next. Data is guaranteed valid at the rise of the serial clock. In each character, the serial data bits are transferred in order from LSB (first) to MSB (last). After output of the MSB, the communication line remains in the state of the MSB. In synchronous mode the SCI receives data by synchronizing with the rise of the serial clock. RENESAS #### **Communication Format** The data length is fixed at 8 bits. No parity bit or multiprocessor bit can be added. #### Clock An internal clock generated by the on-chip baud rate generator or an external clock input from the SCK pin can be selected by means of the $C/\overline{A}$ bit in SMR and the CKE1 and CKE0 bits in SCR. See table 12.9 for details of SCI clock source selection. When the SCI operates on an internal clock, it outputs the clock source at the SCK pin. Eight clock pulses are output per transmitted or received character. When the SCI is not transmitting or receiving, the clock signal remains in the high state. If receiving in single-character units is required, an external clock should be selected. ## **Transmitting and Receiving Data** **SCI Initialization (Synchronous Mode):** Before transmitting or receiving data, clear the TE and RE bits to 0 in SCR, then initialize the SCI as follows. When changing the communication mode or format, always clear the TE and RE bits to 0 before following the procedure given below. Clearing TE to 0 sets the TDRE flag to 1 and initializes TSR. Clearing RE to 0, however, does not initialize the RDRF, PER, FER, and ORER flags, or RDR, which retain their previous contents. Figure 12.15 shows a sample flowchart for initializing the SCI. Figure 12.15 Sample Flowchart for SCI Initialization **Transmitting Serial Data (Synchronous Mode):** Figure 12.16 shows a sample flowchart for transmitting serial data and indicates the procedure to follow. - SCI initialization: the transmit data output function of the TxD pin is selected automatically. - (2) SCI status check and transmit data write: read SSR, check that the TDRE flag is 1, then write transmit data in TDR and clear the TDRE flag to 0. - (3) To continue transmitting serial data: after checking that the TDRE flag is 1, indicating that data can be written, write data in TDR, then clear the TDRE flag to 0. Figure 12.16 Sample Flowchart for Serial Transmitting In transmitting serial data, the SCI operates as follows. - The SCI monitors the TDRE flag in SSR. When the TDRE flag is cleared to 0, the SCI recognizes that TDR contains new data, and loads this data from TDR into TSR. - After loading the data from TDR to TSR, the SCI sets the TDRE flag to 1 and starts transmitting. If the TIE bit is set to 1 in SCR, the SCI requests a transmit-data-empty interrupt (TXI) at this time. - If clock output is selected, the SCI outputs eight serial clock pulses. If an external clock source is selected, the SCI outputs data in synchronization with the input clock. Data is output from the TxD pin in order from LSB (bit 0) to MSB (bit 7). - The SCI checks the TDRE flag when it outputs the MSB (bit 7). If the TDRE flag is 0, the SCI loads data from TDR into TSR and begins serial transmission of the next frame. If the TDRE flag is 1, the SCI sets the TEND flag to 1 in SSR, and after transmitting the MSB, holds the TxD pin in the MSB state. If the TEIE bit is set to 1 in SCR, a transmit-end interrupt (TEI) is requested at this time. - After the end of serial transmission, the SCK pin is held in a constant state. Figure 12.17 shows an example of SCI transmit operation. Figure 12.17 Example of SCI Transmit Operation **Receiving Serial Data (Synchronous Mode):** Figure 12.18 shows a sample flowchart for receiving serial data and indicates the procedure to follow. When switching from asynchronous to synchronous mode, make sure that the ORER, PER, and FER flags are cleared to 0. If the FER or PER flag is set to 1 the RDRF flag will not be set and both transmitting and receiving will be disabled Figure 12.18 Sample Flowchart for Serial Receiving Figure 12.18 Sample Flowchart for Serial Receiving (cont) In receiving, the SCI operates as follows: - The SCI synchronizes with serial clock input or output and synchronizes internally. - Receive data is stored in RSR in order from LSB to MSB. After receiving the data, the SCI checks that the RDRF flag is 0, so that receive data can be transferred from RSR to RDR. If this check passes, the RDRF flag is set to 1 and the received data is stored in RDR. If the checks fails (receive error), the SCI operates as shown in table 12.11. When a receive error has been identified in the error check, subsequent transmit and receive operations are disabled. When the RDRF flag is set to 1, if the RIE bit is set to 1 in SCR, a receive-data-full interrupt (RXI) is requested. If the ORER flag is set to 1 and the RIE bit in SCR is also set to 1, a receive-error interrupt (ERI) is requested. Figure 12.19 shows an example of SCI receive operation. Figure 12.19 Example of SCI Receive Operation **Transmitting and Receiving Data Simultaneously (Synchronous Mode):** Figure 12.20 shows a sample flowchart for transmitting and receiving serial data simultaneously and indicates the procedure to follow. Figure 12.20 Sample Flowchart for Simultaneous Serial Transmitting and Receiving # 12.4 SCI Interrupts The SCI has four interrupt request sources: transmit-end interrupt (TEI), receive-error (ERI), receive-data-full (RXI), and transmit-data-empty interrupt (TXI). Table 12.12 lists the interrupt sources and indicates their priority. These interrupts can be enabled or disabled by the TIE, RIE, and TEIE bits in SCR. Each interrupt request is sent separately to the interrupt controller. A TXI interrupt is requested when the TDRE flag is set to 1 in SSR. A TEI interrupt is requested when the TEND flag is set to 1 in SSR. An RXI interrupt is requested when the RDRF flag is set to 1 in SSR. An ERI interrupt is requested when the ORER, PER, or FER flag is set to 1 in SSR. **Table 12.12 SCI Interrupt Sources** | Interrupt Source | Description | Priority | |------------------|-------------------------------------|----------| | ERI | Receive error (ORER, FER, or PER) | High | | RXI | Receive data register full (RDRF) | | | TXI | Transmit data register empty (TDRE) | | | TEI | Transmit end (TEND) | Low | # 12.5 Usage Notes #### 12.5.1 Notes on Use of SCI Note the following points when using the SCI. **TDR Write and TDRE Flag:** The TDRE flag in SSR is a status flag indicating the loading of transmit data from TDR to TSR. The SCI sets the TDRE flag to 1 when it transfers data from TDR to TSR. Data can be written into TDR regardless of the state of the TDRE flag. If new data is written in TDR when the TDRE flag is 0, the old data stored in TDR will be lost because this data has not yet been transferred to TSR. Before writing transmit data in TDR, be sure to check that the TDRE flag is set to 1. **Simultaneous Multiple Receive Errors:** Table 12.13 shows the state of the SSR status flags when multiple receive errors occur simultaneously. When an overrun error occurs the RSR contents are not transferred to RDR, so receive data is lost. Table 12.13 SSR Status Flags and Transfer of Receive Data | SSR Status Flags | | | | Receive Data Transfer | | | |------------------|------|-----|-----|-----------------------|----------------------------------------------|--| | RDRF | ORER | FER | PER | RSR → RDR | Receive Errors | | | 1 | 1 | 0 | 0 | × | Overrun error | | | 0 | 0 | 1 | 0 | 0 | Framing error | | | 0 | 0 | 0 | 1 | 0 | Parity error | | | 1 | 1 | 1 | 0 | × | Overrun error + framing error | | | 1 | 1 | 0 | 1 | × | Overrun error + parity error | | | 0 | 0 | 1 | 1 | 0 | Framing error + parity error | | | 1 | 1 | 1 | 1 | × | Overrun error + framing error + parity error | | Notes: $\bigcirc$ : Receive data is transferred from RSR to RDR. x: Receive data is not transferred from RSR to RDR. **Break Detection and Processing:** Break signals can be detected by reading the RxD pin directly when a framing error (FER) is detected. In the break state the input from the RxD pin consists of all 0s, so the FER flag is set and the parity error flag (PER) may also be set. In the break state the SCI receiver continues to operate, so if the FER flag is cleared to 0 it will be set to 1 again. **Sending a Break Signal:** The input/output condition and level of the TxD pin are determined by DR and DDR bits. This feature can be used to send a break signal. After the serial transmitter is initialized, the DR value substitutes for the mark state until the TE bit is set to 1 (the TxD pin function is not selected until the TE bit is set to 1). The DDR and DR bits should therefore be set to 1 beforehand. To send a break signal during serial transmission, clear the DR bit to 0, then clear the TE bit to 0. When the TE bit is cleared to 0 the transmitter is initialized, regardless of its current state, so the TxD pin becomes an input/output outputting the value 0. **Receive Error Flags and Transmitter Operation (Synchronous Mode Only):** When a receive error flag (ORER, PER, or FER) is set to 1 the SCI will not start transmitting, even if the TDRE flag is cleared to 0. Be sure to clear the receive error flags to 0 when starting to transmit. Note that clearing the RE bit to 0 does not clear the receive error flags to 0. Receive Data Sampling Timing in Asynchronous Mode and Receive Margin: In asynchronous mode the SCI operates on a base clock with 16 times the bit rate frequency. In receiving, the SCI synchronizes internally with the fall of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the eighth base clock pulse. See figure 12.21. Figure 12.21 Receive Data Sampling Timing in Asynchronous Mode The receive margin in asynchronous mode can therefore be expressed as shown in equation (1). $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F) \right| \times 100\% \quad ......(1)$$ M: Receive margin (%) N: Ratio of clock frequency to bit rate (N = 16) D: Clock duty cycle (D = 0 to 1.0) L: Frame length (L = 9 to 12) F: Absolute deviation of clock frequency From equation (1), if F = 0 and D = 0.5, the receive margin is 46.875%, as given by equation (2). When D = 0.5 and F = 0: $$M = (0.5 - \frac{1}{2 \times 16}) \times 100\%$$ $$= 46.875\%$$ ......(2) This is a theoretical value. A reasonable margin to allow in system designs is 20% to 30%. #### Restrictions on Use of an External Clock Source: When an external clock source is used for the serial clock, after updates TDR, allow an inversion of at least five system clock (φ) cycles before input of the serial clock to start transmitting. If the serial clock is input within four states of the TDR update, a malfunction may occur. (See figure 12.22) Figure 12.22 Example of Synchronous Transmission ### **Switching from SCK Pin Function to Port Pin Function:** - Problem in Operation: When switching the SCK pin function to the output port function (high-level output) by making the following settings while DDR = 1, DR = 1, C/A = 1, CKE1 = 0, CKE0 = 0, and TE = 1 (synchronous mode), low-level output occurs for one half-cycle. - 1. End of serial data transmission - 2. TE bit = 0 - 3. $C/\overline{A}$ bit = 0 ... switchover to port output - 4. Occurrence of low-level output (see figure 12.23) Figure 12.23 Operation when Switching from SCK Pin Function to Port Pin Function • Sample Procedure for Avoiding Low-Level Output: As this sample procedure temporarily places the SCK pin in the input state, the SCK/port pin should be pulled up beforehand with an external circuit. With DDR = 1, DR = 1, $C/\overline{A}$ = 1, CKE1 = 0, CKE0 = 0, and TE = 1, make the following settings in the order shown. - 1. End of serial data transmission - 2. TE bit = 0 - 3. CKE1 bit = 1 - 4. $C/\overline{A}$ bit = 0 ... switchover to port output - 5. CKE1 bit = 0 Figure 12.24 Operation when Switching from SCK Pin Function to Port Pin Function (Example of Preventing Low-Level Output) # Section 13 Smart Card Interface ## 13.1 Overview The SCI supports an IC card (smart card) interface handling ISO/IEC7816-3 (Identification Card) character transmission as a serial communication interface expansion function. Switchover between the normal serial communication interface and the smart card interface is controlled by a register setting. #### 13.1.1 Features Features of the smart card interface supported by the H8/3024 Group are listed below. - Asynchronous communication - Data length: 8 bits - Parity bit generation and checking - Transmission of error signal (parity error) in receive mode - Error signal detection and automatic data retransmission in transmit mode - Direct convention and inverse convention both supported - Built-in baud rate generator allows any bit rate to be selected - Three interrupt sources - There are three interrupt sources—transmit-data-empty, receive-data-full, and transmit/receive error—that can issue requests independently. # 13.1.2 Block Diagram Figure 13.1 shows a block diagram of the smart card interface. Figure 13.1 Block Diagram of Smart Card Interface # 13.1.3 Pin Configuration Table 13.1 shows the smart card interface pins. Table 13.1 Smart Card Interface Pins | Pin Name | Abbreviation | I/O | Function | |-------------------|--------------|--------|----------------------| | Serial clock pin | SCK | I/O | Clock input/output | | Receive data pin | RxD | Input | Receive data input | | Transmit data pin | TxD | Output | Transmit data output | ## 13.1.4 Register Configuration The smart card interface has the internal registers listed in table 13.2. The BRR, TDR, and RDR registers have their normal serial communication interface functions, as described in section 12, Serial Communication Interface. **Table 13.2 Smart Card Interface Registers** | Channel | Address*1 | Name | Abbreviation | R/W | Initial Value | |---------|-----------|--------------------------|--------------|---------|---------------| | 0 | H'FFFB0 | Serial mode register | SMR | R/W | H'00 | | | H'FFFB1 | Bit rate register | BRR | R/W | H'FF | | | H'FFFB2 | Serial control register | SCR | R/W | H'00 | | | H'FFFB3 | Transmit data register | TDR | R/W | H'FF | | | H'FFFB4 | Serial status register | SSR | R/(W)*2 | H'84 | | | H'FFFB5 | Receive data register | RDR | R | H'00 | | | H'FFFB6 | Smart card mode register | SCMR | R/W | H'F2 | | 1 | H'FFFB8 | Serial mode register | SMR | R/W | H'00 | | | H'FFFB9 | Bit rate register | BRR | R/W | H'FF | | | H'FFFBA | Serial control register | SCR | R/W | H'00 | | | H'FFFBB | Transmit data register | TDR | R/W | H'FF | | | H'FFFBC | Serial status register | SSR | R/(W)*2 | H'84 | | | H'FFFBD | Receive data register | RDR | R | H'00 | | | H'FFFBE | Smart card mode register | SCMR | R/W | H'F2 | Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written in bits 7 to 3, to clear the flags. # 13.2 Register Descriptions This section describes the new or modified registers and bit functions in the smart card interface. # 13.2.1 Smart Card Mode Register (SCMR) SCMR is an 8-bit readable/writable register that selects smart card interface functions. SCMR is initialized to HF2 by a reset and in standby mode. **Bits 7 to 4—Reserved:** Read-only bits, always read as 1. **Bit 3—Smart Card Data Transfer Direction (SDIR):** Selects the serial/parallel conversion format.\*1 | Bit 3<br>SDIR | Description | | |---------------|-----------------------------------------|-----------------| | 0 | TDR contents are transmitted LSB-first | (Initial value) | | | Receive data is stored LSB-first in RDR | | | 1 | TDR contents are transmitted MSB-first | | | | Receive data is stored MSB-first in RDR | | **Bit 2—Smart Card Data Invert (SINV):** Specifies inversion of the data logic level. This function is used in combination with the SDIR bit to communicate with inverse-convention cards.\*<sup>2</sup> The SINV bit does not affect the logic level of the parity bit. For parity settings, see section 13.3.4, Register Settings. | Bit 2 | | | |-------|------------------------------------------------|-----------------| | SINV | Description | | | 0 | Unmodified TDR contents are transmitted | (Initial value) | | | Receive data is stored unmodified in RDR | | | 1 | Inverted TDR contents are transmitted | | | | Receive data is inverted before storage in RDR | | **Bit 1—Reserved:** Read-only bit, always read as 1. Bit 0—Smart Card Interface Mode Select (SMIF): Enables the smart card interface function. | Bit 0 | | | |-------|-------------------------------------------|-----------------| | SMIF | Description | | | 0 | Smart card interface function is disabled | (Initial value) | | 1 | Smart card interface function is enabled | | - Notes: 1. The function for switching between LSB-first and MSB-first mode can also be used with the normal serial communication interface. Note that when the communication format data length is set to 7 bits and MSB-first mode is selected for the serial data to be transferred, bit 0 of TDR is not transmitted, and only bits 7 to 1 of the received data are valid. - 2. The data logic level inversion function can also be used with the normal serial communication interface. Note that, when inverting the serial data to be transferred, parity transmission and parity checking is based on the number of high-level periods at the serial data I/O pin, and not on the register value. #### 13.2.2 Serial Status Register (SSR) The function of SSR bit 4 is modified in smart card interface mode. This change also causes a modification to the setting conditions for bit 2 (TEND). Note: \* Only 0 can be written, to clear the flag. **Bits 7 to 5:** These bits operate as in normal serial communication. For details see section 12.2.7, Serial Status Register (SSR). **Bit 4—Error Signal Status (ERS):** In smart card interface mode, this flag indicates the status of the error signal sent from the receiving device to the transmitting device. The smart card interface does not detection framing errors. | Bit 4<br>ERS | Description | | |--------------|------------------------------------------------------------------------------------------|-------| | 0 | Indicates normal transmission, with no error signal returned (Initial v | alue) | | | [Clearing conditions] | | | | The chip is reset, or enters standby mode or module stop mode | | | | <ul> <li>Software reads ERS while it is set to 1, then writes 0.</li> </ul> | | | 1 | Indicates that the receiving device sent an error signal reporting a parity error | | | | [Setting condition] | | | | A low error signal was sampled. | | | Noto: | Clearing the TE hit to 0 in SCR does not effect the ERS flag, which retains its provious | , | Note: Clearing the TE bit to 0 in SCR does not affect the ERS flag, which retains its previous value. **Bits 3 to 0:** These bits operate as in normal serial communication. For details see section 12.2.7, Serial Status Register (SSR). The setting conditions for transmit end (TEND), however, are modified as follows. | Bit 2<br>TEND | Description | | | | | | | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--| | 0 | Transmission is in progress | | | | | | | | | [Clearing condition] | | | | | | | | | Software reads TDRE while it is set to 1, then writes 0 in the TDRE flag. | | | | | | | | 1 | End of transmission | | | | | | | | | [Setting conditions] (Initia | ıl value) | | | | | | | | The chip is reset or enters standby mode. | | | | | | | | | <ul> <li>The TE bit and FER/ERS bit are both cleared to 0 in SCR.</li> </ul> | | | | | | | | | <ul> <li>TDRE is 1 and FER/ERS is 0 at a time 2.5 etu after the last bit of a 1-byte ser<br/>character is transmitted (normal transmission).</li> </ul> | | | | | | | Note: An etu (elementary time unit) is the time needed to transmit one bit. ## 13.2.3 Serial Mode Register (SMR) The function of SMR bit 7 is modified in smart card interface mode. This change also causes a modification to the function of bits 1 and 0 in the serial control register (SCR). | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|------|-----|------|------| | | GM | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W **Bit 7—GSM Mode (GM):** With the normal smart card interface, this bit is cleared to 0. Setting this bit to 1 selects GSM mode, an additional mode for controlling the timing for setting the TEND flag that indicates completion of transmission, and the type of clock output used. The details of the additional clock output control mode are specified by the CKE1 and CKE0 bits in the serial control register (SCR). | Bit 7 | | | |-------|---------------------------------------------------------------------------|-----------------| | GM | Description | | | 0 | Normal smart card interface mode operation | | | | The TEND flag is set 12.5 etu after the beginning of the start bit. | | | | <ul> <li>Clock output on/off control only.</li> </ul> | (Initial value) | | 1 | GSM mode smart card interface mode operation | | | | The TEND flag is set 11.0 etu after the beginning of the start bit. | | | | <ul> <li>Clock output on/off and fixed-high/fixed-low control.</li> </ul> | | **Bits 6 to 0:** These bits operate as in normal serial communication. For details see section 12.2.5, Serial Mode Register (SMR). # 13.2.4 Serial Control Register (SCR) The function of SCR bits 1 and 0 is modified in smart card interface mode. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|------|------|------|------| | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W **Bits 7 to 2:** These bits operate as in normal serial communication. For details see section 12.2.6, Serial Control Register (SCR). Bits 1 and 0—Clock Enable 1 and 0 (CKE1, CKE0): These bits select the SCI clock source and enable or disable clock output from the SCK pin. In smart card interface mode, it is possible to specify a fixed high level or fixed low level for the clock output, in addition to the usual switching between enabling and disabling of the clock output. | Bit 7<br>GM | Bit 1<br>CKE1 | Bit 0<br>CKE0 | Description | | |-------------|---------------|---------------|------------------------------------------------|-----------------| | 0 | 0 | 0 | Internal clock/SCK pin is I/O port | (Initial value) | | | | 1 | Internal clock/SCK pin is clock output | | | 1 | | 0 | Internal clock/SCK pin is fixed at low output | | | | | 1 | Internal clock/SCK pin is clock output | | | | 1 | 0 | Internal clock/SCK pin is fixed at high output | | | | | 1 | Internal clock/SCK pin is clock output | | # 13.3 Operation #### 13.3.1 Overview The main features of the smart card interface are as follows. - One frame consists of 8-bit data plus a parity bit. - In transmission, a guard time of at least 2 etu (elementary time units: the time for transfer of one bit) is provided between the end of the parity bit and the start of the next frame. - If a parity error is detected during reception, a low error signal level is output for 1 etu period 10.5 etu after the start bit. - If an error signal is detected during transmission, the same data is transmitted automatically after the elapse of 2 etu or longer. - Only asynchronous communication is supported; there is no synchronous communication function. #### 13.3.2 Pin Connections Figure 13.2 shows a pin connection diagram for the smart card interface. In communication with a smart card, since both transmission and reception are carried out on a single data transmission line, the TxD pin and RxD pin should both be connected to this line. The data transmission line should be pulled up to $V_{\rm CC}$ with a resistor. When the smart card uses the clock generated on the smart card interface, the SCK pin output is input to the CLK pin of the smart card. If the smart card uses an internal clock, this connection is unnecessary. The reset signal should be output from one of the H8/3024 Group's generic ports. In addition to these pin connections, power and ground connections will normally also be necessary. Figure 13.2 Smart Card Interface Connection Diagram Note: Setting both TE and RE to 1 without connecting a smart card enables closed transmission/reception, allowing self-diagnosis to be carried out. #### 13.3.3 Data Format Figure 13.3 shows the smart card interface data format. In reception in this mode, a parity check is carried out on each frame, and if an error is detected an error signal is sent back to the transmitting device to request retransmission of the data. In transmission, the error signal is sampled and the same data is retransmitted. Figure 13.3 Smart Card Interface Data Format The operating sequence is as follows. - 1. When the data line is not in use it is in the high-impedance state, and is fixed high with a pull-up resistor. - 2. The transmitting device starts transfer of one frame of data. The data frame starts with a start bit (Ds, low-level), followed by 8 data bits (D0 to D7) and a parity bit (Dp). - 3. With the smart card interface, the data line then returns to the high-impedance state. The data line is pulled high with a pull-up resistor. - 4. The receiving device carries out a parity check. If there is no parity error and the data is received normally, the receiving device waits for reception of the next data. If a parity error occurs, however, the receiving device outputs an error signal (DE, low-level) to request retransmission of the data. After outputting the error signal for the prescribed length of time, the receiving device places the signal line in the high-impedance state again. The signal line is pulled high again by a pull-up resistor. - 5. If the transmitting device does not receive an error signal, it proceeds to transmit the next data frame. If it receives an error signal, however, it returns to step 2 and transmits the same data again. ### 13.3.4 Register Settings Table 13.3 shows a bit map of the registers used in the smart card interface. Bits indicated as 0 or 1 must be set to the value shown. The setting of other bits is described in this section. **Table 13.3 Smart Card Interface Register Settings** | | | Bit | | | | | | | | |----------|-----------|-------|-------|-------|-------|-------|-------|--------|-------| | Register | Address*1 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | SMR | H'FFFB0 | GM | 0 | 1 | O/E | 1 | 0 | CKS1 | CKS0 | | BRR | H'FFFB1 | BRR7 | BRR6 | BRR5 | BRR4 | BRR3 | BRR2 | BRR1 | BRR0 | | SCR | H'FFFB2 | TIE | RIE | TE | RE | 0 | 0 | CKE1*2 | CKE0 | | TDR | H'FFFB3 | TDR7 | TDR6 | TDR5 | TDR4 | TDR3 | TDR2 | TDR1 | TDR0 | | SSR | H'FFFB4 | TDRE | RDRF | ORER | ERS | PER | TEND | 0 | 0 | | RDR | H'FFFB5 | RDR7 | RDR6 | RDR5 | RDR4 | RDR3 | RDR2 | RDR1 | RDR0 | | SCMR | H'FFFB6 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | Notes: - Unused bit. - 1. Lower 20 bits of the address in advanced mode. - 2. When GM is cleared to 0 in SMR, the CKE1 bit must also be cleared to 0. **Serial Mode Register (SMR) Settings:** Clear the GM bit to 0 when using the normal smart card interface mode, or set to 1 when using GSM mode. Clear the $O/\overline{E}$ bit to 0 if the smart card is of the direct convention type, or set to 1 if of the inverse convention type. Bits CKS1 and CKS0 select the clock source of the built-in baud rate generator. See section 13.3.5, Clock. **Bit Rate Register (BRR) Settings:** BRR is used to set the bit rate. See section 13.3.5, Clock, for the method of calculating the value to be set. **Serial Control Register (SCR) Settings:** The TIE, RIE, TE, and RE bits have their normal serial communication functions. See section 12, Serial Communication Interface, for details. The CKE1 and CKE0 bits specify clock output. To disable clock output, clear these bits to 00; to enable clock output, set these bits to 01. Clock output is performed when the GM bit is set to 1 in SMR. Clock output can also be fixed low or high. **Smart Card Mode Register (SCMR) Settings:** Clear both the SDIR bit and SINV bit cleared to 0 if the smart card is of the direct convention type, and set both to 1 if of the inverse convention type. To use the smart card interface, set the SMIF bit to 1. The register settings and examples of starting character waveforms are shown below for two smart cards, one following the direct convention and one the inverse convention. 1. Direct Convention (SDIR = SINV = $O/\overline{E} = 0$ ) With the direct convention type, the logic 1 level corresponds to state Z and the logic 0 level to state A, and transfer is performed in LSB-first order. In the example above, the first character data is H'3B. The parity bit is 1, following the even parity rule designated for smart cards. 2. Inverse Convention (SDIR = SINV = $O/\overline{E} = 1$ ) With the inverse convention type, the logic 1 level corresponds to state A and the logic 0 level to state Z, and transfer is performed in MSB-first order. In the example above, the first character data is H'3F. The parity bit is 0, corresponding to state Z, following the even parity rule designated for smart cards. In the H8/3024 Group, inversion specified by the SINV bit applies only to the data bits, D7 to D0. For parity bit inversion, the $O/\overline{E}$ bit in SMR must be set to odd parity mode. This applies to both transmission and reception. #### 13.3.5 Clock Only an internal clock generated by the on-chip baud rate generator can be used as the transmit/receive clock for the smart card interface. The bit rate is set with the bit rate register (BRR) and the CKS1 and CKS0 bits in the serial mode register (SMR). The equation for calculating the bit rate is shown below. Table 13.5 shows some sample bit rates. If clock output is selected with CKE0 set to 1, a clock with a frequency of 372 times the bit rate is output from the SCK pin. $$B = \frac{\phi}{1488 \times 2^{2n-1} \times (N+1)} \times 10^{6}$$ where, N: BRR setting $(0 \le N \le 255)$ B: Bit rate (bit/s) φ: Operating frequency (MHz) n: See table 13.4 Table 13.4 n-Values of CKS1 and CKS0 Settings | n | CKS1 | CKS0 | |---|------|------| | 0 | 0 | 0 | | 1 | - | 1 | | 2 | 1 | 0 | | 3 | - | 1 | Note: If the gear function is used to divide the clock frequency, use the divided frequency to calculate the bit rate. The equation above applies directly to 1/1 frequency division. Table 13.5 Bit Rates (bits/s) for Various BRR Settings (When n = 0) | φ (MHz) | |---------| |---------| | N | 7.1424 | 10.00 | 10.7136 | 13.00 | 14.2848 | 16.00 | 18.00 | 25.00 | |---|--------|---------|---------|---------|---------|---------|---------|---------| | 0 | 9600.0 | 13440.9 | 14400.0 | 17473.1 | 19200.0 | 21505.4 | 24193.5 | 33602.2 | | 1 | 4800.0 | 6720.4 | 7200.0 | 8736.6 | 9600.0 | 10752.7 | 12096.8 | 16801.1 | | 2 | 3200.0 | 4480.3 | 4800.0 | 5824.4 | 6400.0 | 7168.5 | 8064.5 | 11200.7 | Note: Bit rates are rounded off to two decimal places. The following equation calculates the bit rate register (BRR) setting from the operating frequency and bit rate. N is an integer from 0 to 255, specifying the value with the smaller error. $$N = \frac{\phi}{1488 \times 2^{2n-1} \times B} \times 10^6 - 1$$ Table 13.6 BRR Settings for Typical Bit Rates (bits/s) (When n = 0) | | φ (MHz) | | | | | | | | |-------|---------|---------|---------|---------|---------|---------|---------|---------| | | 7.1424 | 10.00 | 10.7136 | 13.00 | 14.2848 | 16.00 | 18.00 | 25.0 | | bit/s | N Error | 9600 | 0 0.00 | 1 30 | 1 25 | 1 8.99 | 1 0.00 | 1 12.01 | 2 15.99 | 3 12.49 | Table 13.7 Maximum Bit Rates for Various Frequencies (Smart Card Interface Mode) | φ (MHz) | Maximum Bit Rate (bits/s) | N | n | | |---------|---------------------------|---|---|--| | 7.1424 | 9600 | 0 | 0 | | | 10.00 | 13441 | 0 | 0 | | | 10.7136 | 14400 | 0 | 0 | | | 13.00 | 17473 | 0 | 0 | | | 14.2848 | 19200 | 0 | 0 | | | 16.00 | 21505 | 0 | 0 | | | 18.00 | 24194 | 0 | 0 | | | 20.00 | 26882 | 0 | 0 | | | 25.00 | 33602 | 0 | 0 | | The bit rate error is given by the following equation: Error (%) = $$\left(\frac{\phi}{1488 \times 2^{2n-1} \times B \times (N+1)} \times 10^6 - 1\right) \times 100$$ ## 13.3.6 Transmitting and Receiving Data **Initialization:** Before transmitting or receiving data, the smart card interface must be initialized as described below. Initialization is also necessary when switching from transmit mode to receive mode, or vice versa. - 1. Clear the TE and RE bits to 0 in the serial control register (SCR). - 2. Clear error flags ERS, PER, and ORER to 0 in the serial status register (SSR). - 3. Set the parity bit (O/E) and baud rate generator select bits (CKS1 and CKS0) in the serial mode register (SMR). Clear the C/A, CHR, and MP bits to 0, and set the STOP and PE bits to 1. - 4. Set the SMIF, SDIR, and SINV bits in the smart card mode register (SCMR). When the SMIF bit is set to 1, the TxD pin and RxD pin are both switched from port to SCI pin functions and go to the high-impedance state. - 5. Set a value corresponding to the desired bit rate in the bit rate register (BRR). - 6. Set the CKE0 bit in SCR. Clear the TIE, RIE, TE, RE, MPIE, TEIE, and CKE1 bits to 0. If the CKE0 bit is set to 1, the clock is output from the SCK pin. - 7. Wait at least one bit interval, then set the TIE, RIE, TE, and RE bits in SCR. Do not set the TE bit and RE bit at the same time, except for self-diagnosis. **Transmitting Serial Data:** As data transmission in smart card mode involves error signal sampling and retransmission processing, the processing procedure is different from that for the normal SCI. Figure 13.5 shows a sample transmission processing flowchart. - 1. Perform smart card interface mode initialization as described in Initialization above. - 2. Check that the ERS error flag is cleared to 0 in SSR. - 3. Repeat steps 2 and 3 until it can be confirmed that the TEND flag is set to 1 in SSR. - 4. Write the transmit data in TDR, clear the TDRE flag to 0, and perform the transmit operation. The TEND flag is cleared to 0. - 5. To continue transmitting data, go back to step 2. - 6. To end transmission, clear the TE bit to 0. The above processing may include interrupt handling. If transmission ends and the TEND flag is set to 1 while the TIE bit is set to 1 and interrupt requests are enabled, a transmit-data-empty interrupt (TXI) will be requested. If an error occurs in transmission and the ERS flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a transmit/receive-error interrupt (ERI) will be requested. The timing of TEND flag setting depends on the GM bit in SMR. Figure 13.4 shows timing of TEND flag setting. For details, see Interrupt Operations in this section. Figure 13.4 Timing of TEND Flag Setting Figure 13.5 Sample Transmission Processing Flowchart Figure 13.6 Relation Between Transmit Operation and Internal Registers Figure 13.7 Timing of TEND Flag Setting **Receiving Serial Data:** Data reception in smart card mode uses the same processing procedure as for the normal SCI. Figure 13.8 shows a sample reception processing flowchart. - 1. Perform smart card interface mode initialization as described in Initialization above. - 2. Check that the ORER flag and PER flag are cleared to 0 in SSR. If either is set, perform the appropriate receive error handling, then clear both the ORER and the PER flag to 0. - 3. Repeat steps 2 and 3 until it can be confirmed that the RDRF flag is set to 1. - 4. Read the receive data from RDR. - 5. To continue receiving data, clear the RDRF flag to 0 and go back to step 2. 6. To end reception, clear the RE bit to 0. Figure 13.8 Sample Reception Processing Flowchart The above procedure may include interrupt handling. If reception ends and the RDRF flag is set to 1 while the RIE bit is set to 1 and interrupt requests are enabled, a receive-data-full interrupt (RXI) will be requested. If an error occurs in reception and either the ORER flag or the PER flag is set to 1, a transmit/receive-error interrupt (ERI) will be requested. For details, see Interrupt Operations in this section. If a parity error occurs during reception and the PER flag is set to 1, the received data is transferred to RDR, so the erroneous data can be read. **Switching Modes:** When switching from receive mode to transmit mode, first confirm that the receive operation has been completed, then start from initialization, clearing RE to 0 and setting TE to 1. The RDRF, PER, or ORER flag can be used to check that the receive operation has been completed. When switching from transmit mode to receive mode, first confirm that the transmit operation has been completed, then start from initialization, clearing TE to 0 and setting RE to 1. The TEND flag can be used to check that the transmit operation has been completed. **Fixing Clock Output:** When the GM bit is set to 1 in SMR, clock output can be fixed by means of the CKE1 and CKE0 bits in SCR. The minimum clock pulse width can be set to the specified width in this case. Figure 13.9 shows the timing for fixing clock output. In this example, GM = 1, CKE1 = 0, and the CKE0 bit is controlled. Figure 13.9 Timing for Fixing Cock Output **Interrupt Operations:** The smart card interface has three interrupt sources: transmit-data-empty (TXI), transmit/receive-error (ERI), and receive-data-full (RXI). The transmit-end interrupt request (TEI) is not available in smart card mode. A TXI interrupt is requested when the TEND flag is set to 1 in SSR. An RXI interrupt is requested when the RDRF flag is set to 1 in SSR. An ERI interrupt is requested when the ORER, PER, or ERS flag is set to 1 in SSR. These relationships are shown in table 13.8. Table 13.8 Smart Card Interface Mode Operating States and Interrupt Sources | Operating State | | Flag | Enable Bit | Interrupt Source | |-----------------|------------------|-----------|------------|------------------| | Transmit Mode | Normal operation | TEND | TIE | TXI | | | Error | ERS | RIE | ERI | | Receive Mode | Normal operation | RDRF | RIE | RXI | | | Error | PER, ORER | RIE | ERI | **Examples of Operation in GSM Mode:** When switching between smart card interface mode and software standby mode, use the following procedures to maintain the clock duty cycle. - Switching from smart card interface mode to software standby mode - 1. Set the P9<sub>4</sub> data register (DR) and data direction register (DDR) to the values for the fixed output state in software standby mode. - 2. Write 0 in the TE and RE bits in the serial control register (SCR) to stop transmit/receive operations. At the same time, set the CKE1 bit to the value for the fixed output state in software standby mode. - 3. Write 0 in the CKE0 bit in SCR to stop the clock. - 4. Wait for one serial clock cycle. During this period, the duty cycle is preserved and clock output is fixed at the specified level. - 5. Write H'00 in the serial mode register (SMR) and smart card mode register (SCMR). - 6. Make the transition to the software standby state. - Returning from software standby mode to smart card interface mode - 1'. Clear the software standby state. - 2'. Set the CKE1 bit in SCR to the value for the fixed output state at the start of software standby (the current P9<sub>4</sub> pin state). - 3'. Set smart card interface mode and output the clock. Clock signal generation is started with the normal duty cycle. Figure 13.10 Procedure for Stopping and Restarting the Clock Use the following procedure to secure the clock duty cycle after powering on. - 1. The initial state is port input and high-impedance. Use pull-up or pull-down resistors to fix the potential. - 2. Fix at the output specified by the CKE1 bit in SCR. - 3. Set SMR and SCMR, and switch to smart card interface mode operation. - 4. Set the CKE0 bit to 1 in SCR to start clock output. ## 13.4 Usage Notes The following points should be noted when using the SCI as a smart card interface. Receive Data Sampling Timing and Receive Margin in Smart Card Interface Mode: In smart card interface mode, the SCI operates on a base clock with a frequency of 372 times the transfer rate. In reception, the SCI synchronizes internally with the fall of the start bit, which it samples on the base clock. Receive data is latched at the rising edge of the 186th base clock pulse. The timing is shown in figure 13.11. Figure 13.11 Receive Data Sampling Timing in Smart Card Interface Mode The receive margin can therefore be expressed as follows. Receive margin in smart card interface mode: $$M = \left| (0.5 - \frac{1}{2N}) - (L - 0.5) F - \frac{|D - 0.5|}{N} (1 + F) \right| \times 100\%$$ M: Receive margin (%) N: Ratio of clock frequency to bit rate (N = 372) D: Clock duty cycle (L = 0 to 1.0) L: Frame length (L=10) F: Absolute deviation of clock frequency From the above equation, if F = 0 and D = 0.5, the receive margin is as follows. When D = 0.5 and F = 0: $$M = (0.5 - 1/2 \times 372) \times 100\%$$ $$= 49.866\%$$ **Retransmission:** Retransmission is performed by the SCI in receive mode and transmit mode as described below. - Retransmission when SCI is in Receive Mode Figure 13.12 illustrates retransmission when the SCI is in receive mode. - 1. If an error is found when the received parity bit is checked, the PER bit is automatically set to 1. If the RIE bit in SCR is set to the enable state, an ERI interrupt is requested. The PER bit should be cleared to 0 in SSR before the next parity bit sampling timing. - 2. The RDRF bit in SSR is not set for the frame in which the error has occurred. - 3. If an error is found when the received parity bit is checked, the PER bit is not set to 1 in SSR. - 4. If no error is found when the received parity bit is checked, the receive operation is assumed to have been completed normally, and the RDRF bit is automatically set to 1 in SSR. If the RIE bit in SCR is set to the enable state, an RXI interrupt is requested. - 5. When a normal frame is received, the data pin is held in three-state at the error signal transmission timing. Figure 13.12 Retransmission in SCI Receive Mode - Retransmission when SCI is in Transmit Mode Figure 13.13 illustrates retransmission when the SCI is in transmit mode. - 6. If an error signal is sent back from the receiving device after transmission of one frame is completed, the ERS bit is set to 1 in SSR. If the RIE bit in SCR is set to the enable state, an ERI interrupt is requested. The ERS bit should be cleared to 0 in SSR before the next parity bit sampling timing. - 7. The TEND bit in SSR is not set for the frame for which the error signal was received. - 8. If an error signal is not sent back from the receiving device, the ERS flag is not set in SSR. - 9. If an error signal is not sent back from the receiving device, transmission of one frame, including retransmission, is assumed to have been completed, and the TEND bit is set to 1 in SSR. If the TIE bit in SCR is set to the enable state, a TXI interrupt is requested. Figure 13.13 Retransmission in SCI Transmit Mode The smart card interface installed in the H8/3024 Group supports an IC card (smart card) interface with provision for ISO/IEC7816-3 T=0 (character transmission). Therefore, block transfer operations are not supported (error signal transmission, detection, and automatic data retransmission are not performed). # Section 14 A/D Converter #### 14.1 Overview The H8/3024 Group includes a 10-bit successive-approximations A/D converter with a selection of up to eight analog input channels. When the A/D converter is not used, it can be halted independently to conserve power. For details see section 20.6, Module Standby Function. The H8/3024 Group supports 70/134-state conversion as a high-speed conversion mode. Note that it differs in this respect from the H8/3048 Group, which supports 134/266-state conversion. #### 14.1.1 Features A/D converter features are listed below. - 10-bit resolution - Eight input channels - Selectable analog conversion voltage range The analog voltage conversion range can be programmed by input of an analog reference voltage at the $V_{\text{REF}}$ pin. • High-speed conversion Conversion time: minimum $5.36~\mu s$ per channel • Two conversion modes Single mode: A/D conversion of one channel Scan mode: continuous A/D conversion on one to four channels • Four 16-bit data registers A/D conversion results are transferred for storage into data registers corresponding to the channels. - Sample-and-hold function - Three conversion start sources The A/D converter can be activated by software, an external trigger, or an 8-bit timer compare match. • A/D interrupt requested at end of conversion At the end of A/D conversion, an A/D end interrupt (ADI) can be requested. #### 14.1.2 Block Diagram Figure 14.1 shows a block diagram of the A/D converter. Figure 14.1 A/D Converter Block Diagram ### 14.1.3 Pin Configuration Table 14.1 summarizes the A/D converter's input pins. The eight analog input pins are divided into two groups: group 0 (AN $_0$ to AN $_3$ ), and group 1 (AN $_4$ to AN $_7$ ). AV $_{CC}$ and AV $_{SS}$ are the power supply for the analog circuits in the A/D converter. V<sub>REF</sub> is the A/D conversion reference voltage. Table 14.1 A/D Converter Pins | Pin Name | Abbrevi-<br>ation | I/O | Function | |--------------------------------|-------------------|-------|----------------------------------------------------| | Analog power supply pin | AV <sub>CC</sub> | Input | Analog power supply | | Analog ground pin | AV <sub>SS</sub> | Input | Analog ground and reference voltage | | Reference voltage pin | $V_{REF}$ | Input | Analog reference voltage | | Analog input pin 0 | $AN_0$ | Input | Group 0 analog inputs | | Analog input pin 1 | AN <sub>1</sub> | Input | _ | | Analog input pin 2 | $AN_2$ | Input | _ | | Analog input pin 3 | AN <sub>3</sub> | Input | _ | | Analog input pin 4 | AN <sub>4</sub> | Input | Group 1 analog inputs | | Analog input pin 5 | AN <sub>5</sub> | Input | _ | | Analog input pin 6 | AN <sub>6</sub> | Input | _ | | Analog input pin 7 | AN <sub>7</sub> | Input | _ | | A/D external trigger input pin | ADTRG | Input | External trigger input for starting A/D conversion | # 14.1.4 Register Configuration Table 14.2 summarizes the A/D converter's registers. **Table 14.2** A/D Converter Registers | Address*1 | Name | Abbreviation | R/W | Initial Value | |-----------|-----------------------------|--------------|---------|---------------| | H'FFFE0 | A/D data register A H | ADDRAH | R | H'00 | | H'FFFE1 | A/D data register A L | ADDRAL | R | H'00 | | H'FFFE2 | A/D data register B H | ADDRBH | R | H'00 | | H'FFFE3 | A/D data register B L | ADDRBL | R | H'00 | | H'FFFE4 | A/D data register C H | ADDRCH | R | H'00 | | H'FFFE5 | A/D data register C L | ADDRCL | R | H'00 | | H'FFFE6 | A/D data register D H | ADDRDH | R | H'00 | | H'FFFE7 | A/D data register D L | ADDRDL | R | H'00 | | H'FFFE8 | A/D control/status register | ADCSR | R/(W)*2 | H'00 | | H'FFFE9 | A/D control register | ADCR | R/W | H'7E | Notes: 1. Lower 20 bits of the address in advanced mode. 2. Only 0 can be written in bit 7, to clear the flag. ### 14.2 Register Descriptions Analog Innut Channel #### 14.2.1 A/D Data Registers A to D (ADDRA to ADDRD) The four A/D data registers (ADDRA to ADDRD) are 16-bit read-only registers that store the results of A/D conversion. An A/D conversion produces 10-bit data, which is transferred for storage into the A/D data register corresponding to the selected channel. The upper 8 bits of the result are stored in the upper byte of the A/D data register. The lower 2 bits are stored in the lower byte. Bits 5 to 0 of an A/D data register are reserved bits that are always read as 0. Table 14.3 indicates the pairings of analog input channels and A/D data registers. The CPU can always read and write the A/D data registers. The upper byte can be read directly, but the lower byte is read through a temporary register (TEMP). For details see section 14.3, CPU Interface. The A/D data registers are initialized to H'0000 by a reset and in standby mode. Table 14.3 Analog Input Channels and A/D Data Registers (ADDRA to ADDRD) | Group 0 Group 1 | | | |-----------------|-----------------|-------------------| | | | A/D Data Register | | AN <sub>0</sub> | AN <sub>4</sub> | ADDRA | | AN <sub>1</sub> | AN <sub>5</sub> | ADDRB | | AN <sub>2</sub> | AN <sub>6</sub> | ADDRC | | AN <sub>3</sub> | AN <sub>7</sub> | ADDRD | #### 14.2.2 A/D Control/Status Register (ADCSR) Indicates end of A/D conversion Note: \* Only 0 can be written, to clear the flag. ADCSR is an 8-bit readable/writable register that selects the mode and controls the A/D converter. ADCSR is initialized to H'00 by a reset and in standby mode. **Bit 7—A/D End Flag (ADF):** Indicates the end of A/D conversion. | Bit 7 | | | |-------|---------------------------------------------------------|-----------------| | ADF | Description | | | 0 | [Clearing condition] | (Initial value) | | | Read ADF when ADF =1, then write 0 in ADF. | | | 1 | [Setting conditions] | | | | Single mode: A/D conversion ends | | | | Scan mode: A/D conversion ends in all selected channels | | **Bit 6—A/D Interrupt Enable (ADIE):** Enables or disables the interrupt (ADI) requested at the end of A/D conversion. | Bit 6 | | | |-------|---------------------------------------------|-----------------| | ADIE | Description | | | 0 | A/D end interrupt request (ADI) is disabled | (Initial value) | | 1 | A/D end interrupt request (ADI) is enabled | | **Bit 5—A/D Start (ADST):** Starts or stops A/D conversion. The ADST bit remains set to 1 during A/D conversion. It can also be set to 1 by external trigger input at the ADTRG pin, or by an 8-bit timer compare match. | Bit 5<br>ADST | Description | | | | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--| | 0 | A/D conversion is stopped | (Initial value) | | | | 1 | Single mode: A/D conversion starts; ADST is automatically cleared to 0 when conversion ends. | | | | | | Scan mode: A/D conversion starts and continues, cycling among t channels, until ADST is cleared to 0 by software, by a reset, or by standby mode. | | | | **Bit 4—Scan Mode (SCAN):** Selects single mode or scan mode. For further information on operation in these modes, see section 14.4, Operation. Clear the ADST bit to 0 before switching the conversion mode. | Bit 4<br>SCAN | Description | | |---------------|-------------|-----------------| | 0 | Single mode | (Initial value) | | 1 | Scan mode | | **Bit 3—Clock Select (CKS):** Selects the A/D conversion time. Clear the ADST bit to 0 before switching the conversion time. | Bit 3 | | | |-------|----------------------------------------|-----------------| | CKS | Description | | | 0 | Conversion time = 134 states (maximum) | (Initial value) | | 1 | Conversion time = 70 states (maximum) | | Bits 2 to 0—Channel Select 2 to 0 (CH2 to CH0): These bits and the SCAN bit select the analog input channels. Clear the ADST bit to 0 before changing the channel selection. | Group<br>Selection | Channel Selection | | Description | | | | |--------------------|---------------------|-----|---------------------------------|------------------------------------|--|--| | CH2 | CH1 | CH0 | Single Mode | Scan Mode | | | | 0 | 0 | 0 | AN <sub>0</sub> (Initial value) | $AN_0$ | | | | | | 1 | AN <sub>1</sub> | AN <sub>0</sub> , AN <sub>1</sub> | | | | | 1 0 AN <sub>2</sub> | | AN <sub>2</sub> | AN <sub>0</sub> to AN <sub>2</sub> | | | | | | 1 | AN <sub>3</sub> | AN <sub>0</sub> to AN <sub>3</sub> | | | | 1 | 0 | 0 | AN <sub>4</sub> | AN <sub>4</sub> | | | | | | 1 | AN <sub>5</sub> | AN <sub>4</sub> , AN <sub>5</sub> | | | | | 1 | 0 | AN <sub>6</sub> | AN <sub>4</sub> to AN <sub>6</sub> | | | | | | 1 | AN <sub>7</sub> | AN <sub>4</sub> to AN <sub>7</sub> | | | # 14.2.3 A/D Control Register (ADCR) Enables or disables starting of A/D conversion by an external trigger or 8-bit timer compare match ADCR is an 8-bit readable/writable register that enables or disables starting of A/D conversion by external trigger input or an 8-bit timer compare match signal. ADCR is initialized to H'7E by a reset and in standby mode. Bit 7—Trigger Enable (TRGE): Enables or disables starting of A/D conversion by an external trigger or 8-bit timer compare match. | Bit 7<br>TRGE | Description | |---------------|-------------------------------------------------------------------------------------------------------------------------| | 0 | Starting of A/D conversion by an external trigger or 8-bit timer compare match is disabled (Initial value) | | 1 | A/D conversion is started at the falling edge of the external trigger signal (ADTRG) or by an 8-bit timer compare match | External trigger pin and 8-bit timer selection is performed by the 8-bit timer. For details, see section 9, 8-Bit Timers. **Bits 6 to 1—Reserved:** These bits cannot be modified and are always read as 1. **Bit 0—Reserved:** This bit can be read or written, but must not be set to 1. #### **CPU Interface** 14.3 ADDRA to ADDRD are 16-bit registers, but they are connected to the CPU by an 8-bit data bus. Therefore, although the upper byte can be be accessed directly by the CPU, the lower byte is read through an 8-bit temporary register (TEMP). An A/D data register is read as follows. When the upper byte is read, the upper-byte value is transferred directly to the CPU and the lower-byte value is transferred into TEMP. Next, when the lower byte is read, the TEMP contents are transferred to the CPU. When reading an A/D data register, always read the upper byte before the lower byte. It is possible to read only the upper byte, but if only the lower byte is read, incorrect data may be obtained. Figure 14.2 shows the data flow for access to an A/D data register. Figure 14.2 A/D Data Register Access Operation (Reading H'AA40) ### 14.4 Operation The A/D converter operates by successive approximations with 10-bit resolution. It has two operating modes: single mode and scan mode. #### 14.4.1 Single Mode (SCAN = 0) Single mode should be selected when only one A/D conversion on one channel is required. A/D conversion starts when the ADST bit is set to 1 by software, or by external trigger input. The ADST bit remains set to 1 during A/D conversion and is automatically cleared to 0 when conversion ends. When conversion ends the ADF flag is set to 1. If the ADIE bit is also set to 1, an ADI interrupt is requested at this time. To clear the ADF flag to 0, first read ADCSR, then write 0 in ADF. When the mode or analog input channel must be switched during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1 to start A/D conversion again. The ADST bit can be set at the same time as the mode or channel is changed. Typical operations when channel 1 (AN<sub>1</sub>) is selected in single mode are described next. Figure 14.3 shows a timing diagram for this example. - Single mode is selected (SCAN = 0), input channel AN<sub>1</sub> is selected (CH2 = CH1 = 0, CH0 = 1), the A/D interrupt is enabled (ADIE = 1), and A/D conversion is started (ADST = 1). - 2. When A/D conversion is completed, the result is transferred into ADDRB. At the same time the ADF flag is set to 1, the ADST bit is cleared to 0, and the A/D converter becomes idle. - 3. Since ADF = 1 and ADIE = 1, an ADI interrupt is requested. - 4. The A/D interrupt handling routine starts. - 5. The routine reads ADCSR, then writes 0 in the ADF flag. - 6. The routine reads and processes the conversion result (ADDRB). - 7. Execution of the A/D interrupt handling routine ends. After that, if the ADST bit is set to 1, A/D conversion starts again and steps 2 to 7 are repeated. Figure 14.3 Example of A/D Converter Operation (Single Mode, Channel 1 Selected) #### 14.4.2 Scan Mode (SCAN = 1) Scan mode is useful for monitoring analog inputs in a group of one or more channels. When the ADST bit is set to 1 by software or external trigger input, A/D conversion starts on the first channel in the group (AN $_0$ when CH2 = 0, AN $_4$ when CH2 = 1). When two or more channels are selected, after conversion of the first channel ends, conversion of the second channel (AN $_1$ or AN $_5$ ) starts immediately. A/D conversion continues cyclically on the selected channels until the ADST bit is cleared to 0. The conversion results are transferred for storage into the A/D data registers corresponding to the channels. When the mode or analog input channel selection must be changed during analog conversion, to prevent incorrect operation, first clear the ADST bit to 0 in ADCSR to halt A/D conversion. After making the necessary changes, set the ADST bit to 1. A/D conversion will start again from the first channel in the group. The ADST bit can be set at the same time as the mode or channel selection is changed. Typical operations when three channels in group 0 ( $AN_0$ to $AN_2$ ) are selected in scan mode are described next. Figure 14.4 shows a timing diagram for this example. - 1. Scan mode is selected (SCAN = 1), scan group 0 is selected (CH2 = 0), analog input channels $AN_0$ to $AN_2$ are selected (CH1 = 1, CH0 = 0), and A/D conversion is started (ADST = 1). - 2. When A/D conversion of the first channel ( $AN_0$ ) is completed, the result is transferred into ADDRA. Next, conversion of the second channel ( $AN_1$ ) starts automatically. - 3. Conversion proceeds in the same way through the third channel $(AN_2)$ . - 4. When conversion of all selected channels (AN<sub>0</sub> to AN<sub>2</sub>) is completed, the ADF flag is set to 1 and conversion of the first channel (AN<sub>0</sub>) starts again. If the ADIE bit is set to 1, an ADI interrupt is requested when A/D conversion ends. - 5. Steps 2 to 4 are repeated as long as the ADST bit remains set to 1. When the ADST bit is cleared to 0, A/D conversion stops. After that, if the ADST bit is set to 1, A/D conversion starts again from the first channel (AN<sub>0</sub>). Figure 14.4 Example of A/D Converter Operation (Scan Mode, Channels $AN_0$ to $AN_2$ Selected) #### 14.4.3 Input Sampling and A/D Conversion Time The A/D converter has a built-in sample-and-hold circuit. The A/D converter samples the analog input at a time $t_D$ after the ADST bit is set to 1, then starts conversion. Figure 14.5 shows the A/D conversion timing. Table 14.4 indicates the A/D conversion time. As indicated in figure 14.5, the A/D conversion time includes $t_D$ and the input sampling time. The length of $t_D$ varies depending on the timing of the write access to ADCSR. The total conversion time therefore varies within the ranges indicated in table 14.4. In scan mode, the values given in table 14.4 apply to the first conversion. In the second and subsequent conversions the conversion time is fixed at 128 states when CKS = 0 or 66 states when CKS = 1. Figure 14.5 A/D Conversion Timing **Table 14.4** A/D Conversion Time (Single Mode) | | | | CKS = 0 | | CKS = 1 | | | |-----------------------|-------------------|-----|---------|-----|---------|-----|-----| | | Symbol | Min | Тур | Max | Min | Тур | Max | | Synchronization delay | t <sub>D</sub> | 6 | _ | 9 | 4 | _ | 5 | | Input sampling time | t <sub>SPL</sub> | _ | 31 | _ | | 15 | _ | | A/D conversion time | t <sub>CONV</sub> | 131 | _ | 134 | 69 | _ | 70 | Note: Values in the table are numbers of states. ### 14.4.4 External Trigger Input Timing A/D conversion can be externally triggered When the TRGE bit is set to 1 in ADCR and the 8-bit timer's ADTE bit is cleared to 0, external trigger input is enabled at the ADTRG pin. A high-to-low transition at the ADTRG pin sets the ADST bit to 1 in ADCSR, starting A/D conversion. Other operations, in both single and scan modes, are the same as if the ADST bit had been set to 1 by software. Figure 14.6 shows the timing. Figure 14.6 External Trigger Input Timing ### 14.5 Interrupts The A/D converter generates an interrupt (ADI) at the end of A/D conversion. The ADI interrupt request can be enabled or disabled by the ADIE bit in ADCSR. ### 14.6 Usage Notes When using the A/D converter, note the following points: #### 1. Analog Input Voltage Range During A/D conversion, the voltages input to the analog input pins $AN_n$ should be in the range $AV_{SS} \le AN_n \le V_{REF}$ . #### 2. Relationships of $AV_{CC}$ and $AV_{SS}$ to $V_{CC}$ and $V_{SS}$ $AV_{CC}$ , $AV_{SS}$ , $V_{CC}$ , and $V_{SS}$ should be related as follows: $AV_{SS} = V_{SS}$ . $AV_{CC}$ and $AV_{SS}$ must not be left open, even if the A/D converter is not used. ### 3. V<sub>REF</sub> Programming Range The reference voltage input at the $V_{REF}$ pin should be in the range $V_{REF} \le AV_{CC}$ . #### 4. Note on Board Design In board layout, separate the digital circuits from the analog circuits as much as possible. Particularly avoid layouts in which the signal lines of digital circuits cross or closely approach the signal lines of analog circuits. Induction and other effects may cause the analog circuits to operate incorrectly, or may adversely affect the accuracy of A/D conversion. The analog input signals $(AN_0 \text{ to } AN_7)$ , analog reference voltage $(V_{REF})$ , and analog supply voltage $(AV_{CC})$ must be separated from digital circuits by the analog ground $(AV_{SS})$ . The analog ground $(AV_{SS})$ should be connected to a stable digital ground $(V_{SS})$ at one point on the board. #### 5. Note on Noise To prevent damage from surges and other abnormal voltages at the analog input pins ( $AN_0$ to $AN_7$ ) and analog reference voltage pin ( $V_{REF}$ ), connect a protection circuit like the one in figure 14.7 between $AV_{CC}$ and $AV_{SS}$ . The bypass capacitors connected to $AV_{CC}$ and $V_{REF}$ and the filter capacitors connected to $AN_0$ to $AN_7$ must be connected to $AV_{SS}$ . If filter capacitors like the ones in figure 14.7 are connected, the voltage values input to the analog input pins ( $AN_0$ to $AN_7$ ) will be smoothed, which may give rise to error. Error can also occur if A/D conversion is frequently performed in scan mode so that the current that charges and discharges the capacitor in the sample-and-hold circuit of the A/D converter becomes greater than that input to the analog input pins via input impedance (Rin). The circuit constants should therefore be selected carefully. Figure 14.7 Example of Analog Input Protection Circuit **Table 14.5 Analog Input Pin Ratings** | Item | Min | Max | Unit | | |-----------------------------------|-----|-----|------|--| | Analog input capacitance | _ | 20 | pF | | | Allowable signal-source impedance | _ | 10* | kΩ | | Note: \* When conversion time = 134 states, $V_{CC}$ = 4.0 V to 5.5 V, and $\phi \le$ 13 MHz. For details, see section 21, Electrical Characteristics. Figure 14.8 Analog Input Pin Equivalent Circuit Note: Numeric values are approximate, except in table 14.5 Rev. 2.00 Sep 20, 2005 page 458 of 800 REJ09B0260-0200 #### 6. A/D Conversion Accuracy Definitions A/D conversion accuracy in the H8/3024 Group is defined as follows: Resolution Digital output code length of A/D converter Offset error Deviation from ideal A/D conversion characteristic of analog input voltage required to raise digital output from minimum voltage value 0000000000 to 0000000001 (figure 14.10) Full-scale error Deviation from ideal A/D conversion characteristic of analog input voltage required to raise digital output from 11111111110 to 1111111111 (figure 14.10) · Quantization error Intrinsic error of the A/D converter; 1/2 LSB (figure 14.9) Nonlinearity error Deviation from ideal A/D conversion characteristic in range from zero volts to full scale, exclusive of offset error, full-scale error, and quantization error. • Absolute accuracy Deviation of digital value from analog input value, including offset error, full-scale error, quantization error, and nonlinearity error. Figure 14.9 A/D Converter Accuracy Definitions (1) Figure 14.10 A/D Converter Accuracy Definitions (2) #### 7. Allowable Signal-Source Impedance The analog inputs of the H8/3024 Group are designed to assure accurate conversion of input signals with a signal-source impedance not exceeding 10 k $\Omega$ . The reason for this rating is that it enables the input capacitor in the sample-and-hold circuit in the A/D converter to charge within the sampling time. If the sensor output impedance exceeds 10 k $\Omega$ , charging may be inadequate and the accuracy of A/D conversion cannot be guaranteed. If a large external capacitor is provided in single mode, then the internal $10\text{-k}\Omega$ input resistance becomes the only significant load on the input. In this case the impedance of the signal source is not a problem. A large external capacitor, however, acts as a low-pass filter. This may make it impossible to track analog signals with high dv/dt (e.g. a variation of 5 mV/ $\mu$ s) (figure 14.11). To convert high-speed analog signals or to use scan mode, insert a low-impedance buffer. #### 8. Effect on Absolute Accuracy Attaching an external capacitor creates a coupling with ground, so if there is noise on the ground line, it may degrade absolute accuracy. The capacitor must be connected to an electrically stable ground, such as AV<sub>SS</sub>. If a filter circuit is used, be careful of interference with digital signals on the same board, and make sure the circuit does not act as an antenna. Figure 14.11 Analog Input Circuit (Example) # Section 15 D/A Converter ### 15.1 Overview The H8/3024 Group includes a D/A converter with two channels. #### 15.1.1 Features D/A converter features are listed below. - Eight-bit resolution - Two output channels - Conversion time: maximum 10 µs (with 20-pF capacitive load) - Output voltage: 0 V to V<sub>REF</sub> - D/A outputs can be sustained in software standby mode ### 15.1.2 Block Diagram Figure 15.1 shows a block diagram of the D/A converter. Figure 15.1 D/A Converter Block Diagram ### **15.1.3** Pin Configuration Table 15.1 summarizes the D/A converter's input and output pins. Table 15.1 D/A Converter Pins | Pin Name | Abbreviation | I/O | Function | |-----------------------------|------------------|--------|-------------------------------------------| | Analog power supply pin | AV <sub>SS</sub> | Input | Analog power supply and reference voltage | | Analog ground pin | AV <sub>SS</sub> | Input | Analog ground and reference voltage | | Analog output pin 0 | DA <sub>0</sub> | Output | Analog output, channel 0 | | Analog output pin 1 | DA <sub>1</sub> | Output | Analog output, channel 1 | | Reference voltage input pin | $V_{REF}$ | Input | Analog reference voltage | ### 15.1.4 Register Configuration Table 15.2 summarizes the D/A converter's registers. **Table 15.2 D/A Converter Registers** | Address* | Name | Abbreviation | R/W | Initial Value | |----------|------------------------------|--------------|-----|---------------| | H'FFF9C | D/A data register 0 | DADR0 | R/W | H'00 | | H'FFF9D | D/A data register 1 | DADR1 | R/W | H'00 | | H'FFF9E | D/A control register | DACR | R/W | H'1F | | H'EE01A | D/A standby control register | DASTCR | R/W | H'FE | Note: \*Lower 20 bits of the address in advanced mode. ### 15.2 Register Descriptions #### 15.2.1 D/A Data Registers 0 and 1 (DADR0, DADR1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W The D/A data registers (DADR0 and DADR1) are 8-bit readable/writable registers that store the data to be converted. When analog output is enabled, the D/A data register values are constantly converted and output at the analog output pins. The D/A data registers are initialized to H'00 by a reset and in standby mode. When the DASTE bit is set to 1 in the D/A standby control register (DASTCR), the D/A registers are not initialized in software standby mode. ### 15.2.2 D/A Control Register (DACR) DACR is an 8-bit readable/writable register that controls the operation of the D/A converter. DACR is initialized to H'1F by a reset and in standby mode. When the DASTE bit is set to 1 in the D/A standby control register (DASTCR), the D/A registers are not initialized in software standby mode. Rev. 2.00 Sep 20, 2005 page 466 of 800 REJ09B0260-0200 Bit 7—D/A Output Enable 1 (DAOE1): Controls D/A conversion and analog output. | Bit 7<br>DAOE1 | Description | |----------------|------------------------------------------------------------| | 0 | DA <sub>1</sub> analog output is disabled | | 1 | Channel-1 D/A conversion and DA₁ analog output are enabled | Bit 6—D/A Output Enable 0 (DAOE0): Controls D/A conversion and analog output. | Bit 6<br>DAOE0 | Description | |----------------|------------------------------------------------------------------------| | 0 | DA <sub>0</sub> analog output is disabled | | 1 | Channel-0 D/A conversion and DA <sub>0</sub> analog output are enabled | **Bit 5—D/A Enable (DAE):** Controls D/A conversion, together with bits DAOE0 and DAOE1. When the DAE bit is cleared to 0, analog conversion is controlled independently in channels 0 and 1. When the DAE bit is set to 1, analog conversion is controlled together in channels 0 and 1. Output of the conversion results is always controlled independently by DAOE0 and DAOE1. | Bit 7<br>DAOE1 | Bit 6<br>DAOE0 | Bit 5<br>DAE | Description | |----------------|----------------|--------------|------------------------------------------------| | 0 | 0 | _ | D/A conversion is disabled in channels 0 and 1 | | 0 | 1 | 0 | D/A conversion is enabled in channel 0 | | | | | D/A conversion is disabled in channel 1 | | 0 | 1 | 1 | D/A conversion is enabled in channels 0 and 1 | | 1 | 0 | 0 | D/A conversion is disabled in channel 0 | | | | | D/A conversion is enabled in channel 1 | | 1 | 0 | 1 | D/A conversion is enabled in channels 0 and 1 | | 1 | 1 | _ | D/A conversion is enabled in channels 0 and 1 | When the DAE bit is set to 1, even if bits DAOE0 and DAOE1 in DACR and the ADST bit in ADCSR are cleared to 0, the same current is drawn from the analog power supply as during A/D and D/A conversion. **Bits 4 to 0—Reserved:** These bits cannot be modified and are always read as 1. ### 15.2.3 D/A Standby Control Register (DASTCR) DASTCR is an 8-bit readable/writable register that enables or disables D/A output in software standby mode. DASTCR is initialized to H'FE by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 1—Reserved: These bits cannot be modified and are always read as 1. **Bit 0—D/A Standby Enable (DASTE):** Enables or disables D/A output in software standby mode. | Bit 0<br>DASTE | Description | | |----------------|-------------------------------------------------|-----------------| | 0 | D/A output is disabled in software standby mode | (Initial value) | | 1 | D/A output is enabled in software standby mode | | # 15.3 Operation The D/A converter has two built-in D/A conversion circuits that can perform conversion independently. D/A conversion is performed constantly while enabled in DACR. If the DADR0 or DADR1 value is modified, conversion of the new data begins immediately. The conversion results are output when bits DAOE0 and DAOE1 are set to 1. An example of D/A conversion on channel 0 is given next. Timing is indicated in figure 15.2. - 1. Data to be converted is written in DADR0. - 2. Bit DAOE0 is set to 1 in DACR. D/A conversion starts and DA<sub>0</sub> becomes an output pin. The converted result is output after the conversion time. The output value is $$\frac{\text{DADR contents}}{256} \times V_{\text{REF}}$$ Output of this conversion result continues until the value in DADR0 is modified or the DAOE0 bit is cleared to 0. - 3. If the DADR0 value is modified, conversion starts immediately, and the result is output after the conversion time. - 4. When the DAOE0 bit is cleared to 0, DA0 becomes an input pin. Figure 15.2 Example of D/A Converter Operation ## 15.4 D/A Output Control In the H8/3024 Group, D/A converter output can be enabled or disabled in software standby mode. When the DASTE bit is set to 1 in DASTCR, D/A converter output is enabled in software standby mode. The D/A converter registers retain the values they held prior to the transition to software standby mode. When D/A output is enabled in software standby mode, the reference supply current is the same as during normal operation. # Section 16 RAM ### 16.1 Overview The H8/3024 Group has high-speed static RAM on-chip. The RAM is connected to the CPU by a 16-bit data bus. The CPU accesses both byte data and word data in two states, making the RAM useful for rapid data transfer. The on-chip RAM can be enabled or disabled with the RAM enable bit (RAME) in the system control register (SYSCR). When the on-chip RAM is disabled, that area is assigned to external space in the expanded modes. The on-chip RAM specifications for the product lineup are shown in table 16.1. Table 16.1 H8/3024 Group On-Chip RAM Specifications | | | H8/3024F-ZTAT | H8/3024 Mask<br>ROM Version | H8/3026F-ZTAT | H8/3026 Mask<br>ROM Version | |--------------------|---------------|----------------------------|-----------------------------|----------------------------|-----------------------------| | RAM size | | 4 kbytes | 4 kbytes | 8 kbytes | 8 kbytes | | Address assignment | Modes 1, 2, 7 | H'FEF20<br>to<br>H'FFF1F | H'FEF20<br>to<br>H'FFF1F | H'FDF20<br>to<br>H'FFF1F | H'FDF20<br>to<br>H'FFF1F | | | Modes 3, 4, 5 | H'FFEF20<br>to<br>H'FFFF1F | H'FFEF20<br>to<br>H'FFFF1F | H'FFDF20<br>to<br>H'FFFF1F | H'FFDF20<br>to<br>H'FFFF1F | | | Mode 6 | H'FE20<br>to<br>H'FF1F | H'FE20<br>to<br>H'FF1F | H'FD20<br>to<br>H'FF1F | H'FD20<br>to<br>H'FF1F | #### 16.1.1 **Block Diagram** Figure 16.1 shows a block diagram of the on-chip RAM. Figure 16.1 RAM Block Diagram #### **Register Configuration** 16.1.2 The on-chip RAM is controlled by SYSCR. Table 16.2 gives the address and initial value of SYSCR. **Table 16.2 System Control Register** | Address* | Name | Abbreviation | R/W | Initial Value | |----------|-------------------------|--------------|-----|---------------| | H'EE012 | System control register | SYSCR | R/W | H'09 | Note: \* Lower 20 bits of the address in advanced mode. # 16.2 System Control Register (SYSCR) One function of SYSCR is to enable or disable access to the on-chip RAM. The on-chip RAM is enabled or disabled by the RAME bit in SYSCR. For details about the other bits, see section 3.3, System Control Register (SYSCR). **Bit 0—RAM Enable (RAME):** Enables or disables the on-chip RAM. The RAME bit is initialized at the rising edge of the input at the $\overline{RES}$ pin. It is not initialized in software standby mode. | Bit 0 | | | |-------|-------------------------|-----------------| | RAME | Description | | | 0 | On-chip RAM is disabled | _ | | 1 | On-chip RAM is enabled | (Initial value) | ### 16.3 Operation When the RAME bit is set to 1, the on-chip RAM is enabled. Accesses to the addresses shown in table 16.1 are directed to the on-chip RAM. In modes 1 to 5 (expanded modes), when the RAME bit is cleared to 0, the off-chip address space is accessed. In mode 6, 7 (single-chip mode), when the RAME bit is cleared to 0, the on-chip RAM is not accessed: read access always results in HFF data, and write access is ignored. Since the on-chip RAM is connected to the CPU by an internal 16-bit data bus, it can be written and read by word access. It can also be written and read by byte access. Byte data is accessed in two states using the upper 8 bits of the data bus. Word data starting at an even address is accessed in two states using all 16 bits of the data bus. # Section 17 Flash Memory [H8/3026F-ZTAT Version] ### 17.1 Overview The H8/3026F-ZTAT version has 256 kbytes of on-chip flash memory. The flash memory is connected to the CPU by a 16-bit data bus. The CPU accesses both byte data and word data in two states, enabling rapid data transfer. The on-chip ROM is enabled and disabled by setting the mode pins $(MD_2 \text{ to } MD_0)$ as shown in table 17.1. The on-chip flash memory product (H8/3026F-ZTAT version) can be erased and programmed on-board, as well as with a special-purpose PROM programmer. Table 17.1 Operating Modes and ROM | | ľ | Mode P | ins | | |-----------------------------------------------------------|-----|--------|-----|----------------------------------| | Mode | MD2 | MD1 | MD0 | On-Chip ROM | | Mode 1 (expanded 1-Mbyte mode with on-chip ROM disabled) | 0 | 0 | 1 | Disabled (external address area) | | Mode 2 (expanded 1-Mbyte mode with on-chip ROM disabled) | 0 | 1 | 0 | _ | | Mode 3 (expanded 16-Mbyte mode with on-chip ROM disabled) | 0 | 1 | 1 | _ | | Mode 4 (expanded 16-Mbyte mode with on-chip ROM disabled) | 1 | 0 | 0 | _ | | Mode 5 (expanded 16-Mbyte mode with on-chip ROM enabled) | 1 | 0 | 1 | Enabled | | Mode 6 (single-chip normal mode) | 1 | 1 | 0 | _ | | Mode 7 (single-chip advanced mode) | 1 | 1 | 1 | _ | #### 17.2 Features The H8/3026F-ZTAT version has 256 kbytes of on-chip flash memory. The features of the flash memory are summarized below. - Four flash memory operating modes - Program mode - Erase mode - Program-verify mode - Erase-verify mode - Programming/erase methods The flash memory is programmed 128 bytes at a time. Erasing is performed in block units. To erase the entire flash memory, each block must be erased in turn. In block erasing, 4-kbyte, 32-kbyte, and 64-kbyte blocks can be set arbitrarily. • Programming/erase times The flash memory programming time is 10 ms (typ.) for simultaneous 128-byte programming, equivalent approximately to 80 µs (typ.) per byte, and the erase time is 100 ms (typ.) per block. • Reprogramming capability The flash memory can be reprogrammed up to 100 times. - On-board programming modes - There are two modes in which flash memory can be programmed/erased/verified on-board: - Boot mode - User program mode - Automatic bit rate adjustment For data transfer in boot mode, the H8/3026F-ZTAT version chip's bit rate can be automatically adjusted to match the transfer bit rate of the host. Flash memory emulation in RAM Flash memory programming can be emulated in real time by overlapping a part of RAM onto flash memory. Protect modes There are three protect modes—hardware, software, and error—which allow protected status to be designated for flash memory program/erase/verify operations • PROM mode Flash memory can be programmed/erased in PROM mode, using a PROM programmer, as well as in on-board programming mode. ### 17.2.1 Block Diagram Figure 17.1 Block Diagram of Flash Memory ### 17.2.2 Pin Configuration The flash memory is controlled by means of the pins shown in table 17.2. **Table 17.2 Flash Memory Pins** | Pin Name | Abbreviation | I/O | Function | |--------------------|------------------|--------|--------------------------------------------| | Reset | RES | Input | Reset | | Flash write enable | FWE | Input | Flash program/erase protection by hardware | | Mode 2 | MD <sub>2</sub> | Input | Sets H8/3026F-ZTAT version operating mode | | Mode 1 | MD <sub>1</sub> | Input | Sets H8/3026F-ZTAT version operating mode | | Mode 0 | $MD_0$ | Input | Sets H8/3026F-ZTAT version operating mode | | Transmit data | TxD <sub>1</sub> | Output | Serial transmit data output | | Receive data | RxD <sub>1</sub> | Input | Serial receive data input | ### 17.2.3 Register Configuration The registers used to control the on-chip flash memory when enabled are shown in table 17.3. **Table 17.3 Flash Memory Registers** | Register Name | Abbreviation | R/W | Initial Value | Address*1 | |---------------------------------|--------------|-----|---------------|-----------| | Flash memory control register 1 | FLMCR1 | R/W | H'00*2 | H'EE030 | | Flash memory control register 2 | FLMCR2 | R | H'00 | H'EE031 | | Erase block register 1 | EBR1 | R/W | H'00 | H'EE032 | | Erase block register 2 | EBR2 | R/W | H'00 | H'EE033 | | RAM control register | RAMCR | R/W | H'F0 | H'EE077 | Notes: FLMCR1, FLMCR2, EBR1, EBR2, and RAMCR are 8-bit registers, <u>and should be accessed by byte access</u>. These registers are used only in the versions with on-chip flash memory, and are not provided in the versions with on-chip mask ROM. Reading the corresponding addresses in a mask ROM version will always return 1s, and writes to these addresses are invalid. - Lower 16 bits of address in advanced mode. - 2. When a high level is input to the FWE pin, the initial value is H'80. ### 17.3 Register Descriptions ### 17.3.1 Flash Memory Control Register 1 (FLMCR1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | FWE | SWE | ESU | PSU | EV | PV | Е | Р | | Initial value | * | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R/W Note: \* Determined by the state of the FWE pin. FLMCR1 is an 8-bit register used for flash memory operating mode control. Program-verify mode or erase-verify mode for addresses H'00000 to H'3FFFF is entered by setting the SWE bit when FWE = 1, then setting the PV or EV bit. Program mode for addresses H'00000 to H'3FFFF is entered by setting the SWE bit when FWE = 1, then setting the PSU bit, and finally setting the P bit. Erase mode for addresses H'00000 to H'3FFFF is entered by setting the SWE bit when FWE = 1, then setting the ESU bit, and finally setting the E bit. FLMCR1 is initialized by a reset, and in hardware standby mode and software standby mode. Its initial value is H'80 when a high level is input to the FWE pin, and H'00 when a low level is input. In mode 6 the FWE pin must be fixed low since flash memory on-board programming modes are not supported. When the on-chip flash memory is disabled, a read access to this register will return H'00, and writes are invalid. When setting bits 6 to 0 in this register, one bit must be set one at a time. Writes to the SWE bit in FLMCR1 are enabled only when FWE = 1; writes to bits ESU, PSU, EV, and PV only when FWE = 1 and SWE = 1; writes to the E bit only when FWE = 1, SWE = 1, and ESU = 1; and writes to the P bit only when FWE = 1, SWE = 1, and PSU = 1. - Notes: 1. The programming and erase flowcharts must be followed when setting the bits in this register to prevent erroneous programming or erasing. - 2. Transitions are made to program mode, erase mode, program-verify mode, and erase-verify mode according to the settings in this register. When reading flash memory as normal on-chip ROM, bits 6 to 0 in this register must be cleared. Bit 7—Flash Write Enable (FWE): Sets hardware protection against flash memory programming/erasing. | Bit 7 | | |-------|---------------------------------------------------------------------| | FWE | Description | | 0 | When a low level is input to the FWE pin (hardware-protected state) | | 1 | When a high level is input to the FWE pin | Bit 6—Software Write Enable (SWE): Enables or disables flash memory programming and erasing. (This bit should be set when setting bits 5 to 0, EBR1 bits 7 to 0, and EBR2 bits 3 to 0.) | Bit 6<br>SWE | Description | | |--------------|------------------------------|-----------------| | 0 | Programming/erasing disabled | (Initial value) | | 1 | Programming/erasing enabled | | | | [Setting condition] | | | | When FWE = 1 | | Note: Do not execute a SLEEP instruction while the SWE bit is set to 1. Bit 5—Erase Setup (ESU): Prepares for a transition to erase mode. Set this bit to 1 before setting the E bit to 1 in FLMCR1 (do not set the SWE, PSU, EV, PV, E, or P bit at the same time). | Bit 5<br>ESU | Description | | |--------------|--------------------------|-----------------| | 0 | Erase setup cleared | (Initial value) | | 1 | Erase setup | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 4—Program Setup (PSU):** Prepares for a transition to program mode. Set this bit to 1 before setting the P bit to 1 in FLMCR1 (do not set the SWE, ESU, EV, PV, E, or P bit at the same time). | Bit 4 | | | | | | | |-------|--------------------------|-----------------|--|--|--|--| | PSU | Description | | | | | | | 0 | Program setup cleared | (Initial value) | | | | | | 1 | Program setup | | | | | | | | [Setting condition] | | | | | | | | When FWE = 1 and SWE = 1 | | | | | | **Bit 3—Erase-Verify Mode (EV):** Selects erase-verify mode transition or clearing. (Do not set the SWE, ESU, PSU, PV, E, or P bit at the same time.) | Bit 3 | | | |-------|---------------------------------|-----------------| | EV | Description | | | 0 | Erase-verify mode cleared | (Initial value) | | 1 | Transition to erase-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 2—Program-Verify Mode (PV):** Selects program-verify mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, E, or P bit at the same time.) | Bit 2<br>PV | Description | | |-------------|-----------------------------------|-----------------| | 0 | Program-verify mode cleared | (Initial value) | | 1 | Transition to program-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 1—Erase Mode (E):** Selects erase mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, PV, or P bit at the same time.) | Bit 1 | | | |-------|------------------------------------|-----------------| | E | Description | | | 0 | Erase mode cleared | (Initial value) | | 1 | Transition to erase mode | | | | [Setting condition] | | | | When FWE = 1, SWE = 1, and ESU = 1 | | Note: Do not access the flash memory while the E bit is set. **Bit 0—Program (P):** Selects program mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, PV, or E bit at the same time.) | Bit 0<br>P | Description | | |------------|------------------------------------|-----------------| | 0 | Program mode cleared | (Initial value) | | 1 | Transition to program mode | | | | [Setting condition] | | | | When FWE = 1, SWE = 1, and PSU = 1 | | Note: Do not access the flash memory while the P bit is set. ## 17.3.2 Flash Memory Control Register 2 (FLMCR2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|---|---|---|---|---|---| | | FLER | _ | _ | _ | _ | _ | _ | _ | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R | R | R | R | R | R | R | FLMCR2 is an 8-bit register used for flash memory operating mode control. FLMCR2 is initialized to H'00 by a reset, and in hardware standby mode and software standby mode. When the on-chip flash memory is disabled, a read will return H'00. Note: FLMCR2 is a read-only register, and should not be written to. **Bit 7—Flash Memory Error (FLER):** Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. | Bit 7<br>FLER | Description | | | | | | | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Flash memory is operating normally | | | | | | | | | Flash memory program/erase protection (error protection) is disabled | | | | | | | | | [Clearing condition] | | | | | | | | | Reset (RES pin or WDT reset) or hardware standby mode (Initial value) | | | | | | | | 1 | An error occurred during flash memory programming/erasing | | | | | | | | | Flash memory program/erase protection (error protection) is enabled | | | | | | | | | [Setting conditions] | | | | | | | | | <ul> <li>When flash memory is read during programming/erasing (including a vector read<br/>or instruction fetch, but excluding a read of the RAM area overlapping flash<br/>memory space)</li> </ul> | | | | | | | | | <ul> <li>Immediately after the start of exception handling during programming/erasing<br/>(excluding reset, illegal instruction, trap instruction, and division-by-zero exception<br/>handling)</li> </ul> | | | | | | | | | <ul> <li>When a SLEEP instruction (including software standby) is executed during<br/>programming/erasing</li> </ul> | | | | | | | | | When the bus is released during programming/erasing | | | | | | | **Bits 6 to 0—Reserved:** These bits are always read as 0. ### 17.3.3 Erase Block Register 1 (EBR1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W EBR1 is an 8-bit register that specifies the flash memory erase area block by block. EBR1 is initialized to H'00 by a reset, in hardware standby mode and software standby mode, when a low level is input to the FWE pin, and when a high level is input to the FWE pin and the SWE bit in FLMCR1 is not set. When a bit in EBR1 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one bit can be set in EBR1 and EBR2 together; do not set two or more bits at the same time. When the on-chip flash memory is disabled, a read access to this register will return H'00, and erasing is disabled. The flash memory block configuration is shown in table 17.4. To erase the entire flash memory, each block must be erased in turn. As the H8/3026F-ZTAT version does not support on-board programming modes in mode 6, EBR1 register bits cannot be set to 1 in this mode. ### 17.3.4 Erase Block Register 2 (EBR2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|------|------|-----|-----| | | _ | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R | R | R | R/W | R/W | R/W | R/W | EBR2 is an 8-bit register that specifies the flash memory erase area block by block. EBR2 is initialized to H'00 by a reset, in hardware standby mode and software standby mode, and when a low level is input to the FWE pin. When a high level is input to the FWE pin and the SWE bit in FLMCR1 is not set, it is initialized to bit 0. When a bit in EBR2 is set to 1, the corresponding block can be erased. Other blocks are erase-protected. Only one bit can be set in EBR1 and EBR2 together; do not set two or more bits at the same time. When the on-chip flash memory is disabled, a read will return H'00, and erasing is disabled. The flash memory block configuration is shown in table 17.4. To erase the entire flash memory, each block must be erased in turn. As the H8/3026F-ZTAT version does not support on-board programming modes in mode 6, EBR2 register bits cannot be set to 1 in this mode. Note: Bits 7 to 4 in this register are read-only. These bits must not be set to 1. If bits 7 to 4 are set when an EBR1/EBR2 bit is set, EBR1/EBR2 will be initialized to H'00. **Table 17.4 Flash Memory Erase Blocks** | Block (Size) | Addresses | |------------------|----------------------| | EB0 (4 kbytes) | H'000000 to H'000FFF | | EB1 (4 kbytes) | H'001000 to H'001FFF | | EB2 (4 kbytes) | H'002000 to H'002FFF | | EB3 (4 kbytes) | H'003000 to H'003FFF | | EB4 (4 kbytes) | H'004000 to H'004FFF | | EB5 (4 kbytes) | H'005000 to H'005FFF | | EB6 (4 kbytes) | H'006000 to H'006FFF | | EB7 (4 kbytes) | H'007000 to H'007FFF | | EB8 (32 kbytes) | H'008000 to H'00FFFF | | EB9 (64 kbytes) | H'010000 to H'01FFFF | | EB10 (64 kbytes) | H'020000 to H'02FFFF | | EB11 (64 kbytes) | H'030000 to H'03FFFF | ### 17.3.5 RAM Control Register (RAMCR) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|------|------|------|------| | | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | | Initial value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Read/Write | R | R | R | R | R/W | R/W | R/W | R/W | RAMCR specifies the area of flash memory to be overlapped with part of RAM when emulating realtime flash memory programming. RAMCR is initialized to H'00 by a reset and in hardware standby mode. RAMCR settings should be made in user mode or user program mode. Flash memory area divisions are shown in table 17.5. To ensure correct operation of the emulation function, the ROM for which RAM emulation is performed should not be accessed immediately after this register has been modified. Normal execution of an access immediately after register modification is not guaranteed. Bits 7 to 4—Reserved: These bits cannot be modified and are always read as 1. **Bit 3—RAM Select (RAMS):** Specifies selection or non-selection of flash memory emulation in RAM. When RAMS = 1, all flash memory blocks are program/erase-protected. | Bit 3<br>RAMS | Description | | |---------------|-----------------------------------------------------------------|-----------------| | 0 | Emulation not selected | _ | | | Program/erase-protection of all flash memory blocks is disabled | (Initial value) | | 1 | Emulation selected | | | | Program/erase-protection of all flash memory blocks is enabled | | **Bits 2 to 0—Flash Memory Area Selection (RAM2 to RAM0):** These bits are used together with bit 3 to select the flash memory area to be overlapped with RAM. (See table 17.5.) **Table 17.5 Flash Memory Area Divisions** | RAM Area | Block Name | RAMS | RAM2 | RAM1 | RAM0 | |----------------------|------------------|------|------|------|------| | H'FFE000 to H'FFEFFF | 4-kbyte RAM area | 0 | * | * | * | | H'000000 to H'000FFF | EB0 (4 kbytes) | 1 | 0 | 0 | 0 | | H'001000 to H'001FFF | EB1 (4 kbytes) | 1 | 0 | 0 | 1 | | H'002000 to H'002FFF | EB2 (4 kbytes) | 1 | 0 | 1 | 0 | | H'003000 to H'003FFF | EB3 (4 kbytes) | 1 | 0 | 1 | 1 | | H'004000 to H'004FFF | EB4 (4 kbytes) | 1 | 1 | 0 | 0 | | H'005000 to H'005FFF | EB5 (4 kbytes) | 1 | 1 | 0 | 1 | | H'006000 to H'006FFF | EB6 (4 kbytes) | 1 | 1 | 1 | 0 | | H'007000 to H'007FFF | EB7 (4 kbytes) | 1 | 1 | 1 | 1 | <sup>\*:</sup> Don't care Note: Flash memory emulation by RAM is not supported in mode 6 (single-chip normal mode); therefore, although these bits can be written, they should not be set to 1. When performing flash memory emulation by RAM, the RAME bit in SYSCR must be set to 1. # 17.4 Overview of Operation #### 17.4.1 Mode Transitions When the mode pins and the FWE pin are set in the reset state and a reset-start is executed, the H8/3026F-ZTAT version enters one of the operating modes shown in figure 17.2. In user mode, flash memory can be read but not programmed or erased. Flash memory can be programmed and erased in boot mode, user program mode, and PROM mode. Boot mode and user program mode cannot be used in the H8/3026F-ZTAT version's mode 6 (normal mode with on-chip ROM enabled). accessing the flash memory. - 1. RAM emulation possible - 2. The H8/3026F-ZTAT is placed in PROM mode by means of a dedicated PROM writer. - 3. $MD_2$ , $MD_1$ , $MD_0 = (1, 0, 1) (1, 1, 0) (1, 1, 1)$ FWE = 0 - 4. $MD_2$ , $MD_1$ , $MD_0 = (1, 0, 1) (1, 1, 1)$ FWE = 1 - 5. MD<sub>2</sub>, MD<sub>1</sub>, MD<sub>0</sub> (0, 0, 1) (0, 1, 1) FWE = 1 Figure 17.2 Flash Memory Related State Transitions State transitions between the normal and user modes and on-board programming mode are performed by changing the FWE pin level from high to low or from low to high. To prevent misoperation (erroneous programming or erasing) in these cases, the bits in the flash memory control register (FLMCR1) should be cleared to 0 before making such a transition. After the bits are cleared, a wait time is necessary. Normal operation is not guaranteed if this wait time is insufficient. ### 17.4.2 On-Board Programming Modes ### **Example of Boot Mode Operation** 1. Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, total flash memory erasure is performed, without regard Programming control program transfer When boot mode is entered, the boot program in the H8/3026F-ZTAT version (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. Writing new application program The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into the flash memory. ### **Example of User Program Mode Operation** 1. Initial state The FWE assessment program that confirms that user program mode has been entered, and the program that will transfer the programming/ erase control program from flash memory to on-chip RAM should be written into the flash memory by the user beforehand. The programming/erase control program should be prepared in the host or in the flash memory. Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Programming/erase control program transfer When user program mode is entered, user software recognizes this fact, executes the transfer program in the flash memory, and transfers the programming/erase control program to RAM. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. #### 17.4.3 Flash Memory Emulation in RAM In the H8/3026F-ZTAT version, flash memory programming can be emulated in real time by overlapping the flash memory with part of RAM ("overlap RAM"). When the emulation block set in RAMCR is accessed while the emulation function is being executed, data written in the overlap RAM is read. Emulation should be performed in user mode or user program mode. Figure 17.3 Reading Overlap RAM Data in User Mode/User Program Mode When overlap RAM data is confirmed, clear the RAMS bit to cancel RAM overlap, and actually perform writes to the flash memory in user program mode. When the programming control program is transferred to RAM in on-board programming mode, ensure that the transfer destination and the overlap RAM do not overlap, as this will cause data in the overlap RAM to be rewritten. RENESAS Figure 17.4 Writing Overlap RAM Data in User Program Mode ## 17.4.4 Block Configuration The flash memory in the H8/3026F-ZTAT version is divided into three 64-kbyte blocks, one 32-kbyte block, and eight 4-kbyte blocks. Erasing can be carried out in block units. ### 17.5 On-Board Programming Mode When pins are set to on-board programming mode and a reset-start is executed, the chip enters the on-board programming state in which on-chip flash memory programming, erasing, and verifying can be carried out. There are two operating modes in this mode—boot mode and user program mode. The pin settings for entering each mode are shown in table 17.6. For a diagram of the transitions to the various flash memory modes, see figure 17.2. Boot mode and user program mode cannot be used in the H8/3026F-ZTAT version's mode 6 (on-chip ROM enabled). **Table 17.6 On-Board Programming Mode Settings** | Mode | | FWE | $MD_2$ | $MD_1$ | $MD_0$ | | |-------------------|--------|-------------|--------|--------|--------|--| | Boot mode | Mode 5 | 1*1 | 0*2 | 0 | 1 | | | | Mode 7 | <del></del> | 0*2 | 1 | 1 | | | User program mode | Mode 5 | | 1 | 0 | 1 | | | | Mode 7 | | 1 | 1 | 1 | | Notes: 1. For the High level input timing, see items 6 and 7 of Notes on Using the Boot Mode. 2. In boot mode, the $MD_2$ setting should be the inverse of the input. In the boot mode in the H8/3026F-ZTAT version, the levels of the mode pins ( $MD_2$ to $MD_0$ ) are reflected in mode select bits 2 to 0 (MDS2 to MDS0) in the mode control register (MDCR). #### **17.5.1** Boot Mode When boot mode is used, a flash memory programming control program must be prepared beforehand in the host, and SCI channel 1, which is to be used, must be set to asynchronous mode. When a reset-start is executed after setting the H8/3026F-ZTAT version's pins to boot mode, the boot program already incorporated in the MCU is activated, and the programming control program prepared beforehand in the host is transmitted sequentially to the H8/3026F-ZTAT version, using the SCI. In the H8/3026F-ZTAT version, the programming control program received via the SCI is written into the programming control program area in on-chip RAM. After the transfer is completed, control branches to the start address (H'FFE720) of the programming control program area and the programming control program execution state is entered (flash memory programming/erasing can be performed). Figure 17.5 shows a system configuration diagram when using boot mode, and figure 17.6 shows the boot program mode execution procedure. Figure 17.5 System Configuration When Using Boot Mode Figure 17.6 Boot Mode Execution Procedure #### **Automatic SCI Bit Rate Adjustment:** When boot mode is initiated, the H8/3026F-ZTAT version measure the low period of the asynchronous SCI communication data (H'00) transmitted continuously from the host. The SCI transmit/receive format should be set as 8-bit data, 1 stop bit, no parity. The H8/3026F-ZTAT version calculate the bit rate of the transmission from the host from the measured low period, and transmits one H'00 byte to the host to indicate the end of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the H8/3026F-ZTAT version. If reception cannot be performed normally, initiate boot mode again (reset), and repeat the above operations. Depending on the host's transmission bit rate and the H8/3026F-ZTAT version's system clock frequency, there will be a discrepancy between the bit rates of the host and the H8/3026F-ZTAT version. To ensure correct SCI operation, the host's transfer bit rate should be set to 4800, 9600, or 19,200 bps\*. Table 17.7 shows typical host transfer bit rates and system clock frequencies for which automatic adjustment of the H8/3026F-ZTAT version bit rate is possible. The boot program should be executed within this system clock range. Table 17.7 System Clock Frequencies for which Automatic Adjustment of H8/3026F-ZTAT Version Bit Rate is Possible | Host Bit Rate (bps) | System Clock Frequency for which Automatic Adjustment of H8/3026F-ZTAT Version Bit Rate is Possible (MHz) | |---------------------|-----------------------------------------------------------------------------------------------------------| | 19,200 | 16 to 25 | | 9,600 | 8 to 25 | | 4,800 | 4 to 25 | Note: \* Only use a setting of 4800, 9600, or 19200 bps for the host's bit rate. No other settings can be used. Although the H8/3026F-ZTAT version may also perform automatic bit rate adjustment with bit rate and system clock combinations other than those shown in table 17.7, a degree of error will arise between the bit rates of the host and the H8/3026F-ZTAT version, and subsequent transfer will not be performed normally. Therefore, only a combination of bit rate and system clock frequency within one of the ranges shown in table 17.7 can be used for boot mode execution. **On-Chip RAM Area Divisions in Boot Mode:** In boot mode, the RAM area is divided into an area used by the boot program and an area to which the user program is transferred via the SCI, as shown in figure 17.7. The boot program area becomes available when a transition is made to the execution state for the user program transferred to RAM. Figure 17.7 RAM Areas in Boot Mode #### Notes on Use of Boot Mode: - When the H8/3026F-ZTAT version chip comes out of reset in boot mode, it measures the low period of the input at the SCI's RxD<sub>1</sub> pin. The reset should end with RxD<sub>1</sub> high. After the reset ends, it takes about 100 states for the chip to get ready to measure the low period of the RxD<sub>1</sub> input. - 2. In boot mode, if any data has been programmed into the flash memory (if all data is not 1), all flash memory blocks are erased. Boot mode is for use when user program mode is unavailable, such as the first time on-board programming is performed, or if the program activated in user program mode is accidentally erased. - 3. Interrupts cannot be used while the flash memory is being programmed or erased. - 4. The $RxD_1$ and $TxD_1$ lines should be pulled up on the board. - 5. Before branching to the user program the H8/3026F-ZTAT version terminates transmit and receive operations by the on-chip SCI (channel 1) (by clearing the RE and TE bits to 0 in the serial control register (SCR)), but the adjusted bit rate value remains set in the bit rate register (BRR). The transmit data output pin, $TxD_1$ , goes to the high-level output state (P9<sub>1</sub>DDR = 1 in P9DDR, P9<sub>1</sub>DR = 1 in P9DR). The contents of the CPU's internal general registers are undefined at this time, so these registers must be initialized immediately after branching to the user program. In particular, since the stack pointer (SP) is used implicitly in subroutine calls, etc., a stack area must be specified for use by the user program. The initial values of other on-chip registers are not changed. - 6. Boot mode can be entered by setting pins MD<sub>0</sub> to MD<sub>2</sub> and FWE in accordance with the mode setting conditions shown in table 17.6, and then executing a reset-start. - a. When switching from boot mode to normal mode, the boot mode state within the chip must first be cleared by reset input via the RES pin\*1. The RES pin must be held low for at least 20 system clock cycles.\*3 - b. Do not change the input levels of the mode pins (MD<sub>2</sub> to MD<sub>0</sub>) or the FWE pin in boot mode. To change the mode, the RES pin must first be driven low to set the reset state. Also, if a watchdog timer reset occurs in the boot mode state, the MCU's internal state will not be cleared, and the on-chip boot program will be restarted regardless of the mode pin states. - c. The FWE pin must not be driven low while the boot program is running or flash memory is being programmed or erased\*2. - 7. If the mode pin input levels are changed (for example, from low to high) during a reset, the state of ports with multiplexed address functions and bus control output signals (CSn, AS, RD, LWR, HWR) may also change according to the change in the MCU's operating mode. Therefore, care must be taken to make pin settings to prevent these pins from being used directly as output signal pins during a reset, or to prevent collision with signals outside the MCU. - Notes: 1. Mode pin and FWE pin input must satisfy the mode programming setup time $(t_{MDS})$ with respect to the reset release timing. - 2. For further information on FWE application and disconnection, see section 17.11, Flash Memory Programming and Erasing Precautions. - 3. See section 4.2.2, Reset Sequence, and section 17.11, Flash Memory Programming and Erasing Precautions. The H8/3026F-ZTAT version requires a minimum of 20 system clock cycles for a reset during operation. ### 17.5.2 User Program Mode When set to user program mode, the H8/3026F-ZTAT version can program and erase its flash memory by executing a user program/erase control program. Therefore, on-board reprogramming of the on-chip flash memory can be carried out by providing on-board means of FWE control and supply of programming data, and storing a program/erase control program in part of the program area as necessary. To select user program mode, select a mode that enables the on-chip ROM (mode 5 or 7), and apply a high level to the FWE pin. In this mode, on-chip supporting modules other than flash memory operate as they normally would in modes 5 and 7. Flash memory programming/erasing should not be carried out in mode 6. When mode 6 is set, the FWE pin must be driven low. The flash memory itself cannot be read while being programmed or erased, so the program that performs programming should be placed in external memory or transferred to RAM and executed there. Figure 17.8 shows the execution procedure when user program mode is entered during program execution in RAM. It is also possible to start from user program mode in a reset-start. - Notes: 1. Do not apply a constant high level to the FWE pin. A high level should be applied to the FWE pin only when programming or erasing flash memory (including execution of flash memory emulation by RAM). Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. - 2. For further information on FWE application and disconnection, see section 17.11, Flash Memory Programming and Erasing Precautions. - 3. In order to execute a normal read of flash memory in user program mode, the programming/erase program must not be executing. It is thus necessary to ensure that bits 6 to 0 in FLMCR1 are cleared to 0. Figure 17.8 Example of User Program Mode Execution Procedure ### 17.6 Flash Memory Programming/Erasing A software method, using the CPU, is employed to program and erase flash memory in the on-board programming modes. There are four flash memory operating modes: program mode, erase mode, program-verify mode, and erase-verify mode. Transitions to these modes for addresses H'000000 to H'03FFFF are made by setting the PSU, ESU, P, E, PV, and EV bits in FLMCR1. The flash memory cannot be read while being programmed or erased. Therefore, the program (user program) that controls flash memory programming/erasing should be located and executed in on-chip RAM or external memory. See section 17.11, Flash Memory Programming and Erasing Precautions, for points to be noted when programming or erasing the flash memory. In the following operation descriptions, wait times after setting or clearing individual bits in FLMCR1 are given as parameters; for details of the wait times, see section 21.2.6, Flash Memory Characteristics. - Notes: 1. Operation is not guaranteed if setting/resetting of the SWE, ESU, PSU, EV, PV, E, and P bits in FLMCR1 is executed by a program in flash memory. - 2. When programming or erasing, set FWE to 1 (programming/erasing will not be executed if FWE = 0). - 3. Programming must be executed in the erased state. Do not perform additional programming on addresses that have already been programmed. Figure 17.9 FLMCR1 Bit Settings and State Transitions #### 17.6.1 Program Mode When writing data or programs to flash memory, the program/program-verify flowchart shown in figure 17.10 should be followed. Performing programming operations according to this flowchart will enable data or programs to be written to flash memory without subjecting the device to voltage stress or sacrificing program data reliability. Programming should be carried out 128 bytes at a time. The wait times after bits are set or cleared in the flash memory control register 1 (FLMCR1) and the maximum number of programming operations (N) are shown in table 21.19 in section 21.2.6, Flash Memory Characteristics. Following the elapse of (t<sub>sswe</sub>) µs or more after the SWE bit is set to 1 in FLMCR1, 128-byte data is written consecutively to the write addresses. The lower 8 bits of the first address written to must be H'00 and H'80, 128 consecutive byte data transfers are performed. The program address and program data are latched in the flash memory. A 128-byte data transfer must be performed even if writing fewer than 128 bytes; in this case, H'FF data must be written to the extra addresses. Next, the watchdog timer (WDT) is set to prevent overprogramming due to program runaway, etc. Set a value greater than $(t_{spsu} + t_{sp} + t_{cp} + t_{cpsu})$ $\mu s$ as the WDT overflow period. Preparation for entering program mode (program setup) is performed next by setting the PSU bit in FLMCR1. The operating mode is then switched to program mode by setting the P bit in FLMCR1 after the elapse of at least $(t_{spsu})$ $\mu s$ . The time during which the P bit is set is the flash memory programming time. Make a program setting so that the time for one programming operation is within the range of $(t_{sp})$ $\mu s$ . The wait time after P bit setting must be changed according to the degree of progress through the programming operation. For details see "Notes on Program/Program-Verify Mode." ## 17.6.2 Program-Verify Mode In program-verify mode, the data written in program mode is read to check whether it has been correctly written in the flash memory. After the elapse of the given programming time, clear the P bit in FLMCR1, then wait for at least $(t_{cp})$ $\mu s$ before clearing the PSU bit to exit program mode. After exiting program mode, the watchdog timer setting is also cleared. The operating mode is then switched to program-verify mode by setting the PV bit in FLMCR1. Before reading in program-verify mode, a dummy write of H'FF data should be made to the addresses to be read. The dummy write should be executed after the elapse of $(t_{spv})$ $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least $(t_{spvr})$ $\mu s$ after the dummy write before performing this read operation. Next, the originally written data is compared with the verify data, and reprogram data is computed (see figure 17.10) and transferred to RAM. After verification of 128 bytes of data has been completed, exit program-verify mode, wait for at least $(t_{cpv})$ $\mu$ s, then clear the SWE bit in FLMCR1. If reprogramming is necessary, set program mode again, and repeat the program/program-verify sequence as before. The maximum number of repetitions of the program/program-verify sequence is indicated by the maximum programming count (N). Leave a wait time of at least $(t_{cswe})$ $\mu$ s after clearing SWE. ## Notes on Program/Program-Verify Procedure - $1. \ \ \, The\ program/program-verify\ procedure\ for\ the\ H8/3026F-ZTAT\ version\ uses\ a\ 128-byte-unit\ programming\ algorithm.$ - In order to perform 128-byte-unit programming, the lower 8 bits of the write start address must be H'00 or H'80. - 2. When performing continuous writing of 128-byte data to flash memory, byte-unit transfer should be used. - 128-byte data transfer is necessary even when writing fewer than 128 bytes of data. Write HFF data to the extra addresses. - 3. Verify data is read in word units. - 4. The write pulse is applied and a flash memory write executed while the P bit in FLMCR1 is set. In the H8/3026F-ZTAT version, write pulses should be applied as follows in the program/program-verify procedure to prevent voltage stress on the device and loss of write data reliability. - a. After write pulse application, perform a verify-read in program-verify mode and apply a write pulse again for any bits read as 1 (reprogramming processing). When all the 0-write bits in the 128-byte write data are read as 0 in the verify-read operation, the program/program-verify procedure is completed. In the H8/3026F-ZTAT version, the number of loops in reprogramming processing is guaranteed not to exceed the maximum value of the maximum programming count (N). - b. After write pulse application, a verify-read is performed in program-verify mode, and programming is judged to have been completed for bits read as 0. The following processing is necessary for programmed bits. When programming is completed at an early stage in the program/program-verify procedure: If programming is completed in the 1st to 6th reprogramming processing loop, additional programming should be performed on the relevant bits. Additional programming should only be performed on bits which first return 0 in a verify-read in certain reprogramming processing. When programming is completed at a late stage in the program/program-verify procedure: If programming is completed in the 7th or later reprogramming processing loop, additional programming is not necessary for the relevant bits. - c. If programming of other bits is incomplete in the 128 bytes, reprogramming processing should be executed. If a bit for which programming has been judged to be completed is read as 1 in a subsequent verify-read, a write pulse should again be applied to that bit. - 5. The period for which the P bit in FLMCR1 is set (the write pulse width) should be changed according to the degree of progress through the program/program-verify procedure. For detailed wait time specifications, see section 21.2.6, Flash Memory Characteristics. | ltem | Symbol | Item | Symbol | |-----------------|-----------------|------------------------------------------------|---------------------| | Wait time after | t <sub>sp</sub> | When reprogramming loop count (n) is 1 to 6 | t <sub>sp</sub> 30 | | P bit setting | | When reprogramming loop count (n) is 7 or more | t <sub>sp</sub> 200 | | | | In case of additional programming processing* | t <sub>sp</sub> 10 | Note: \* Additional programming processing is necessary only when the reprogramming loop count (n) is 1 to 6. 6. The program/program-verify flowchart for the H8/3026F-ZTAT version is shown in figure 17.10. To cover the points noted above, bits on which reprogramming processing is to be executed, and bits on which additional programming is to be executed, must be determined as shown below. Since reprogram data and additional-programming data vary according to the progress of the programming procedure, it is recommended that the following data storage areas (128 bytes each) be provided in RAM. Reprogram Data Computation Table | (D) | Result of Verify-Read<br>after Write Pulse<br>Application (V) | (X)<br>Result of Operation | Comments | |-----|---------------------------------------------------------------|----------------------------|--------------------------------------------------------------------| | 0 | 0 | 1 | Programming completed: reprogramming processing not to be executed | | 0 | 1 | 0 | Programming incomplete: reprogramming processing to be executed | | 1 | 0 | 1 | _ | | 1 | 1 | 1 | Still in erased state: no action | Legend: (D): Source data of bits on which programming is executed (X): Source data of bits on which reprogramming is executed Additional-Programming Data Computation Table | (X') | Result of Verify-Read<br>after Write Pulse<br>Application (V) | (Y)<br>Result of Operation | Comments | |------|---------------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Programming by write pulse application judged to be completed: additional programming processing to be executed | | 0 | 1 | 1 | Programming by write pulse application incomplete: additional programming processing not to be executed | | 1 | 0 | 1 | Programming already completed: additional programming processing not to be executed | | 1 | 1 | 1 | Still in erased state: no action | Legend: (Y): Data of bits on which additional programming is executed (X'): Data of bits on which reprogramming is executed in a certain reprogramming loop 7. It is necessary to execute additional programming processing during the course of the H8/3026F-ZTAT version program/program-verify procedure. However, once 128-byte-unit programming is finished, additional programming should not be carried out on the same address area. When executing reprogramming, an erase must be executed first. Note that normal operation of reads, etc., is not guaranteed if additional programming is performed on addresses for which a program/program-verify operation has finished. Rev. 2.00 Sep 20, 2005 page 506 of 800 REJ09B0260-0200 Figure 17.10 Program/Program-Verify Flowchart (128-Byte Programming) #### **17.6.3 Erase Mode** When erasing flash memory, the single-block erase flowchart shown in figure 17.11 should be followed. The wait times after bits are set or cleared in the flash memory control register 1 (FLMCR1) and the maximum number of erase operations (N) are shown in table 21.19 in section 21.2.6, Flash Memory Characteristics. To erase flash memory contents, make a 1-bit setting for the flash memory area to be erased in erase block register 1 and 2 (EBR1, EBR2) at least ( $t_{sswe}$ ) $\mu s$ after setting the SWE bit to 1 in FLMCR1. Next, the watchdog timer (WDT) is set to prevent overerasing due to program runaway, etc. Set a value greater than ( $t_{se}$ ) ms + ( $t_{sesu}$ + $t_{ce}$ + $t_{cesu}$ ) $\mu s$ as the WDT overflow period. Preparation for entering erase mode (erase setup) is performed next by setting the ESU bit in FLMCR1. The operating mode is then switched to erase mode by setting the E bit in FLMCR1 after the elapse of at least ( $t_{sesu}$ ) $\mu s$ . The time during which the E bit is set is the flash memory erase time. Ensure that the erase time does not exceed ( $t_{se}$ ) ms. Note: With flash memory erasing, preprogramming (setting all memory data in the memory to be erased to all 0) is not necessary before starting the erase procedure. ## 17.6.4 Erase-Verify Mode In erase-verify mode, data is read after memory has been erased to check whether it has been correctly erased. After the elapse of the fixed erase time, clear the E bit in FLMCR1, then wait for at least ( $t_{ce}$ ) $\mu s$ before clearing the ESU bit to exit erase mode. After exiting erase mode, the watchdog timer setting is also cleared. The operating mode is then switched to erase-verify mode by setting the EV bit in FLMCR1. Before reading in erase-verify mode, a dummy write of HFF data should be made to the addresses to be read. The dummy write should be executed after the elapse of ( $t_{sev}$ ) $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least ( $t_{sev}$ ) $\mu s$ after the dummy write before performing this read operation. If the read data has been erased (all 1), a dummy write is performed to the next address, and erase-verify is performed. If the read data is unerased, set erase mode again, and repeat the erase/erase-verify sequence as before. The maximum number of repetitions of the erase/erase-verify sequence is indicated by the maximum erase count (N). When verification is completed, exit erase-verify mode, and wait for at least ( $t_{cev}$ ) $\mu s$ . If erasure has been completed on all the erase blocks, clear the SWE bit in FLMCR1, and leave a wait time of at least ( $t_{cev}$ ) $\mu s$ . If erasing multiple blocks, set a single bit in EBR1/EBR2 for the next block to be erased, and repeat the erase/erase-verify sequence as before. Figure 17.11 Erase/Erase-Verify Flowchart (Single-Block Erasing) RENESAS ## 17.7 Flash Memory Protection There are three kinds of flash memory program/erase protection: hardware, software, and error protection. #### 17.7.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted. In this state, the settings in flash memory control register 1 (FLMCR1) and erase block registers 1 and 2 (EBR1, EBR2) are reset. In the error protection state, the FLMCR1, EBR1, and EBR2 settings are retained; the P bit and E bit can be set, but a transition is not made to program mode or erase mode. (See table 17.8.) **Table 17.8 Hardware Protection** | | | | Function | | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|-----------------| | Item | Description | Program | Erase | Verify | | FWE pin protection | When a low level is input to the FWE pin,<br>FLMCR1, EBR1, and EBR2 are initialized, and<br>the program/erase-protected state is entered. | Not possible*1 | Not possible*3 | Not<br>possible | | Reset/<br>standby<br>protection | <ul> <li>In a reset (including a WDT overflow reset) and in standby mode, FLMCR1, FLMCR2, EBR1, and EBR2 are initialized, and the program/erase-protected state is entered.</li> <li>In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the RES pulse width specified in the AC Characteristics section.**</li> </ul> | Not<br>possible | Not<br>possible*3 | Not<br>possible | | Error<br>protection | When a microcomputer operation error (error generation (FLER = 1)) was detected while flash memory was being programmed/erased, error protection is enabled. At this time, the FLMCR1, EBR1, and EBR2 settings are held, but programming/erasing is aborted at the time the error was generated. Error protection is released only by a reset via the RES pin or a WDT reset, or in the hardware standby mode. | Not<br>possible | Not<br>possible*3 | Possible<br>*2 | Notes: 1. The RAM area that overlapped flash memory is deleted. - 2. It is possible to perform a program-verify operation on the 128 bytes being programmed, or an erase-verify operation on the block being erased. - 3. All blocks are unerasable and block-by-block specification is not possible. - 4. See section 4.2.2, Reset Sequence, and section 17.11, Flash Memory Programming and Erasing Precautions. The H8/3026F-ZTAT version requires a minimum of 20 system clock cycles for a reset during operation. #### 17.7.2 Software Protection Software protection can be implemented by setting the erase block register 1 (EBR1), erase block register 2 (EBR2), and the RAMS bit in the RAM control register (RAMCR). With software protection, setting the P or E bit in the flash memory control register 1 (FLMCR1) does not cause a transition to program mode or erase mode. (See table 17.9.) **Table 17.9 Software Protection** | | | | Functions | | |----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|----------| | Item | Description | Program | Erase | Verify | | Block<br>protection | <ul> <li>Erase protection can be set for individual blocks by settings in erase block register 1 (EBR1) and erase block register 2 (EBR2)*2. However, programming protection is disabled.</li> <li>Setting EBR1 and EBR2 to H'00 places all blocks in the erase-protected state.</li> </ul> | _ | Not<br>possible | Possible | | Emulation protection | Setting the RAMS bit 1 in RAMCR places<br>all blocks in the program/erase-protected<br>state. | Not possible*1 | Not possible*3 | Possible | Notes: 1. The RAM area overlapping flash memory can be written to. - 2. When not erasing, set EBR1 and EBR2 to H'00. - 3. All blocks are unerasable and block-by-block specification is not possible. #### 17.7.3 Error Protection In error protection, an error is detected when MCU runaway occurs during flash memory programming/erasing\*1, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is aborted. Aborting the program/erase operation prevents damage to the flash memory due to overprogramming or overerasing. If the MCU malfunctions during flash memory programming/erasing, the FLER bit is set to 1 in the flash memory status register (FLMSR2) and the error protection state is entered. FLMCR1, FLMCR2, EBR1, and EBR2 settings\*3 are retained, but program mode or erase mode is aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by resetting the P or E bit in FLMCR. However, PV and EV bit setting is enabled, and a transition can be made to verify mode\*2. ### FLER bit setting conditions are as follows: - 1. When flash memory is read during programming/erasing (including a vector read or instruction fetch) - 2. Immediately after the start of exception handling during programming/erasing (excluding reset, illegal instruction, trap instruction, and division-by-zero exception handling) - 3. When a SLEEP instruction (including software standby) is executed during programming/erasing - 4. When the bus is released during programming/erasing Error protection is released only by a RES pin or WDT reset, or in hardware standby mode. - Notes: 1. State in which the P bit or E bit in FLMCR1 is set to 1. Note that NMI input is disabled in this state. - 2. It is possible to perform a program-verify operation on the 128 bytes being programmed, or an erase-verify on the block being erased. - 3. FLMCR1, EBR1, and EBR2 can be written to. However, the registers are initialized if a transition is made to software standby mode while in the error protection state. Figure 17.12 shows the flash memory state transition diagram. Figure 17.12 Flash Memory State Transitions (When High Level is Applied to FWE Pin in Mode 5 or 7 (On-Chip ROM Enabled)) The error protection function is invalid for abnormal operations other than the FLER bit setting conditions. Also, if a certain time has elapsed before this protection state is entered, damage may already have been caused to the flash memory. Consequently, this function cannot provide complete protection against damage to flash memory. To prevent such abnormal operations, therefore, it is necessary to ensure correct operation in accordance with the program/erase algorithm, with the flash write enable (FWE) voltage applied, and to conduct constant monitoring for MCU errors, internally and externally, using the watchdog timer or other means. There may also be cases where the flash memory is in an erroneous programming or erroneous erasing state at the point of transition to this protection mode, or where programming or erasing is not properly carried out because of an abort. In cases such as these, a forced recovery (program rewrite) must be executed using boot mode. However, it may also happen that boot mode cannot be normally initiated because of overprogramming or overerasing. ## 17.8 Flash Memory Emulation in RAM Making a setting in the RAM control register (RAMCR) enables part of RAM to be overlapped onto the flash memory area so that data to be written to flash memory can be emulated in RAM in real time. After the RAMCR setting has been made, accesses can be made from the flash memory area or the RAM area overlapping flash memory. Emulation can be performed in user mode and user program mode. Figure 17.13 shows an example of emulation of realtime flash memory programming. Figure 17.13 Flowchart of Flash Memory Emulation in RAM Figure 17.14 Example of RAM Overlap Operation ## Example of Flash Memory Block Area EB0 Overlapping - 1. Set bits RAMS and RAM2 to RAM0 in RAMCR to 1,0, 0, 0, to overlap part of RAM onto the area (EB0) for which realtime programming is required. - 2. Realtime programming is performed using the overlapping RAM. - 3. After the program data has been confirmed, the RAMS bit is cleared, releasing RAM overlap. - 4. The data written in the overlapping RAM is written into the flash memory space (EB0). - Notes: 1. When the RAMS bit is set to 1, program/erase protection is enabled for all blocks regardless of the value of RAM2 to RAM0 (emulation protection). In this state, setting the P or E bit in FLMCR1 will not cause a transition to program mode or erase mode. When actually programming or erasing a flash memory area, the RAMS bit should be cleared to 0. - 2. A RAM area cannot be erased by execution of software in accordance with the erase algorithm while flash memory emulation in RAM is being used. - 3. Block area EB0 contains the vector table. When performing RAM emulation, the vector table is needed in the overlap RAM. - 4. As in on-board programming mode, care is required when applying and releasing FWE to prevent erroneous programming or erasing. To prevent erroneous programming and erasing due to program runaway during FWE application, in particular, the watchdog timer should be set when the PSU, P, ESU, or E bit is set to 1 in FLMCR1, even while the emulation function is being used. - 5. When the emulation function is used, NMI input is prohibited when the P bit or E bit is set to 1 in FLMCR1, in the same way as with normal programming and erasing. The P and E bits are cleared by a reset (including a watchdog timer reset), in standby mode, when a high level is not being input to the FWE pin, or when the SWE bit in FLMCR1 is 0 while a high level is being input to the FWE pin. ## 17.9 NMI Input Disabling Conditions All interrupts, including NMI input, should be disabled while flash memory is being programmed or erased (while the P bit or E bit is set in FLMCR1), and while the boot program is executing in boot mode\*1, to give priority to the program or erase operation. There are three reasons for this: - 1. NMI input during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - 2. In the NMI exception handling sequence during programming or erasing, the vector would not be read correctly\*2, possibly resulting in MCU runaway. - 3. If NMI input occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. For these reasons, in on-board programming mode alone there are conditions for disabling NMI input, as an exception to the general rule. However, this provision does not guarantee normal erasing and programming or MCU operation. All interrupt requests (exception handling and bus release), including NMI, must therefore be restricted inside and outside the MCU during FWE application. NMI input is also disabled in the error protection state and while the P or E bit remains set in FLMCR1 during flash memory emulation in RAM. - Notes: 1. This is the interval until a branch is made to the boot program area in the on-chip RAM (This branch takes place immediately after transfer of the user program is completed). Consequently, after the branch to the RAM area, NMI input is enabled except during programming and erasing. Interrupt requests must therefore be disabled inside and outside the MCU until the user program has completed initial programming (including the vector table and the NMI interrupt handling routine). - 2. The vector may not be read correctly in this case for the following two reasons: - If flash memory is read while being programmed or erased (while the P bit or E bit is set in FLMCR1), correct read data will not be obtained (undetermined values will be returned). - If the entry in the interrupt vector table has not been programmed yet, interrupt exception handling will not be executed correctly. ## 17.10 Flash Memory PROM Mode The H8/3026F-ZTAT version have a PROM mode as well as the on-board programming modes for programming and erasing flash memory. In PROM mode, the on-chip ROM can be freely programmed using a general-purpose PROM writer that supports the Renesas Technology microcomputer device type with 256-kbyte on-chip flash memory. ## 17.10.1 Socket Adapters and Memory Map In PROM mode using a PROM writer, memory reading (verification) and writing and flash memory initialization (total erasure) can be performed. For these operations, a special socket adapter is mounted in the PROM writer. The socket adapter product codes are given in table 17.10. In the H8/3026F-ZTAT version PROM mode, only the socket adapters shown in this table should be used. Table 17.10 H8/3026F-ZTAT Version Socket Adapter Product Codes | Product Code | Package | Socket Adapter<br>Product Code | Manufacturer | |--------------|-------------------------|--------------------------------|--------------------| | HD64F3026F | 100-pin QFP (FP-100B) | TBD | MINATO | | HD64F3026TE | 100-pin TQFP (TFP-100B) | TBD | ELECTRONICS INC. | | HD64F3026FP | 100-pin QFP (FP-100A) | TBD | | | HD64F3026F | 100-pin QFP (FP-100B) | TBD | DATA I/O JAPAN CO. | | HD64F3026TE | 100-pin TQFP (TFP-100B) | TBD | | | HD64F3026FP | 100-pin QFP (FP-100A) | TBD | | Figure 17.15 shows the memory map in PROM mode. Figure 17.15 Memory Map in PROM Mode #### 17.10.2 Notes on Use of PROM Mode - A write to a 128-byte programming unit in PROM mode should be performed once only. Erasing must be carried out before reprogramming an address that has already been programmed. - When using a PROM writer to reprogram a device on which on-board programming/erasing has been performed, it is recommended that erasing be carried out before executing programming. - 3. The memory is initially in the erased state when the device is shipped by Renesas Technology. For samples for which the erasure history is unknown, it is recommended that erasing be executed to check and correct the initialization (erase) level. - 4. The H8/3026F-ZTAT version does not support a product identification mode as used with general-purpose EPROMs, and therefore the device name cannot be set automatically in the PROM writer. - Refer to the instruction manual provided with the socket adapter, or other relevant documentation, for information on PROM writers and associated program versions that are compatible with the PROM mode of the H8/3026F-ZTAT version. # 17.11 Flash Memory Programming and Erasing Precautions Precautions concerning the use of on-board programming mode, the RAM emulation function, and PROM mode are summarized below. # 1. Use the specified voltages and timing for programming and erasing. Applied voltages in excess of the rating can permanently damage the device. Use a PROM programmer that supports the Renesas Technology microcomputer device type with 256-kbyte on-chip flash memory. ## 2. Powering on and off (see figures 17.16 to 17.18) Do not apply a high level to the FWE pin until $V_{CC}$ has stabilized. Also, drive the FWE pin low before turning off $V_{CC}$ . When applying or disconnecting $V_{\text{CC}}$ power, fix the FWE pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. Failure to do so may result in overprogramming or overerasing due to MCU runaway, and loss of normal memory cell operation. #### 3. FWE application/disconnection FWE application should be carried out when MCU operation is in a stable condition. If MCU operation is not stable, fix the FWE pin low and set the protection state. The following points must be observed concerning FWE application and disconnection to prevent unintentional programming or erasing of flash memory: - Apply FWE when the V<sub>CC</sub> voltage has stabilized within its rated voltage range. If FWE is applied when the MCU's V<sub>CC</sub> power supply is not within its rated voltage range, MCU operation will be unstable and flash memory may be erroneously programmed or erased. - Apply FWE when oscillation has stabilized (after the elapse of the oscillation settling time). - When $V_{CC}$ power is turned on, hold the $\overline{RES}$ pin low for the duration of the oscillation settling time before applying FWE. Do not apply FWE when oscillation has stopped or is unstable. - In boot mode, apply and disconnect FWE during a reset. - In a transition to boot mode, FWE = 1 input and $MD_2$ – $MD_0$ setting should be performed while the $\overline{RES}$ input is low. FWE and $MD_2$ – $MD_0$ pin input must satisfy the mode programming setup time ( $t_{MDS}$ ) with respect to the reset release timing. When making a transition from boot mode to another mode, also, a mode programming setup time is necessary with respect to the reset release timing. - In a reset during operation, the $\overline{RES}$ pin must be held low for a minimum of 20 system clock cycles. - In user program mode, FWE can be switched between high and low level regardless of RES input. - FWE input can also be switched during execution of a program in flash memory. - Do not apply FWE if program runaway has occurred. During FWE application, the program execution state must be monitored using the watchdog timer or some other means. - Disconnect FWE only when the SWE, ESU, PSU, EV, PV, E, and P bits in FLMCR1 are cleared. - Make sure that the SWE, ESU, PSU, EV, PV, E, and P bits are not set by mistake when applying or disconnecting FWE. ## 4. Do not apply a constant high level to the FWE pin. T prevent erroneous programming or erasing due to program runaway, etc., apply a high level to the FWE pin only when programming or erasing flash memory (including execution of flash memory emulation using RAM). A system configuration in which a high level is constantly applied to the FWE pin should be avoided. Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. ## 5. Use the recommended algorithm when programming and erasing flash memory. The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P or E bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. Also note that access to the flash memory space by means of a MOV instruction, etc., is not permitted while the P bit or E bit is set. ## 6. Do not set or clear the SWE bit during execution of a program in flash memory. Clear the SWE bit before executing a program or reading data in flash memory. When the SWE bit is set, data in flash memory can be rewritten, but flash memory should only be accessed for verify operations (verification during programming/erasing). Similarly, when using the RAM emulation function while a high level is being input to the FWE pin, the SWE bit must be cleared before executing a program or reading data in flash memory. However, the RAM area overlapping flash memory space can be read and written to regardless of whether the SWE bit is set or cleared. <u>A wait time is necessary after the SWE bit is cleared. For details see table 21.19 in section 21.2.6, Flash Memory Characteristics.</u> # 7. Do not use interrupts while flash memory is being programmed or erased. All interrupt requests, including NMI, should be disabled during FWE application to give priority to program/erase operations (including emulation in RAM). Bus release must also be disabled. # 8. Do not perform additional programming. Erase the memory before reprogramming. In on-board programming, perform only one programming operation on a 128-byte programming unit block. Programming should be carried out with the entire programming unit block erased. # 9. Before programming, check that the chip is correctly mounted in the PROM writer. Overcurrent damage to the device can result if the index marks on the PROM writer socket, socket adapter, and chip are not correctly aligned. #### 10. Do not touch the socket adapter or chip during programming. Touching either of these can cause contact faults and write errors. - 11. A wait time of 100 µs or more is necessary when performing a read after a transition to normal mode from program, erase, or verify mode. - 12. Use byte access on the registers that control the flash memory (FLMCR1, FLMCR2, EBR1, EBR2, and RAMCR). Figure 17.16 Power-On/Off Timing (Boot Mode) Figure 17.17 Power-On/Off Timing (User Program Mode) Figure 17.18 Mode Transition Timing (Example: Boot Mode → User Mode ↔ User Program Mode) # 17.12 Mask ROM (H8/3026 Mask ROM Version) Overview ## 17.12.1 Block Diagram Figure 17.19 shows a block diagram of the ROM. Figure 17.19 ROM Block Diagram (H8/3026 Mask ROM Version) ## 17.13 Notes on Ordering Mask ROM Version Chip When ordering H8/3026 with mask ROM, note the following. - 1. When ordering by means of an EPROM, use a 512-kbyte one. - Fill all unused addresses with H'FF as shown in figure 17.20 to make the ROM data size 512kbytes for the H8/3026 mask ROM version. This applies to ordering by means of an EPROM and by means of data transmission. Figure 17.20 Mask ROM Addresses and Data 3. The flash memory control registers (FLMCR, EBR, RAMCR, FLMSR, FLMCR1, FLMCR2, EBR1, and EBR2) used by the version with on-chip flash memory are not provided in the mask ROM version. Reading the corresponding addresses in a mask ROM version will always return 1s, and writes to these addresses are disabled. This must be borne in mind when switching from a flash memory version to a mask ROM version. # 17.14 Notes when Converting the F-ZTAT Application Software to the Mask ROM Versions Please note the following when converting the F-ZTAT application software to the mask ROM versions. The values read from the internal registers for the flash ROM or the mask ROM version and F-ZTAT version differ as follows. | 0. | | | _ | |----|----|---|---| | ાં | at | u | s | | Register | Bit | Value | F-ZTAT Version | Mask ROM Version | |----------|-----|-------|------------------------------|-------------------------------------------------| | FLMCR | FWE | 0 | Application software running | — (Is not read out) | | | | 1 | Programming | Application software running (Always read as 1) | Note: This difference applies to all the F-ZTAT versions and all the mask ROM versions that have different ROM size. # Section 18 Flash Memory [H8/3024F-ZTAT Version] ### 18.1 Overview The H8/3024F-ZTAT version has 128 kbytes of on-chip flash memory. The flash memory is connected to the CPU by a 16-bit data bus. The CPU accesses both byte data and word data in two states, enabling rapid data transfer. The on-chip ROM is enabled and disabled by setting the mode pins $(MD_2 \text{ to } MD_0)$ as shown in table 18.1. The on-chip flash memory product (H8/3024F-ZTAT version) can be erased and programmed on-board, as well as with a special-purpose PROM programmer. Table 18.1 Operating Modes and ROM | | ı | Mode P | | | |-----------------------------------------------------------|-----|--------|-----|----------------------------------| | Mode | MD2 | MD1 | MD0 | On-Chip ROM | | Mode 1 (expanded 1-Mbyte mode with on-chip ROM disabled) | 0 | 0 | 1 | Disabled (external address area) | | Mode 2 (expanded 1-Mbyte mode with on-chip ROM disabled) | 0 | 1 | 0 | _ | | Mode 3 (expanded 16-Mbyte mode with on-chip ROM disabled) | 0 | 1 | 1 | _ | | Mode 4 (expanded 16-Mbyte mode with on-chip ROM disabled) | 1 | 0 | 0 | _ | | Mode 5 (expanded 16-Mbyte mode with on-chip ROM enabled) | 1 | 0 | 1 | Enabled | | Mode 6 (single-chip normal mode) | 1 | 1 | 0 | _ | | Mode 7 (single-chip advanced mode) | 1 | 1 | 1 | _ | #### 18.2 Features The H8/3024F-ZTAT version has 128 kbytes of on-chip flash memory. The features of the flash memory are summarized below. - Four flash memory operating modes - Program mode - Erase mode - Program-verify mode - Erase-verify mode - Programming/erase methods The flash memory is programmed 128 bytes at a time. Erasing is performed in block units. To erase the entire flash memory, each block must be erased in turn. In block erasing, 1-kbyte, 28-kbyte, and 32-kbyte blocks can be set arbitrarily. • Programming/erase times The flash memory programming time is 10 ms (typ.) for simultaneous 128-byte programming, equivalent approximately to 80 µs (typ.) per byte, and the erase time is 100 ms (typ.) per block. • Reprogramming capability The flash memory can be reprogrammed up to 100 times. • On-board programming modes There are two modes in which flash memory can be programmed/erased/verified on-board. A function is also provided specially in boot mode for identifying a program transferred from the host side: - Boot mode - User program mode - Automatic bit rate adjustment For data transfer in boot mode, the H8/3024F-ZTAT version chip's bit rate can be automatically adjusted to match the transfer bit rate of the host. Flash memory emulation in RAM Flash memory programming can be emulated in real time by overlapping a part of RAM onto flash memory. Protect modes There are three protect modes—hardware, software, and error—which allow protected status to be designated for flash memory program/erase/verify operations Rev. 2.00 Sep 20, 2005 page 530 of 800 #### PROM mode Flash memory can be programmed/erased in PROM mode, using a PROM programmer, as well as in on-board programming mode. ## 18.2.1 Block Diagram Figure 18.1 Block Diagram of Flash Memory #### 18.2.2 Pin Configuration The flash memory is controlled by means of the pins shown in table 18.2. **Table 18.2 Flash Memory Pins** | Pin Name | Abbreviation | I/O | Function | |--------------------|------------------|--------|--------------------------------------------| | Reset | RES | Input | Reset | | Flash write enable | FWE | Input | Flash program/erase protection by hardware | | Mode 2 | MD <sub>2</sub> | Input | Sets H8/3024F-ZTAT version operating mode | | Mode 1 | MD <sub>1</sub> | Input | Sets H8/3024F-ZTAT version operating mode | | Mode 0 | $MD_0$ | Input | Sets H8/3024F-ZTAT version operating mode | | Transmit data | TxD <sub>1</sub> | Output | Serial transmit data output | | Receive data | RxD <sub>1</sub> | Input | Serial receive data input | #### **18.2.3** Register Configuration The registers used to control the on-chip flash memory when enabled are shown in table 18.3. **Table 18.3 Flash Memory Registers** | Register Name | Abbreviation | R/W | Initial Value | Address*1 | |---------------------------------|--------------|-----|--------------------|-----------| | Flash memory control register 1 | FLMCR1 | R/W | H'00 <sup>*2</sup> | H'EE030 | | Flash memory control register 2 | FLMCR2 | R | H'00 | H'EE031 | | Erase block register | EBR | R/W | H'00 | H'EE032 | | RAM control register | RAMCR | R/W | H'F1 | H'EE077 | Notes: FLMCR1, FLMCR2, EBR, and RAMCR are 8-bit registers, <u>and should be accessed by byte access.</u> These registers are used only in the versions with on-chip flash memory, and are not provided in the versions with on-chip mask ROM. Reading the corresponding addresses in a mask ROM version will always return 1s, and writes to these addresses are invalid. - 1. Lower 20 bits of address in advanced mode. - 2. When a high level is input to the FWE pin, the initial value is H'80. ## 18.3 Register Descriptions #### 18.3.1 Flash Memory Control Register 1 (FLMCR1) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | FWE | SWE | ESU | PSU | EV | PV | Е | Р | | Initial value | _* | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R/W Note: \* Determined by the state of the FWE pin. FLMCR1 is an 8-bit register used for flash memory operating mode control. Program-verify mode or erase-verify mode for addresses H'00000 to H'1FFFF is entered by setting the SWE bit when FWE = 1, then setting the PV or EV bit. Program mode for addresses H'00000 to H'1FFFF is entered by setting the SWE bit when FWE = 1, then setting the PSU bit, and finally setting the P bit. Erase mode for addresses H'00000 to H'1FFFF is entered by setting the SWE bit when FWE = 1, then setting the ESU bit, and finally setting the E bit. FLMCR1 is initialized by a reset, and in hardware standby mode and software standby mode. Its initial value is H'80 when a high level is input to the FWE pin, and H'00 when a low level is input. In mode 6 the FWE pin must be fixed low since flash memory on-board programming modes are not supported. When the on-chip flash memory is disabled, a read access to this register will return H'00, and writes are invalid. When setting bits 6 to 0 in this register, one bit must be set one at a time. Writes to the SWE bit in FLMCR1 are enabled only when FWE = 1; writes to bits ESU, PSU, EV, and PV only when FWE = 1 and SWE = 1; writes to the E bit only when FWE = 1, SWE = 1, and ESU = 1; and writes to the P bit only when FWE = 1, SWE = 1, and PSU = 1. - Notes: 1. The programming and erase flowcharts must be followed when setting the bits in this register to prevent erroneous programming or erasing. - 2. Transitions are made to program mode, erase mode, program-verify mode, and erase-verify mode according to the settings in this register. When reading flash memory as normal on-chip ROM, bits 6 to 0 in this register must be cleared. Bit 7—Flash Write Enable (FWE): Sets hardware protection against flash memory programming/erasing. | Bit 7 | | |-------|---------------------------------------------------------------------| | FWE | Description | | 0 | When a low level is input to the FWE pin (hardware-protected state) | | 1 | When a high level is input to the FWE pin | Bit 6—Software Write Enable (SWE): Enables or disables flash memory programming and erasing. (This bit should be set when setting bits 5 to 0 and EBR bits 7 to 0.) | Bit 6<br>SWE | Description | | |--------------|------------------------------|-----------------| | 0 | Programming/erasing disabled | (Initial value) | | 1 | Programming/erasing enabled | | | | [Setting condition] | | | | When FWE = 1 | | Note: Do not execute a SLEEP instruction while the SWE bit is set to 1. Bit 5—Erase Setup (ESU): Prepares for a transition to erase mode. Set this bit to 1 before setting the E bit to 1 in FLMCR1 (do not set the SWE, PSU, EV, PV, E, or P bit at the same time). | Bit 5<br>ESU | Description | | |--------------|--------------------------|-----------------| | 0 | Erase setup cleared | (Initial value) | | 1 | Erase setup | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 4—Program Setup (PSU):** Prepares for a transition to program mode. Set this bit to 1 before setting the P bit to 1 in FLMCR1 (do not set the SWE, ESU, EV, PV, E, or P bit at the same time). | Bit 4<br>PSU | Description | | |--------------|--------------------------|-----------------| | 0 | Program setup cleared | (Initial value) | | 1 | Program setup | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 3—Erase-Verify Mode (EV):** Selects erase-verify mode transition or clearing. (Do not set the SWE, ESU, PSU, PV, E, or P bit at the same time.) | Bit 3<br>EV | Description | | |-------------|---------------------------------|-----------------| | 0 | Erase-verify mode cleared | (Initial value) | | 1 | Transition to erase-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 2—Program-Verify Mode (PV):** Selects program-verify mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, E, or P bit at the same time.) | Bit 2<br>PV | Description | | |-------------|-----------------------------------|-----------------| | 0 | Program-verify mode cleared | (Initial value) | | 1 | Transition to program-verify mode | | | | [Setting condition] | | | | When FWE = 1 and SWE = 1 | | **Bit 1—Erase Mode (E):** Selects erase mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, PV, or P bit at the same time.) | Bit 1<br>E | Description | | |------------|------------------------------------|-----------------| | 0 | Erase mode cleared | (Initial value) | | 1 | Transition to erase mode | | | | [Setting condition] | | | | When FWE = 1, SWE = 1, and ESU = 1 | | Note: Do not access the flash memory while the E bit is set. **Bit 0—Program (P):** Selects program mode transition or clearing. (Do not set the SWE, ESU, PSU, EV, PV, or E bit at the same time.) | Bit 0<br>P | Description | | |------------|------------------------------------|-----------------| | 0 | Program mode cleared | (Initial value) | | 1 | Transition to program mode | | | | [Setting condition] | | | | When FWE = 1, SWE = 1, and PSU = 1 | | Note: Do not access the flash memory while the P bit is set. # 18.3.2 Flash Memory Control Register 2 (FLMCR2) | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|------|---|---|---|---|---|---|---| | | FLER | _ | 1 | _ | _ | _ | _ | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R | R | R | R | R | R | R | R | FLMCR2 is an 8-bit register used for flash memory operating mode control. FLMCR2 is initialized to H'00 by a reset, and in hardware standby mode and software standby mode. When the on-chip flash memory is disabled, a read will return H'00. Note: FLMCR2 is a read-only register, and should not be written to. **Bit 7—Flash Memory Error (FLER):** Indicates that an error has occurred during an operation on flash memory (programming or erasing). When FLER is set to 1, flash memory goes to the error-protection state. | Bit 7<br>FLER | Description | | | | | | | |---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 0 | Flash memory is operating normally | | | | | | | | | Flash memory program/erase protection (error protection) is disabled | | | | | | | | | [Clearing condition] | | | | | | | | | Reset (RES pin or WDT reset) or hardware standby mode (Initial value) | | | | | | | | 1 | An error occurred during flash memory programming/erasing | | | | | | | | | Flash memory program/erase protection (error protection) is enabled | | | | | | | | | [Setting conditions] | | | | | | | | | <ul> <li>When flash memory is read during programming/erasing (including a vector read<br/>or instruction fetch, but excluding a read of the RAM area overlapping flash<br/>memory space)</li> </ul> | | | | | | | | | <ul> <li>Immediately after the start of exception handling during programming/erasing<br/>(excluding reset, illegal instruction, trap instruction, and division-by-zero exception<br/>handling)</li> </ul> | | | | | | | | | <ul> <li>When a SLEEP instruction (including software standby) is executed during<br/>programming/erasing</li> </ul> | | | | | | | | | When the bus is released during programming/erasing | | | | | | | **Bits 6 to 0—Reserved:** These bits are always read as 0. #### 18.3.3 Erase Block Register (EBR) EBR is an 8-bit register that designates the flash memory block for erasure. EBR is initialized to H'00 by a reset, in hardware standby mode or software standby mode, when a high level is not input to the FWE pin, or when the SWE bit in FLMCR1 is 0 when a high level is applied to the FWE pin. When a bit is set in EBR, the corresponding block can be erased. Other blocks are erase-protected. The blocks are erased block by block. Therefore, set only one bit in EBR; do not set bits in EBR to erase two or more blocks at the same time. Each bit in EBR cannot be set until the SWE bit in FLMCR1 is set. The flash memory block configuration is shown in table 18.4. To erase all the blocks, erase each block sequentially. The H8/3024F-ZTAT version does not support the on-board programming mode in mode 6, so bits in this register cannot be set to 1 in mode 6. | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------|---------------|-----|-----|-----|-----|-----|-----|-----|-----| | | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | Modes 1 to 4, and 6 | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | R | R | R | R | R | R | R | R | | Modes 5 and 7 | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | R/W **Bits 7 to 0—Block 7 to Block 0 (EB7 to EB0):** Setting one of these bits specifies the corresponding block (EB7 to EB0) for erasure. | Bits 7–0<br>EB7–EB0 | Description | | |---------------------|-----------------------------------------------|-----------------| | 0 | Corresponding block (EB7 to EB0) not selected | (Initial value) | | 1 | Corresponding block (EB7 to EB0) selected | | Note: When not performing an erase, clear all EBR bits to 0. **Table 18.4 Flash Memory Erase Blocks** | Block (Size) | Address | |-----------------|-------------------| | EB0 (1 kbyte) | H'000000-H'0003FF | | EB1 (1 kbyte) | H'000400-H'0007FF | | EB2 (1 kbyte) | H'000800-H'000BFF | | EB3 (1 kbyte) | H'000C00-H'000FFF | | EB4 (28 kbytes) | H'001000-H'007FFF | | EB5 (32 kbytes) | H'008000-H'00FFFF | | EB6 (32 kbytes) | H'010000-H'017FFF | | EB7 (32 kbytes) | H'018000-H'01FFFF | # 18.3.4 RAM Control Register (RAMCR) RAMCR selects the RAM area to be used when emulating real-time flash memory programming. Note: \* Cannot be set to 1 in mode 6. Bits 7 to 4—Reserved: Read-only bits, always read as 1. **Bit 3—RAM Select (RAMS):** Used with bits 2 to 1 to reassign an area to RAM (see table 18.5). The initial setting for this bit is 0 in modes 5, 6, and 7 (internal flash memory enabled) and programming is enabled.\* In modes other than 5 to 7, 0 is always read and writing is disabled. This bit is initialized by a reset and in hardware standby mode. It is not initialized in software standby mode. When 1 is written to the RAMS bit, all flash memory blocks are protected from programming and erasing. **Bits 2 and 1—RAM2 and RAM1:** These bits are used with bit 3 to reassign an area to RAM (see table 18.5). The initial setting for this bit is 0 in modes 5, 6, and 7 (internal flash memory enabled) and programming is enabled.\* In modes other than 5 to 7, 0 is always read and writing is disabled. These bits are initialized by a reset and in hardware standby mode. They are not initialized in software standby mode. **Bit 0—Reserved:** This bit cannot be modified and is always read as 1. Note: \* Flash memory emulation by RAM is not supported for mode 6 (single chip normal mode), so programming is possible, but do not set 1. When performing flash memory emulation by RAM, the RAME bit in SYSCR must be set to 1. Table 18.5 RAM Area Setting | | Bit 3 | Bit 2 | Bit 1 | | |-------------------|-------|-------|-------|----------------------| | RAM Area | RAMS | RAM2 | RAM1 | RAM Emulation Status | | H'FFF000-H'FFF3FF | 0 | 0/1 | 0/1 | No emulation | | H'000000-H'0003FF | 1 | 0 | 0 | Mapping RAM | | H'000400-H'0007FF | 1 | 0 | 1 | | | H'000800-H'000BFF | 1 | 1 | 0 | | | H'000C00-H'000FFF | 1 | 1 | 1 | <del></del> | Figure 18.2 Example of ROM Area/RAM Area Overlap # 18.4 Overview of Operation #### 18.4.1 Mode Transitions When the mode pins and the FWE pin are set in the reset state and a reset-start is executed, the H8/3024F-ZTAT version enters one of the operating modes shown in figure 18.3. In user mode, flash memory can be read but not programmed or erased. Flash memory can be programmed and erased in boot mode, user program mode, and PROM mode. Boot mode and user program mode cannot be used in the H8/3024F-ZTAT version's mode 6 (normal mode with on-chip ROM enabled). Figure 18.3 Flash Memory Related State Transitions State transitions between the normal and user modes and on-board programming mode are performed by changing the FWE pin level from high to low or from low to high. To prevent misoperation (erroneous programming or erasing) in these cases, the bits in the flash memory control register (FLMCR1) should be cleared to 0 before making such a transition. After the bits are cleared, a wait time is necessary. Normal operation is not guaranteed if this wait time is insufficient. ## 18.4.2 On-Board Programming Modes ## **Example of Boot Mode Operation** Initial state The old program version or data remains written in the flash memory. The user should prepare the programming control program and new application program beforehand in the host. Flash memory initialization The erase program in the boot program area (in RAM) is executed, and the flash memory is initialized (to H'FF). In boot mode, total flash memory erasure is performed, without regard 2. Programming control program transfer When boot mode is entered, the boot program in the H8/3024F-ZTAT version (originally incorporated in the chip) is started and the programming control program in the host is transferred to RAM via SCI communication. The boot program required for flash memory erasing is automatically transferred to the RAM boot program area. 4. Writing new application program An identification check is carried out to see if the programming control program is compatible with the H8/3024F-ZTAT version. The programming control program transferred from the host to RAM is executed, and the new application program in the host is written into ## **Example of User Program Mode Operation** 1. Initial state The FWE assessment program that confirms that user program mode has been entered, and the program that will transfer the programming/ erase control program from flash memory to on-chip RAM should be written into the flash memory by the user beforehand. The programming/erase control program should be prepared in the host or in the flash memory. Flash memory initialization The programming/erase program in RAM is executed, and the flash memory is initialized (to H'FF). Erasing can be performed in block units, but not in byte units. Programming/erase control program transfer When user program mode is entered, user software recognizes this fact, executes the transfer program in the flash memory, and transfers the programming/erase control program to RAM. Writing new application program Next, the new application program in the host is written into the erased flash memory blocks. Do not write to unerased blocks. #### 18.4.3 Flash Memory Emulation in RAM In the H8/3024F-ZTAT version, flash memory programming can be emulated in real time by overlapping the flash memory with part of RAM ("overlap RAM"). When the emulation block set in RAMCR is accessed while the emulation function is being executed, data written in the overlap RAM is read. Emulation should be performed in user mode or user program mode. Figure 18.4 Reading Overlap RAM Data in User Mode/User Program Mode When overlap RAM data is confirmed, clear the RAMS bit to cancel RAM overlap, and actually perform writes to the flash memory in user program mode. When the programming control program is transferred to RAM in on-board programming mode, ensure that the transfer destination and the overlap RAM do not overlap, as this will cause data in the overlap RAM to be rewritten. RENESAS Figure 18.5 Writing Overlap RAM Data in User Program Mode # 18.4.4 Block Configuration The flash memory in the H8/3024F-ZTAT version is divided into three 32-kbyte blocks, one 28-kbyte block, and four 1-kbyte blocks. Erasing can be carried out in block units. # 18.5 On-Board Programming Mode When pins are set to on-board programming mode and a reset-start is executed, the chip enters the on-board programming state in which on-chip flash memory programming, erasing, and verifying can be carried out. There are two operating modes in this mode—boot mode and user program mode. The pin settings for entering each mode are shown in table 18.6. For a diagram of the transitions to the various flash memory modes, see figure 18.3. Boot mode and user program mode cannot be used in the H8/3024F-ZTAT version's mode 6 (on-chip ROM enabled). **Table 18.6 On-Board Programming Mode Settings** | Mode | | FWE | $MD_2$ | $MD_1$ | $MD_0$ | |-------------------|--------|-------------|--------|--------|--------| | Boot mode | Mode 5 | 1*1 | 0*2 | 0 | 1 | | | Mode 7 | <del></del> | 0*2 | 1 | 1 | | User program mode | Mode 5 | <del></del> | 1 | 0 | 1 | | | Mode 7 | | 1 | 1 | 1 | Notes: 1. For the High level input timing, see items 6 and 7 of Notes on Use of Boot Mode. 2. In boot mode, the $MD_2$ setting should be the inverse of the input. In the boot mode in the H8/3024F-ZTAT version, the levels of the mode pins ( $MD_2$ to $MD_0$ ) are reflected in mode select bits 2 to 0 (MDS2 to MDS0) in the mode control register (MDCR). #### **18.5.1** Boot Mode When boot mode is used, a flash memory programming control program must be prepared beforehand in the host, and SCI channel 1, which is to be used, must be set to asynchronous mode. When a reset-start is executed after setting the H8/3024F-ZTAT version' pins to boot mode, the boot program already incorporated in the MCU is activated, and the programming control program prepared beforehand in the host is transmitted sequentially to the H8/3024F-ZTAT version, using the SCI. In the H8/3024F-ZTAT version, the programming control program received via the SCI is written into the programming control program area in on-chip RAM. After the transfer is completed, control branches to the start address (H'FFF520) of the programming control program area and the programming control program execution state is entered (flash memory programming/erasing can be performed). Figure 18.6 shows a system configuration diagram when using boot mode, and figure 18.7 shows the boot program mode execution procedure. Figure 18.6 System Configuration When Using Boot Mode Figure 18.7 Boot Mode Execution Procedure #### **Automatic SCI Bit Rate Adjustment:** When boot mode is initiated, the H8/3024F-ZTAT version measures the low period of the asynchronous SCI communication data (H'00) transmitted continuously from the host. The SCI transmit/receive format should be set as 8-bit data, 1 stop bit, no parity. The H8/3024F-ZTAT version calculates the bit rate of the transmission from the host from the measured low period, and transmits one H'00 byte to the host to indicate the end of bit rate adjustment. The host should confirm that this adjustment end indication (H'00) has been received normally, and transmit one H'55 byte to the H8/3024F-ZTAT version. If reception cannot be performed normally, initiate boot mode again (reset), and repeat the above operations. Depending on the host's transmission bit rate and the H8/3024F-ZTAT version's system clock frequency, there will be a discrepancy between the bit rates of the host and the H8/3024F-ZTAT version. To ensure correct SCI operation, the host's transfer bit rate should be set to 4800, 9600, or 19,200 bps\*. Table 18.7 shows typical host transfer bit rates and system clock frequencies for which automatic adjustment of the H8/3024F-ZTAT version bit rate is possible. The boot program should be executed within this system clock range. Table 18.7 System Clock Frequencies for which Automatic Adjustment of H8/3024F-ZTAT Version Bit Rate is Possible | Host Bit Rate (bps) | System Clock Frequency for which Automatic Adjustment of H8/3024F-ZTAT Version Bit Rate is Possible (MHz) | |---------------------|-----------------------------------------------------------------------------------------------------------| | 19,200 | 16 to 25 | | 9,600 | 8 to 25 | | 4,800 | 4 to 25 | Note: \* Only use a setting of 4800, 9600, or 19200 for the host's bit rate. No other settings can be used. Although the H8/3024F-ZTAT version may also perform automatic bit rate adjustment with bit rate and system clock combinations other than those shown in table 18.7, a degree of error will arise between the bit rates of the host and the MCU, and subsequent transfer will not be performed normally. Therefore, only a combination of bit rate and system clock frequency within one of the ranges shown in table 18.7 can be used for boot mode execution. **On-Chip RAM Area Divisions in Boot Mode:** In boot mode, the RAM area is divided into an area used by the boot program and an area to which the user program is transferred via the SCI, as shown in figure 18.8. The boot program area becomes available when a transition is made to the execution state for the user program transferred to RAM. Figure 18.8 RAM Areas in Boot Mode #### Notes on Use of Boot Mode: - When the H8/3024F-ZTAT version chip comes out of reset in boot mode, it measures the low period of the input at the SCI's RxD<sub>1</sub> pin. The reset should end with RxD<sub>1</sub> high. After the reset ends, it takes about 100 states for the chip to get ready to measure the low period of the RxD<sub>1</sub> input. - 2. In boot mode, if any data has been programmed into the flash memory (if all data is not 1), all flash memory blocks are erased. Boot mode is for use when user program mode is unavailable, such as the first time on-board programming is performed, or if the program activated in user program mode is accidentally erased. - 3. Interrupts cannot be used while the flash memory is being programmed or erased. - 4. The $RxD_1$ and $TxD_1$ lines should be pulled up on the board. - 5. Before branching to the user program the H8/3024F-ZTAT version terminates transmit and receive operations by the on-chip SCI (channel 1) (by clearing the RE and TE bits to 0 in the serial control register (SCR)), but the adjusted bit rate value remains set in the bit rate register (BRR). The transmit data output pin, $TxD_1$ , goes to the high-level output state (P9<sub>1</sub>DDR = 1 in P9DDR, P9<sub>1</sub>DR = 1 in P9DR). The contents of the CPU's internal general registers are undefined at this time, so these registers must be initialized immediately after branching to the user program. In particular, since the stack pointer (SP) is used implicitly in subroutine calls, etc., a stack area must be specified for use by the user program. The initial values of other on-chip registers are not changed. - 6. Boot mode can be entered by setting pins MD<sub>0</sub> to MD<sub>2</sub> and FWE in accordance with the mode setting conditions shown in table 18.6, and then executing a reset-start. - a. When switching from boot mode to normal mode, the boot mode state within the chip must first be cleared by reset input via the RES pin\*1. The RES pin must be held low for at least 20 system clock cycles.\*2 - b. Do not change the input levels of the mode pins (MD<sub>2</sub> to MD<sub>0</sub>) or the FWE pin in boot mode. To change the mode, the RES pin must first be driven low to set the reset state. Also, if a watchdog timer reset occurs in the boot mode state, the MCU's internal state will not be cleared, and the on-chip boot program will be restarted regardless of the mode pin states. - c. The FWE pin must not be driven low while the boot program is running or flash memory is being programmed or erased.\*3 - 7. If the mode pin input levels are changed (for example, from low to high) during a reset, the state of ports with multiplexed address functions and bus control output signals (CSn, AS, RD, LWR, HWR) may also change according to the change in the MCU's operating mode. Therefore, care must be taken to make pin settings to prevent these pins from being used directly as output signal pins during a reset, or to prevent collision with signals outside the MCU. - Notes: 1. Mode pin and FWE pin input must satisfy the mode programming setup time (t<sub>MDS</sub>) with respect to the reset release timing. - 2. See section 4.2.2, Reset Sequence, and section 18.11, Flash Memory Programming and Erasing Precautions. The H8/3024F-ZTAT version requires a minimum of 20 system clock cycles for a reset during operation. - 3. For further information on FWE application and disconnection, see section 18.11, Flash Memory Programming and Erasing Precautions. ## 18.5.2 User Program Mode When set to user program mode, the H8/3024F-ZTAT version can program and erase its flash memory by executing a user program/erase control program. Therefore, on-board reprogramming of the on-chip flash memory can be carried out by providing on-board means of FWE control and supply of programming data, and storing a program/erase control program in part of the program area as necessary. To select user program mode, select a mode that enables the on-chip ROM (mode 5 or 7), and apply a high level to the FWE pin. In this mode, on-chip supporting modules other than flash memory operate as they normally would in modes 5 and 7. Flash memory programming/erasing should not be carried out in mode 6. When mode 6 is set, the FWE pin must be driven low. The flash memory itself cannot be read while being programmed or erased, so the program that performs programming should be placed in external memory or transferred to RAM and executed there. Figure 18.9 shows the execution procedure when user program mode is entered during program execution in RAM. It is also possible to start from user program mode in a reset-start. - Notes: 1. Do not apply a constant high level to the FWE pin. A high level should be applied to the FWE pin only when programming or erasing flash memory (including execution of flash memory emulation by RAM). Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. - For further information on FWE application and disconnection, see section 18.11, Flash Memory Programming and Erasing Precautions. - 3. In order to execute a normal read of flash memory in user program mode, the programming/erase program must not be executing. It is thus necessary to ensure that bits 6 to 0 in FLMCR1 are cleared to 0. Figure 18.9 Example of User Program Mode Execution Procedure # 18.6 Flash Memory Programming/Erasing A software method, using the CPU, is employed to program and erase flash memory in the on-board programming modes. There are four flash memory operating modes: program mode, erase mode, program-verify mode, and erase-verify mode. Transitions to these modes for addresses H'000000 to H'01FFFF are made by setting the PSU, ESU, P, E, PV, and EV bits in FLMCR1. The flash memory cannot be read while being programmed or erased. Therefore, the program (user program) that controls flash memory programming/erasing should be located and executed in on-chip RAM or external memory. See section 18.11, Flash Memory Programming and Erasing Precautions, for points to be noted when programming or erasing the flash memory. In the following operation descriptions, wait times after setting or clearing individual bits in FLMCR1 are given as parameters; for details of the wait times, see section 21.2.6, Flash Memory Characteristics. - Notes: 1. Operation is not guaranteed if setting/resetting of the SWE, ESU, PSU, EV, PV, E, and P bits in FLMCR1 is executed by a program in flash memory. - 2. When programming or erasing, set FWE to 1 (programming/erasing will not be executed if FWE = 0). - 3. Programming must be executed in the erased state. Do not perform additional programming on addresses that have already been programmed. Figure 18.10 FLMCR1 Bit Settings and State Transitions ## 18.6.1 Program Mode When writing data or programs to flash memory, the program/program-verify flowchart shown in figure 18.11 should be followed. Performing programming operations according to this flowchart will enable data or programs to be written to flash memory without subjecting the device to voltage stress or sacrificing program data reliability. Programming should be carried out 128 bytes at a time. The wait times after bits are set or cleared in the flash memory control register 1 (FLMCR1) and the maximum number of programming operations (N) are shown in table 21.19 in section 21.2.6, Flash Memory Characteristics. Following the elapse of (t<sub>sswe</sub>) µs or more after the SWE bit is set to 1 in FLMCR1, 128-byte data is written consecutively to the write addresses. The lower 8 bits of the first address written to must be H'00 and H'80, 128 consecutive byte data transfers are performed. The program address and program data are latched in the flash memory. A 128-byte data transfer must be performed even if writing fewer than 128 bytes; in this case, H'FF data must be written to the extra addresses. Next, the watchdog timer (WDT) is set to prevent overprogramming due to program runaway, etc. Set a value greater than $(t_{spsu} + t_{sp} + t_{cp} + t_{cpsu})$ $\mu s$ as the WDT overflow period. Preparation for entering program mode (program setup) is performed next by setting the PSU bit in FLMCR1. The operating mode is then switched to program mode by setting the P bit in FLMCR1 after the elapse of at least $(t_{spsu})$ $\mu s$ . The time during which the P bit is set is the flash memory programming time. Make a program setting so that the time for one programming operation is within the range of $(t_{sp})$ $\mu s$ . The wait time after P bit setting must be changed according to the degree of progress through the programming operation. For details see "Notes on Program/Program-Verify Procedure" below. # 18.6.2 Program-Verify Mode In program-verify mode, the data written in program mode is read to check whether it has been correctly written in the flash memory. After the elapse of the given programming time, clear the P bit in FLMCR1, then wait for at least $(t_{cp})$ $\mu s$ before clearing the PSU bit to exit program mode. After exiting program mode, the watchdog timer setting is also cleared. The operating mode is then switched to program-verify mode by setting the PV bit in FLMCR1. Before reading in program-verify mode, a dummy write of H'FF data should be made to the addresses to be read. The dummy write should be executed after the elapse of $(t_{spv})$ $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least $(t_{spvr})$ $\mu s$ after the dummy write before performing this read operation. Next, the originally written data is compared with the verify data, and reprogram data is computed (see figure 18.11) and transferred to RAM. After verification of 128 bytes of data has been completed, exit program-verify mode, wait for at least $(t_{cpv})$ $\mu s$ , then clear the SWE bit in FLMCR1. If reprogramming is necessary, set program mode again, and repeat the program/program-verify sequence as before. The maximum number of repetitions of the program/program-verify sequence is indicated by the maximum programming count (N). Leave a wait time of at least $(t_{cswe})$ $\mu s$ after clearing SWE. # Notes on Program/Program-Verify Procedure - $1. \ \ \, The\ program/program-verify\ procedure\ for\ the\ H8/3024F-ZTAT\ version\ uses\ a\ 128-byte-unit\ programming\ algorithm.$ - In order to perform 128-byte-unit programming, the lower 8 bits of the write start address must be H'00 or H'80. - 2. When performing continuous writing of 128-byte data to flash memory, byte-unit transfer should be used. - 128-byte data transfer is necessary even when writing fewer than 128 bytes of data. Write H'FF data to the extra addresses. - 3. Verify data is read in word units. - 4. The write pulse is applied and a flash memory write executed while the P bit in FLMCR1 is set. In the H8/3024F-ZTAT version, write pulses should be applied as follows in the program/program-verify procedure to prevent voltage stress on the device and loss of write data reliability. - a. After write pulse application, perform a verify-read in program-verify mode and apply a write pulse again for any bits read as 1 (reprogramming processing). When all the 0-write bits in the 128-byte write data are read as 0 in the verify-read operation, the program/program-verify procedure is completed. In the H8/3024F-ZTAT version, the number of loops in reprogramming processing is guaranteed not to exceed the maximum value of the maximum programming count (N). - b. After write pulse application, a verify-read is performed in program-verify mode, and programming is judged to have been completed for bits read as 0. The following processing is necessary for programmed bits. When programming is completed at an early stage in the program/program-verify procedure: If programming is completed in the 1st to 6th reprogramming processing loop, additional programming should be performed on the relevant bits. Additional programming should only be performed on bits which first return 0 in a verify-read in certain reprogramming processing. When programming is completed at a late stage in the program/program-verify procedure: If programming is completed in the 7th or later reprogramming processing loop, additional programming is not necessary for the relevant bits. - c. If programming of other bits is incomplete in the 128 bytes, reprogramming processing should be executed. If a bit for which programming has been judged to be completed is read as 1 in a subsequent verify-read, a write pulse should again be applied to that bit. - 5. The period for which the P bit in FLMCR1 is set (the write pulse width) should be changed according to the degree of progress through the program/program-verify procedure. For detailed wait time specifications, see section 21.2.6, Flash Memory Characteristics. | Item | Symbol | Item | Symbol | |-----------------|-----------------|------------------------------------------------|---------------------| | Wait time after | t <sub>sp</sub> | When reprogramming loop count (n) is 1 to 6 | t <sub>sp</sub> 30 | | P bit setting | | When reprogramming loop count (n) is 7 or more | t <sub>sp</sub> 200 | | | | In case of additional programming processing* | t <sub>sp</sub> 10 | Note: \* Additional programming processing is necessary only when the reprogramming loop count (n) is 1 to 6. 6. The program/program-verify flowchart for the H8/3024F-ZTAT version is shown in figure 18.11. To cover the points noted above, bits on which reprogramming processing is to be executed, and bits on which additional programming is to be executed, must be determined as shown below. Since reprogram data and additional-programming data vary according to the progress of the programming procedure, it is recommended that the following data storage areas (128 bytes each) be provided in RAM. Reprogram Data Computation Table | (D) | Result of Verify-Read<br>after Write Pulse<br>Application (V) | (X)<br>Result of Operation | Comments | |-----|---------------------------------------------------------------|----------------------------|--------------------------------------------------------------------| | 0 | 0 | 1 | Programming completed: reprogramming processing not to be executed | | 0 | 1 | 0 | Programming incomplete: reprogramming processing to be executed | | 1 | 0 | 1 | _ | | 1 | 1 | 1 | Still in erased state: no action | Legend: (D): Source data of bits on which programming is executed (X): Source data of bits on which reprogramming is executed Additional-Programming Data Computation Table | (X') | Result of Verify-Read after Write Pulse Application (V) | (Y)<br>Result of Operation | Comments | |------|---------------------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Programming by write pulse application judged to be completed: additional programming processing to be executed | | 0 | 1 | 1 | Programming by write pulse application incomplete: additional programming processing not to be executed | | 1 | 0 | 1 | Programming already completed: additional programming processing not to be executed | | 1 | 1 | 1 | Still in erased state: no action | Legend: (Y): Data of bits on which additional programming is executed (X'): Data of bits on which reprogramming is executed in a certain reprogramming loop 7. It is necessary to execute additional programming processing during the course of the H8/3024F-ZTAT version program/program-verify procedure. However, once 128-byte-unit programming is finished, additional programming should not be carried out on the same address area. When executing reprogramming, an erase must be executed first. Note that normal operation of reads, etc., is not guaranteed if additional programming is performed on addresses for which a program/program-verify operation has finished. Rev. 2.00 Sep 20, 2005 page 560 of 800 REJ09B0260-0200 Figure 18.11 Program/Program-Verify Flowchart (128-Byte Programming) #### **18.6.3 Erase Mode** When erasing flash memory, the single-block erase flowchart shown in figure 18.12 should be followed. The wait times after bits are set or cleared in the flash memory control register 1 (FLMCR1) and the maximum number of erase operations (N) are shown in table 21.19 in section 21.2.6, Flash Memory Characteristics. To erase flash memory contents, make a 1-bit setting for the flash memory area to be erased in erase block register (EBR) at least ( $t_{sswe}$ ) $\mu s$ after setting the SWE bit to 1 in FLMCR1. Next, the watchdog timer (WDT) is set to prevent overerasing due to program runaway, etc. Set a value greater than ( $t_{se}$ ) ms + ( $t_{sesu}$ + $t_{ce}$ + $t_{cesu}$ ) $\mu s$ as the WDT overflow period. Preparation for entering erase mode (erase setup) is performed next by setting the ESU bit in FLMCR1. The operating mode is then switched to erase mode by setting the E bit in FLMCR1 after the elapse of at least ( $t_{sesu}$ ) $\mu s$ . The time during which the E bit is set is the flash memory erase time. Ensure that the erase time does not exceed ( $t_{se}$ ) ms. Note: With flash memory erasing, preprogramming (setting all memory data in the memory to be erased to all 0) is not necessary before starting the erase procedure. ## 18.6.4 Erase-Verify Mode In erase-verify mode, data is read after memory has been erased to check whether it has been correctly erased. After the elapse of the fixed erase time, clear the E bit in FLMCR1, then wait for at least ( $t_{ce}$ ) $\mu s$ before clearing the ESU bit to exit erase mode. After exiting erase mode, the watchdog timer setting is also cleared. The operating mode is then switched to erase-verify mode by setting the EV bit in FLMCR1. Before reading in erase-verify mode, a dummy write of HFF data should be made to the addresses to be read. The dummy write should be executed after the elapse of ( $t_{sev}$ ) $\mu s$ or more. When the flash memory is read in this state (verify data is read in 16-bit units), the data at the latched address is read. Wait at least ( $t_{sev}$ ) $\mu s$ after the dummy write before performing this read operation. If the read data has been erased (all 1), a dummy write is performed to the next address, and erase-verify is performed. If the read data is unerased, set erase mode again, and repeat the erase/erase-verify sequence as before. The maximum number of repetitions of the erase/erase-verify sequence is indicated by the maximum erase count (N). When verification is completed, exit erase-verify mode, and wait for at least ( $t_{cev}$ ) $\mu s$ . If erasure has been completed on all the erase blocks, clear the SWE bit in FLMCR1, and leave a wait time of at least ( $t_{cev}$ ) $\mu s$ . If erasing multiple blocks, set a single bit in EBR for the next block to be erased, and repeat the erase/erase-verify sequence as before. Figure 18.12 Erase/Erase-Verify Flowchart (Single-Block Erasing) RENESAS # 18.7 Flash Memory Protection There are three kinds of flash memory program/erase protection: hardware, software, and error protection. #### 18.7.1 Hardware Protection Hardware protection refers to a state in which programming/erasing of flash memory is forcibly disabled or aborted. In this state, the settings in flash memory control register 1 (FLMCR1) and erase block register (EBR) are reset. In the error protection state, the FLMCR1 and EBR settings are retained; the P bit and E bit can be set, but a transition is not made to program mode or erase mode. (See table 18.8.) Table 18.8 Hardware Protection | | | | Function | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------| | Item | Description | Program | Erase | Verify | | FWE pin protection | <ul> <li>When a low level is input to the FWE pin,<br/>FLMCR1 and EBR are initialized, and the<br/>program/erase-protected state is entered.</li> </ul> | Not<br>possible*1 | Not possible*3 | Not<br>possible | | Reset/<br>standby<br>protection | <ul> <li>In a reset (including a WDT overflow reset) and in standby mode, FLMCR1, FLMCR2, and EBR are initialized, and the program/erase-protected state is entered.</li> <li>In a reset via the RES pin, the reset state is not entered unless the RES pin is held low until oscillation stabilizes after powering on. In the case of a reset during operation, hold the RES pin low for the RES pulse width specified in the AC Characteristics section.**</li> </ul> | Not<br>possible | Not<br>possible*3 | Not<br>possible | | Error<br>protection | When a microcomputer operation error (error generation (FLER = 1)) was detected while flash memory was being programmed/erased, error protection is enabled. At this time, the FLMCR1 and EBR settings are held, but programming/erasing is aborted at the time the error was generated. Error protection is released only by a reset via the RES pin or a WDT reset, or in the hardware standby mode. | Not<br>possible | Not<br>possible*3 | Possible<br>*2 | Notes: 1. The RAM area that overlapped flash memory is deleted. - 2. It is possible to perform a program-verify operation on the 128 bytes being programmed, or an erase-verify operation on the block being erased. - 3. All blocks are unerasable and block-by-block specification is not possible. - 4. See section 4.2.2, Reset Sequence, and section 18.11, Flash Memory Programming and Erasing Precautions. The H8/3024F-ZTAT version requires a minimum of 20 system clock cycles for a reset during operation. #### 18.7.2 Software Protection Software protection can be implemented by setting the erase block register (EBR) and the RAMS bit in the RAM control register (RAMCR). With software protection, setting the P or E bit in the flash memory control register 1 (FLMCR1) does not cause a transition to program mode or erase mode. (See table 18.9.) **Table 18.9 Software Protection** | | | | Functions | | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------| | Item | Description | Program | Erase | Verify | | Block<br>protection | <ul> <li>Erase protection can be set for individual blocks by settings in erase block register (EBR)*2. However, programming protection is disabled.</li> <li>Setting EBR to H'00 places all blocks in the</li> </ul> | _ | Not<br>possible | Possible | | | erase-protected state. | | | | | Emulation protection | <ul> <li>Setting the RAMS bit 1 in RAMCR places<br/>all blocks in the program/erase-protected<br/>state.</li> </ul> | Not<br>possible*1 | Not possible*3 | Possible | Notes: 1. The RAM area overlapping flash memory can be written to. - 2. When not erasing, set EBR to H'00. - 3. All blocks are unerasable and block-by-block specification is not possible. #### 18.7.3 Error Protection In error protection, an error is detected when MCU runaway occurs during flash memory programming/erasing\*1, or operation is not performed in accordance with the program/erase algorithm, and the program/erase operation is aborted. Aborting the program/erase operation prevents damage to the flash memory due to overprogramming or overerasing. If the MCU malfunctions during flash memory programming/erasing, the FLER bit is set to 1 in the flash memory status register (FLMSR2) and the error protection state is entered. FLMCR1, FLMCR2, and EBR settings\*3 are retained, but program mode or erase mode is aborted at the point at which the error occurred. Program mode or erase mode cannot be re-entered by re-setting the P or E bit in FLMCR. However, PV and EV bit setting is enabled, and a transition can be made to verify mode\*2. # FLER bit setting conditions are as follows: - 1. When flash memory is read during programming/erasing (including a vector read or instruction fetch) - 2. Immediately after the start of exception handling during programming/erasing (excluding reset, illegal instruction, trap instruction, and division-by-zero exception handling) - 3. When a SLEEP instruction (including software standby) is executed during programming/erasing - 4. When the bus is released during programming/erasing Error protection is released only by a RES pin or WDT reset, or in hardware standby mode. - Notes: 1. State in which the P bit or E bit in FLMCR1 is set to 1. Note that NMI input is disabled in this state. - 2. It is possible to perform a program-verify operation on the 128 bytes being programmed, or an erase-verify on the block being erased. - 3. FLMCR1 and EBR can be written to. However, the registers are initialized if a transition is made to software standby mode while in the error protection state. Figure 18.13 shows the flash memory state transition diagram. Figure 18.13 Flash Memory State Transitions (When High Level is Applied to FWE Pin in Mode 5 or 7 (On-Chip ROM Enabled)) The error protection function is invalid for abnormal operations other than the FLER bit setting conditions. Also, if a certain time has elapsed before this protection state is entered, damage may already have been caused to the flash memory. Consequently, this function cannot provide complete protection against damage to flash memory. To prevent such abnormal operations, therefore, it is necessary to ensure correct operation in accordance with the program/erase algorithm, with the flash write enable (FWE) voltage applied, and to conduct constant monitoring for MCU errors, internally and externally, using the watchdog timer or other means. There may also be cases where the flash memory is in an erroneous programming or erroneous erasing state at the point of transition to this protection mode, or where programming or erasing is not properly carried out because of an abort. In cases such as these, a forced recovery (program rewrite) must be executed using boot mode. However, it may also happen that boot mode cannot be normally initiated because of overprogramming or overerasing. # 18.8 Flash Memory Emulation in RAM As flash memory programming and erasing takes time, it may be difficult to carry out tuning by writing parameters and other data in real time. In this case, real-time programming of flash memory can be emulated by overlapping part of RAM (H'FFF000–H'FFF3FF) onto a small block area in flash memory. This RAM area change is executed by means of bits 3 to 1 in the RAM control register (RAMCR). After the RAM area change, access is possible both from the area overlapped onto flash memory and from the original area (H'FFF000–H'FFF3FF). For details of RAMCR and the RAM area setting method, see section 18.3.4, RAM Control Register (RAMCR). **Example of Emulation of Real-Time Flash Memory Programming:** In the following example, RAM area H'FFF000–H'FFF3FF is overlapped onto flash memory area EB2 (H'000800–H'000BFF). Figure 18.14 Example of RAM Overlap Operation #### **Notes on Use of Emulation in RAM:** - 1. Flash write enable (FWE) application and releasing - As in on-board program mode, care is required when applying and releasing FWE to prevent erroneous programming or erasing. To prevent erroneous programming and erasing due to program runaway during FWE application, in particular, the watchdog timer should be set when the PSU, P, ESU, or E bit is set to 1 in FLMCR1, even while the emulation function is being used. For details, see section 18.11, Flash Memory Programming and Erasing Precautions. - 2. NMI input disabling conditions - When the emulation function is used, NMI input is disabled when the P bit or E bit is set to 1 in FLMCR1, in the same way as with normal programming and erasing. - The P and E bits are cleared by a reset (including a watchdog timer reset), in standby mode, when a high level is not being input to the FWE pin, or when the SWE bit in FLMCR1 is 0 while a high level is being input to the FWE pin. - 3. When the RAMS bit is set to 1, program/erase protection is enabled for all blocks regardless of the value of RAM2 to RAM0 (emulation protection). In this state, setting the P or E bit in FLMCR1 will not cause a transition to program mode or erase mode. When actually programming or erasing a flash memory area, the RAMS bit should be cleared to 0. - 4. A RAM area cannot be erased by execution of software in accordance with the erase algorithm while flash memory emulation in RAM is being used. - 5. Block area EB0 contains the vector table. When performing RAM emulation, the vector table is needed in the overlap RAM. # 18.9 NMI Input Disabling Conditions All interrupts, including NMI input, should be disabled while flash memory is being programmed or erased (while the P bit or E bit is set in FLMCR1), and while the boot program is executing in boot mode\*1, to give priority to the program or erase operation. There are three reasons for this: - 1. NMI input during programming or erasing might cause a violation of the programming or erasing algorithm, with the result that normal operation could not be assured. - 2. In the NMI exception handling sequence during programming or erasing, the vector would not be read correctly\*2, possibly resulting in MCU runaway. - 3. If NMI input occurred during boot program execution, it would not be possible to execute the normal boot mode sequence. For these reasons, in on-board programming mode alone there are conditions for disabling NMI input, as an exception to the general rule. However, this provision does not guarantee normal erasing and programming or MCU operation. All interrupt requests (exception handling and bus release), including NMI, must therefore be restricted inside and outside the MCU during FWE application. NMI input is also disabled in the error protection state and while the P or E bit remains set in FLMCR1 during flash memory emulation in RAM. - Notes: 1. This is the interval until a branch is made to the boot program area in the on-chip RAM (This branch takes place immediately after transfer of the user program is completed). Consequently, after the branch to the RAM area, NMI input is enabled except during programming and erasing. Interrupt requests must therefore be disabled inside and outside the MCU until the user program has completed initial programming (including the vector table and the NMI interrupt handling routine). - 2. The vector may not be read correctly in this case for the following two reasons: - If flash memory is read while being programmed or erased (while the P bit or E bit is set in FLMCR1), correct read data will not be obtained (undetermined values will be returned). - If the entry in the interrupt vector table has not been programmed yet, interrupt exception handling will not be executed correctly. # 18.10 Flash Memory PROM Mode The H8/3024F-ZTAT version has a PROM mode as well as the on-board programming modes for programming and erasing flash memory. In PROM mode, the on-chip ROM can be freely programmed using a general-purpose PROM writer that supports the Renesas Technology microcomputer device type with 128-kbyte on-chip flash memory. # 18.10.1 Socket Adapters and Memory Map In PROM mode using a PROM writer, memory reading (verification) and writing and flash memory initialization (total erasure) can be performed. For these operations, a special socket adapter is mounted in the PROM writer. The socket adapter product codes are given in table 18.10. In the H8/3024F-ZTAT version PROM mode, only the socket adapters shown in this table should be used. Table 18.10 H8/3024F-ZTAT Version Socket Adapter Product Codes | Product Code | Package | Socket Adapter<br>Product Code | Manufacturer | |--------------|-------------------------|--------------------------------|--------------------| | HD64F3024F | 100-pin QFP (FP-100B) | TBD | MINATO ELECTRONICS | | HD64F3024TE | 100-pin TQFP (TFP-100B) | TBD | INC. | | HD64F3024FP | 100-pin QFP (FP-100A) | TBD | | | HD64F3024F | 100-pin QFP (FP-100B) | TBD | DATA I/O JAPAN CO. | | HD64F3024TE | 100-pin TQFP (TFP-100B) | TBD | | | HD64F3024FP | 100-pin QFP (FP-100A) | TBD | | Figure 18.15 shows the memory map in PROM mode. Figure 18.15 Memory Map in PROM Mode #### 18.10.2 Notes on Use of PROM Mode - A write to a 128-byte programming unit in PROM mode should be performed once only. Erasing must be carried out before reprogramming an address that has already been programmed. - When using a PROM writer to reprogram a device on which on-board programming/erasing has been performed, it is recommended that erasing be carried out before executing programming. - 3. The memory is initially in the erased state when the device is shipped by Renesas Technology. For samples for which the erasure history is unknown, it is recommended that erasing be executed to check and correct the initialization (erase) level. - 4. The H8/3024F-ZTAT version does not support a product identification mode as used with general-purpose EPROMs, and therefore the device name cannot be set automatically in the PROM writer. - Refer to the instruction manual provided with the socket adapter, or other relevant documentation, for information on PROM writers and associated program versions that are compatible with the PROM mode of the H8/3024F-ZTAT version. # 18.11 Flash Memory Programming and Erasing Precautions Precautions concerning the use of on-board programming mode, the RAM emulation function, and PROM mode are summarized below. ## 1. Use the specified voltages and timing for programming and erasing. Applied voltages in excess of the rating can permanently damage the device. Use a PROM programmer that supports the Renesas Technology microcomputer device type with 128-kbyte on-chip flash memory. ## 2. Powering on and off (see figures 18.16 to 18.18) Do not apply a high level to the FWE pin until $V_{\text{CC}}$ has stabilized. Also, drive the FWE pin low before turning off $V_{\text{CC}}$ . When applying or disconnecting $V_{\text{CC}}$ power, fix the FWE pin low and place the flash memory in the hardware protection state. The power-on and power-off timing requirements should also be satisfied in the event of a power failure and subsequent recovery. Failure to do so may result in overprogramming or overerasing due to MCU runaway, and loss of normal memory cell operation. ## 3. FWE application/disconnection FWE application should be carried out when MCU operation is in a stable condition. If MCU operation is not stable, fix the FWE pin low and set the protection state. The following points must be observed concerning FWE application and disconnection to prevent unintentional programming or erasing of flash memory: - Apply FWE when the V<sub>CC</sub> voltage has stabilized within its rated voltage range. If FWE is applied when the MCU's V<sub>CC</sub> power supply is not within its rated voltage range, MCU operation will be unstable and flash memory may be erroneously programmed or erased. - Apply FWE when oscillation has stabilized (after the elapse of the oscillation settling time). - When $V_{CC}$ power is turned on, hold the $\overline{RES}$ pin low for the duration of the oscillation settling time before applying FWE. Do not apply FWE when oscillation has stopped or is unstable. - In boot mode, apply and disconnect FWE during a reset. In a transition to boot mode, FWE = 1 input and $MD_2$ – $MD_0$ setting should be performed while the $\overline{RES}$ input is low. FWE and $MD_2$ – $MD_0$ pin input must satisfy the mode programming setup time ( $t_{MDS}$ ) with respect to the reset release timing. When making a transition from boot mode to another mode, also, a mode programming setup time is necessary with respect to the reset release timing. In a reset during operation, the $\overline{RES}$ pin must be held low for a minimum of 20 system clock cycles. - In user program mode, FWE can be switched between high and low level regardless of RES input. - FWE input can also be switched during execution of a program in flash memory. - Do not apply FWE if program runaway has occurred. During FWE application, the program execution state must be monitored using the watchdog timer or some other means. - Disconnect FWE only when the SWE, ESU, PSU, EV, PV, E, and P bits in FLMCR1 are cleared. - Make sure that the SWE, ESU, PSU, EV, PV, E, and P bits are not set by mistake when applying or disconnecting FWE. ## 4. Do not apply a constant high level to the FWE pin. T prevent erroneous programming or erasing due to program runaway, etc., apply a high level to the FWE pin only when programming or erasing flash memory (including execution of flash memory emulation using RAM). A system configuration in which a high level is constantly applied to the FWE pin should be avoided. Also, while a high level is applied to the FWE pin, the watchdog timer should be activated to prevent overprogramming or overerasing due to program runaway, etc. # 5. Use the recommended algorithm when programming and erasing flash memory. The recommended algorithm enables programming and erasing to be carried out without subjecting the device to voltage stress or sacrificing program data reliability. When setting the P or E bit in FLMCR1, the watchdog timer should be set beforehand as a precaution against program runaway, etc. Also note that access to the flash memory space by means of a MOV instruction, etc., is not permitted while the P bit or E bit is set. # 6. Do not set or clear the SWE bit during execution of a program in flash memory. Clear the SWE bit before executing a program or reading data in flash memory. When the SWE bit is set, data in flash memory can be rewritten, but flash memory should only be accessed for verify operations (verification during programming/erasing). Similarly, when using the RAM emulation function while a high level is being input to the FWE pin, the SWE bit must be cleared before executing a program or reading data in flash memory. However, the RAM area overlapping flash memory space can be read and written to regardless of whether the SWE bit is set or cleared. A wait time is necessary after the SWE bit is cleared. For details see table 21.19 in section 21.2.6, Flash Memory Characteristics. 7. Do not use interrupts while flash memory is being programmed or erased. All interrupt requests, including NMI, should be disabled during FWE application to give priority to program/erase operations (including emulation in RAM). Bus release must also be disabled. 8. Do not perform additional programming. Erase the memory before reprogramming. In on-board programming, perform only one programming operation on a 128-byte programming unit block. Programming should be carried out with the entire programming unit block erased. 9. Before programming, check that the chip is correctly mounted in the PROM writer. Overcurrent damage to the device can result if the index marks on the PROM writer socket, socket adapter, and chip are not correctly aligned. 10. Do not touch the socket adapter or chip during programming. Touching either of these can cause contact faults and write errors. - 11. A wait time of 100 µs or more is necessary when performing a read after a transition to normal mode from program, erase, or verify mode. - 12. Use byte access on the registers that control the flash memory (FLMCR1, FLMCR2, EBR, and RAMCR). Figure 18.16 Power-On/Off Timing (Boot Mode) Figure 18.17 Power-On/Off Timing (User Program Mode) Figure 18.18 Mode Transition Timing (Example: Boot Mode → User Mode ↔ User Program Mode) # 18.12 Notes when Converting the F-ZTAT Application Software to the Mask ROM Versions Please note the following when converting the F-ZTAT application software to the mask ROM versions. The values read from the internal registers for the flash ROM or the mask ROM version and F-ZTAT version differ as follows. | Status | |--------| |--------| | Register | Bit | Value | F-ZTAT Version | Mask ROM Version | |----------|-----|-------|------------------------------|-------------------------------------------------| | FLMCR1 | FWE | 0 | Application software running | — (Is not read out) | | | | 1 | Programming | Application software running (Always read as 1) | Note: This difference applies to all the F-ZTAT versions and all the mask ROM versions that have different ROM size. # Section 19 Clock Pulse Generator #### 19.1 Overview The H8/3024 Group has a built-in clock pulse generator (CPG) that generates the system clock ( $\phi$ ) and other internal clock signals ( $\phi$ /2 to $\phi$ /4096). After duty adjustment, a frequency divider divides the clock frequency to generate the system clock ( $\phi$ ). The system clock is output at the $\phi$ pin<sup>\*1</sup> and furnished as a master clock to prescalers that supply clock signals to the on-chip supporting modules. Frequency division ratios of 1/1, 1/2, 1/4, and 1/8 can be selected for the frequency divider by settings in a division control register (DIVCR)\*2. Power consumption in the chip is reduced in almost direct proportion to the frequency division ratio. - Notes: 1. Usage of the φ pin differs depending on the chip operating mode and the PSTOP bit setting in the module standby control register (MSTCR). For details, see section 20.7, System Clock Output Disabling Function. - 2. The division ratio of the frequency divider can be changed dynamically during operation. The clock output at the $\phi$ pin also changes when the division ratio is changed. The frequency output at the $\phi$ pin is shown below. $$\phi = EXTAL \times n$$ where, EXTAL: Frequency of crystal resonator or external clock signal n: Frequency division ratio (n = 1/1, 1/2, 1/4, or 1/8) ## 19.1.1 Block Diagram Figure 19.1 shows a block diagram of the clock pulse generator. Figure 19.1 Block Diagram of Clock Pulse Generator # 19.2 Oscillator Circuit Clock pulses can be supplied by connecting a crystal resonator, or by input of an external clock signal. ### 19.2.1 Connecting a Crystal Resonator **Circuit Configuration:** A crystal resonator can be connected as in the example in figure 19.2. Damping resistance Rd should be selected according to table 19.1 (1), and external capacitances $C_{L1}$ and $C_{L2}$ according to table 19.1 (2). An AT-cut parallel-resonance crystal should be used. Figure 19.2 Connection of Crystal Resonator (Example) If a crystal resonator with a frequency higher than 20 MHz is connected, the external load capacitance values in table 19.1 (2) should not exceed 10 [pF]. Also, in order to improve the accuracy of the oscillation frequency, a thorough study of oscillation matching evaluation, etc., should be carried out when deciding the circuit constants. **Table 19.1 (1)** Damping Resistance Value | Damping<br>Resistance | · <u></u> | | | Fr | equency f (I | VIHz) | | | |-----------------------|-----------|-----------|----------|------------|--------------|-------------|-------------|-------------| | Value | 2 | 2 < f ≤ 4 | 4 < f ≤8 | 8 < f ≤ 10 | 10 < f ≤ 13 | 13 < f ≤ 16 | 16 < f ≤ 18 | 18 < f ≤ 25 | | Rd (Ω) | 1 k | 500 | 200 | 0 | 0 | 0 | 0 | 0 | Note: A crystal resonator between 2 MHz and 25 MHz can be used. **Table 19.1 (2)** External Capacitance Values | External Capacitance Value | 3.3 V Version | | |----------------------------|---------------|------------| | Frequency f (MHz) | 16 < f ≤ 25 | 2 ≤ f ≤ 16 | | $C_{L1} = C_{L2} (pF)$ | 10 to 22 | 22 | **Crystal Resonator:** Figure 19.3 shows an equivalent circuit of the crystal resonator. The crystal resonator should have the characteristics listed in table 19.2. Figure 19.3 Crystal Resonator Equivalent Circuit **Table 19.2 Crystal Resonator Parameters** | Frequency (MHz) | 2 | 4 | 8 | 10 | 12 | 16 | 18 | 20 | 25 | |-----------------|-----|-----|----|----|--------|----|----|----|----| | Rs max (Ω) | 500 | 120 | 80 | 70 | 60 | 50 | 40 | 40 | 40 | | Co (pF) | | | | | 7 pF m | ax | | | | Use a crystal resonator with a frequency equal to the system clock frequency $(\phi)$ . **Notes on Board Design:** When a crystal resonator is connected, the following points should be noted: Other signal lines should be routed away from the oscillator circuit to prevent induction from interfering with correct oscillation. See figure 19.4. When the board is designed, the crystal resonator and its load capacitors should be placed as close as possible to the XTAL and EXTAL pins. Figure 19.4 Oscillator Circuit Block Board Design Precautions #### 19.2.2 External Clock Input **Circuit Configuration:** An external clock signal can be input as shown in the examples in figure 19.5. If the XTAL pin is left open, the stray capacitance should not exceed 10 pF. If the stray capacitance at the XTAL pin exceeds 10 pF in configuration a, use the connection shown in configuration b instead, and hold the external clock high in standby mode. Figure 19.5 External Clock Input (Examples) External Clock: The external clock frequency should be equal to the system clock frequency when not divided by the on-chip frequency divider. Table 19.3 shows the clock timing, figure 19.6 shows the external clock input timing, and figure 19.7 shows the external clock output settling delay timing. When the appropriate external clock is input via the EXTAL pin, its waveform is corrected by the on-chip oscillator and duty adjustment circuit. When the appropriate external clock is input via the EXTAL pin, its waveform is corrected by the on-chip oscillator and duty adjustment circuit. The resulting stable clock is output to external devices after the external clock settling time ( $t_{DEXT}$ ) has passed after the clock input. The system must remain reset with the reset signal low during $t_{DEXT}$ , while the clock output is unstable. **Table 19.3 (1)** Clock Timing for On-Chip Flash Memory Versions $V_{CC} = 3.0 \text{ V to } 3.6 \text{ V}$ **Symbol** Min Unit **Test Conditions** Item Max External clock input low $t_{cvc} / 2 - 5$ $\phi > 8 \text{ MHz}$ Figure 19.6 $t_{\mathsf{EXL}}$ ns pulse width 55 $\phi \le 8 \text{ MHz}$ ns External clock input high $\phi > 8 \text{ MHz}$ $t_{EXH}$ $t_{cvc}$ / 2 - 5 ns pulse width 55 $\phi \leq 8 \text{ MHz}$ ns External clock rise time $t_{\mathsf{EXr}}$ 8 ns External clock fall time 8 $t_{EXf}$ ns Clock low pulse width 0.4 0.6 $\phi \geq 5 \text{ MHz}$ Figure 21.11 $t_{Cl}$ $t_{cvc}$ 80 $\phi < 5 \text{ MHz}$ ns Clock high pulse width 0.4 $\phi \geq 5 \text{ MHz}$ t<sub>CH</sub> 0.6 $t_{cyc}$ 80 $\phi < 5 \text{ MHz}$ ns ${t_{\mathsf{DEXT}}}^{\ast}$ External clock output 500 Figure 19.7 μs settling delay time Note: \* t<sub>DEXT</sub> includes a RES pulse width (t<sub>RESW</sub>). t<sub>RESW</sub> = 20 t<sub>cvc</sub> Table 19.3 (2) Clock Timing for On-Chip Mask ROM Versions | | | $V_{CC} = 3.0$ | V to 3.6 V | | | | |-------------------------------------------|---------------------|--------------------------|------------|------------------|------------------------------|--------------| | Item | Symbol | Min | Max | Unit | Test Condi | tions | | External clock input low | t <sub>EXL</sub> | t <sub>cyc</sub> / 2 - 5 | _ | ns | φ > 8 MHz | Figure 19.6 | | pulse width | | 55 | _ | ns | φ≤8 MHz | _ | | External clock input high | t <sub>EXH</sub> | t <sub>cyc</sub> / 2 - 5 | _ | ns | φ > 8 MHz | _ | | pulse width | | 55 | _ | ns | φ≤8 MHz | _ | | External clock rise time | t <sub>EXr</sub> | _ | 8 | ns | | _ | | External clock fall time | t <sub>EXf</sub> | _ | 8 | ns | <del></del> | | | Clock low pulse width | t <sub>CL</sub> | 0.4 | 0.6 | $t_{\text{cyc}}$ | $\varphi \geq 5 \text{ MHz}$ | Figure 21.11 | | | | 80 | _ | ns | φ < 5 MHz | _ | | Clock high pulse width | $t_{CH}$ | 0.4 | 0.6 | t <sub>cyc</sub> | φ≥5 MHz | _ | | | | 80 | _ | ns | φ < 5 MHz | _ | | External clock output settling delay time | t <sub>DEXT</sub> * | 500 | _ | μs | Figure 19.7 | | Note: \* $t_{DEXT}$ includes the $\overline{RES}$ pulse width ( $t_{RESW}$ ). $t_{RESW} = 20 t_{cyc}$ . REJ09B0260-0200 **⊋EN** Rev. 2.00 Sep 20, 2005 page 586 of 800 Figure 19.6 External Clock Input Timing Figure 19.7 External Clock Output Settling Delay Timing # 19.3 Duty Adjustment Circuit When the oscillator frequency is 5 MHz or higher, the duty adjustment circuit adjusts the duty cycle of the clock signal from the oscillator to generate $\phi$ . # 19.4 Prescalers The prescalers divide the system clock ( $\phi$ ) to generate internal clocks ( $\phi$ /2 to $\phi$ /4096). # 19.5 Frequency Divider The frequency divider divides the duty-adjusted clock signal to generate the system clock $(\phi)$ . The frequency division ratio can be changed dynamically by modifying the value in DIVCR, as described below. Power consumption in the chip is reduced in almost direct proportion to the frequency division ratio. The system clock generated by the frequency divider can be output at the $\phi$ pin. ## 19.5.1 Register Configuration Table 19.4 summarizes the frequency division register. Table 19.4 Frequency Division Register | Address* | Name | Abbreviation | R/W | Initial Value | |----------|---------------------------|--------------|-----|---------------| | H'EE01B | Division control register | DIVCR | R/W | H'FC | Note: \* Lower 20 bits of the address in advanced mode. #### 19.5.2 Division Control Register (DIVCR) DIVCR is an 8-bit readable/writable register that selects the division ratio of the frequency divider. DIVCR is initialized to HFC by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 2—Reserved: These bits cannot be modified and are always read as 1. Bits 1 and 0—Divide (DIV1, DIV0): These bits select the frequency division ratio, as follows. | Bit 1<br>DIV1 | Bit 0<br>DIV0 | Frequency Division Ratio | | |---------------|---------------|--------------------------|-----------------| | 0 | 0 | 1/1 | (Initial value) | | 0 | 1 | 1/2 | | | 1 | 0 | 1/4 | | | 1 | 1 | 1/8 | | ### 19.5.3 Usage Notes The DIVCR setting changes the $\phi$ frequency, so note the following points. - Select a frequency division ratio that stays within the assured operation range specified for the clock cycle time t<sub>cyc</sub> in the AC electrical characteristics. Note that ø<sub>min</sub> = lower limit of the operating frequency range. Ensure that ø is not below this lower limit. - All on-chip module operations are based on φ. Note that the timing of timer operations, serial communication, and other time-dependent processing differs before and after any change in the division ratio. The waiting time for exit from software standby mode also changes when the division ratio is changed. For details, see section 20.4.3, Selection of Waiting Time for Exit from Software Standby Mode. # Section 20 Power-Down State #### 20.1 Overview The H8/3024 Group has a power-down state that greatly reduces power consumption by halting the CPU, and a module standby function that reduces power consumption by selectively halting on-chip modules. The power-down state includes the following three modes: - Sleep mode - Software standby mode - Hardware standby mode The module standby function can halt on-chip supporting modules independently of the power-down state. The modules that can be halted are the 16-bit timer, 8-bit timer, SCI0, SCI1, and A/D converter. Table 20.1 indicates the methods of entering and exiting the power-down modes and module standby mode, and gives the status of the CPU and on-chip supporting modules in each mode. Table 20.1 Power-Down State and Module Standby Function | | | | | | | | | State | | | | | | | |-----------------------------|----------------------------------------------------------|--------|--------------------|---------------------------------|--------------------------|---------------------------------------------|--------------------------|--------------------------|--------------------------|------------------------|---------------------|---------------------------------|-----------------------------|--------------------------------------------------------------------| | Mode | Entering<br>Conditions | Clock | CPU | CPU 16-Bit<br>Registers Timer | 16-Bit<br>Timer | 8-Bit<br>Timer | SCI0 | SCI1 | A/D | Other<br>Modules | RAM | ¢ clock<br>Output <sup>*3</sup> | I/O<br>Ports | Exiting<br>Conditions | | Sleep<br>mode | SLEEP instruction executed while SSBY = 0 in SYSCR | Active | Halted | Held | Active | Active | Active | Active | Active | Active | Held | output | Held | • Interrupt • RES • STBY | | Software<br>standby<br>mode | SLEEP instruction executed while SSBY = 1 in SYSCR | Halted | Halted Halted Held | Held | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Held | High<br>output | Held | • NMI<br>• IRQ <sub>0</sub> to IRQ <sub>2</sub><br>• RES<br>• STBY | | Hardware<br>standby<br>mode | Low input at STBY pin | Halted | Halted | Halted Halted Undeter-<br>mined | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Halted<br>and<br>reset | Held*2 High<br>impe | High<br>impedance | High • STBY impedance • RES | • STBY<br>• RES | | Module<br>standby | Corresponding<br>bit set to 1 in<br>MSTCRH and<br>MSTCRL | Active | Active | I | Halted*1<br>and<br>reset | Halted*1 Halted*1<br>and and<br>reset reset | Halted*1<br>and<br>reset | Halted*1<br>and<br>reset | Halted*1<br>and<br>reset | Active | <br> 1 | High<br>impedance*1 | I | • STBY • RES • Clear MSTCR bit to 0*4 | State in which the corresponding MSTCR bit was set to 1. For details see section 20.2.2, Module Standby Control Register H (MSTCRH) and section 20.2.3, Module Standby Control Register L (MSTCRL). Notes: The RAME bit must be cleared to 0 in SYSCR before the transition from the program execution state to hardware standby mode. When P67 is used as the $\phi$ output pin. vi ω 4; When a MSTCR bit is set to 1, the registers of the corresponding on-chip supporting module are initialized. To restart the module, first clear the MSTCR bit to 0, then set up the module registers again. MSTCRH: Module standby control register H System control register Software standby bit SYSCR: Legend SSBY: MSTCRL: Module standby control register L Rev. 2.00 Sep 20, 2005 page 592 of 800 REJ09B0260-0200 # 20.2 Register Configuration The H8/3024 Group has a system control register (SYSCR) that controls the power-down state, and module standby control registers H (MSTCRH) and L (MSTCRL) that control the module standby function. Table 20.2 summarizes these registers. Table 20.2 Control Register | Address* | Name | Abbreviation | R/W | Initial Value | |----------|-----------------------------------|--------------|-----|---------------| | H'EE012 | System control register | SYSCR | R/W | H'09 | | H'EE01C | Module standby control register H | MSTCRH | R/W | H'78 | | H'EE01D | Module standby control register L | MSTCRL | R/W | H'00 | Note: \* Lower 20 bits of the address in advanced mode. ## 20.2.1 System Control Register (SYSCR) SYSCR is an 8-bit readable/writable register. Bit 7 (SSBY), bits 6 to 4 (STS2 to STS0), and bit 1 (SSOE) control the power-down state. For information on the other SYSCR bits, see section 3.3, System Control Register (SYSCR). **Bit 7—Software Standby (SSBY):** Enables transition to software standby mode. When software standby mode is exited by an external interrupt, this bit remains set to 1 after the return to normal operation. To clear this bit, write 0. | Bit 7 | Description | | |-------|--------------------------------------------------------------|-----------------| | SSBY | Description | | | 0 | SLEEP instruction causes transition to sleep mode | (Initial value) | | 1 | SLEEP instruction causes transition to software standby mode | | **Bits 6 to 4—Standby Timer Select (STS2 to STS0):** These bits select the length of time the CPU and on-chip supporting modules wait for the clock to settle when software standby mode is exited by an external interrupt. If the clock is generated by a crystal resonator, set these bits according to the clock frequency so that the waiting time will be at least 7 ms. See table 20.3. If an external clock is used, choose a setting, according to the operating frequency, that gives a wait time of at least 100 µs. | Bit 6<br>STS2 | Bit 5<br>STS1 | Bit 4<br>STS0 | Description | | |---------------|---------------|---------------|-------------------------------|-----------------| | 0 | 0 | 0 | Waiting time = 8,192 states | (Initial value) | | | | 1 | Waiting time = 16,384 states | | | | 1 | 0 | Waiting time = 32,768 states | | | | | 1 | Waiting time = 65,536 states | | | 1 | 0 | 0 | Waiting time = 131,072 states | | | 1 | 0 | 1 | Waiting time = 262,144 states | | | 1 | 1 | 0 | Waiting time = 1,024 states | | | 1 | 1 | 1 | Illegal setting | | Bit 1—Software Standby Output Port Enable (SSOE): Specifies whether the address bus and bus control signals ( $\overline{CS}_0$ to $\overline{CS}_7$ , $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ ) are kept as outputs or fixed high, or placed in the high-impedance state in software standby mode. | Bit 1<br>SSOE | Description | | |---------------|-----------------------------------------------------------------------------------|--------------------------------------------| | 0 | In software standby mode, the address bus and bus control impedance | l signals are all high-<br>(Initial value) | | 1 | In software standby mode, the address bus retains its outpusignals are fixed high | ut state and bus control | #### 20.2.2 Module Standby Control Register H (MSTCRH) MSTCRH is an 8-bit readable/writable register that controls output of the system clock ( $\phi$ ). It also controls the module standby function, which places individual on-chip supporting modules in the standby state. Module standby can be designated for the SCI0, SCI1. MSTCRH is initialized to H'78 by a reset and in hardware standby mode. It is not initialized in software standby mode. **Bit 7—φ Clock Stop (PSTOP):** Enables or disables output of the system clock (φ). | Bit 7<br>PSTOP | Description | | |----------------|---------------------------------|-----------------| | 0 | System clock output is enabled | (Initial value) | | 1 | System clock output is disabled | | Bits 6 to 3—Reserved: These bits cannot be modified and are always read as 1. Bit 2—Reserved: This bit can be written and read. Bit 1—Module Standby H1 (MSTPH1): Selects whether to place the SCI1 in standby. | Bit 1<br>MSTPH1 | Description | | |-----------------|--------------------------|-----------------| | 0 | SCI1 operates normally | (Initial value) | | 1 | SCI1 is in standby state | | Bit 0—Module Standby H0 (MSTPH0): Selects whether to place the SCIO in standby. | Bit 0<br>MSTPH0 | Description | | |-----------------|--------------------------|-----------------| | 0 | SCI0 operates normally | (Initial value) | | 1 | SCI0 is in standby state | | ## 20.2.3 Module Standby Control Register L (MSTCRL) MSTCRL is an 8-bit readable/writable register that controls the module standby function, which places individual on-chip supporting modules in the standby state. Module standby can be designated for 16-bit timer, 8-bit timer, and A/D converter modules. MSTCRL is initialized to H'00 by a reset and in hardware standby mode. It is not initialized in software standby mode. Bits 7 to 5—Reserved: This bit can be written and read. Bit 4—Module Standby L4 (MSTPL4): Selects whether to place the 16-bit timer in standby. | Bit 4<br>MSTPL4 | Description | | |-----------------|----------------------------------|-----------------| | 0 | 16-bit timer operates normally | (Initial value) | | 1 | 16-bit timer is in standby state | | **Bit 3—Module Standby L3 (MSTPL3):** Selects whether to place 8-bit timer channels 0 and 1 in standby. | Bit 3<br>MSTPL3 | Description | | |-----------------|---------------------------------------------------|-----------------| | 0 | 8-bit timer channels 0 and 1 operate normally | (Initial value) | | 1 | 8-bit timer channels 0 and 1 are in standby state | | **Bit 2—Module Standby L2 (MSTPL2):** Selects whether to place 8-bit timer channels 2 and 3 in standby. | Bit 2<br>MSTPL2 | Description | | |-----------------|---------------------------------------------------|-----------------| | 0 | 8-bit timer channels 2 and 3 operate normally | (Initial value) | | 1 | 8-bit timer channels 2 and 3 are in standby state | | Bit 1—Reserved: This bit can be written and read. Bit 0—Module Standby L0 (MSTPL0): Selects whether to place the A/D converter in standby. | Bit 0<br>MSTPL0 | Description | | |-----------------|-----------------------------------|-----------------| | 0 | A/D converter operates normally | (Initial value) | | 1 | A/D converter is in standby state | | ## 20.3 Sleep Mode #### 20.3.1 Transition to Sleep Mode When the SSBY bit is cleared to 0 in SYSCR, execution of the SLEEP instruction causes a transition from the program execution state to sleep mode. Immediately after executing the SLEEP instruction the CPU halts, but the contents of its internal registers are retained. On-chip supporting modules do not halt in sleep mode. Modules which have been placed in standby by the module standby function, however, remain halted. ## 20.3.2 Exit from Sleep Mode Sleep mode is exited by an interrupt, or by input at the $\overline{RES}$ or $\overline{STBY}$ pin. **Exit by Interrupt:** An interrupt terminates sleep mode and causes a transition to the interrupt exception handling state. Sleep mode is not exited by an interrupt source in an on-chip supporting module if the interrupt is disabled in the on-chip supporting module. Sleep mode is not exited by an interrupt other than NMI if the interrupt is masked by interrupt priority settings and the settings of the I and UI bits in CCR, IPR. **Exit by** $\overline{RES}$ **Input:** Low input at the $\overline{RES}$ pin exits from sleep mode to the reset state. **Exit by** $\overline{STBY}$ **Input:** Low input at the $\overline{STBY}$ pin exits from sleep mode to hardware standby mode. # **20.4** Software Standby Mode # 20.4.1 Transition to Software Standby Mode To enter software standby mode, execute the SLEEP instruction while the SSBY bit is set to 1 in SYSCR. In software standby mode, current dissipation is reduced to an extremely low level because the CPU, clock, and on-chip supporting modules all halt. On-chip supporting modules are reset and halted. As long as the specified voltage is supplied, however, CPU register contents and on-chip RAM data are retained. The settings of the I/O ports also held. When the WDT is used as a watchdog timer (WT/ $\overline{\text{IT}}$ = 1), the TME bit must be cleared to 0 before setting SSBY. Also, when setting TME to 1, SSBY should be cleared to 0. Clear the BRLE bit in BRCR (inhibiting bus release) before making a transition to software standby mode. #### 20.4.2 Exit from Software Standby Mode Software standby mode can be exited by input of an external interrupt at the NMI, $\overline{IRQ}_0$ , $\overline{IRQ}_1$ , or $\overline{IRQ}_2$ pin, or by input at the $\overline{RES}$ or $\overline{STBY}$ pin. **Exit by Interrupt:** When an NMI, IRQ<sub>0</sub>, IRQ<sub>1</sub>, or IRQ<sub>2</sub> interrupt request signal is received, the clock oscillator begins operating. After the oscillator settling time selected by bits STS2 to STS0 in SYSCR, stable clock signals are supplied to the entire chip, software standby mode ends, and interrupt exception handling begins. Software standby mode is not exited if the interrupt enable bits of interrupts IRQ<sub>0</sub>, IRQ<sub>1</sub>, and IRQ<sub>2</sub> are cleared to 0, or if these interrupts are masked in the CPU. **Exit by** $\overline{RES}$ **Input:** When the $\overline{RES}$ input goes low, the clock oscillator starts and clock pulses are supplied immediately to the entire chip. The $\overline{RES}$ signal must be held low long enough for the clock oscillator to stabilize. When $\overline{RES}$ goes high, the CPU starts reset exception handling. **Exit by STBY Input:** Low input at the STBY pin causes a transition to hardware standby mode. # 20.4.3 Selection of Waiting Time for Exit from Software Standby Mode Bits STS2 to STS0 in SYSCR and bits DIV1 and DIV0 in DIVCR should be set as follows. **Crystal Resonator:** Set STS2 to STS0, DIV1, and DIV0 so that the waiting time (for the clock to stabilize) is at least 7 ms. Table 20.3 indicates the waiting times that are selected by STS2 to STS0, DIV1, and DIV0 settings at various system clock frequencies. When Using an External Clock: Set bits STS2 to STS0 and bits DIV0 and DIV1 to give a wait time of at least $100 \mu s$ . Table 20.3 Clock Frequency and Waiting Time for Clock to Settle | DIV1 | DIV | 0 STS2 | STS1 | STS0 | Waiting Time | 25 MHz | 20 MHz | 18 MHz | 16 MHz | 12 MHz | 10 MHz | 8 MHz | 6 MHz | 4 MHz | 2 MHz | Unit | |------|-----|--------|------|------|---------------|--------|--------|--------|--------|-----------|--------|-------|-------|-------|--------|------| | 0 | 0 | 0 | 0 | 0 | 8192 states | 0.3 | 0.4 | 0.46 | 0.51 | 0.65 | 0.8 | 1.0 | 1.3 | 2.0 | 4.1 | ms | | | | 0 | 0 | 1 | 16384 states | 0.7 | 0.8 | 0.91 | 1.0 | 1.3 | 1.6 | 2.0 | 2.7 | 4.1 | 8.2* | | | | | 0 | 1 | 0 | 32768 states | 1.3 | 1.6 | 1.8 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2* | 16.4 | | | | | 0 | 1 | 1 | 65536 states | 2.6 | 3.3 | 3.6 | 4.1 | 5.5 | 6.6 | 8.2* | 10.9* | 16.4 | 32.8 | | | | | 1 | 0 | 0 | 131072 states | 5.2 | 6.6 | 7.3* | 8.2* | 10.9* | 13.1* | 16.4 | 21.8 | 32.8 | 65.5 | | | | | 1 | 0 | 1 | 262144 states | 10.5* | 13.1* | 14.6 | 16.4 | 21.8 | 26.2 | 32.8 | 43.7 | 65.5 | 131.1 | | | | | 1 | 1 | 0 | 1024 states | 0.04 | 0.05 | 0.057 | 0.064 | 0.085 | 0.10 | 0.13 | 0.17 | 0.26 | 0.51 | | | | | 1 | 1 | 1 | | | | | | Illegal s | etting | | | | | | | 0 | 1 | 0 | 0 | 0 | 8192 states | 0.7 | 0.8 | 0.91 | 1.02 | 1.4 | 1.6 | 2.0 | 2.7 | 4.0 | 8.2* | ms | | | | 0 | 0 | 1 | 16384 states | 1.3 | 1.6 | 1.8 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2* | 16.4 | | | | | 0 | 1 | 0 | 32768 states | 2.6 | 3.3 | 3.6 | 4.1 | 5.5 | 6.6 | 8.2* | 10.9* | 16.4 | 32.8 | | | | | 0 | 1 | 1 | 65536 states | 5.2 | 6.6 | 7.3* | 8.2* | 10.9* | 13.1* | 16.4 | 21.8 | 32.8 | 65.5 | | | | | 1 | 0 | 0 | 131072 states | 10.5* | 13.1* | 14.6 | 16.4 | 21.8 | 26.2 | 32.8 | 43.7 | 65.5 | 131.1 | | | | | 1 | 0 | 1 | 262144 states | 21.0 | 26.2 | 29.1 | 32.8 | 43.7 | 52.4 | 65.5 | 87.4 | 131.1 | 262.1 | | | | | 1 | 1 | 0 | 1024 states | 0.08 | 0.10 | 0.11 | 0.13 | 0.17 | 0.20 | 0.26 | 0.34 | 0.51 | 1.0 | | | | | 1 | 1 | 1 | | | | | | Illegal s | etting | | | | | | | 1 | 0 | 0 | 0 | 0 | 8192 states | 1.3 | 1.6 | 1.8 | 2.0 | 2.7 | 3.3 | 4.1 | 5.5 | 8.2* | 16.4* | ms | | | | 0 | 0 | 1 | 16384 states | 2.6 | 3.3 | 3.6 | 4.1 | 5.5 | 6.6 | 8.2* | 10.9* | 16.4 | 32.8 | | | | | 0 | 1 | 0 | 32768 states | 5.2 | 6.6 | 7.3* | 8.2* | 10.9* | 13.1* | 16.4 | 21.8 | 32.8 | 65.5 | | | | | 0 | 1 | 1 | 65536 states | 10.5* | 13.1* | 14.6 | 16.4 | 21.8 | 26.2 | 32.8 | 43.7 | 65.5 | 131.1 | | | | | 1 | 0 | 0 | 131072 states | 21.0 | 26.2 | 29.1 | 32.8 | 43.7 | 52.4 | 65.5 | 87.4 | 131.1 | 262.1 | | | | | 1 | 0 | 1 | 262144 states | 41.9 | 52.4 | 58.3 | 65.5 | 87.4 | 104.9 | 131.1 | 174.8 | 262.1 | 524.3 | | | | | 1 | 1 | 0 | 1024 states | 0.16 | 0.20 | 0.23 | 0.26 | 0.34 | 0.41 | 0.51 | 0.68 | 1.02 | 2.0 | | | | | 1 | 1 | 1 | | | | | | Illegal s | etting | | | | | | | 1 | 1 | 0 | 0 | 0 | 8192 states | 2.6 | 3.3 | 3.6 | 4.1 | 5.5 | 6.6 | 8.2* | 10.9* | 16.4* | 32.8* | ms | | | | 0 | 0 | 1 | 16384 states | 5.2 | 6.6 | 7.3* | 8.2* | 10.9* | 13.1* | 16.4 | 21.8 | 32.8 | 65.5 | | | | | 0 | 1 | 0 | 32768 states | 10.5 | 13.1* | 14.6 | 16.4 | 21.8 | 26.2 | 32.8 | 43.7 | 65.5 | 131.1 | | | | | 0 | 1 | 1 | 65536 states | 21.0* | 26.2 | 29.1 | 32.8 | 43.7 | 52.4 | 65.5 | 87.4 | 131.1 | 262.1 | | | | | 1 | 0 | 0 | 131072 states | 41.9 | 52.4 | 58.3 | 65.5 | 87.4 | 104.9 | 131.1 | 174.8 | 262.1 | 524.3 | | | | | 1 | 0 | 1 | 262144 states | 83.9 | 104.9 | 116.5 | 131.1 | 174.8 | 209.7 | 262.1 | 349.5 | 524.3 | 1048.6 | | | | | 1 | 1 | 0 | 1024 states | 0.33 | 0.41 | 0.46 | 0.51 | 0.68 | 0.82 | 1.0 | 1.4 | 2.0 | 4.1 | | | | | 1 | 1 | 1 | | | | | | Illegal s | etting | | | | | | <sup>\*:</sup> Recommended setting #### 20.4.4 Sample Application of Software Standby Mode Figure 20.1 shows an example in which software standby mode is entered at the fall of NMI and exited at the rise of NMI. With the NMI edge select bit (NMIEG) cleared to 0 in SYSCR (selecting the falling edge), an NMI interrupt occurs. Next the NMIEG bit is set to 1 (selecting the rising edge) and the SSBY bit is set to 1; then the SLEEP instruction is executed to enter software standby mode. Software standby mode is exited at the next rising edge of the NMI signal. Figure 20.1 NMI Timing for Software Standby Mode (Example) ## 20.4.5 Usage Notes The I/O ports retain their existing states in software standby mode. If a port is in the high output state, its output current is not reduced. # 20.5 Hardware Standby Mode #### 20.5.1 Transition to Hardware Standby Mode Regardless of its current state, the chip enters hardware standby mode whenever the $\overline{STBY}$ pin goes low. Hardware standby mode reduces power consumption drastically by halting all functions of the CPU, and on-chip supporting modules. All modules are reset except the on-chip RAM. As long as the specified voltage is supplied, on-chip RAM data is retained. I/O ports are placed in the high-impedance state. Clear the RAME bit to 0 in SYSCR before STBY goes low to retain on-chip RAM data. The inputs at the mode pins (MD2 to MD0) should not be changed during hardware standby mode. ## 20.5.2 Exit from Hardware Standby Mode Hardware standby mode is exited by inputs at the $\overline{STBY}$ and $\overline{RES}$ pins. While $\overline{RES}$ is low, when $\overline{STBY}$ goes high, the clock oscillator starts running. $\overline{RES}$ should be held low long enough for the clock oscillator to settle. When $\overline{RES}$ goes high, reset exception handling begins, followed by a transition to the program execution state. ## 20.5.3 Timing for Hardware Standby Mode Figure 20.2 shows the timing relationships for hardware standby mode. To enter hardware standby mode, first drive $\overline{RES}$ low, then drive $\overline{STBY}$ low. To exit hardware standby mode, first drive $\overline{STBY}$ high, wait for the clock to settle, then bring $\overline{RES}$ from low to high. Figure 20.2 Hardware Standby Mode Timing # **20.6** Module Standby Function #### 20.6.1 Module Standby Timing The module standby function can halt several of the on-chip supporting modules (SCI1, SCI0, 16-bit timer, 8-bit timer, and A/D converter) independently in the power-down state. This standby function is controlled by bits MSTPH2 to MSTPH0 in MSTCRH and bits MSTPL7 to MSTPL0 in MSTCRL. When one of these bits is set to 1, the corresponding on-chip supporting module is placed in standby and halts at the beginning of the next bus cycle after the MSTCR write cycle. ## 20.6.2 Read/Write in Module Standby When an on-chip supporting module is in module standby, read/write access to its registers is disabled. Read access always results in H'FF data. Write access is ignored. #### 20.6.3 Usage Notes When using the module standby function, note the following points. **On-chip Supporting Module Interrupts:** Before setting a module standby bit, first disable interrupts by that module. When an on-chip supporting module is placed in standby by the module standby function, its registers are initialized, including registers with interrupt request flags. **Pin States:** Pins used by an on-chip supporting module lose their module functions when the module is placed in module standby. What happens after that depends on the particular pin. For details, see section 7, I/O Ports. Pins that change from the input to the output state require special care. For example, if SCI1 is placed in module standby, the receive data pin loses its receive data function and becomes a port pin. If its port DDR bit is set to 1, the pin becomes a data output pin, and its output may collide with external SCI transmit data. Data collision should be prevented by clearing the port DDR bit to 0 or taking other appropriate action. **Register Resetting:** When an on-chip supporting module is halted by the module standby function, all its registers are initialized. To restart the module, after its MSTCR bit is cleared to 0, its registers must be set up again. It is not possible to write to the registers while the MSTCR bit is set to 1. # 20.7 System Clock Output Disabling Function Output of the system clock ( $\phi$ ) can be controlled by the PSTOP bit in MSTCRH. When the PSTOP bit is set to 1, output of the system clock halts and the $\phi$ pin is placed in the high-impedance state. Figure 20.3 shows the timing of the starting and stopping of system clock output. When the PSTOP bit is cleared to 0, output of the system clock is enabled. Table 20.4 indicates the state of the $\phi$ pin in various operating states. Figure 20.3 Starting and Stopping of System Clock Output **Table 20.4** ♦ **Pin State in Various Operating States** | Operating State | PSTOP = 0 | PSTOP = 1 | |------------------|---------------------|----------------| | Hardware standby | High-impedance | High-impedance | | Software standby | Always high | High-impedance | | Sleep mode | System clock output | High-impedance | | Normal operation | System clock output | High-impedance | # Section 21 Electrical Characteristics # 21.1 Electrical Characteristics of H8/3024 Mask ROM Version and H8/3026 Mask ROM Version ## 21.1.1 Absolute Maximum Ratings Table 21.1 lists the absolute maximum ratings. **Table 21.1 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |-----------------------------------|------------------|---------------------------------------|------| | Power supply voltage | V <sub>CC</sub> | -0.3 to +4.6 | V | | Input voltage (except for port 7) | V <sub>in</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Input voltage (port 7) | V <sub>in</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Reference voltage | $V_{REF}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | AV <sub>CC</sub> | -0.3 to +4.6 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications: -20 to +75 | °C | | | | Wide-range specifications: -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum ratings are exceeded. #### 21.1.2 DC Characteristics ## **Table 21.2 DC Characteristics** Conditions: $V_{CC} = 3.0$ to 3.6 V, $AV_{CC} = 3.0$ to 3.6 V, $V_{REF} = 3.0$ V to $AV_{CC}^{*1}$ , $V_{SS} = AV_{SS} = 0$ V<sup>\*1</sup>, $T_a = -20^{\circ}$ C to $+75^{\circ}$ C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |---------------------|----------------------------------------------------------------------------------------------------|-----------------|----------------------------|-----|----------------------------|------|-------------------------------------------------------------------| | Schmitt trigger | | V <sub>T</sub> | $V_{\text{CC}} \times 0.2$ | _ | _ | V | | | input voltages | P8 <sub>0</sub> to P8 <sub>2</sub> | $V_T^+$ | _ | _ | $V_{CC} \times 0.7$ | V | _ | | | | $V_T^+ - V_T^-$ | $V_{CC} \times 0.05$ | _ | _ | V | _ | | Input high voltage | RES, STBY,<br>NMI, MD <sub>2</sub> to<br>MD <sub>0</sub> | V <sub>IH</sub> | V <sub>CC</sub> × 0.9 | _ | V <sub>CC</sub> + 0.3 | V | | | | EXTAL | - | $V_{\text{CC}} \times 0.7$ | _ | $V_{CC} + 0.3$ | V | _ | | | Port 7 | - | $V_{\text{CC}} \times 0.7$ | _ | AV <sub>CC</sub> + 0.3 | V | _ | | | Ports 1 to 6<br>P8 <sub>3</sub> , P8 <sub>4</sub> , P9 <sub>0</sub> to<br>P9 <sub>5</sub> , port B | _ | V <sub>CC</sub> × 0.7 | _ | V <sub>CC</sub> + 0.3 | V | _ | | Input low voltage | RES, STBY, MD <sub>2</sub> to MD <sub>0</sub> | $V_{IL}$ | -0.3 | _ | $V_{CC} \times 0.1$ | V | | | | NMI, EXTAL, | _ | -0.3 | _ | $V_{\text{CC}} \times 0.2$ | V | V <sub>CC</sub> < 4.0 V | | | ports 1 to 7<br>P8 <sub>3</sub> , P8 <sub>4</sub> , P9 <sub>0</sub> to<br>P9 <sub>5</sub> , port B | | | | 0.8 | V | $V_{CC} = 4.0 \text{ to}$ 5.5 V | | Output high voltage | All output pins (except RESO) | $V_{OH}$ | V <sub>CC</sub> - 0.5 | _ | _ | V | $I_{OH} = -200 \ \mu A$ | | | | | V <sub>CC</sub> – 1.0 | _ | _ | V | $I_{OH} = -1 \text{ mA}$ | | Output low voltage | All output pins (except RESO) | $V_{OL}$ | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | Ports 1, 2, and 5 | _ | _ | _ | 1.0 | V | $I_{OL} = 5 \text{ mA}$<br>(V <sub>CC</sub> < 4.0 V) | | | | | | | | | $I_{OL} = 10 \text{ mA}$<br>( $V_{CC} = 4.0 \text{ to}$<br>5.5 V) | | | RESO | - | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |------------------------------|----------------------------------------------------------|--------------------|-----|---------------|------|------|-----------------------------------------------------------| | Input leakage current | STBY, RES,<br>NMI, MD <sub>2</sub> to<br>MD <sub>0</sub> | I <sub>in</sub> | _ | _ | 1.0 | μА | $V_{in} = 0.5 \text{ V to} $<br>$V_{CC} - 0.5 \text{ V} $ | | | Port 7 | _ | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ V to}$<br>$AV_{CC} - 0.5 \text{ V}$ | | Three-state leakage current | Ports 1 to 6<br>Ports 8 to B | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ V to}$<br>$V_{CC} - 0.5 \text{ V}$ | | | RESO | = | _ | _ | 10.0 | μA | $V_{in} = 0 V$ | | Input pull-up<br>MOS current | Ports 2, 4,<br>and 5 | -I <sub>p</sub> | 10 | _ | 300 | μΑ | V <sub>in</sub> = 0 V | | Input capacitance | NMI | C <sub>in</sub> | _ | _ | 50 | pF | V <sub>in</sub> = 0 V | | | All input pins except NMI | _ | _ | _ | 15 | pF | $f = f_{min}$ $T_a = 25$ °C | | Current dissipation*2 | Normal operation | I <sub>CC</sub> *3 | _ | 37<br>(3.3 V) | 58 | mA | f = 25 MHz | | | Sleep mode | | _ | 29<br>(3.3 V) | 47 | mA | f = 25 MHz | | | Module standby mode | - | _ | 21<br>(3.3 V) | 37 | mA | f = 25 MHz | | | Standby mode | - | _ | 1.0 | 10.0 | μΑ | T <sub>a</sub> ≤ 50°C | | | | | _ | _ | 20.0 | μA | 50°C < T <sub>a</sub> | | Analog power supply current | | Al <sub>CC</sub> | _ | 0.6 | 1.5 | mA | $AV_{CC} = 3.0 \text{ V}$ | | | During A/D<br>and D/A<br>conversion | _ | _ | 0.6 | 1.5 | mA | $AV_{CC} = 3.0 V$ | | | Idle | = | _ | 0.01 | 5.0 | μA | DASTE = 0 | | Reference<br>current | During A/D conversion | Alcc | _ | 0.45 | 0.8 | mA | V <sub>REF</sub> = 3.0 V | | | During A/D<br>and D/A<br>conversion | _ | _ | 2.0 | 3.0 | mA | V <sub>REF</sub> = 3.0 V | | | Idle | _ | _ | 0.01 | 5.0 | μΑ | DASTE = 0 | | RAM standby voltage | | V <sub>RAM</sub> | 2.0 | _ | _ | V | | Notes: 1. Do not open the pin connections of the $AV_{CC}$ , $V_{REF}$ and $AV_{SS}$ pins while the A/D converter is not in use. Connect the $\text{AV}_{\text{CC}}$ and $\text{V}_{\text{REF}}$ pins to the $\text{V}_{\text{CC}}$ and connect the $\text{AV}_{\text{SS}}$ pin to the $\text{V}_{\text{SS}},$ respectively. 2. Given current consumption values are when all the output pins are made to unloaded state and, furthermore, when the on-chip pull-up MOS is turned off under conditions that $V_{IH}$ min = $V_{CC} - 0.5$ V and $V_{IL}$ max = 0.5 V. Also, the aforesaid current consumption values are when $V_{IH}$ min = $V_{CC} \times 0.9$ and $V_{IL}$ max = 0.3 V under the condition of $V_{RAM} \le V_{CC} < 3.0$ V. 3. $I_{CC}$ max. (under normal operations) = 3.0 (mA) + 0.61 (mA/(MHz × V)) × $V_{CC}$ × f $I_{CC}$ max. (when using the sleeve) = 3.0 (mA) + 0.49 (mA/(MHz × V)) × $V_{CC}$ x f $I_{CC}$ max. (when the sleeve + module are standing by) = 3.0 (mA) + 0.38 (mA/(MHz × V)) × $V_{CC}$ × f Also, the typ. values for current dissipation are reference values. ### **Table 21.3 Permissible Output Currents** Conditions: $$V_{CC} = 3.0 \text{ V}$$ to $3.6 \text{ V}$ , $AV_{CC} = 3.0 \text{ V}$ to $3.6 \text{ V}$ , $V_{REF} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------|-------------------|-----|-----|-----|------| | Permissible output | Ports 1, 2, and 5 | I <sub>OL</sub> | _ | _ | 10 | mA | | low current (per pin) | Other output pins | <del></del> | _ | _ | 2.0 | mA | | Permissible output low current (total) | Total of 20 pins in Ports 1, 2, and 5 | $\Sigma I_{OL}$ | _ | _ | 80 | mA | | | Total of all output pins, including the above | | _ | _ | 120 | mA | | Permissible output high current (per pin) | All output pins | -I <sub>OH</sub> | _ | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | –ΣI <sub>OH</sub> | _ | _ | 40 | mA | Notes: 1. To protect chip reliability, do not exceed the output current values in table 21.3. 2. When directly driving a darlington pair or LED, always insert a current-limiting resistor in the output line, as shown in figures 21.1 and 21.2. Figure 21.1 Darlington Pair Drive Circuit (Example) Figure 21.2 Sample LED Circuit #### 21.1.3 **AC Characteristics** Clock timing parameters are listed in table 21.4, control signal timing parameters in table 21.5, and bus timing parameters in table 21.6. Timing parameters of the on-chip supporting modules are listed in table 21.7. ### **Table 21.4 Clock Timing** Conditions: $V_{CC} = 3.0$ to 3.6 V, $AV_{CC} = 3.0$ to 3.6 V, $V_{REF} = 3.0$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |----------------------------------------------------|-------------------|-----|-----|------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 40 | 500 | ns | Figure 21.11 | | Clock pulse low width | t <sub>CL</sub> | 10 | _ | ns | _ | | Clock pulse high width | t <sub>CH</sub> | 10 | _ | ns | <del>_</del> | | Clock rise time | t <sub>Cr</sub> | _ | 10 | ns | _ | | Clock fall time | t <sub>Cf</sub> | _ | 10 | ns | _ | | Clock oscillator settling time at reset | t <sub>OSC1</sub> | 20 | _ | ms | Figure 21.7 | | Clock oscillator settling time in software standby | t <sub>OSC2</sub> | 7 | _ | ms | Figure 20.1 | ## **Table 21.5 Control Signal Timing** Conditions: $V_{CC} = 3.0$ to 3.6 V, $AV_{CC} = 3.0$ to 3.6 V, $V_{REF} = 3.0$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0$ V, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |---------------------------------------------------------------|--------------------|-----|-----|------------------|------------------------| | RES setup time | t <sub>RESS</sub> | 150 | _ | ns | Figure 21.8 | | RES pulse width | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | <del>_</del> | | Mode programming setup time | t <sub>MDS</sub> | 200 | _ | ns | <del>_</del> | | RESO output delay time | t <sub>RESD</sub> | _ | 50 | ns | Figure 21.9 | | RESO output pulse width | t <sub>RESOW</sub> | 132 | _ | t <sub>cyc</sub> | <del>_</del> | | NMI, IRQ setup time | t <sub>NMIS</sub> | 150 | _ | ns | Figure 21.10 | | NMI, IRQ hold time | t <sub>NMIH</sub> | 10 | _ | ns | _ | | NMI, IRQ pulse width (in recovery from software standby mode) | t <sub>NMIW</sub> | 200 | _ | ns | _ | ### Table 21.6 Bus Timing $\begin{array}{ll} \mbox{Conditions:} & \mbox{$V_{CC}=3.0$ to $3.6$ V, $AV_{CC}=3.0$ to $3.6$ V, $V_{REF}=3.0$ to $AV_{CC}$, $V_{SS}=AV_{SS}=0$ V, $T_a=-20^{\circ}$C to $+75^{\circ}$C (regular specifications), $T_a=-40^{\circ}$C to $+85^{\circ}$C (wide-range of the conditions), $T_{CC}=3.0$ to $4.00$ C. C. $T_{CC}=3.0$ C. $T_{CC}=3.0$ C. $T_{CC}=3.00$ C. $T_{CC}=3.0$ $T_{CC}=3.00$ C. $T_{CC}=3.0$ C. $T_{CC}=3.0$ C. $T_{CC}=3.00$ C. $T_{CC}=3.0$ C. $T_{CC}=$ specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |------------------------------|--------------------|---------------------------|---------------------------|------|------------------------| | Address delay time | t <sub>AD</sub> | _ | 25 | ns | Figure 21.11, | | Address hold time | t <sub>AH</sub> | 0.5 t <sub>cyc</sub> – 20 | _ | ns | figure 21.12 | | Read strobe delay time | t <sub>RSD</sub> | _ | 25 | ns | <del>_</del> | | Address strobe delay time | t <sub>ASD</sub> | _ | 25 | ns | <del>_</del> | | Write strobe delay time | t <sub>WSD</sub> | _ | 25 | ns | | | Strobe delay time | t <sub>SD</sub> | _ | 25 | ns | | | Write strobe pulse width 1 | t <sub>WSW1</sub> | 1.0 t <sub>cyc</sub> – 25 | _ | ns | | | Write strobe pulse width 2 | t <sub>WSW2</sub> | 1.5 t <sub>cyc</sub> – 25 | _ | ns | | | Address setup time 1 | t <sub>AS1</sub> | $0.5 t_{cyc} - 20$ | _ | ns | <del></del> | | Address setup time 2 | t <sub>AS2</sub> | 1.0 t <sub>cyc</sub> – 20 | _ | ns | <del></del> | | Read data setup time | t <sub>RDS</sub> | 25 | _ | ns | <del>_</del> | | Read data hold time | t <sub>RDH</sub> | 0 | _ | ns | <del></del> | | Write data delay time | t <sub>WDD</sub> | _ | 35 | ns | | | Write data setup time 1 | t <sub>WDS1</sub> | 1.0 t <sub>cyc</sub> - 30 | _ | ns | | | Write data setup time 2 | t <sub>WDS2</sub> | $2.0 t_{cyc} - 30$ | _ | ns | <del>_</del> | | Write data hold time | t <sub>WDH</sub> | 0.5 t <sub>cyc</sub> - 15 | _ | ns | <del>_</del> | | Read data access time 1 | t <sub>ACC1</sub> | _ | 2.0 t <sub>cyc</sub> - 45 | ns | <del></del> | | Read data access time 2 | t <sub>ACC2</sub> | _ | 3.0 t <sub>cyc</sub> - 45 | ns | <del></del> | | Read data access time 3 | t <sub>ACC3</sub> | _ | 1.5 t <sub>cyc</sub> – 45 | ns | <del></del> | | Read data access time 4 | t <sub>ACC4</sub> | _ | 2.5 t <sub>cyc</sub> - 45 | ns | | | Precharge time 1 | t <sub>PCH1</sub> | 1.0 t <sub>cyc</sub> – 20 | _ | ns | <del></del> | | Precharge time 2 | t <sub>PCH2</sub> | 0.5 t <sub>cyc</sub> – 20 | _ | ns | <del></del> | | Wait setup time | t <sub>WTS</sub> | 25 | _ | ns | Figure 21.13 | | Wait hold time | t <sub>WTH</sub> | 5 | _ | ns | <del></del> | | Bus request setup time | t <sub>BRQS</sub> | 25 | _ | ns | Figure 21.14 | | Bus acknowledge delay time 1 | t <sub>BACD1</sub> | _ | 30 | ns | <u> </u> | | Bus acknowledge delay time 2 | t <sub>BACD2</sub> | _ | 30 | ns | <u> </u> | | Bus-floating time | t <sub>BZD</sub> | _ | 30 | ns | _ | Note: In order to secure the address hold time relative to the rise of the $\overline{\text{RD}}$ strobe, address update mode 2 should be used. For details see section 6.3.5, Address Output Method. ## **Table 21.7 Timing of On-Chip Supporting Modules** Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ $T_a = -20$ °C to +75 °C (regular specifications), $T_a = -40$ °C to +85 °C (wide-range specifications) | Module | Item | | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |--------------|------------------------------|---------------------------------------|--------------------|-----|-----|-------------------|------------------------| | Ports and | Output data de | Output data delay time | | _ | 50 | ns | Figure 21.15 | | TPC | Input data setu | t <sub>PRS</sub> | 50 | _ | ns | _ | | | | Input data hold time | | t <sub>PRH</sub> | 50 | _ | ns | _ | | 16-bit timer | Timer output de | elay time | t <sub>TOCD</sub> | _ | 50 | ns | Figure 21.16 | | | Timer input set | up time | t <sub>TICS</sub> | 50 | _ | ns | _ | | | Timer clock inp | ut setup time | t <sub>TCKS</sub> | 50 | _ | ns | Figure 21.17 | | | Timer clock | Single edge | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | pulse width | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | <del>-</del> - | | 8-bit timer | Timer output de | elay time | t <sub>TOCD</sub> | _ | 50 | ns | Figure 21.16 | | | Timer input set | | t <sub>TICS</sub> | 50 | _ | ns | _ | | | Timer clock input setup to | | t <sub>TCKS</sub> | 50 | _ | ns | Figure 21.17 | | | Timer clock | Single edge | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | <del>-</del> - | | | pulse width | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 21.18 | | | cycle | Synchronous | = | 6 | _ | t <sub>cyc</sub> | _ | | | Input clock rise | time | t <sub>SCKr</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | Input clock fall | time | t <sub>SCKf</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | Input clock puls | se width | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | _ | | | Transmit data of | delay time | $t_{TXD}$ | _ | 100 | ns | Figure 21.19 | | | Receive data s (synchronous) | Receive data setup time (synchronous) | | 100 | _ | ns | _ | | | Receive data | Clock input | t <sub>RXH</sub> | 100 | _ | ns | _ | | | hold time<br>(synchronous) | Clock output | _ | 0 | _ | ns | = | Figure 21.3 Output Load Circuit #### 21.1.4 A/D Conversion Characteristics Table 21.8 lists the A/D conversion characteristics. #### Table 21.8 A/D Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ fmax = 25 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | | | Min | Тур | Max | Unit | |------------------|-----------------------|-------------------------------|-----|------|------|------| | Conversion time: | Resolution | | 10 | 10 | 10 | bits | | 134 states | Conversion time (sing | Conversion time (single mode) | | | _ | μs | | | Analog input capacita | ance | _ | _ | 20 | pF | | | Permissible signal- | φ ≤ 13 MHz | _ | _ | 10 | kΩ | | | source impedance | φ > 13 MHz | _ | _ | 5 | kΩ | | | Nonlinearity error | _ | _ | ±3.5 | LSB | | | | Offset error | _ | _ | ±3.5 | LSB | | | | Full-scale error | _ | _ | ±3.5 | LSB | | | | Quantization error | _ | _ | ±0.5 | LSB | | | | Absolute accuracy | | _ | _ | ±4.0 | LSB | | Conversion time: | Resolution | | 10 | 10 | 10 | bits | | 70 states | Conversion time (sing | 5.36 | _ | _ | μs | | | | Analog input capacita | Analog input capacitance | | | 20 | pF | | | Permissible signal- | φ ≤ 13 MHz | _ | _ | 5 | kΩ | | | source impedance | φ > 13 MHz | _ | _ | 3 | kΩ | | | Nonlinearity error | | _ | _ | ±7.5 | LSB | | | Offset error | | _ | _ | ±7.5 | LSB | | Full-scale error | | | _ | _ | ±7.5 | LSB | | | Quantization error | | _ | _ | ±0.5 | LSB | | | Absolute accuracy | | _ | _ | ±4.0 | LSB | #### 21.1.5 D/A Conversion Characteristics Table 21.9 lists the D/A conversion characteristics. #### Table 21.9 D/A Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ fmax = 25 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | Min | Тур | Max | Unit | <b>Test Conditions</b> | |----------------------------------|-----|------|------|------|------------------------| | Resolution | 8 | 8 | 8 | bits | | | Conversion time (centering time) | _ | _ | 10 | μs | 20 pF capacitive load | | Absolute accuracy | | ±2.0 | ±3.0 | LSB | 2 MΩ resistive load | | | _ | _ | ±2.0 | LSB | 4 MΩ resistive load | # 21.2 Electrical Characteristics of H8/3024F-ZTAT Version and H8/3026F-ZTAT Version ## 21.2.1 Absolute Maximum Ratings Table 21.10 lists the absolute maximum ratings. **Table 21.10 Absolute Maximum Ratings** | Item | Symbol | Value | Unit | |-----------------------------------|------------------|---------------------------------------|------| | Power supply voltage | V <sub>CC</sub> | -0.3 to +4.6 | V | | Input voltage (except for port 7) | V <sub>in</sub> | -0.3 to V <sub>CC</sub> +0.3 | V | | Input voltage (port 7) | V <sub>in</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Reference voltage | $V_{REF}$ | -0.3 to AV <sub>CC</sub> +0.3 | V | | Analog power supply voltage | AV <sub>CC</sub> | -0.3 to +4.6 | V | | Analog input voltage | V <sub>AN</sub> | -0.3 to AV <sub>CC</sub> +0.3 | V | | Operating temperature | T <sub>opr</sub> | Regular specifications: -20 to +75 | °C | | | | Wide-range specifications: -40 to +85 | °C | | Storage temperature | T <sub>stg</sub> | -55 to +125 | °C | Caution: Permanent damage to the chip may result if absolute maximum ratings are exceeded. #### 21.2.2 DC Characteristics ### **Table 21.11 DC Characteristics** Conditions: $V_{CC} = 3.0$ to 3.6 V, $AV_{CC} = 3.0$ to 3.6 V, $V_{REF} = 3.0$ V to $AV_{CC}^{*1}$ , $V_{SS} = AV_{SS} = 0 \ V^{*1}$ , $T_a = -20^{\circ} C$ to $+75^{\circ} C$ (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |--------------------|----------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|-----|----------------------------|------|-------------------------------------------------------------------| | Schmitt trigger | | V <sub>T</sub> | $V_{\text{CC}} \times 0.2$ | _ | _ | V | | | input voltages | P8 <sub>0</sub> to P8 <sub>2</sub> | $V_T^+$ | _ | _ | $V_{\text{CC}} \times 0.7$ | V | _ | | | | $\overline{{V_T}^+ - {V_T}^-}$ | $V_{CC} \times 0.05$ | _ | _ | V | _ | | Input high voltage | RES, STBY,<br>NMI, MD <sub>2</sub> to<br>MD <sub>0</sub> | V <sub>IH</sub> | V <sub>CC</sub> × 0.9 | _ | V <sub>CC</sub> + 0.3 | V | _ | | | EXTAL | _ | $V_{CC} \times 0.7$ | _ | $V_{CC} + 0.3$ | V | = | | | Port 7 | - | $V_{CC} \times 0.7$ | _ | AV <sub>CC</sub> + 0.3 | V | _ | | | Ports 1 to 6<br>P8 <sub>3</sub> , P8 <sub>4</sub> , P9 <sub>0</sub> to<br>P9 <sub>5</sub> , port B | _ | V <sub>CC</sub> × 0.7 | _ | V <sub>CC</sub> + 0.3 | V | _ | | Input low voltage | RES, STBY, MD <sub>2</sub> to MD <sub>0</sub> | V <sub>IL</sub> | -0.3 | _ | $V_{CC} \times 0.1$ | V | | | | NMI, EXTAL, | - | -0.3 | _ | $V_{\text{CC}} \times 0.2$ | V | V <sub>CC</sub> < 4.0 V | | | ports 1 to 7<br>P8 <sub>3</sub> , P8 <sub>4</sub> , P9 <sub>0</sub> to<br>P9 <sub>5</sub> , port B | | | | 0.8 | V | V <sub>CC</sub> = 4.0 to<br>5.5 V | | Output high | All output pins | V <sub>OH</sub> | $V_{CC} - 0.5$ | _ | _ | V | $I_{OH} = -200 \ \mu A$ | | voltage | (except RESO) | | V <sub>CC</sub> – 1.0 | _ | _ | V | $I_{OH} = -1 \text{ mA}$ | | Output low voltage | All output pins (except RESO) | $V_{OL}$ | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | | Ports 1, 2, and 5 | = | _ | _ | 1.0 | V | $I_{OL} = 5 \text{ mA}$<br>(V <sub>CC</sub> < 4.0 V) | | | | | | | | | $I_{OL} = 10 \text{ mA}$<br>( $V_{CC} = 4.0 \text{ to}$<br>5.5 V) | | | RESO | = | _ | _ | 0.4 | V | I <sub>OL</sub> = 1.6 mA | | Item | | Symbol | Min | Тур | Max | Unit | <b>Test Conditions</b> | |------------------------------|----------------------------------------------------------|------------------|-----|---------------|------|------|----------------------------------------------------------| | Input leakage current | STBY, RES,<br>NMI, MD <sub>2</sub> to<br>MD <sub>0</sub> | I <sub>in</sub> | _ | _ | 1.0 | μА | $V_{in} = 0.5 \text{ V to}$<br>$V_{CC} - 0.5 \text{ V}$ | | | Port 7 | _ | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ V to}$<br>$AV_{CC} - 0.5 \text{ V}$ | | Three-state leakage | Ports 1 to 6<br>Ports 8 to B | I <sub>TSI</sub> | _ | _ | 1.0 | μΑ | $V_{in} = 0.5 \text{ V to}$<br>$V_{CC} - 0.5 \text{ V}$ | | current | RESO | - | _ | _ | 10.0 | μA | $V_{in} = 0 V$ | | Input pull-up<br>MOS current | Ports 2, 4,<br>and 5 | -I <sub>p</sub> | 10 | _ | 300 | μA | $V_{in} = 0 V$ | | Input | NMI | C <sub>in</sub> | _ | _ | 50 | pF | $V_{in} = 0 V$ | | capacitance | All input pins except NMI | _ | _ | _ | 15 | pF | $T_{a} = f_{min}$ $T_{a} = 25$ °C | | Current dissipation*2 | Normal operation | Icc*3 | _ | 37<br>(3.3 V) | 58 | mA | f = 25 MHz | | | Sleep mode | - | _ | 29<br>(3.3 V) | 47 | mA | f = 25 MHz | | | Module standby mode | _ | _ | 21<br>(3.3 V) | 37 | mA | f = 25 MHz | | | Standby mode | = | _ | 1.0 | 10.0 | μA | $T_a \le 50^{\circ}C$ | | | | | _ | _ | 20.0 | μA | 50°C < T <sub>a</sub> | | Analog power supply current | During A/D conversion | Al <sub>CC</sub> | _ | 0.6 | 1.5 | mA | $AV_{CC} = 3.0 \text{ V}$ | | | During A/D<br>and D/A<br>conversion | _ | _ | 0.6 | 1.5 | mA | AV <sub>CC</sub> = 3.0 V | | | Idle | - | _ | 0.01 | 5.0 | μΑ | DASTE = 0 | | Reference current | During A/D conversion | Alcc | _ | 0.45 | 0.8 | mA | $V_{REF} = 3.0 \text{ V}$ | | | During A/D<br>and D/A<br>conversion | _ | _ | 2.0 | 3.0 | mA | V <sub>REF</sub> = 3.0 V | | | Idle | = | _ | 0.01 | 5.0 | μA | DASTE = 0 | | RAM standby \ | oltage | $V_{RAM}$ | 2.0 | _ | _ | V | | Notes: 1. Do not open the pin connections of the AV<sub>CC</sub>, V<sub>REF</sub> and AV<sub>SS</sub> pins while the A/D converter is not in use. Connect the $AV_{CC}$ and $V_{REF}$ pins to the $V_{CC}$ and connect the $AV_{SS}$ pin to the $V_{SS}$ , respectively. - 2. Given current consumption values are when all the output pins are made to unloaded state and, furthermore, when the on-chip pull-up MOS is turned off under conditions that $V_{IH}$ min = $V_{CC} 0.5$ V and $V_{IL}$ max = 0.5 V. - Also, the aforesaid current consumption values are when $V_{IH}$ min = $V_{CC} \times 0.9$ and $V_{IL}$ max = 0.3 V under the condition of $V_{RAM} \le V_{CC} < 3.0$ V. - 3. $I_{CC}$ max. (under normal operations) = 3.0 (mA) + 0.61 (mA/(MHz × V)) × $V_{CC}$ × f $I_{CC}$ max. (when using the sleeve) = 3.0 (mA) + 0.49 (mA/(MHz × V)) × $V_{CC}$ × f $I_{CC}$ max. (when the sleeve + module are standing by) = 3.0 (mA) + 0.38 (mA/(MHz × V)) × $V_{CC}$ × f Also, the typ, values for current dissipation are reference values. #### **Table 21.12 Permissible Output Currents** Conditions: $V_{CC} = 3.0 \text{ V}$ to 3.6 V, $AV_{CC} = 3.0 \text{ V}$ to 3.6 V, $V_{REF} = 3.0 \text{ V}$ to $AV_{CC}$ , $V_{SS} = AV_{SS} = 0 \text{ V}$ , $T_a = -20^{\circ}\text{C}$ to $+75^{\circ}\text{C}$ (regular specifications), $T_a = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ (wide-range specifications) | Item | | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------|-------------------|-----|-----|-----|------| | Permissible output | Ports 1, 2, and 5 | I <sub>OL</sub> | _ | _ | 10 | mA | | low current (per pin) | Other output pins | <del></del> | _ | _ | 2.0 | mA | | Permissible output low current (total) | Total of 20 pins in<br>Ports 1, 2, and 5 | $\Sigma I_{OL}$ | _ | _ | 80 | mA | | | Total of all output pins, including the above | | _ | _ | 120 | mA | | Permissible output high current (per pin) | All output pins | -I <sub>OH</sub> | _ | _ | 2.0 | mA | | Permissible output high current (total) | Total of all output pins | –ΣI <sub>OH</sub> | _ | _ | 40 | mA | Notes: 1. To protect chip reliability, do not exceed the output current values in table 21.12. 2. When directly driving a darlington pair or LED, always insert a current-limiting resistor in the output line, as shown in figures 21.4 and 21.5. Figure 21.4 Darlington Pair Drive Circuit (Example) Figure 21.5 Sample LED Circuit #### 21.2.3 AC Characteristics Clock timing parameters are listed in table 21.13, control signal timing parameters in table 21.14, and bus timing parameters in table 21.15. Timing parameters of the on-chip supporting modules are listed in table 21.16. ### **Table 21.13 Clock Timing** Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |----------------------------------------------------|-------------------|-----|-----|------|------------------------| | Clock cycle time | t <sub>cyc</sub> | 40 | 500 | ns | Figure 21.11 | | Clock pulse low width | t <sub>CL</sub> | 10 | _ | ns | | | Clock pulse high width | t <sub>CH</sub> | 10 | _ | ns | | | Clock rise time | t <sub>Cr</sub> | _ | 10 | ns | | | Clock fall time | t <sub>Cf</sub> | _ | 10 | ns | | | Clock oscillator settling time at reset | t <sub>OSC1</sub> | 20 | _ | ms | Figure 21.7 | | Clock oscillator settling time in software standby | t <sub>OSC2</sub> | 7 | _ | ms | Figure 20.1 | ## **Table 21.14 Control Signal Timing** Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Symbol | Min | Max | Unit | Test Conditions | |---------------------------------------------------------------|--------------------|-----|-----|------------------|-----------------| | RES setup time | t <sub>RESS</sub> | 150 | _ | ns | Figure 21.8 | | RES pulse width | t <sub>RESW</sub> | 20 | _ | t <sub>cyc</sub> | <u> </u> | | Mode programming setup time | t <sub>MDS</sub> | 200 | _ | ns | | | RESO output delay time | t <sub>RESD</sub> | _ | 50 | ns | Figure 21.9 | | RESO output pulse width | t <sub>RESOW</sub> | 132 | _ | t <sub>cyc</sub> | | | NMI, IRQ setup time | t <sub>NMIS</sub> | 150 | _ | ns | Figure 21.10 | | NMI, IRQ hold time | t <sub>NMIH</sub> | 10 | _ | ns | <u> </u> | | NMI, IRQ pulse width (in recovery from software standby mode) | t <sub>NMIW</sub> | 200 | _ | ns | _ | ### Table 21.15 Bus Timing $\label{eq:Conditions:VCC} Conditions: \quad V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ V_{REF} = 3.0 \text{ to } AV_{CC}, \ V_{SS} = AV_{SS} = 0 \text{ V}, \\ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, \ AV_{CC} = 3.0 \text{$ $T_a = -20$ °C to +75 °C (regular specifications), $T_a = -40$ °C to +85 °C (wide-range specifications) | Item | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |------------------------------|--------------------|---------------------------|--------------------------|------|------------------------| | Address delay time | t <sub>AD</sub> | _ | 25 | ns | Figure 21.11, | | Address hold time | t <sub>AH</sub> | 0.5 t <sub>cyc</sub> – 20 | _ | ns | figure 21.12 | | Read strobe delay time | t <sub>RSD</sub> | _ | 25 | ns | _ | | Address strobe delay time | t <sub>ASD</sub> | _ | 25 | ns | | | Write strobe delay time | t <sub>WSD</sub> | _ | 25 | ns | _ | | Strobe delay time | t <sub>SD</sub> | _ | 25 | ns | _ | | Write strobe pulse width 1 | t <sub>WSW1</sub> | $1.0\ t_{\text{cyc}}-25$ | _ | ns | _ | | Write strobe pulse width 2 | $t_{\text{WSW2}}$ | $1.5\ t_{\text{cyc}}-25$ | _ | ns | | | Address setup time 1 | t <sub>AS1</sub> | $0.5\ t_{\text{cyc}}-20$ | _ | ns | _ | | Address setup time 2 | t <sub>AS2</sub> | $1.0 \ t_{cyc} - 20$ | _ | ns | _ | | Read data setup time | t <sub>RDS</sub> | 40 | _ | ns | _ | | Read data hold time | $t_{RDH}$ | 0 | _ | ns | _ | | Write data delay time | $t_{WDD}$ | _ | 35 | ns | _ | | Write data setup time 1 | t <sub>WDS1</sub> | $1.0\ t_{\text{cyc}}-30$ | _ | ns | _ | | Write data setup time 2 | t <sub>WDS2</sub> | $2.0\ t_{\text{cyc}}-30$ | _ | ns | _ | | Write data hold time | $t_{WDH}$ | $0.5\ t_{\text{cyc}}-15$ | _ | ns | _ | | Read data access time 1 | t <sub>ACC1</sub> | _ | $2.0\ t_{cyc}-45$ | ns | _ | | Read data access time 2 | t <sub>ACC2</sub> | _ | $3.0\ t_{cyc}-45$ | ns | _ | | Read data access time 3 | t <sub>ACC3</sub> | _ | $1.5 t_{cyc} - 45$ | ns | _ | | Read data access time 4 | t <sub>ACC4</sub> | _ | $2.5\ t_{\text{cyc}}-45$ | ns | | | Precharge time 1 | t <sub>PCH1</sub> | $1.0\ t_{\text{cyc}}-20$ | _ | ns | | | Precharge time 2 | t <sub>PCH2</sub> | $0.5\ t_{cyc}-20$ | _ | ns | _ | | Wait setup time | t <sub>WTS</sub> | 25 | _ | ns | Figure 21.13 | | Wait hold time | $t_{WTH}$ | 5 | _ | ns | | | Bus request setup time | $t_{BRQS}$ | 25 | _ | ns | Figure 21.14 | | Bus acknowledge delay time 1 | t <sub>BACD1</sub> | _ | 30 | ns | _ | | Bus acknowledge delay time 2 | t <sub>BACD2</sub> | _ | 30 | ns | _ | | Bus-floating time | t <sub>BZD</sub> | _ | 30 | ns | | Note: In order to secure the address hold time relative to the rise of the $\overline{\text{RD}}$ strobe, address update mode 2 should be used. For details see section 6.3.5, Address Output Method. ## **Table 21.16 Timing of On-Chip Supporting Modules** Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Module | Item | | Symbol | Min | Max | Unit | <b>Test Conditions</b> | |--------------|------------------------------|---------------|--------------------|-----|-----|-------------------|------------------------| | Ports and | Output data de | lay time | t <sub>PWD</sub> | _ | 50 | ns | Figure 21.15 | | TPC | Input data setu | p time | t <sub>PRS</sub> | 50 | _ | ns | _ | | | Input data hold | time | t <sub>PRH</sub> | 50 | _ | ns | _ | | 16-bit timer | Timer output de | elay time | t <sub>TOCD</sub> | _ | 50 | ns | Figure 21.16 | | | Timer input set | up time | t <sub>TICS</sub> | 50 | _ | ns | _ | | | Timer clock inp | ut setup time | t <sub>TCKS</sub> | 50 | _ | ns | Figure 21.17 | | | Timer clock | Single edge | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | pulse width | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | 8-bit timer | Timer output de | elay time | t <sub>TOCD</sub> | _ | 50 | ns | Figure 21.16 | | | Timer input set | up time | t <sub>TICS</sub> | 50 | _ | ns | _ | | | Timer clock inp | ut setup time | t <sub>TCKS</sub> | 50 | _ | ns | Figure 21.17 | | | Timer clock | Single edge | t <sub>TCKWH</sub> | 1.5 | _ | t <sub>cyc</sub> | <del>-</del> - | | | pulse width | Both edges | t <sub>TCKWL</sub> | 2.5 | _ | t <sub>cyc</sub> | _ | | SCI | Input clock | Asynchronous | t <sub>Scyc</sub> | 4 | _ | t <sub>cyc</sub> | Figure 21.18 | | | cycle | Synchronous | = | 6 | _ | t <sub>cyc</sub> | _ | | | Input clock rise | time | t <sub>SCKr</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | Input clock fall | time | t <sub>SCKf</sub> | 1.5 | _ | t <sub>cyc</sub> | _ | | | Input clock puls | se width | t <sub>SCKW</sub> | 0.4 | 0.6 | t <sub>Scyc</sub> | _ | | | Transmit data o | delay time | t <sub>TXD</sub> | _ | 100 | ns | Figure 21.19 | | | Receive data s (synchronous) | etup time | t <sub>RXS</sub> | 100 | _ | ns | _ | | | Receive data | Clock input | t <sub>RXH</sub> | 100 | _ | ns | _ | | | hold time<br>(synchronous) | Clock output | _ | 0 | _ | ns | = | Figure 21.6 Output Load Circuit #### 21.2.4 A/D Conversion Characteristics Table 21.17 lists the A/D conversion characteristics. Table 21.17 A/D Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ fmax = 25 MHz, $T_a = -20$ °C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | | | Min | Тур | Max | Unit | |------------------|-----------------------|------------|------|-----|------|------| | Conversion time: | Resolution | | 10 | 10 | 10 | bits | | 134 states | Conversion time (sing | gle mode) | 5.36 | _ | _ | μs | | | Analog input capacita | ance | _ | _ | 20 | pF | | | Permissible signal- | φ ≤ 13 MHz | _ | _ | 10 | kΩ | | | source impedance | φ > 13 MHz | _ | _ | 5 | kΩ | | | Nonlinearity error | | _ | _ | ±3.5 | LSB | | | Offset error | | _ | _ | ±3.5 | LSB | | | Full-scale error | | _ | _ | ±3.5 | LSB | | | Quantization error | | _ | _ | ±0.5 | LSB | | | Absolute accuracy | | _ | _ | ±4.0 | LSB | | Conversion time: | Resolution | | 10 | 10 | 10 | bits | | 70 states | Conversion time (sing | gle mode) | 5.36 | _ | _ | μs | | | Analog input capacita | ance | _ | _ | 20 | pF | | | Permissible signal- | φ ≤ 13 MHz | _ | _ | 5 | kΩ | | | source impedance | φ > 13 MHz | _ | _ | 3 | kΩ | | | Nonlinearity error | | _ | _ | ±7.5 | LSB | | | Offset error | | _ | _ | ±7.5 | LSB | | | Full-scale error | | _ | _ | ±7.5 | LSB | | | Quantization error | | _ | _ | ±0.5 | LSB | | | Absolute accuracy | | _ | _ | ±4.0 | LSB | #### 21.2.5 D/A Conversion Characteristics Table 21.18 lists the D/A conversion characteristics. #### Table 21.18 D/A Conversion Characteristics Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{REF} = 3.0 \text{ to } AV_{CC}, V_{SS} = AV_{SS} = 0 \text{ V},$ fmax = 25 MHz, $T_a = -20^{\circ}$ C to +75°C (regular specifications), $T_a = -40$ °C to +85°C (wide-range specifications) | Item | Min | Тур | Max | Unit | Test Conditions | |----------------------------------|-----|------|------|------|-----------------------| | Resolution | 8 | 8 | 8 | bits | | | Conversion time (centering time) | _ | _ | 10 | μs | 20 pF capacitive load | | Absolute accuracy | _ | ±2.0 | ±3.0 | LSB | 2 MΩ resistive load | | | _ | _ | ±2.0 | LSB | 4 MΩ resistive load | ### 21.2.6 Flash Memory Characteristics Table 21.19 shows the flash memory characteristics. ## **Table 21.19 Flash Memory Characteristics** Conditions: $V_{CC} = 3.0 \text{ to } 3.6 \text{ V}, AV_{CC} = 3.0 \text{ to } 3.6 \text{ V}, V_{SS} = AV_{SS} = 0 \text{ V},$ $T_a = 0$ °C to +75°C (operating temperature range for programming/erasing) | Item | | Symbol | Min | Тур | Max | Unit | Notes | |----------------|------------------------------------|--------------------|-------------------|--------|-------------------|------------------|-----------------------------------------| | Programming | | t <sub>P</sub> | _ | 10 | 200 | ms/<br>128 bytes | | | Erase time*1 * | 3 *5 | t <sub>E</sub> | _ | 100 | 1200 | ms/block | | | Reprogrammir | ng count | N <sub>WEC</sub> | 100* <sup>6</sup> | 10,000 | )* <sup>7</sup> — | Times | | | Data retention | period | $t_{DRP}$ | 10*8 | _ | _ | Years | | | Programming | Wait time after SWE bit setting*1 | t <sub>sswe</sub> | 1 | 1 | _ | μs | | | | Wait time after PSU bit setting*1 | t <sub>spsu</sub> | 50 | 50 | _ | μs | | | | Wait time after P bit setting*1 *4 | t <sub>sp30</sub> | 28 | 30 | 32 | μs | Programming time wait | | | | t <sub>sp200</sub> | 198 | 200 | 202 | μs | Programming time wait | | | | t <sub>sp10</sub> | 8 | 10 | 12 | μs | Additional-<br>programming<br>time wait | | | Wait time after P bit clear*1 | t <sub>cp</sub> | 5 | 5 | _ | μs | | | | Wait time after PSU bit clear*1 | t <sub>cpsu</sub> | 5 | 5 | _ | μs | | | | Wait time after PV bit setting*1 | t <sub>spv</sub> | 4 | 4 | _ | μs | | | | Wait time after H'FF dummy write*1 | t <sub>spvr</sub> | 2 | 2 | _ | μs | | | | Wait time after PV bit clear*1 | t <sub>cpv</sub> | 2 | 2 | _ | μs | | | | Wait time after SWE bit clear*1 | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | | Maximum programming count*1 *4 | N | _ | _ | 1000 | Times | | | Erase | Wait time after SWE bit setting*1 | $t_{\text{sswe}}$ | 1 | 1 | _ | μs | | | | Wait time after ESU bit setting*1 | $t_{sesu}$ | 100 | 100 | _ | μs | | | | Wait time after E bit setting*1 *5 | t <sub>se</sub> | 10 | 10 | 100 | ms | Erase time<br>wait | | | Wait time after E bit clear*1 | t <sub>ce</sub> | 10 | 10 | _ | μs | | | | Wait time after ESU bit clear*1 | t <sub>cesu</sub> | 10 | 10 | _ | μs | | | | Wait time after EV bit setting*1 | t <sub>sev</sub> | 20 | 20 | _ | μs | | | | Wait time after H'FF dummy write*1 | t <sub>sevr</sub> | 2 | 2 | | μs | | | | Wait time after EV bit clear*1 | t <sub>cev</sub> | 4 | 4 | _ | μs | | | | Wait time after SWE bit clear*1 | t <sub>cswe</sub> | 100 | 100 | _ | μs | | | | Maximum erase count*1 *5 | N | 12 | _ | 120 | Times | | Notes: 1. Make each time setting in accordance with the program/program-verify flowchart or erase/erase-verify flowchart. - Programming time per 128 bytes (Shows the total period for which the P-bit in the flash memory control register (FLMCR) is set. It does not include the programming verification time.) - 3. Block erase time (Shows the total period for which the E-bit in FLMCR is set. It does not include the erase verification time.) - 4. To specify the maximum programming time (t<sub>P</sub>(max)) in the 128-byte programming flowchart, set the maximum value (1000) for the maximum programming count (N). The wait time after P bit setting should be changed as follows according to the value of the programming counter (n). Programming counter (n) = 1 to 6: $t_{sp30}$ = 30 $\mu s$ Programming counter (n) = 7 to 1000: $t_{sp200}$ = 200 $\mu s$ Programming counter (n) [in additional programming] = 1 to 6: $t_{sp10}$ = 10 $\mu s$ 5. For the maximum erase time (t<sub>E</sub>(max)), the following relationship applies between the wait time after E bit setting (t<sub>se</sub>) and the maximum erase count (N): $t_E(max) = Wait time after E bit setting (t_{se}) \times maximum erase count (N)$ To set the maximum erase time, the values of t<sub>se</sub> and N should be set so as to satisfy the above formula. Examples: When $t_{se} = 100$ [ms], N = 12 times When $t_{se} = 10$ [ms], N = 120 times - 6. Minimum number of times at which all characteristics are guaranteed after reprogramming. (Reprogramming count from 1 to minimum value is guaranteed.) - 7. Reference characteristics at 25°C. (This is an indication that reprogramming operations can normally be performed up to this figure.) - 8. Data retention characteristics when reprogramming is performed correctly within the specification values, including the minimum data retention period. ## 21.3 Operational Timing This section shows timing diagrams. ## 21.3.1 Clock Timing Clock timing is shown as follows: • Oscillator settling timing Figure 21.7 shows the oscillator settling timing. Figure 21.7 Oscillator Settling Timing #### 21.3.2 Control Signal Timing Control signal timing is shown as follows: - Reset input timing Figure 21.8 shows the reset input timing. - Reset output timing\* Figure 21.9 shows the reset output timing. - Interrupt input timing Figure 21.10 shows the interrupt input timing for NMI and $\overline{IRQ}_5$ to $\overline{IRQ}_0$ . Figure 21.8 Reset Input Timing Figure 21.9 Reset Output Timing\* Note: \* This function is used only in mask ROM models, and is not provided in flash memory models. Figure 21.10 Interrupt Input Timing ### 21.3.3 Bus Timing Bus timing is shown as follows: - Basic bus cycle: two-state access - Figure 21.11 shows the timing of the external two-state access cycle. - Basic bus cycle: three-state access - Figure 21.12 shows the timing of the external three-state access cycle. - Basic bus cycle: three-state access with one wait state Figure 21.13 shows the timing of the external three-state access cycle with one wait. - Figure 21.13 shows the timing of the external three-state access cycle with one wait state inserted. - Bus-release mode timing - Figure 21.14 shows the bus-release mode timing. Figure 21.11 Basic Bus Cycle: Two-State Access Figure 21.12 Basic Bus Cycle: Three-State Access Figure 21.13 Basic Bus Cycle: Three-State Access with One Wait State Figure 21.14 Bus-Release Mode Timing #### 21.3.4 TPC and I/O Port Timing Figure 21.15 shows the TPC and I/O port input/output timing. Figure 21.15 TPC and I/O Port Input/Output Timing ## 21.3.5 Timer Input/Output Timing 16-bit timer and 8-bit timer timing is shown below. - Timer input/output timing Figure 21.16 shows the timer input/output timing. - Timer external clock input timing Figure 21.17 shows the timer external clock input timing. Figure 21.16 Timer Input/Output Timing Figure 21.17 Timer External Clock Input Timing ### 21.3.6 SCI Input/Output Timing SCI timing is shown as follows: - SCI input clock timing Figure 21.18 shows the SCI input clock timing. - SCI input/output timing (synchronous mode) Figure 21.19 shows the SCI input/output timing in synchronous mode. Figure 21.18 SCI Input Clock Timing Figure 21.19 SCI Input/Output Timing in Synchronous Mode ## Appendix A Instruction Set ## A.1 Instruction List ## **Operand Notation** | Symbol | Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------| | Rd | General destination register | | Rs | General source register | | Rn | General register | | ERd | General destination register (address register or 32-bit register) | | ERs | General source register (address register or 32-bit register) | | ERn | General register (32-bit register) | | (EAd) | Destination operand | | (EAs) | Source operand | | PC | Program counter | | SP | Stack pointer | | CCR | Condition code register | | N | N (negative) flag in CCR | | Z | Z (zero) flag in CCR | | V | V (overflow) flag in CCR | | С | C (carry) flag in CCR | | disp | Displacement | | $\rightarrow$ | Transfer from the operand on the left to the operand on the right, or transition from the state on the left to the state on the right | | + | Addition of the operands on both sides | | _ | Subtraction of the operand on the right from the operand on the left | | × | Multiplication of the operands on both sides | | ÷ | Division of the operand on the left by the operand on the right | | ٨ | Logical AND of the operands on both sides | | V | Logical OR of the operands on both sides | | $\oplus$ | Exclusive logical OR of the operands on both sides | | 7 | NOT (logical complement) | | (), <> | Contents of operand | Note: General registers include 8-bit registers (R0H to R7H and R0L to R7L) and 16-bit registers (R0 to R7 and E0 to E7). ### **Condition Code Notation** | Symbol | Description | |--------------|----------------------------------------------------| | <b>\( \)</b> | Changed according to execution result | | * | Undetermined (no guaranteed value) | | 0 | Cleared to 0 | | 1 | Set to 1 | | _ | Not affected by execution of the instruction | | Δ | Varies depending on conditions, described in notes | ### **Table A.1 Instruction Set** ## 1. Data transfer instructions | | | | | | | ng I<br>Ler | | | | ) | | | | | | | | No<br>Stat | . of<br>es* | |---------------------------------------------|--------------|----------|------|------|-----------|-------------|-----|----------|--------|---|---------------------------------------------------------------|---|-----|----------|----------|---|---|------------|-------------| | | Operand Size | xx# | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | | | | Con | _ | | | | Normal | Advanced | | Mnemonic | В | <b>#</b> | PE - | | • | 9 | 9 | 9 | • | I | Operation | I | Н | N | <b>Z</b> | ۷ | С | | | | MOV.B.B., Rd | _ | | | | | | | | | | #xx:8 → Rd8 | = | _ | <u> </u> | | 0 | _ | 2 | | | MOV.B Rs, Rd | В | | 2 | _ | | | | | | | Rs8 → Rd8 | _ | _ | <b>1</b> | <b>↓</b> | 0 | _ | 2 | | | MOV.B @ERs, Rd<br>MOV.B @(d:16, ERs),<br>Rd | В | | | 2 | 4 | | | | | | <ul><li>@ERs → Rd8</li><li>@(d:16, ERs) → Rd8</li></ul> | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 6 | 4<br><br>6 | | MOV.B @(d:24, ERs),<br>Rd | В | | | | 8 | | | | | | @(d:24, ERs) → Rd8 | _ | _ | 1 | \$ | 0 | _ | 1 | 0 | | MOV.B @ERs+, Rd | В | | | | | 2 | | | | | @ERs → Rd8<br>ERs32+1 → ERs32 | _ | _ | \$ | \$ | 0 | _ | 6 | 3 | | MOV.B @aa:8, Rd | В | | | | | | 2 | | | | @aa:8 → Rd8 | _ | _ | 1 | \$ | 0 | _ | 4 | 1 | | MOV.B @aa:16, Rd | В | | | | | | 4 | | | | @aa:16 → Rd8 | _ | _ | 1 | <b>1</b> | 0 | _ | 6 | 3 | | MOV.B @aa:24, Rd | В | | | | | | 6 | | | | @aa:24 → Rd8 | _ | _ | 1 | \$ | 0 | _ | 8 | 3 | | MOV.B Rs, @ERd | В | | | 2 | | | | | | | Rs8 → @ERd | _ | _ | 1 | \$ | 0 | _ | 4 | 4 | | MOV.B Rs, @(d:16,<br>ERd) | В | | | | 4 | | | | | | Rs8 → @(d:16, ERd) | _ | _ | 1 | \$ | 0 | _ | ( | 6 | | MOV.B Rs, @(d:24,<br>ERd) | В | | | | 8 | | | | | | Rs8 → @(d:24, ERd) | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOV.B Rs, @-ERd | В | | | | | 2 | | | | | ERd32−1 $\rightarrow$ ERd32<br>Rs8 $\rightarrow$ @ERd | _ | _ | \$ | \$ | 0 | _ | ( | 3 | | MOV.B Rs, @aa:8 | В | | | | | | 2 | | | | Rs8 → @aa:8 | _ | _ | 1 | \$ | 0 | _ | 4 | 1 | | MOV.B Rs, @aa:16 | В | | | | | | 4 | | | | Rs8 → @aa:16 | _ | _ | 1 | 1 | 0 | _ | 6 | 3 | | MOV.B Rs, @aa:24 | В | | | | | | 6 | | | | Rs8 → @aa:24 | _ | _ | 1 | \$ | 0 | _ | 8 | 3 | | MOV.W #xx:16, Rd | W | 4 | | | | | | | | | #xx:16 → Rd16 | _ | _ | 1 | \$ | 0 | _ | | 4 | | MOV.W Rs, Rd | W | | 2 | | | | | | | | Rs16 → Rd16 | _ | _ | 1 | \$ | 0 | _ | 2 | 2 | | MOV.W @ERs, Rd | W | | | 2 | | | | | | | @ERs → Rd16 | _ | _ | 1 | 1 | 0 | _ | _ | 1 | | MOV.W @(d:16, ERs),<br>Rd | W | | | | 4 | | | | | | @(d:16, ERs) → Rd16 | _ | _ | 1 | \$ | 0 | _ | ( | <b>ò</b> | | MOV:W @(d:24, ERs),<br>Rd | W | | | | 8 | | | | | | @(d:24, ERs) → Rd16 | | _ | 1 | \$ | 0 | | 1 | 0 | | MOV.W @ERs+, Rd | W | | | | | 2 | | | | | $@$ ERs $\rightarrow$ Rd16<br>ERs32+2 $\rightarrow$ $@$ ERd32 | _ | _ | 1 | \$ | 0 | _ | ( | <b>;</b> | | MOV.W @aa:16, Rd | W | | | | | | 4 | | | | @aa:16 → Rd16 | - | - | 1 | 1 | 0 | - | 6 | 3 | | | | Addressing Mode and Instruction Length (bytes) | | | | | | | | | | | | | | | | No.<br>Stat | - | |----------------------------|--------------|------------------------------------------------|---|------|-----------|-------------|-----|----------|-----|---|------------------------------------------------------------------|---|-----|--------------|----------|-----|---|-------------|----------| | | Operand Size | × | | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @aa | | | | Con | ditio | on C | ode | e | Normal | Advanced | | Mnemonic | ŏ | XX# | R | 0 | 0 | Ġ | 0 | 0 | (9) | I | Operation | I | Н | N | z | ٧ | С | ž | Ac | | MOV.W @aa:24, Rd | W | | | | | | 6 | | | | @aa:24 → Rd16 | _ | _ | <b>1</b> | 1 | 0 | _ | 8 | 3 | | MOV.W Rs, @ERd | W | | | 2 | | | | | | | Rs16 → @ERd | _ | _ | <b>1</b> | 1 | 0 | _ | 4 | ŀ | | MOV.W Rs, @(d:16,<br>ERd) | W | | | | 4 | | | | | | Rs16 → @(d:16, ERd) | _ | _ | \$ | 1 | 0 | _ | 6 | ; | | MOV.W Rs, @(d:24, ERd) | W | | | | 8 | | | | | | Rs16 → @(d:24, ERd) | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOV.W Rs, @-ERd | W | | | | | 2 | | | | | $\begin{array}{c} ERd322 \to ERd32 \\ Rs16 \to @ERd \end{array}$ | _ | _ | <b>\$</b> | \$ | 0 | _ | 6 | ; | | MOV.W Rs, @aa:16 | W | | | | | | 4 | | | | Rs16 → @aa:16 | _ | _ | <b>\$</b> | <b>1</b> | 0 | _ | 6 | ; | | MOV.W Rs, @aa:24 | W | | | | | | 6 | | | | Rs16 → @aa:24 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 8 | 3 | | MOV.L #xx:32, Rd | L | 6 | | | | | | | | | #xx:32 → Rd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | e | ; | | MOV.L ERs, ERd | L | | 2 | | | | | | | | ERs32 → ERd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | 2 | | MOV.L @ERs, ERd | L | | | 4 | | | | | | | @ERs → ERd32 | _ | _ | <b>\$</b> | <b>1</b> | 0 | _ | 8 | 3 | | MOV.L @(d:16, ERs),<br>ERd | L | | | | 6 | | | | | | @(d:16, ERs) → ERd32 | - | _ | \$ | \$ | 0 | - | 1 | 0 | | MOV.L @(d:24, ERs),<br>ERd | L | | | | 10 | | | | | | @(d:24, ERs) → ERd32 | _ | _ | <b>1</b> | \$ | 0 | _ | 14 | | | MOV.L @ERs+, ERd | L | | | | | 4 | | | | | @ERs → ERd32<br>ERs32+4 → ERs32 | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOV.L @aa:16, ERd | L | | | | | | 6 | | | | @aa:16 → ERd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 1 | 0 | | MOV.L @aa:24, ERd | L | | | | | | 8 | | | | @aa:24 → ERd32 | _ | _ | <b>1</b> | 1 | 0 | _ | 1 | 2 | | MOV.L ERs, @ERd | L | | | 4 | | | | | | | ERs32 → @ERd | _ | _ | 1 | 1 | 0 | _ | 8 | 3 | | MOV.L ERs, @(d:16, ERd) | L | | | | 6 | | | | | | ERs32 → @(d:16, ERd) | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOV.L ERs, @(d:24, ERd) | L | | | | 10 | | | | | | ERs32 → @(d:24, ERd) | _ | _ | \$ | \$ | 0 | _ | 1 | 4 | | MOV.L ERs, @-ERd | L | | | | | 4 | | | | | ERd32–4 → ERd32<br>ERs32 → @ERd | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOV.L ERs, @aa:16 | L | | | | | | 6 | | | | ERs32 → @aa:16 | _ | _ | <b>1</b> | 1 | 0 | _ | 1 | 0 | | MOV.L ERs, @aa:24 | L | | | | | | 8 | | | | ERs32 → @aa:24 | _ | _ | <b>1</b> | 1 | 0 | _ | 1. | 2 | | POP.W Rn | W | | | | | | | | | 2 | | _ | _ | <b>\( \)</b> | 1 | 0 | _ | 6 | 6 | | POP.L ERn | L | | | | | | | | | 4 | | _ | _ | <b>\( \)</b> | <b>1</b> | 0 | _ | 1 | 0 | | | | Addressing Mode and Instruction Length (bytes) | | | | | | | | | | | | | | | | No<br>Stat | . of<br>es <sup>*1</sup> | |----------------------|------------|------------------------------------------------|---|---|----------|---|---|----------|--|---|------------------------------------------------------------|-------------------------------------|----------|----|----|---|---|------------|--------------------------| | | erand Size | # # X | | | | | | | | | | Normal | Advanced | | | | | | | | Mnemonic | o | X<br># | R | @ | <u>@</u> | @ | @ | <u>@</u> | | ı | Operation | ı | Н | N | z | ٧ | С | Ž | Ad | | PUSH.W Rn | W | | | | | | | | | 2 | $\begin{array}{c} SP2\toSP \\ Rn16\to @SP \end{array}$ | - | | | | | | | 6 | | PUSH.L ERn | L | | | | | | | | | 4 | $\begin{array}{c} SP4 \to SP \\ ERn32 \to @SP \end{array}$ | _ | _ | \$ | \$ | 0 | _ | 1 | 0 | | MOVFPE @aa:16,<br>Rd | В | | | | | | 4 | | | | Cannot be used in the H8/3024 Group | Cannot be used in the H8/3024 Group | | | | | | | | | MOVTPE Rs,<br>@aa:16 | В | | | | | | 4 | | | | Cannot be used in the H8/3024 Group | Cannot be used in the H8/3024 Group | | | | | | | | ## 2. Arithmetic instructions | | | | | ddre | | • | | | | ) | | | | | | | | No.<br>State | | |-------------------|--------------|-----|----|------|-----------|-------------|-----|----------|--------|---|----------------------|---|----------|------|------|-----|--------|--------------|----------| | Mnemonic | Operand Size | xx# | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | | Operation | | Con | diti | on C | ode | e<br>C | Normal | Advanced | | ADD.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8+#xx:8 → Rd8 | _ | <b>1</b> | 1 | 1 | 1 | 1 | 2 | | | ADD.B Rs, Rd | В | | 2 | | | | | | | | Rd8+Rs8 → Rd8 | _ | 1 | 1 | 1 | 1 | 1 | 2 | 2 | | ADD.W #xx:16, Rd | w | 4 | | | | | | | | | Rd16+#xx:16 → Rd16 | - | (1) | 1 | 1 | 1 | 1 | 4 | ŀ | | ADD.W Rs, Rd | W | | 2 | | | | | | | | Rd16+Rs16 → Rd16 | _ | (1) | 1 | 1 | 1 | 1 | 2 | ? | | ADD.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32+#xx:32 → ERd32 | - | (2) | 1 | \$ | \$ | 1 | 6 | , | | ADD.L ERs, ERd | L | | 2 | | | | | | | | ERd32+ERs32 → ERd32 | - | (2) | \$ | \$ | \$ | \$ | 2 | ? | | ADDX.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8+#xx:8 +C → Rd8 | - | \$ | 1 | (3) | 1 | 1 | 2 | 2 | | ADDX.B Rs, Rd | В | | 2 | | | | | | | | Rd8+Rs8 +C → Rd8 | _ | 1 | 1 | (3) | \$ | 1 | 2 | ? | | ADDS.L #1, ERd | L | | 2 | | | | | | | | ERd32+1 → ERd32 | _ | _ | _ | _ | _ | _ | 2 | 2 | | ADDS.L #2, ERd | L | | 2 | | | | | | | | ERd32+2 → ERd32 | _ | _ | _ | _ | _ | _ | 2 | 2 | | ADDS.L #4, ERd | L | | 2 | | | | | | | | ERd32+4 → ERd32 | | _ | _ | _ | _ | _ | 2 | ? | | INC.B Rd | В | | 2 | | | | | | | | Rd8+1 → Rd8 | _ | _ | \$ | 1 | \$ | _ | 2 | ? | | INC.W #1, Rd | W | | 2 | | | | | | | | Rd16+1 → Rd16 | _ | _ | \$ | 1 | \$ | _ | 2 | ? | | INC.W #2, Rd | W | | 2 | | | | | | | | Rd16+2 → Rd16 | - | _ | 1 | 1 | 1 | _ | 2 | ? | | | | Addressing Mode and Instruction Length (bytes) | | | | | | | | | | | | | | | | No.<br>State | | |-------------------|--------------|------------------------------------------------|---|----------|-----------|-------------|----------|----------|-----|---|--------------------------------------------------------------------------------|---|-----|----------|------|----------|----|--------------|----------------------------------------------| | | Operand Size | xx# | L | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | Фаа | | | | | | on C | | | Normal | Advanced | | Mnemonic | <u> </u> | # | ~ | <b>®</b> | 0 | (9) | <b>®</b> | (9) | 0 | I | Operation | I | Н | N | Z | ٧ | С | Ž | ď | | INC.L #1, ERd | L | | 2 | | | | | | | | ERd32+1 → ERd32 | _ | _ | 1 | 1 | 1 | _ | 2 | <u> </u> | | INC.L #2, ERd | L | | 2 | | | | | | | | ERd32+2 → ERd32 | _ | _ | 1 | 1 | 1 | _ | 2 | 2 | | DAA Rd | В | | 2 | | | | | | | | Rd8 decimal adjust → Rd8 | _ | * | \$ | 1 | * | _ | 2 | <u>!</u> | | SUB.B Rs, Rd | В | | 2 | | | | | | | | Rd8–Rs8 → Rd8 | _ | 1 | 1 | 1 | \$ | 1 | 2 | ? | | SUB.W #xx:16, Rd | W | 4 | | | | | | | | | Rd16–#xx:16 → Rd16 | _ | (1) | \$ | 1 | \$ | \$ | 4 | <b>!</b> | | SUB.W Rs, Rd | W | | 2 | | | | | | | | Rd16-Rs16 → Rd16 | _ | (1) | \$ | 1 | \$ | \$ | 2 | ? | | SUB.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32-#xx:32<br>→ ERd32 | _ | (2) | \$ | \$ | <b>1</b> | \$ | 6 | j | | SUB.L ERs, ERd | L | | 2 | | | | | | | | ERd32–ERs32<br>→ ERd32 | _ | (2) | \$ | \$ | \$ | \$ | 2 | 2 | | SUBX.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8–#xx:8–C → Rd8 | _ | 1 | 1 | (3) | 1 | 1 | 2 | <u>,</u> | | SUBX.B Rs, Rd | В | | 2 | | | | | | | | Rd8–Rs8–C → Rd8 | _ | 1 | 1 | (3) | 1 | 1 | 2 | <u>, </u> | | SUBS.L #1, ERd | L | | 2 | | | | | | | | ERd32−1 → ERd32 | _ | _ | _ | _ | _ | _ | 2 | <u>,</u> | | SUBS.L #2, ERd | L | | 2 | | | | | | | | ERd32−2 → ERd32 | _ | _ | _ | _ | _ | _ | 2 | ? | | SUBS.L #4, ERd | L | | 2 | | | | | | | | ERd32–4 → ERd32 | _ | _ | _ | _ | _ | _ | 2 | ? | | DEC.B Rd | В | | 2 | | | | | | | | Rd8−1 → Rd8 | _ | _ | <b>1</b> | 1 | 1 | _ | 2 | ? | | DEC.W #1, Rd | W | | 2 | | | | | | | | Rd16–1 → Rd16 | _ | _ | \$ | 1 | 1 | _ | 2 | ? | | DEC.W #2, Rd | W | | 2 | | | | | | | | Rd16–2 → Rd16 | _ | _ | \$ | 1 | \$ | _ | 2 | ? | | DEC.L #1, ERd | L | | 2 | | | | | | | | ERd32−1 → ERd32 | _ | _ | \$ | 1 | \$ | _ | 2 | ? | | DEC.L #2, ERd | L | | 2 | | | | | | | | ERd32−2 → ERd32 | _ | _ | \$ | \$ | \$ | _ | 2 | ? | | DAS.Rd | В | | 2 | | | | | | | | Rd8 decimal adjust → Rd8 | _ | * | \$ | 1 | * | _ | 2 | 2 | | MULXU. B Rs, Rd | В | | 2 | | | | | | | | Rd8 × Rs8 → Rd16 (unsigned multiplication) | _ | _ | _ | _ | _ | _ | 1. | 4 | | MULXU. W Rs, ERd | W | | 2 | | | | | | | | Rd16 × Rs16 → ERd32 (unsigned multiplication) | _ | _ | _ | _ | _ | _ | 2: | 2 | | MULXS. B Rs, Rd | В | | 4 | | | | | | | | Rd8 × Rs8 → Rd16 (signed multiplication) | _ | _ | <b>1</b> | \$ | _ | _ | 1 | 6 | | MULXS. W Rs, ERd | W | | 4 | | | | | | | | Rd16 × Rs16 → ERd32 (signed multiplication) | _ | _ | <b>1</b> | \$ | _ | _ | 2 | 4 | | DIVXU. B Rs, Rd | В | | 2 | | | | | | | | Rd16 ÷ Rs8 → Rd16<br>(RdH: remainder, RdL:<br>quotient)<br>(unsigned division) | _ | _ | (6) | (7) | _ | _ | 1. | 4 | | | | Addressing Mode and Instruction Length (bytes) | | | | | | | | | | | | | | | | No. of<br>States*1 | | |-------------------|--------------|------------------------------------------------|----|------|-----------|-------------|-----|----------|--------|---|---------------------------------------------------------------------------------|---|----------------|-----|-----|---|----------|--------------------|----------| | Mnemonic | Operand Size | xx# | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | ı | Operation | 1 | Condition Code | | | | | Normal | Advanced | | DIVXU. W Rs, ERd | W | | 2 | | | | | | | | ERd32 ÷ Rs16 → ERd32<br>(Ed: remainder,<br>Rd: quotient)<br>(unsigned division) | _ | _ | (6) | (7) | | _ | 22 | | | DIVXS. B Rs, Rd | В | | 4 | | | | | | | | Rd16 ÷ Rs8 → Rd16<br>(RdH: remainder,<br>RdL: quotient)<br>(signed division) | _ | _ | (8) | (7) | | _ | 16 | | | DIVXS. W Rs, ERd | W | | 4 | | | | | | | | ERd32 ÷ Rs16 → ERd32<br>(Ed: remainder,<br>Rd: quotient)<br>(signed division) | _ | | (8) | (7) | | _ | 24 | | | CMP.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8-#xx:8 | _ | 1 | 1 | 1 | 1 | 1 | 2 | | | CMP.B Rs, Rd | В | | 2 | | | | | | | | Rd8-Rs8 | _ | 1 | 1 | 1 | 1 | 1 | 2 | | | CMP.W #xx:16, Rd | W | 4 | | | | | | | | | Rd16-#xx:16 | _ | (1) | 1 | 1 | 1 | 1 | 4 | | | CMP.W Rs, Rd | W | | 2 | | | | | | | | Rd16-Rs16 | _ | (1) | 1 | 1 | 1 | 1 | 2 | | | CMP.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32-#xx:32 | _ | (2) | 1 | 1 | 1 | <b>1</b> | 6 | | | CMP.L ERs, ERd | L | | 2 | | | | | | | | ERd32-ERs32 | _ | (2) | 1 | 1 | 1 | 1 | 2 | | | NEG.B Rd | В | | 2 | | | | | | | | $0-Rd8 \rightarrow Rd8$ | _ | 1 | 1 | 1 | 1 | 1 | 2 | | | NEG.W Rd | W | | 2 | | | | | | | | 0–Rd16 → Rd16 | _ | 1 | 1 | 1 | 1 | 1 | 2 | | | NEG.L ERd | L | | 2 | | | | | | | | 0–ERd32 → ERd32 | _ | 1 | 1 | 1 | 1 | 1 | 2 | | | EXTU.W Rd | W | | 2 | | | | | | | | $0 \rightarrow$ ( <bits 15="" 8="" to=""> of Rd16)</bits> | - | _ | 0 | 1 | 0 | - | 2 | | | EXTU.L ERd | L | | 2 | | | | | | | | 0 → ( <bits 16="" 31="" to=""> of ERd32)</bits> | _ | _ | 0 | 1 | 0 | | 2 | | | EXTS.W Rd | W | | 2 | | | | | | | | ( <bit 7=""> of Rd16) → (<bits 15="" 8="" to=""> of Rd16)</bits></bit> | | _ | \$ | \$ | 0 | | 2 | | | EXTS.L ERd | L | | 2 | | | | | | | | ( <bit 15=""> of ERd32) → (<bits 16="" 31="" to=""> of ERd32)</bits></bit> | _ | _ | \$ | \$ | 0 | _ | 2 | 2 | ## 3. Logic instructions | | | | | ddre<br>ruct | | - | | | | ) | | | | | | | | No.<br>State | | |-------------------|--------------|-----|---|--------------|-----------|-------------|-----|----------|-----|---|----------------------|----------------|---|-----------|----------|--------|----------|--------------|---| | | Operand Size | × | _ | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @aa | | | Condition Code | | | | Normal | Advanced | | | | Mnemonic | ō | XX# | ~ | 0 | 0 | 0 | @ | (9) | (9) | I | Operation | ı | Н | N | Z | ٧ | С | ž | Ă | | AND.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8∧#xx:8 → Rd8 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | AND.B Rs, Rd | В | | 2 | | | | | | | | Rd8∧Rs8 → Rd8 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | AND.W #xx:16, Rd | W | 4 | | | | | | | | | Rd16∧#xx:16 → Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | | | AND.W Rs, Rd | W | | 2 | | | | | | | | Rd16∧Rs16 → Rd16 | _ | _ | <b>\$</b> | <b>1</b> | 0 | _ | 2 | | | AND.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32∧#xx:32 → ERd32 | _ | _ | <b>\$</b> | <b>1</b> | 0 | _ | 6 | | | AND.L ERs, ERd | L | | 4 | | | | | | | | ERd32∧ERs32 → ERd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | | | OR.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8∨#xx:8 → Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | | | OR.B Rs, Rd | В | | 2 | | | | | | | | Rd8∨Rs8 → Rd8 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | | | OR.W #xx:16, Rd | W | 4 | | | | | | | | | Rd16∨#xx:16 → Rd16 | _ | _ | <b>1</b> | 1 | 0 | _ | 4 | | | OR.W Rs, Rd | W | | 2 | | | | | | | | Rd16∨Rs16 → Rd16 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | OR.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32∨#xx:32 → ERd32 | _ | _ | 1 | 1 | 0 | _ | 6 | | | OR.L ERs, ERd | L | | 4 | | | | | | | | ERd32∨ERs32 → ERd32 | _ | _ | <b>1</b> | 1 | 0 | _ | 4 | | | XOR.B #xx:8, Rd | В | 2 | | | | | | | | | Rd8⊕#xx:8 → Rd8 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | XOR.B Rs, Rd | В | | 2 | | | | | | | | Rd8⊕Rs8 → Rd8 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | XOR.W #xx:16, Rd | W | 4 | | | | | | | | | Rd16⊕#xx:16 → Rd16 | _ | _ | 1 | 1 | 0 | _ | 4 | | | XOR.W Rs, Rd | W | | 2 | | | | | | | | Rd16⊕Rs16 → Rd16 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | XOR.L #xx:32, ERd | L | 6 | | | | | | | | | ERd32⊕#xx:32 → ERd32 | _ | _ | <b>1</b> | 1 | 0 | _ | 6 | | | XOR.L ERs, ERd | L | | 4 | | | | | | | | ERd32⊕ERs32 → ERd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 4 | | | NOT.B Rd | В | | 2 | | | | | | | | ¬Rd8 → Rd8 | _ | _ | <b>1</b> | 1 | 0 | _ | 2 | | | NOT.W Rd | W | | 2 | | | | | | | | ¬Rd16 → Rd16 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | | | NOT.L ERd | L | | 2 | | | | | | | | ¬Rd32 → Rd32 | _ | _ | <b>1</b> | <b>1</b> | 0 | _ | 2 | | #### 4. Shift instructions | | | | | ddre<br>ruct | | _ | | | | ) | | | | | | | | No.<br>State | - 1 | |-------------|--------------|-----|---|--------------|-----------|-------------|-----|----------|-----|---|----------------------|---|-----|-------|------|------|----|--------------|----------| | | Operand Size | ~ | | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @aa | | | | Con | ditio | on C | Code | 9 | Normal | Advanced | | Mnemonic | ŏ | XX# | ~ | (9) | (9) | <u>(a)</u> | (9) | (9) | (9) | I | Operation | I | Н | N | z | ٧ | С | ž | ¥ | | SHAL.B Rd | В | | 2 | | | | | | | | | | _ | 1 | 1 | 1 | \$ | 2 | 2 | | SHAL.W Rd | W | | 2 | | | | | | | | -0 | | - | 1 | 1 | 1 | 1 | 2 | 2 | | SHAL.L ERd | L | | 2 | | | | | | | | MSB LSB | _ | _ | 1 | 1 | 1 | 1 | 2 | 2 | | SHAR.B Rd | В | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | \$ | 2 | 2 | | SHAR.W Rd | W | | 2 | | | | | | | | | _ | - | 1 | 1 | 0 | 1 | 2 | 2 | | SHAR.L ERd | L | | 2 | | | | | | | | MSB LSB | _ | - | 1 | 1 | 0 | 1 | 2 | 2 | | SHLL.B Rd | В | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | SHLL.W Rd | W | | 2 | | | | | | | | -0 | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | SHLL.L ERd | L | | 2 | | | | | | | | MSB LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | SHLR.B Rd | В | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | SHLR.W Rd | W | | 2 | | | | | | | | 0 - C | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | SHLR.L ERd | L | | 2 | | | | | | | | MSB LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXL.B Rd | В | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXL.W Rd | W | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXL.L ERd | L | | 2 | | | | | | | | MSB <del>←</del> LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXR.B Rd | В | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXR.W Rd | W | | 2 | | | | | | | | <b>-</b> | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTXR.L ERd | L | | 2 | | | | | | | | MSB ──► LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTL.B Rd | В | | 2 | | | | | | | | | - | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTL.W Rd | W | | 2 | | | | | | | | | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTL.L ERd | L | | 2 | | | | | | | | MSB ← LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTR.B Rd | В | | 2 | | | | | | | | | - | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTR.W Rd | W | | 2 | | | | | | | | +C | _ | _ | 1 | 1 | 0 | 1 | 2 | 2 | | ROTR.L ERd | L | | 2 | | | | | | | | MSB → LSB | _ | _ | 1 | 1 | 0 | 1 | 2 | : | ### 5. Bit manipulation instructions | | | ı | | | | ng I | | | | ) | | | | | | | | No.<br>Stat | | |-------------------|--------------|-----|----|------|-----------|-------------|-----|----------|--------|---|--------------------------------------|---|---|-------|----------|-----|---|-------------|---------------| | | Operand Size | xx# | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | | | | | ditio | | т — | 1 | Normal | Advanced | | Mnemonic | В | # | 2 | 9 | 9 | 0 | 9 | 9 | 9 | | Operation | ı | Н | N | Z | ٧ | С | | | | BSET #xx:3, Rd | В | | | 4 | | | | | | | (#xx:3 of Rd8) ← 1 | _ | _ | _ | _ | _ | _ | | 2 | | BSET #xx:3, @ERd | В | | | 4 | | | 4 | | | | (#xx:3 of @ERd) ← 1 | _ | | | | - | - | | 3 | | BSET #xx:3, @aa:8 | В | | 2 | | | | 4 | | | | (#xx:3 of @aa:8) ← 1 | _ | _ | _ | | F | - | | 2 | | BSET Rn, Rd | В | | | 4 | | | | | | | (Rn8 of Rd8) ← 1 | _ | _ | _ | | _ | _ | | <u>2</u><br>3 | | BSET Rn, @ERd | | | | 4 | | | _ | | | | (Rn8 of @ERd) ← 1 | _ | _ | _ | _ | _ | _ | | | | BSET Rn, @aa:8 | В | | 2 | | | | 4 | | | | (Rn8 of @aa:8) ← 1 | _ | _ | _ | _ | - | - | | 3 | | BCLR #xx:3, Rd | В | | _ | _ | | | | | | | (#xx:3 of Rd8) ← 0 | _ | _ | _ | _ | _ | _ | _ | 2 | | BCLR #xx:3, @ERd | В | | | 4 | | | _ | | | | (#xx:3 of @ERd) ← 0 | _ | _ | _ | _ | F | _ | | 3 | | BCLR #xx:3, @aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8) ← 0 | _ | _ | _ | _ | _ | - | | 3 | | BCLR Rn, Rd | В | | 2 | | | | | | | | (Rn8 of Rd8) ← 0 | _ | _ | _ | _ | - | - | | 2 | | BCLR Rn, @ERd | В | | | 4 | | | | | | | (Rn8 of @ERd) ← 0 | _ | _ | _ | _ | _ | _ | - | 3 | | BCLR Rn, @aa:8 | В | | _ | | | | 4 | | | | (Rn8 of @aa:8) ← 0 | _ | _ | _ | _ | _ | _ | - | 3 | | BNOT #xx:3, Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8) ←<br>¬(#xx:3 of Rd8) | _ | _ | _ | _ | _ | _ | 2 | 2 | | BNOT #xx:3, @ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd) ← ¬(#xx:3 of @ERd) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BNOT #xx:3, @aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8) ← ¬(#xx:3 of @aa:8) | - | _ | _ | _ | - | - | 8 | 3 | | BNOT Rn, Rd | В | | 2 | | | | | | | | (Rn8 of Rd8) ←<br>¬(Rn8 of Rd8) | _ | _ | _ | _ | _ | - | 2 | 2 | | BNOT Rn, @ERd | В | | | 4 | | | | | | | (Rn8 of @ERd) ←<br>¬(Rn8 of @ERd) | - | _ | _ | _ | _ | _ | 8 | 3 | | BNOT Rn, @aa:8 | В | | | | | | 4 | | | | (Rn8 of @aa:8) ←<br>¬(Rn8 of @aa:8) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BTST #xx:3, Rd | В | | 2 | | | | | | | | ¬(#xx:3 of Rd8) → Z | _ | _ | _ | 1 | _ | _ | 2 | 2 | | BTST #xx:3, @ERd | В | | | 4 | | | | | | | ¬(#xx:3 of @ERd) $\rightarrow$ Z | _ | _ | _ | <b>1</b> | _ | _ | 6 | 6 | | BTST #xx:3, @aa:8 | В | | | | | | 4 | | | | ¬(#xx:3 of @aa:8) → Z | _ | _ | _ | 1 | _ | _ | 6 | 6 | | BTST Rn, Rd | В | | 2 | | | | | | | | ¬(Rn8 of @Rd8) → Z | _ | _ | _ | 1 | _ | _ | 2 | 2 | | BTST Rn, @ERd | В | | | 4 | | | | | | | ¬(Rn8 of @ERd) → Z | _ | _ | _ | 1 | _ | _ | 6 | 6 | | BTST Rn, @aa:8 | В | | | | | | 4 | | | | ¬(Rn8 of @aa:8) → Z | _ | _ | _ | 1 | _ | _ | 6 | 3 | | BLD #xx:3, Rd | В | | 2 | | | | | | | | (#xx:3 of Rd8) → C | _ | _ | _ | _ | _ | 1 | 2 | 2 | | | | | A:<br>Inst | ddre | | _ | | | | ) | | | | | | | | No<br>Stat | . of<br>es*1 | |--------------------|--------------|-----|------------|------|-----------|-------------|-----|----------|--------|---|---------------------------------------------------------|---|-----|----------|------|-----------|--------|------------|--------------| | Mnemonic | Operand Size | #xx | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | ı | Operation | ı | Con | ditio | on C | Code<br>V | e<br>C | Normal | Advanced | | BLD #xx:3, @ERd | В | | | 4 | | | | | | | (#xx:3 of @ERd) → C | _ | _ | _ | _ | _ | 1 | 6 | <br>6 | | BLD #xx:3, @aa:8 | В | | | | | | 4 | | | | (#xx:3 of @aa:8) → C | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BILD #xx:3, Rd | В | | 2 | | | | | | | | ¬(#xx:3 of Rd8) → C | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BILD #xx:3, @ERd | В | | | 4 | | | | | | | $\neg$ (#xx:3 of @ERd) $\rightarrow$ C | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BILD #xx:3, @aa:8 | В | | | | | | 4 | | | | ¬(#xx:3 of @aa:8) → C | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BST #xx:3, Rd | В | | 2 | | | | | | | | C → (#xx:3 of Rd8) | _ | _ | _ | _ | _ | _ | 2 | 2 | | BST #xx:3, @ERd | В | | | 4 | | | | | | | C → (#xx:3 of @ERd24) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BST #xx:3, @aa:8 | В | | | | | | 4 | | | | C → (#xx:3 of @aa:8) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BIST #xx:3, Rd | В | | 2 | | | | | | | | $\neg C \rightarrow (\#xx:3 \text{ of Rd8})$ | _ | _ | _ | _ | _ | _ | 2 | 2 | | BIST #xx:3, @ERd | В | | | 4 | | | | | | | ¬C → (#xx:3 of @ERd24) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BIST #xx:3, @aa:8 | В | | | | | | 4 | | | | ¬C → (#xx:3 of @aa:8) | _ | _ | _ | _ | _ | _ | 8 | 3 | | BAND #xx:3, Rd | В | | 2 | | | | | | | | $C \land (\#xx:3 \text{ of Rd8}) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BAND #xx:3, @ERd | В | | | 4 | | | | | | | $C \land (\#xx:3 \text{ of } @ERd24) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BAND #xx:3, @aa:8 | В | | | | | | 4 | | | | $C \land (\#xx:3 \text{ of } @aa:8) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BIAND #xx:3, Rd | В | | 2 | | | | | | | | $C \land \neg (\#xx:3 \text{ of } Rd8) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BIAND #xx:3, @ERd | В | | | 4 | | | | | | | $C \land \neg \text{ (#xx:3 of @ERd24)} \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BIAND #xx:3, @aa:8 | В | | | | | | 4 | | | | $C \land \neg (\#xx:3 \text{ of } @aa:8) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BOR #xx:3, Rd | В | | 2 | | | | | | | | $C\lor(\#xx:3 \text{ of } Rd8)\to C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BOR #xx:3, @ERd | В | | | 4 | | | | | | | $C\lor(\#xx:3 \text{ of } @ERd24) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BOR #xx:3, @aa:8 | В | | | | | | 4 | | | | C√(#xx:3 of @aa:8) → C | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BIOR #xx:3, Rd | В | | 2 | | | | | | | | $C \lor \neg (\#xx:3 \text{ of } Rd8) \to C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BIOR #xx:3, @ERd | В | | | 4 | | | | | | | $C \lor \neg \text{ (#xx:3 of @ERd24)} \to C$ | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BIOR #xx:3, @aa:8 | В | | | | | | 4 | | | | $C \lor \neg (\#xx:3 \text{ of } @aa:8) \to C$ | _ | _ | _ | _ | _ | 1 | 6 | 3 | | BXOR #xx:3, Rd | В | | 2 | | | | | | | | $C⊕(\#xx:3 \text{ of } Rd8) \rightarrow C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BXOR #xx:3, @ERd | В | | | 4 | | | | | | | C⊕(#xx:3 of @ERd24) → C | _ | _ | <u> </u> | _ | _ | 1 | 6 | 3 | | BXOR #xx:3, @aa:8 | В | | | | | | 4 | | | | C⊕(#xx:3 of @aa:8) → C | _ | _ | <u> </u> | _ | <u> </u> | 1 | 6 | 3 | | BIXOR #xx:3, Rd | В | | 2 | | | | | | | | C⊕ ¬ (#xx:3 of Rd8) → $C$ | _ | _ | _ | _ | _ | 1 | 2 | 2 | | BIXOR #xx:3, @ERd | В | | | 4 | | | | | | | C⊕ ¬ (#xx:3 of @ERd24) → $C$ | _ | _ | _ | _ | _ | 1 | 6 | 6 | | BIXOR #xx:3, @aa:8 | В | | | | | | 4 | | | | C⊕ ¬ (#xx:3 of @aa:8) → $C$ | _ | _ | _ | _ | _ | 1 | 6 | 6 | ### 6. Branching instructions | | | | | | | ng I<br>Ler | | | | ) | | | | | | | | | No. | | |---------------------|--------------|-----|----|------|-----------|-------------|-----|----------|--------|---|-------------------|---------------------|----------|-----|-------|------|------|---|--------|----------| | Mnemonic | Operand Size | #xx | Rn | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @ @ aa | ı | Operation | Branch<br>Condition | | Con | ditio | on ( | Code | е | Normal | Advanced | | BRA d:8 (BT d:8) | _ | - | | | | | | 2 | | - | If condition | Always | <u> </u> | _ | _ | _ | _ | _ | | | | BRA d:16 (BT d:16) | _ | | | | | | | 4 | | | is true then | .,. | | _ | _ | _ | _ | _ | - | | | BRN d:8 (BF d:8) | _ | | | | | | | 2 | | | PC ←<br>PC+d else | Never | _ | _ | _ | _ | _ | _ | | 1 | | BRN d:16 (BF d:16) | _ | | | | | | | 4 | | | next; | | | _ | _ | _ | _ | _ | 6 | | | BHI d:8 | _ | | | | | | | 2 | | | - | C ∨ Z = 0 | _ | _ | _ | _ | _ | _ | | 1 | | BHI d:16 | _ | | | | | | | 4 | | | | | | _ | _ | _ | _ | _ | 6 | 3 | | BLS d:8 | _ | | | | | | | 2 | | | | C v Z = 1 | <u> </u> | _ | _ | _ | _ | _ | | 1 | | BLS d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | | | BCC d:8 (BHS d:8) | _ | | | | | | | 2 | | | | C = 0 | _ | _ | _ | _ | _ | _ | | ļ | | BCC d:16 (BHS d:16) | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | e | 3 | | BCS d:8 (BLO d:8) | _ | | | | | | | 2 | | | | C = 1 | - | _ | _ | _ | _ | _ | _ | ļ | | BCS d:16 (BLO d:16) | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | BNE d:8 | _ | | | | | | | 2 | | | | Z = 0 | _ | _ | _ | _ | _ | _ | 4 | ļ | | BNE d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 3 | | BEQ d:8 | _ | | | | | | | 2 | | | | Z = 1 | _ | _ | _ | _ | _ | _ | | 1 | | BEQ d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | BVC d:8 | _ | | | | | | | 2 | | | | V = 0 | _ | _ | _ | _ | _ | _ | | 1 | | BVC d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | e | 6 | | BVS d:8 | _ | | | | | | | 2 | | | | V = 1 | _ | _ | _ | _ | _ | _ | 4 | 1 | | BVS d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | BPL d:8 | _ | | | | | | | 2 | | | | N = 0 | _ | _ | _ | _ | _ | _ | 4 | 1 | | BPL d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 3 | | BMI d:8 | _ | | | | | | | 2 | | | | N = 1 | _ | _ | _ | _ | _ | _ | 4 | 1 | | BMI d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | 6 | 6 | | BGE d:8 | | | | | | | | 2 | | | | N⊕V = 0 | E | | | | | | | 1 | | BGE d:16 | | | | | | | | 4 | | | | | | | | | | | 6 | 3 | | BLT d:8 | _ | | | | | | | 2 | | | | N⊕V = 1 | _ | _ | _ | _ | _ | _ | 4 | 1 | | BLT d:16 | _ | | | | | | | 4 | | | | | _ | _ | _ | _ | _ | _ | e | } | | BGT d:8 | _ | | | | | | | 2 | | | | Z ∨ (N⊕V) | | _ | _ | _ | | _ | 4 | ļ | | BGT d:16 | | | | | | | | 4 | | | | = 0 | | _ | | | | | 6 | 3 | | | | | | | essi<br>tion | _ | | | | ) | | | | | | | | | No<br>Stat | of<br>es*1 | |------------|--------------|-----|---|------|--------------|-------------|-----|----------|----------|---|-----------------------------------------|---------------|---|-----|---|---|---|---|------------|------------| | | Operand Size | *x# | u | @ERn | @(d, ERn) | @-ERn/@ERn+ | Фаа | @(d, PC) | @ @ aa | | | Branch | | Con | | | | | Normal | Advanced | | Mnemonic | 0 | # | ೱ | @ | (a) | (a) | 0 | <b>®</b> | <b>®</b> | ı | Operation | Condition | ı | Н | N | Z | ٧ | С | Ž | Ă | | BLE d:8 | - | | | | | | | 2 | | | If condition | Z ∨ (N⊕V) = 1 | _ | _ | - | - | _ | _ | 4 | 4 | | BLE d:16 | _ | | | | | | | 4 | | | is true then<br>PC ← PC+d<br>else next; | | _ | _ | _ | _ | _ | _ | ( | 6 | | JMP @ERn | _ | | | 2 | | | | | | | PC ← ERn | | _ | _ | _ | _ | _ | _ | 4 | 4 | | JMP @aa:24 | _ | | | | | | 4 | | | | PC ← aa:24 | ļ | _ | _ | _ | _ | _ | _ | ( | 6 | | JMP @@aa:8 | _ | | | | | | | | 2 | | PC ← @aa: | 8 | _ | _ | _ | _ | _ | _ | 8 | 10 | | BSR d:8 | - | | | | | | | 2 | | | PC → @-SI<br>PC ← PC+c | | - | - | - | - | _ | _ | 6 | 8 | | BSR d:16 | - | | | | | | | 4 | | | PC → @−SI<br>PC ← PC+c | | _ | _ | _ | _ | _ | _ | 8 | 10 | | JSR @ERn | - | | | 2 | | | | | | | PC → @-SI<br>PC ← @ER | | _ | - | _ | _ | _ | _ | 6 | 8 | | JSR @aa:24 | - | | | | | | 4 | | | | PC → @-S<br>PC ← @aa: | | _ | - | - | _ | _ | _ | 8 | 10 | | JSR @@aa:8 | - | | | | | | | | 2 | | PC → @-S<br>PC ← @aa: | | _ | _ | _ | _ | _ | _ | 8 | 12 | | RTS | - | | | | | | | | | 2 | PC ← @SP | + | _ | _ | _ | _ | _ | _ | 8 | 10 | ### 7. System control instructions | | | | | | essi<br>tion | _ | | | | ) | | | | | | | | No. | | |--------------------------|--------------|--------|---|----------|--------------|-------------|----------|----------|-----|---|-------------------------------------------------------------------------|----|----------|----------|----------|----------|----|--------|----------| | | Operand Size | × | | @ERn | @(d, ERn) | @-ERn/@ERn+ | @aa | @(d, PC) | @aa | | | ( | Con | ditio | on ( | Code | 9 | Normal | Advanced | | Mnemonic | o | X<br># | R | <u>@</u> | ø | 9 | <u>@</u> | <u>@</u> | 0 | I | Operation | ı | Н | N | z | ٧ | С | Š | Ad | | TRAPA #x:2 | _ | | | | | | | | | 2 | $\begin{array}{c} PC \to @ -SP \\ CCR \to @ -SP \\ \to PC \end{array}$ | 1 | _ | _ | _ | _ | _ | 14 | 16 | | RTE | _ | | | | | | | | | | CCR ← @SP+<br>PC ← @SP+ | \$ | \$ | <b>1</b> | \$ | \$ | \$ | 1 | 0 | | SLEEP | - | | | | | | | | | | Transition to powerdown state | _ | _ | _ | _ | _ | _ | 2 | 2 | | LDC #xx:8, CCR | В | 2 | | | | | | | | | #xx:8 → CCR | 1 | 1 | \$ | \$ | 1 | 1 | 2 | 2 | | LDC Rs, CCR | В | | 2 | | | | | | | | Rs8 → CCR | 1 | 1 | \$ | <b>1</b> | 1 | 1 | 2 | 2 | | LDC @ERs, CCR | W | | | 4 | | | | | | | @ERs → CCR | \$ | \$ | \$ | <b>1</b> | \$ | 1 | 6 | 3 | | LDC @(d:16, ERs),<br>CCR | W | | | | 6 | | | | | | @(d:16, ERs) → CCR | \$ | \$ | <b>1</b> | \$ | \$ | 1 | 8 | 3 | | LDC @(d:24, ERs),<br>CCR | W | | | | 10 | | | | | | @(d:24, ERs) → CCR | \$ | \$ | <b>1</b> | \$ | \$ | \$ | 1. | 2 | | LDC @ERs+, CCR | W | | | | | 4 | | | | | @ERs → CCR<br>ERs32+2 → ERs32 | \$ | \$ | <b>1</b> | <b>1</b> | <b>1</b> | \$ | 8 | 3 | | LDC @aa:16, CCR | W | | | | | | 6 | | | | @aa:16 → CCR | 1 | 1 | \$ | 1 | 1 | 1 | 8 | 3 | | LDC @aa:24, CCR | W | | | | | | 8 | | | | @aa:24 → CCR | 1 | 1 | <b>1</b> | 1 | 1 | 1 | 1 | 0 | | STC CCR, Rd | В | | 2 | | | | | | | | CCR → Rd8 | _ | _ | _ | _ | _ | _ | 2 | 2 | | STC CCR, @ERd | W | | | 4 | | | | | | | CCR → @ERd | _ | _ | _ | _ | _ | _ | 6 | 6 | | STC CCR, @(d:16,<br>ERd) | W | | | | 6 | | | | | | CCR → @(d:16, ERd) | _ | _ | _ | _ | _ | _ | 8 | 3 | | STC CCR, @(d:24,<br>ERd) | W | | | | 10 | | | | | | CCR → @(d:24, ERd) | _ | _ | _ | _ | _ | _ | 1. | 2 | | STC CCR, @-ERd | W | | | | | 4 | | | | | $\begin{array}{c} ERd322 \to ERd32 \\ CCR \to @ERd \end{array}$ | _ | _ | _ | _ | _ | _ | 8 | 3 | | STC CCR, @aa:16 | W | | | | | | 6 | | | | CCR → @aa:16 | _ | _ | _ | _ | _ | _ | 8 | 3 | | STC CCR, @aa:24 | W | | | | | | 8 | | | | CCR → @aa:24 | _ | _ | _ | _ | _ | _ | 1 | 0 | | ANDC #xx:8, CCR | В | 2 | | | | | | | | | CCR∧#xx:8 → CCR | 1 | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 1 | 2 | 2 | | ORC #xx:8, CCR | В | 2 | | | | | | | | | CCR√#xx:8 → CCR | 1 | <b>1</b> | <b>1</b> | <b>1</b> | <b>1</b> | 1 | 2 | 2 | | XORC #xx:8, CCR | В | 2 | | | | | | | | | CCR⊕#xx:8 → CCR | 1 | 1 | <b>1</b> | 1 | 1 | 1 | 2 | 2 | | NOP | - | | | | | | | | | 2 | PC ← PC+2 | _ | _ | _ | _ | _ | _ | 2 | 2 | #### 8. Block transfer instructions | | | | | | essi<br>tion | _ | | | | ) | | | | | | | | | of<br>es*1 | |-----------|--------------|--------|---|----------|--------------|-------------|-----|----------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|-------|------|------|---|--------|------------| | | Operand Size | | | @ERn | @(d, ERn) | @-ERn/@ERn+ | a | @(d, PC) | @аа | | | | Con | ditio | on C | Code | е | Normal | Advanced | | Mnemonic | o | X<br># | 몺 | <b>@</b> | <u>@</u> | 9 | @aa | <u>@</u> | 0 | ı | Operation | ı | н | N | z | ٧ | С | No | Αď | | ЕЕРМОУ. В | _ | | | | | | | | | 4 | $\begin{array}{ll} \text{if R4L} \neq 0 \\ \text{repeat} & @R5 \rightarrow @R6 \\ & R5+1 \rightarrow R5 \\ & R6+1 \rightarrow R6 \\ & R4L-1 \rightarrow R4L \\ \text{until} & R4L=0 \\ \text{else next;} \end{array}$ | _ | _ | _ | | | _ | | ln*2 | | EEPMOV. W | | | | | | | | | | 4 | $ \begin{tabular}{ll} \begin{tabular}{ll} if R4 \neq 0 \\ repeat & @R5 \rightarrow @R6 \\ R5+1 \rightarrow R5 \\ R6+1 \rightarrow R6 \\ R4-1 \rightarrow R4 \\ until & R4L=0 \\ else next; \end{tabular} $ | | _ | _ | _ | | _ | | | - Notes: 1. The number of states is the number of states required for execution when the instruction and its operands are located in on-chip memory. For other cases see section A.3, Number of States Required for Execution. - 2. n is the value set in register R4L or R4. - (1) Set to 1 when a carry or borrow occurs at bit 11; otherwise cleared to 0. - (2) Set to 1 when a carry or borrow occurs at bit 27; otherwise cleared to 0. - (3) Retains its previous value when the result is zero; otherwise cleared to 0. - (4) Set to 1 when the adjustment produces a carry; otherwise retains its previous value. - (5) The number of states required for execution of an instruction that transfers data in synchronization with the E clock is variable. - (6) Set to 1 when the divisor is negative; otherwise cleared to 0. - (7) Set to 1 when the divisor is zero; otherwise cleared to 0. - (8) Set to 1 when the quotient is negative; otherwise cleared to 0. ## **A.2** Operation Code Maps **Table A.2** Operation Code Map (1) | | | ш | Table A.2<br>(2) | Table A.2 (2) | | | BLE | | | | | | | | | | | | |-----------------------------------------------------|-----------------------------------------------------|--------|-------------------------|-----------------------------------------------------|---|-------|-----|---------------|--------|--------------------------------|-----|------|-----|------|----|-----|-----|-----| | | | | | | | | BI | | | | | | | | | | | | | | | ш | ADDX | SUBX | | | BGT | JSR | | Table A.2<br>(3) | | | | | | | | | | | | ۵ | MOV | ₽ | | | BLT | | | Table (3 | | | | | | | | | | 3H is 0 | 3H is 1 | U | W | CMP | | | BGE | BSR | > | | | | | | | | | | | bit of ] | bit of ] | Ф | Table A.2<br>(2) | Table A.2<br>(2) | | | BMI | | MOV | EEPMOV | | | | | | | | | | nificant | nificant | < | Table A.2 Table A.2 (2) | Table A.2 Table A.2 (2) | | | BPL | JMP | | Table A.2 Table A.2 EEPMOV (2) | | | | | | | | | | ost sig | ost sig | 6 | | | | | BVS | | | Table A.2 (2) | | | | | | | | | | when n | when n | ∞ | ADD | SUB | | | BVC | Table A.2 (2) | | MOV | | | | | | | | | | - Instruction when most significant bit of BH is 0. | ruction | 7 | ГРС | Table A.2<br>(2) | | MOV.B | BNQ | TRAPA | BST | BLD | ADD | ADDX | CMP | SUBX | OR | XOR | AND | MOV | | — Inst | → Instruction when most significant bit of BH is 1. | 9 | ANDC | AND.B | | | BNE | RTE | AND | BAND | | | | | | | | | | L, | - | r2 | XORC | XOR.B | | | BCS | BSR | XOR | BXOR<br>BIXOR | | | | | | | | | | ţe. | BL | 4 | ORC | OR.B | | | BCC | RTS | OR | BOR | | | | | | | | | | 2nd byte | ВН | ю | ГРС | Table A.2<br>(2) | | | BLS | DIVXU | i | BIST | | | | | | | | | | 1st byte | I AL | 2 | STC | Table A.2<br>(2) | | | BHI | MULXU | i<br>C | BCLR | | | | | | | | | | | AH | - | Table A.2 (2) | Table A.2 Table A.2 Table A.2 Table A.2 (2) (2) (2) | | | BRN | DIVXU | i<br>i | BNOT | | | | | | | | | | ion cod | | 0 | NOP | Table A.2<br>(2) | | | BRA | MULXU | i<br>C | BSET | | | | | | | | | | Instruction code: | | H<br>H | 0 | - | 2 | 8 | 4 | 5 | 9 | 7 | 8 | 6 | 4 | В | O | Q | ш | ш | ### **Table A.2** Operation Code Map (2) | AH AL | 0 | - | 2 | ю | 4 | 2 | 9 | 7 | ω | 6 | A | Ф | O | ۵ | ш | ш | |-------|-------|-----|-----|-------|---------|------|-----|------|-------|------|-----|------|-------------------------|------------------|-----|------------------| | 01 | MOV | | | | LDC/STC | | | | SLEEP | | | | Table A.2 Table A.2 (3) | Table A.2<br>(3) | | Table A.2<br>(3) | | 0A | NC | | | | | | | | | | | AD | ADD | | | | | 0B | ADDS | | | | | INC | | INC | ADI | ADDS | | | | INC | | NC | | 0F | DAA | | | | | | | | | | | M | MOV | | | | | 10 | SHLL | | | SHLL | | | | | HS | SHAL | | SHAL | | | | | | 11 | SHLR | LR | | SHLR | | | | | H. | SHAR | | SHAR | | | | | | 12 | ROTXL | 7XL | | ROTXL | | | | | RO | ROTL | | ROTL | | | | | | 13 | ROTXR | XX | | ROTXR | | | | | RO | ROTR | | ROTR | | | | | | 17 | TON | т | | TON | | EXTU | | EXTU | 쀨 | NEG | | NEG | | EXTS | | EXTS | | 1A | DEC | | | | | | | | | | | ns | SUB | | | | | 1B | SUBS | | | | | DEC | | DEC | SUBS | BS | | | | DEC | | DEC | | 1F | DAS | | | | | | | | | | | CN | CMP | | | | | 58 | BRA | BRN | BHI | BLS | BCC | BCS | BNE | BEQ | BVC | BVS | BPL | BMI | BGE | BLT | ВСТ | BLE | | 62 | MOV | ADD | CMP | SUB | OR | XOR | AND | | | | | | | | | | | 7A | MOV | ADD | CMP | SUB | OR | XOR | AND | | | | | | | | | | Instruction code: 1st byte 2nd byte AH AL BH BL **Table A.2** Operation Code Map (3) | H is 0.<br>H is 1. | ш | LDC | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-------|--------|-------|---------|---------------|---------|---------|---------|---------------|---------|---------------------| | it of D | ш | | | | | | | | | | | | | | <ul> <li>Instruction when most significant bit of DH is 0.</li> <li>Instruction when most significant bit of DH is 1.</li> </ul> | ۵ | LDC | | | | | | | | | | | | | st signi<br>st signi | O | | | | | | | | | | | | | | hen mo<br>hen mo | Ф | LDC | | | | | | | | | | | | | ction w | 4 | | | | | | | | | | | | | | - Instru<br>- Instru | 6 | LDC | | | | | | | | | | | | | <b>—</b> | 80 | | | | | | | | | | | | | | te<br>)L | 7 | | | | | | BLD | BST | | | BLD | BST | | | 3rd byte 4th byte CH CL DH DL | 9 | | | | AND | | BAND | | | | BAND | | | | d byte | Ŋ | | | | XOR | | BXOR<br>BIXOR | | | | BXOR<br>BIXOR | | | | | 4 | | | | OR | | BOR | | | | BOR | | | | 2nd by<br>BH F | т | | | DIVXS | | BTST | BTST | | | BTST | BTST | | | | 1st byte 2nd byte AH AL BH BL | 2 | | SXTOW | | | | | BCLR | BCLR | | | BCLR | BCLR | | 2: 18i | - | | | DIVIXS | | | | BNOT | BNOT | | | BNOT | BNOT | | on code | 0 | | MULXS | | | | | BSET | BSET | | | BSET | BSET | | Instruction code: 1st byte 2nd byte AH AL BH BL | ALBH<br>ALBH<br>BI CH | 01406 | 01C05 | 01005 | 01F06 | 7Cr06*1 | 7Cr07*1 | 7Dr06*1 | 7Dr07*1 | 7Eaa6*2 | 7Eaa7*2 | 7Faa6*2 | 7Faa7 <sup>*2</sup> | Notes: 1. r is the register designation field. 2. aa is the absolute address field. #### **A.3** Number of States Required for Execution The tables in this section can be used to calculate the number of states required for instruction execution by the H8/300H CPU. Table A.4 indicates the number of instruction fetch, data read/write, and other cycles occurring in each instruction. Table A.3 indicates the number of states required per cycle according to the bus size. The number of states required for execution of an instruction can be calculated from these two tables as follows: Number of states = $$I \times S_I + J \times S_I + K \times S_K + L \times S_I + M \times S_M + N \times S_N$$ #### **Examples of Calculation of Number of States Required for Execution** **Examples:** Advanced mode, stack located in external address space, on-chip supporting modules accessed with 8-bit bus width, external devices accessed in three states with one wait state and 16-bit bus width. BSET #0, @FFFFC7:8 From table A.4, $$I = L = 2$$ and $J = K = M = N = 0$ From table A.3, $S_I = 4$ and $S_L = 3$ Number of states $= 2 \times 4 + 2 \times 3 = 14$ JSR @@30 From table A.4, $$I=J=K=2$$ and $L=M=N=0$ From table A.3, $S_I=S_J=S_K=4$ Number of states $=2\times 4+2\times 4+2\times 4=24$ Table A.3 Number of States per Cycle | | | | | Acce | ss Condit | ions | | | |---------------------|----------------|---------|-----------|---------------|-------------------|-------------------|-------------------|-------------------| | | | | On-Chi | p Sup- | | Externa | I Device | | | Cycle | | On-Chip | porting | Module | 8-Bit | Bus | 16-Bi | t Bus | | | | Memory | 8-Bit Bus | 16-Bit<br>Bus | 2-State<br>Access | 3-State<br>Access | 2-State<br>Access | 3-State<br>Access | | Instruction fetch | Sı | 2 | 6 | 3 | 4 | 6 + 2m | 2 | 3 + m | | Branch address read | $S_{J}$ | | | | | | | | | Stack operation | Sĸ | | | | | | | | | Byte data access | $S_{L}$ | | 3 | | 2 | 3 + m | | | | Word data access | $S_{\text{M}}$ | | 6 | | 4 | 6 + 2m | | | | Internal operation | $S_{N}$ | | | | 1 | | | | Legend: m: Number of wait states inserted into external device access **Table A.4** Number of Cycles per Instruction | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | - | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|--------------------|---------------------------|---------------------------|-------------------------|---|--------------------------|----------------------------| | ADD | ADD.B #xx:8, Rd | 1 | | | | | | | | ADD.B Rs, Rd | 1 | | | | | | | | ADD.W #xx:16, Rd | 2 | | | | | | | | ADD.W Rs, Rd | 1 | | | | | | | | ADD.L #xx:32, ERd | 3 | | | | | | | | ADD.L ERs, ERd | 1 | | | | | | | ADDS | ADDS #1/2/4, ERd | 1 | | | | | | | ADDX | ADDX #xx:8, Rd | 1 | | | | | | | | ADDX Rs, Rd | 1 | | | | | | | AND | AND.B #xx:8, Rd | 1 | | | | | | | | AND.B Rs, Rd | 1 | | | | | | | | AND.W #xx:16, Rd | 2 | | | | | | | | AND.W Rs, Rd | 1 | | | | | | | | AND.L #xx:32, ERd | 3 | | | | | | | | AND.L ERs, ERd | 2 | | | | | | | ANDC | ANDC #xx:8, CCR | 1 | | | | | | | BAND | BAND #xx:3, Rd | 1 | | | | | | | | BAND #xx:3, @ERd | 2 | | | 1 | | | | | BAND #xx:3, @aa:8 | 2 | | | 1 | | | | Всс | BRA d:8 (BT d:8) | 2 | | | | | | | | BRN d:8 (BF d:8) | 2 | | | | | | | | BHI d:8 | 2 | | | | | | | | BLS d:8 | 2 | | | | | | | | BCC d:8 (BHS d:8) | 2 | | | | | | | | BCS d:8 (BLO d:8) | 2 | | | | | | | | BNE d:8 | 2 | | | | | | | | BEQ d:8 | 2 | | | | | | | | BVC d:8 | 2 | | | | | | | | BVS d:8 | 2 | | | | | | | | BPL d:8 | 2 | | | | | | | | BMI d:8 | 2 | | | | | | | | BGE d:8<br>BLT d:8 | 2<br>2 | | | | | | | | BCT d:8 | 2 | | | | | | | | BLE d:8 | 2 | | | | | | | | DLE U.O | ۷ | | | | | | | Instruction | Mnemonic | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | - | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|---------------------|---------------------------|---------------------------|-------------------------|---|--------------------------|----------------------------| | Bcc | BRA d:16 (BT d:16) | 2 | | | | | 2 | | | BRN d:16 (BF d:16) | 2 | | | | | 2 | | | BHI d:16 | 2 | | | | | 2 | | | BLS d:16 | 2 | | | | | 2 | | | BCC d:16 (BHS d:16) | 2 | | | | | 2 | | | BCS d:16 (BLO d:16) | 2 | | | | | 2 | | | BNE d:16 | 2 | | | | | 2 | | | BEQ d:16 | 2 | | | | | 2 | | | BVC d:16 | 2 | | | | | 2 | | | BVS d:16 | 2 | | | | | 2 | | | BPL d:16 | 2 | | | | | 2 | | | BMI d:16 | 2 | | | | | 2 | | | BGE d:16 | 2 | | | | | 2 | | | BLT d:16 | 2 | | | | | 2 | | | BGT d:16 | 2 | | | | | 2 | | | BLE d:16 | 2 | | | | | 2 | | BCLR | BCLR #xx:3, Rd | 1 | | | | | | | | BCLR #xx:3, @ERd | 2 | | | 2 | | | | | BCLR #xx:3, @aa:8 | 2 | | | 2 | | | | | BCLR Rn, Rd | 1 | | | | | | | | BCLR Rn, @ERd | 2 | | | 2 | | | | | BCLR Rn, @aa:8 | 2 | | | 2 | | | | BIAND | BIAND #xx:3, Rd | 1 | | | | | | | | BIAND #xx:3, @ERd | 2 | | | 1 | | | | | BIAND #xx:3, @aa:8 | 2 | | | 1 | | | | BILD | BILD #xx:3, Rd | 1 | | | | | | | | BILD #xx:3, @ERd | 2 | | | 1 | | | | | BILD #xx:3, @aa:8 | 2 | | | 1 | | | | BIOR | BIOR #xx:8, Rd | 1 | | | | | | | | BIOR #xx:8, @ERd | 2 | | | 1 | | | | | BIOR #xx:8, @aa:8 | 2 | | | 1 | | | | BIST | BIST #xx:3, Rd | 1 | | | | | | | | BIST #xx:3, @ERd | 2 | | | 2 | | | | | BIST #xx:3, @aa:8 | 2 | | | 2 | | | | BIXOR | BIXOR #xx:3, Rd | 1 | | | | | | | | BIXOR #xx:3, @ERd | 2 | | | 1 | | | | | BIXOR #xx:3, @aa:8 | 2 | | | 1 | | | | BLD | BLD #xx:3, Rd | 1 | | | | | | | | BLD #xx:3, @ERd | 2 | | | 1 | | | | | BLD #xx:3, @aa:8 | 2 | | | 1 | | | | | , = | | | | | | | | Instruction | | | Instruction<br>Fetch | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | - | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|---------------------------|-------------------------|------------------|--------------------------|----------------------------| | BNOT | BNOT #xx:<br>BNOT #xx:<br>BNOT #xx:<br>BNOT Rn, | 3, @ERd<br>3, @aa:8<br>Rd | 1<br>2<br>2<br>1 | | | 2 2 | | | | | BNOT Rn, @ERd<br>BNOT Rn, @aa:8 | | 2 | | | 2 | | | | BOR | BOR #xx:3, Rd<br>BOR #xx:3, @ERd<br>BOR #xx:3, @aa:8 | | 1<br>2<br>2 | | | 1 | | | | BSET | BSET #xx:3, Rd BSET #xx:3, @ERd BSET #xx:3, @aa:8 BSET Rn, Rd BSET Rn, @ERd BSET Rn, @aa:8 | | 1<br>2<br>2<br>1<br>2<br>2 | | | 2<br>2<br>2<br>2 | | | | BSR | BSR d:8 | Normal | 2 | | 1 | | | | | | | Advanced | 2 | | 2 | | | | | | BSR d:16 | Normal | 2 | | 1 | | | 2 | | | | Advanced | 2 | | 2 | | | 2 | | BST | BST #xx:3,<br>BST #xx:3,<br>BST #xx:3, | @ERd | 1<br>2<br>2 | | | 2 2 | | | | BTST | BTST #xx:3, Rd<br>BTST #xx:3, @ERd<br>BTST #xx:3, @aa:8<br>BTST Rn, Rd<br>BTST Rn, @ERd<br>BTST Rn, @aa:8 | | 1<br>2<br>2<br>1<br>2<br>2 | | | 1<br>1<br>1 | | | | BXOR | BXOR #xx:<br>BXOR #xx:<br>BXOR #xx: | 3, @ERd | 1<br>2<br>2 | | | 1 | | | | CMP | CMP.B #xx<br>CMP.B Rs,<br>CMP.W #xx<br>CMP.W Rs<br>CMP.L #xx<br>CMP.L ERs | Rd<br>x:16, Rd<br>, Rd<br>:32, ERd | 1<br>1<br>2<br>1<br>3<br>1 | | | | | | | DAA | DAA Rd | | 1 | | | | | | | DAS DAS Rd 1 DEC DEC.B Rd 1 DEC.W #1/2, Rd 1 DEC.L #1/2, ERd 1 DIVXS.B Rs, Rd 2 DIVXS.W Rs, ERd 2 DIVXU.W Rs, ERd 1 DIVXU.W Rs, ERd 1 DIVXU.W Rs, ERd 1 EEPMOV.B 2 EEPMOV.W 2 EXTS.W Rd 1 EXTS.L ERd 1 EXTU.L ERd 1 INC. BRd 1 INC.B Rd 1 INC.B Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 JMP @@aa:8Normal 2 JMP @@aa:8Normal 2 JMP @@aa:8Normal 2 | Instruction | Mnemonic | | Instruction<br>Fetch | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | - | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------|-----------|----------------------|---------------------------|-------------------------|----------|--------------------------|----------------------------| | DEC.W #1/2, Rd 1 DEC.L #1/2, ERd 1 DIVXS DIVXS.B Rs, Rd 2 20 20 DIVXS.W Rs, ERd 2 20 DIVXU.D DIVXU.B Rs, Rd 1 12 20 DIVXU.W Rs, ERd 1 20 20 EEPMOV.B 2 2n + 2*1 EEPMOV.W 2 2n + 2*1 EXTS EXTS.W Rd 1 EXTS.L ERd 1 EXTU.L ERd 1 EXTU.L ERd 1 EXTU.L ERd 1 INC.W #1/2, Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 2 # | DAS | DAS Rd | | 1 | | | | | | | DEC.L #1/2, ERd 1 DIVXS DIVXS.B Rs, Rd 2 12 DIVXS.W Rs, ERd 2 20 DIVXU DIVXU.B Rs, Rd 1 12 DIVXU.W Rs, ERd EEPMOV.W 2 2 2n + 2*1 EXTS EXTS.W Rd 1 1 EXTS.L ERd 1 1 EXTU EXTU.W Rd 1 1 EXTU.L ERd 1 1 INC INC.B Rd 1 1 INC.W #1/2, Rd 1 1 INC.L #1/2, ERd 1 1 JMP @ERn 2 JMP @aa:24 2 2 | DEC | DEC.B Rd | | 1 | | | | | | | DIVXS DIVXS.B Rs, Rd DIVXS.W Rs, ERd 2 12 DIVXU DIVXU.B Rs, Rd DIVXU.W Rs, ERd 1 12 DIVXU.W Rs, ERd 1 12 DIVXU.W Rs, ERd 1 20 EEPMOV.B EEPMOV.W 2 2n + 2*1 EXTS EXTS.W Rd EXTS.W Rd 1 EXTU EXTU.W Rd 1 EXTU EXTU.W Rd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 | | DEC.W #1/2, | Rd | 1 | | | | | | | DIVXS.W Rs, ERd 2 20 | | - | | 1 | | | | | | | DIVXU DIVXU.B Rs, Rd 1 DIVXU.W Rs, ERd 1 12 20 EEPMOV EEPMOV.B 2 EEPMOV.W 2 2 2n + 2*1 2n + 2*1 EXTS EXTS.W Rd 1 EXTS.L ERd 1 1 EXTU EXTU.W Rd 1 EXTU.L ERd 1 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 1 JMP JMP @ERn 2 2 | DIVXS | DIVXS.B Rs, Rd | | 2 | | | | | 12 | | DIVXU.W Rs, ERd 1 20 | | · | | 2 | | | | | 20 | | EEPMOV.B | DIVXU | DIVXU.B Rs, Rd | | 1 | | | | | 12 | | EEPMOV.W 2 2n + 2*1 EXTS EXTS.W Rd 1 EXTS.L ERd 1 EXTU EXTU.W Rd 1 EXTU.L ERd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERN 2 JMP @aa:24 2 2 | | • | | 1 | | | | | 20 | | EXTS EXTS.W Rd 1 EXTS.L ERd 1 EXTU EXTU.W Rd 1 EXTU.L ERd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | EEPMOV | EEPMOV.B | | 2 | | | 2n + 2*1 | | | | EXTS.L ERd 1 EXTU EXTU.W Rd 1 EXTU.L ERd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | | EEPMOV.W | | 2 | | | 2n + 2*1 | | | | EXTU EXTU.W Rd 1 EXTU.L ERd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | EXTS | | | 1 | | | | | | | EXTU.L ERd 1 INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | | EXTS.L ERd | | 1 | | | | | | | INC INC.B Rd 1 INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | EXTU | | | 1 | | | | | | | INC.W #1/2, Rd 1 INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | | | | 1 | | | | | | | INC.L #1/2, ERd 1 JMP @ERn 2 JMP @aa:24 2 2 | INC | INC.B Rd | | 1 | | | | | | | JMP @ERn 2<br>JMP @aa:24 2 2 | | INC.W #1/2, F | ₹d | 1 | | | | | | | JMP @aa:24 2 2 | | INC.L #1/2, ERd | | 1 | | | | | | | | JMP | JMP @aa:24 JMP @@aa:8 Normal | | 2 | | | | | | | JMP @ @ aa:8 Normal 2 1 2 | | | | 2 | | | | | 2 | | | | | | 2 | 1 | | | | 2 | | Advanced 2 2 2 | | | | 2 | 2 | | | | 2 | | JSR JSR @ERn Normal 2 1 | JSR | JSR @ERn | Normal | 2 | | 1 | | | | | | | Advanced | | 2 | | 2 | | | | | JSR @aa:24 Normal 2 1 2 | | | | | | | | | 2 | | | | JSR @ aa.24 | - | | | | | | | | Advanced 2 2 2 | | | | | | | | | 2 | | JSR @ @aa:8 Normal 2 1 1 | | JSR @@aa:8 | Normal | 2 | 1 | 1 | | | | | Advanced 2 2 2 | | | Advanced | 2 | 2 | 2 | | | | | LDC LDC #xx:8, CCR 1 | LDC | LDC #xx:8, C | CR | 1 | | | | | | | LDC Rs, CCR 1 | | LDC Rs, CCF | ₹ | 1 | | | | | | | LDC @ERs, CCR 2 1 | | LDC @ERs, 0 | CCR | 2 | | | | 1 | | | LDC @(d:16, ERs), CCR 3 1 | | LDC @(d:16, | ERs), CCR | 3 | | | | 1 | | | LDC @(d:24, ERs), CCR 5 | | LDC @(d:24, | ERs), CCR | 5 | | | | 1 | | | LDC @ERs+, CCR 2 1 2 | | | | | | | | 1 | 2 | | LDC @aa:16, CCR 3 1 | | LDC @aa:16, | CCR | 3 | | | | 1 | | | LDC @aa:24, CCR 4 1 | | LDC @aa:24, | CCR | 4 | | | | 1 | | | | | Instruction | Branch | Stack | Byte Data | Word Data | Internal | |------------|-------------------------|-------------|------------|-------|-----------|-----------|-----------| | | | Fetch | Addr. Read | - | | Access | Operation | | Instructio | n Mnemonic | I | J | K | L | М | N | | MOV | MOV.B #xx:8, Rd | 1 | | | | | | | | MOV.B Rs, Rd | 1 | | | | | | | | MOV.B @ERs, Rd | 1 | | | 1 | | | | | MOV.B @(d:16, ERs), Rd | 2 | | | 1 | | | | | MOV.B @(d:24, ERs), Rd | 4 | | | 1 | | | | | MOV.B @ERs+, Rd | 1 | | | 1 | | 2 | | | MOV.B @aa:8, Rd | 1 | | | 1 | | | | | MOV.B @aa:16, Rd | 2 | | | 1 | | | | | MOV.B @aa:24, Rd | 3 | | | 1 | | | | | MOV.B Rs, @ERd | 1 | | | 1 | | | | | MOV.B Rs, @(d:16, ERd) | 2 | | | 1 | | | | | MOV.B Rs, @(d:24, ERd) | 4 | | | 1 | | | | | MOV.B Rs, @-ERd | 1 | | | 1 | | 2 | | | MOV.B Rs, @aa:8 | 1 | | | 1 | | | | | MOV.B Rs, @aa:16 | 2 | | | 1 | | | | | MOV.B Rs, @aa:24 | 3 | | | 1 | | | | | MOV.W #xx:16, Rd | 2 | | | | | | | | MOV.W Rs, Rd | 1 | | | | | | | | MOV.W @ERs, Rd | 1 | | | | 1 | | | | MOV.W @(d:16, ERs), Rd | 2 | | | | 1 | | | | MOV.W @(d:24, ERs), Rd | 4 | | | | 1 | | | | MOV.W @ERs+, Rd | 1 | | | | 1 | 2 | | | MOV.W @aa:16, Rd | 2 | | | | 1 | | | | MOV.W @aa:24, Rd | 3 | | | | 1 | | | | MOV.W Rs, @ERd | 1 | | | | 1 | | | | MOV.W Rs, @(d:16, ERd) | 2 | | | | 1 | | | | MOV.W Rs, @(d:24, ERd) | 4 | | | | 1 | | | | MOV.W Rs, @-ERd | 1 | | | | 1 | 2 | | | MOV.W Rs, @aa:16 | 2 | | | | 1 | | | | MOV.W Rs, @aa:24 | 3 | | | | 1 | | | | MOV.L #xx:32, ERd | 3 | | | | | | | | MOV.L ERs, ERd | 1 | | | | | | | | MOV.L @ERs, ERd | 2 | | | | 2 | | | | MOV.L @(d:16, ERs), ERd | 3 | | | | 2 | | | | MOV.L @(d:24, ERs), ERd | | | | | 2 | | | | MOV.L @ERs+, ERd | 2 | | | | 2 | 2 | | | MOV.L @aa:16, ERd | 3 | | | | 2 | | | | MOV.L @aa:24, ERd | 4 | | | | 2 | | | | MOV.L ERs, @ERd | 2 | | | | 2 | | | | MOV.L ERs, @(d:16, ERd) | 3 | | | | 2 | | | | MOV.L ERs, @(d:24, ERd) | | | | | 2 | | | | -, = (===, ==:0) | | | | | | | | MOV.L ERs, @-ERd 2<br>MOV.L ERs, @aa:16 3 | | 2 2 | ^ | |-------------------------------------------|---|-----|----| | MOV.L ERs, @aa:24 4 | | 2 | 2 | | MOVFPE MOVFPE @aa:16, 2<br>Rd*2 | 1 | | | | MOVTPE MOVTPE Rs, 2<br>@aa:16**2 | 1 | | | | MULXS MULXS.B Rs, Rd 2 | | | 12 | | MULXS.W Rs, ERd 2 | | | 20 | | MULXU MULXU.B Rs, Rd 1 | | | 12 | | MULXU.W Rs, ERd 1 | | | 20 | | NEG NEG.B Rd 1 | | | | | NEG.W Rd 1 | | | | | NEG.L ERd 1 | | | | | NOP NOP 1 | | | | | NOT NOT.B Rd 1 | | | | | NOT.W Rd 1 | | | | | NOT.L ERd 1 | | | | | OR OR.B #xx:8, Rd 1 | | | | | OR.B Rs, Rd 1 | | | | | OR.W #xx:16, Rd 2 | | | | | OR.W Rs, Rd 1 | | | | | OR.L #xx:32, ERd 3 | | | | | OR.L ERs, ERd 2 | | | | | ORC ORC #xx:8, CCR 1 | | | | | POP POP.W Rn 1 | | 1 | 2 | | POP.L ERn 2 | | 2 | 2 | | PUSH PUSH.W Rn 1 | | 1 | 2 | | PUSH.L ERn 2 | | 2 | 2 | | ROTL ROTL.B Rd 1 | | | | | ROTL.W Rd 1 | | | | | ROTL.L ERd 1 | | | | | ROTR ROTR.B Rd 1 | | | | | ROTR.W Rd 1 | | | | | ROTR.L ERd 1 | | | | | Instruction | Mnemonic | | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | - | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |-------------|----------------------------|----------|---------------------------|---------------------------|-------------------------|---|--------------------------|----------------------------| | ROTXL | ROTXL.B Rd | | 1 | | | | | | | | ROTXL.W Ro | | 1 | | | | | | | | ROTXL.L ERd | | 1 | | | | | | | ROTXR | ROTXR.B Rd | | 1 | | | | | | | | ROTXR.W Rd | | 1 | | | | | | | | ROTXR.L ERd | | 1 | | | | | | | RTE | RTE | | 2 | | 2 | | | 2 | | RTS | RTS Normal | | 2 | | 1 | | | 2 | | | | Advanced | d2 | | 2 | | | 2 | | SHAL | SHAL.B Rd | | 1 | | | | | | | | SHAL.W Rd<br>SHAL.L ERd | | 1 | | | | | | | | | | 1 | | | | | | | SHAR | SHAR.B Rd | | 1 | | | | | | | | SHAR.W Rd | | 1 | | | | | | | | SHAR.L ERd | | 1 | | | | | | | SHLL | SHLL.W Rd | | 1 | | | | | | | | | | 1 | | | | | | | | SHLL.L ERd | | 1 | | | | | | | SHLR | SHLR.B Rd | | 1 | | | | | | | | SHLR.W Rd | | 1 | | | | | | | | SHLR.L ERd | | 1 | | | | | | | SLEEP | SLEEP | | 1 | | | | | | | STC | STC CCR, Rd | | 1 | | | | | | | | STC CCR, @ERd | | 2 | | | | 1 | | | | STC CCR, @( | | | | | | 1 | | | | STC CCR, @( | | 2 | | | | 1 | 2 | | | STC CCR, @-<br>STC CCR, @a | | 3 | | | | 1 | 2 | | | STC CCR, @a | | 4 | | | | 1 | | | SUB | SUB.B Rs, Rd | | 1 | | | | | | | 002 | SUB.W #xx:16 | | 2 | | | | | | | | SUB.W Rs, Ro | d | 1 | | | | | | | | SUB.L #xx:32 | , ERd | 3 | | | | | | | | SUB.L ERs, E | Rd | 1 | | | | | | | SUBS | SUBS #1/2/4, | ERd | 1 | | | | | | | SUBX | SUBX #xx:8, F | ₹d | 1 | | | | | | | | SUBX Rs, Rd | | 1 | | | | | | | TRAPA | TRAPA #x:2 | Normal | 2 | 1 | 2 | | | 4 | | | | Advanced | d2 | 2 | 2 | | | 4 | | Instruction Mnemonic | | Instruction<br>Fetch<br>I | Branch<br>Addr. Read<br>J | Stack<br>Operation<br>K | • | Word Data<br>Access<br>M | Internal<br>Operation<br>N | |----------------------|-------------------|---------------------------|---------------------------|-------------------------|---|--------------------------|----------------------------| | XOR | XOR.B #xx:8, Rd | 1 | | | | | | | | XOR.B Rs, Rd | 1 | | | | | | | | XOR.W #xx:16, Rd | 2 | | | | | | | | XOR.W Rs, Rd | 1 | | | | | | | | XOR.L #xx:32, ERd | 3 | | | | | | | | XOR.L ERs, ERd | 2 | | | | | | | XORC | XORC #xx:8, CCR | 1 | | | | | | Notes: 1. n is the value set in register R4L or R4. The source and destination are accessed n + 1 times each. 2. Not available in the H8/3024 Group. # Appendix B Internal I/O Registers Table B.1 Comparison of H8/3024 Group Internal I/O Register Specifications | Address<br>(Low) | H8/3024 Mask ROM,<br>H8/3026 Mask ROM | H8/3026F-ZTAT<br>Version | H8/3024F-ZTAT<br>Version | Module | |------------------|---------------------------------------|--------------------------|--------------------------|----------------| | H'EE01E | ADRCR | ADRCR | ADRCR | Bus controller | | H'EE030 | _ | FLMCR1 | FLMCR1 | Flash memory | | H'EE031 | _ | FLMCR2 | FLMCR2 | | | H'EE032 | _ | EBR1 | EBR | | | H'EE033 | _ | EBR2 | | | | H'EE077 | _ | RAMCR | RAMCR | | | H'EE07D | _ | | | | Notes: 1. A dash ("—") indicates that an access will always return 1s, and writes are invalid. 2. Shading indicates that access is prohibited. Normal operation is not guaranteed if these addresses are accessed. ## B.1 Address List (H8/3026F-ZTAT, H8/3026 Mask ROM Version) | | | Data | | | | | | | | | | |------------------|------------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE000 | P1DDR | 8 | P1 <sub>7</sub> DDR | P1 <sub>6</sub> DDR | P1 <sub>5</sub> DDR | P1₄DDR | P1 <sub>3</sub> DDR | P1 <sub>2</sub> DDR | P1₁DDR | P1₀DDR | | | H'EE001 | P2DDR | 8 | | | | | | | | P2₀DDR | | | H'EE002 | P3DDR | 8 | P3 <sub>7</sub> DDR | P3 <sub>6</sub> DDR | P3₅DDR | P3 <sub>4</sub> DDR | P3 <sub>3</sub> DDR | P3 <sub>2</sub> DDR | P3 <sub>1</sub> DDR | P3 <sub>0</sub> DDR | Port 3 | | H'EE003 | P4DDR | 8 | P4 <sub>7</sub> DDR | P4 <sub>6</sub> DDR | P4 <sub>5</sub> DDR | P4 <sub>4</sub> DDR | P4 <sub>3</sub> DDR | P4 <sub>2</sub> DDR | P4 <sub>1</sub> DDR | P4 <sub>0</sub> DDR | Port 4 | | H'EE004 | P5DDR | 8 | _ | _ | _ | _ | P5 <sub>3</sub> DDR | P5 <sub>2</sub> DDR | P5₁DDR | P5 <sub>0</sub> DDR | Port 5 | | H'EE005 | P6DDR | 8 | _ | P6 <sub>6</sub> DDR | P6₅DDR | P6₄DDR | P6 <sub>3</sub> DDR | P6 <sub>2</sub> DDR | P6₁DDR | P6 <sub>0</sub> DDR | Port 6 | | H'EE006 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE007 | P8DDR | 8 | _ | _ | _ | P8₄DDR | P8 <sub>3</sub> DDR | P8 <sub>2</sub> DDR | P8₁DDR | P8 <sub>0</sub> DDR | Port 8 | | H'EE008 | P9DDR | 8 | _ | _ | P9₅DDR | P9₄DDR | P9₃DDR | P9 <sub>2</sub> DDR | P9₁DDR | P9 <sub>0</sub> DDR | Port 9 | | H'EE009 | PADDR | 8 | PA <sub>7</sub> DDR | PA <sub>6</sub> DDR | PA <sub>5</sub> DDR | PA <sub>4</sub> DDR | PA <sub>3</sub> DDR | PA <sub>2</sub> DDR | PA₁DDR | PA <sub>0</sub> DDR | Port A | | H'EE00A | PBDDR | 8 | PB <sub>7</sub> DDR | PB <sub>6</sub> DDR | PB₅DDR | PB₄DDR | PB₃DDR | PB <sub>2</sub> DDR | PB₁DDR | PB₀DDR | Port B | | H'EE00B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE010 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE011 | MDCR | 8 | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | System control | | H'EE012 | SYSCR | 8 | SSBY | STS2 | STS1 | STS0 | UE | NMIEG | SSOE | RAME | _ | | H'EE013 | BRCR | 8 | A23E | A22E | A21E | A20E | _ | _ | _ | BRLE | Bus controller | | H'EE014 | ISCR | 8 | _ | _ | IRQ5SC | IRQ4SC | IRQ3SC | IRQ2SC | IRQ1SC | IRQ0SC | Interrupt | | H'EE015 | IER | 8 | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | controller | | H'EE016 | ISR | 8 | _ | _ | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | | H'EE017 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE018 | IPRA | 8 | IPRA7 | IPRA6 | IPRA5 | IPRA4 | IPRA3 | IPRA2 | IPRA1 | IPRA0 | _ | | H'EE019 | IPRB | 8 | IPRB7 | IPRB6 | _ | _ | IPRB3 | IPRB2 | _ | _ | | | H'EE01A | DASTCR | 8 | _ | _ | _ | _ | _ | _ | _ | DASTE | D/A converter | | H'EE01B | DIVCR | 8 | _ | _ | _ | _ | _ | _ | DIV1 | DIV0 | System control | | H'EE01C | MSTCRH | 8 | PSTOP | _ | _ | _ | _ | _ | MSTPH1 | MSTPH0 | _ | | H'EE01D | MSTCRL | 8 | _ | _ | _ | MSTPL4 | MSTPL3 | MSTPL2 | _ | MSTPL0 | | | H'EE01E | ADRCR | 8 | _ | _ | _ | _ | _ | _ | _ | ADRCTL | Bus controller | | H'EE01F | CSCR | 8 | CS7E | CS6E | CS5E | CS4E | _ | _ | _ | _ | | | | Data Bit Names | | | | | | | | | | | |------------------|------------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------|---------------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE020 | | 8 | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | Bus controller | | H'EE021 | ASTCR | 8 | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | = | | H'EE022 | | 8 | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | = | | H'EE023 | WCRL | 8 | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | _ | | H'EE024 | BCR | 8 | ICIS1 | ICIS0 | *2 | *2 | *2 | _ | RDEA | WAITE | - | | H'EE025 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE026 | Reserved a | irea (acc | cess prohil | oited) | | | | | | | | | H'EE027 | - | | | | | | | | | | | | H'EE028 | _ | | | | | | | | | | | | H'EE029 | - | | | | | | | | | | | | H'EE02A | _ | | | | | | | | | | | | H'EE02B | _ | | | | | | | | | | | | H'EE02C | | | | | | | | | | | | | H'EE02D | _ | | | | | | | | | | | | H'EE02E | | | | | | | | | | | | | H'EE02F | _ | | | | | | | | | | | | H'EE030 | FLMCR1*5 | 8 | FWE | SWE | ESU | PSU | EV | PV | E | Р | Flash memory | | H'EE031 | FLMCR2*5 | 8 | FLER | *1 | *1 | *1 | *1 | *1 | *1 | *1 | _ | | H'EE032 | EBR1*5 | 8 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | = | | H'EE033 | EBR2*5 | 8 | _ | _ | _ | _ | EB11 | EB10 | EB9 | EB8 | = | | H'EE034 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE035 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE036 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE037 | | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE038 | Reserved a | rea (acc | ess prohil | oited) | | | | | | | | | H'EE039 | | | | | | | | | | | | | H'EE03A | | | | | | | | | | | | | H'EE03B | | | | | | | | | | | | | H'EE03C | P2PCR | 8 | P2 <sub>7</sub> PCR | P2 <sub>6</sub> PCR | P2 <sub>5</sub> PCR | P2 <sub>4</sub> PCR | P2 <sub>3</sub> PCR | P2 <sub>2</sub> PCR | P2₁PCR | P2 <sub>0</sub> PCR | Port 2 | | H'EE03D | _ | | _ | _ | _ | _ | <u> </u> | _ | _ | _ | | | H'EE03E | P4PCR | 8 | P4 <sub>7</sub> PCR | P4 <sub>6</sub> PCR | P4 <sub>5</sub> PCR | P4 <sub>4</sub> PCR | P4 <sub>3</sub> PCR | P4 <sub>2</sub> PCR | P4₁PCR | P4 <sub>0</sub> PCR | Port 4 | | H'EE03F | P5PCR | 8 | _ | _ | _ | _ | P5₃PCR | P5 <sub>2</sub> PCR | P5₁PCR | P5₀PCR | Port 5 | | H'EE040 | | | _ | _ | _ | _ | _ | | | | | | H'EE041 | | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE042 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE043 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Data | | _ | | | | | | | | |------------------|------------------|--------------|-------|-------|-------|-------|-------|----------|-------|-------|--------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE044 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE045 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE046 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE047 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE048 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE049 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> | | H'EE04A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> | | H'EE04B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE04E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE050 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE051 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE052 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'EE053 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE054 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'EE055 | _ | | _ | _ | | _ | _ | <u> </u> | | _ | | | H'EE056 | _ | | _ | _ | _ | _ | | | | | | | H'EE057 | _ | | _ | _ | | _ | _ | <u> </u> | | _ | | | H'EE058 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE059 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05B | _ | | _ | _ | _ | _ | _ | _ | | _ | | | H'EE05C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE05D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE060 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE061 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE062 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE063 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'EE064 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE065 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'EE066 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE067 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Data | - | | | Bit N | lames | | | | _ | |------------------|------------------|--------------|-----------|--------|-------|-------|-------|-------|-------|-------|--------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE068 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE069 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE06A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE06D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE06E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE070 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE071 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE072 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE073 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE074 | Reserved a | area (acc | ess prohi | bited) | | | | | | | | | H'EE075 | | | | | | | | | | | | | H'EE076 | | | | | | | | | | | | | H'EE077 | RAMCR*5 | 8 | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | Flash memory | | H'EE078 | Reserved a | area (aco | ess prohi | bited) | | | | | | | | | H'EE079 | | | | | | | | | | | | | H'EE07A | _ | | | | | | | | | | | | H'EE07B | _ | | | | | | | | | | | | H'EE07C | _ | | | | | | | | | | | | H'EE07D | _ | | | | | | | | | | | | H'EE07E | _ | | | | | | | | | | | | H'EE07F | - | | | | | | | | | | | | H'EE080 | - | | | | | | | | | | | | H'EE081 | | | | | | | | | | | | | H'FFF20 | _ | | | | | | | | | | | | H'FFF21 | - | | | | | | | | | | | | H'FFF22 | - | | | | | | | | | | | | H'FFF23 | - | | | | | | | | | | | | H'FFF24 | - | | | | | | | | | | | | H'FFF25 | - | | | | | | | | | | | | H'FFF26 | - | | | | | | | | | | | | H'FFF27 | - | | | | | | | | | | | | H'FFF28 | - | | | | | | | | | | | | H'FFF29 | | | | | | | | | | | | | | | Data | | | | Bit I | Names | | | | | |---------|------------|-----------|-----------|--------|-------|-------|-------|-------|-------|-------|-------------| | Address | Register | Bus | | | | | | | | | - | | (Low) | Name | Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF2A | Reserved a | area (aco | ess prohi | bited) | | | | | | | | | H'FFF2B | | | | | | | | | | | | | H'FFF2C | | | | | | | | | | | | | H'FFF2D | | | | | | | | | | | | | H'FFF2E | | | | | | | | | | | | | H'FFF2F | | | | | | | | | | | | | H'FFF30 | | | | | | | | | | | | | H'FFF31 | | | | | | | | | | | | | H'FFF32 | _ | | | | | | | | | | | | H'FFF33 | _ | | | | | | | | | | | | H'FFF34 | _ | | | | | | | | | | | | H'FFF35 | _ | | | | | | | | | | | | H'FFF36 | _ | | | | | | | | | | | | H'FFF37 | _ | | | | | | | | | | | | H'FFF38 | _ | | | | | | | | | | | | H'FFF39 | _ | | | | | | | | | | | | H'FFF3A | _ | | | | | | | | | | | | H'FFF3B | | | | | | | | | | | | | H'FFF3C | _ | | | | | | | | | | | | H'FFF3D | _ | | | | | | | | | | | | H'FFF3E | _ | | | | | | | | | | | | H'FFF3F | | | | | | | | | | | | | H'FFF40 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFF41 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF42 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF43 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFF44 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF45 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF46 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF47 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF48 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF49 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF4A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF4B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF4C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF4D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | - | | | | | | | | | | | | | | | | | Data | | | | Bit I | Names | | | | | |--------------------|-----------------|-------|-------|--------|--------|-----------|-------|-------|-------|-------|----------------| | | Register | Bus | D:: - | D'' 0 | D'' 5 | D'' 4 | D'' 0 | D'' 0 | D'' 4 | D': 0 | -<br>- | | (Low) | Name | Width | Bit / | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF4E<br>H'FFF4F | | | | | | | | | | | _ | | | _ | | | _ | | | | | | _ | | | H'FFF50 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF51 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF52 | _ | | _ | _ | _ | _ | _ | | _ | | _ | | H'FFF53 | _ | | _ | | _ | _ | _ | | _ | _ | _ | | H'FFF54 | _ | | | _ | | | | | | | _ | | H'FFF55 | _ | | | _ | _ | _ | _ | | _ | _ | _ | | H'FFF56<br>H'FFF57 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF58 | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | | H'FFF59 | _ | | | | | | | | | | _ | | H'FFF5A | _ | | | | | | | | | | <u>—</u> , | | H'FFF5B | _ | | | | | | | | | | _ | | H'FFF5C | | | | | | | | | | | _ | | H'FFF5D | | | | | | | | | | | <u>—</u> , | | H'FFF5E | _ | | | | | | | | | | _ | | H'FFF5F | | | | | | | | | | | <u>—</u> , | | H'FFF60 | TSTR | 8 | | | | | | STR2 | STR1 | STR0 | 16-bit timer | | - | TSNC | | _ | | | _ | _ | SYNC2 | SYNC1 | SYNC0 | (all channels) | | H'FFF61<br>H'FFF62 | | 8 | _ | MDF | | _ | | PWM2 | | PWM0 | _` | | - | TMDR | 8 | _ | | FDIR | —<br>TOA2 | | | PWM1 | | _ | | H'FFF63 | TOLR | 8 | | | TOB2 | TOA2 | TOB1 | TOA1 | TOB0 | TOA0 | _ | | H'FFF64<br>H'FFF65 | TISRA | 8 | _ | IMIEA2 | IMIEA1 | IMIEA0 | | IMFA2 | IMFA1 | IMFA0 | _ | | | TISRB | 8 | _ | IMIEB2 | IMIEB1 | IMIEB0 | _ | IMFB2 | IMFB1 | IMFB0 | _ | | H'FFF66<br>H'FFF67 | TISRC | 8 | _ | OVIE2 | OVIE1 | OVIE0 | _ | OVF2 | OVF1 | OVF0 | _ | | - | 16TCB0 | 0 | | CCL P1 | CCLR0 | CKEC1 | CKECO | TPSC2 | TPSC1 | TDSCO | 16-bit timer | | H'FFF68<br>H'FFF69 | 16TCR0<br>TIOR0 | 8 | | IOB2 | IOB1 | IOB0 | CKEG0 | IOA2 | IOA1 | TPSC0 | channel 0 | | H'FFF6A | 16TCNT0H | | _ | IOBZ | ЮБТ | ЮВО | _ | IOAZ | IOAT | IOAU | _ | | | | - 10 | | | | | | | | | _ | | H'FFF6B | 16TCNT0L | 16 | | | | | | | | | _ | | H'FFF6C | GRA0H | 16 | | | | | | | | | _ | | H'FFF6D | GRA0L | 16 | | | | | | | | | _ | | H'FFF6E | GRB0H | 16 | | | | | | | | | = | | H'FFF6F | GRB0L | | | | | | | | | | | | | | Data | | | | Bit N | Names | | | | _ | |------------------|------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Di+ 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF70 | 16TCR1 | 8 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | 16-bit timer | | H'FFF71 | TIOR1 | 8 | | IOB2 | IOB1 | IOB0 | — | IOA2 | IOA1 | IOA0 | channel 1 | | H'FFF72 | 16TCNT1H | | _ | IOBZ | ЮБТ | ЮВО | _ | IUAZ | IOAT | IOAU | _ | | | | - 10 | | | | | | | | | _ | | H'FFF73 | 16TCNT1L | | | | | | | | | | _ | | H'FFF74 | GRA1H | 16 | | | | | | | | | _, | | H'FFF75 | GRA1L | | | | | | | | | | <u> </u> | | H'FFF76 | GRB1H | 16 | | | | | | | | | _ | | H'FFF77 | GRB1L | | | | | | | | | | | | H'FFF78 | 16TCR2 | 8 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | 16-bit timer | | H'FFF79 | TIOR2 | 8 | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | channel 2<br>_ | | H'FFF7A | 16TCNT2H | 16 | | | | | | | | | _ | | H'FFF7B | 16TCNT2L | | | | | | | | | | | | H'FFF7C | GRA2H | 16 | | | | | | | | | | | H'FFF7D | GRA2L | = | | | | | | | | | | | H'FFF7E | GRB2H | 16 | | | | | | | | | <u>-</u> - | | H'FFF7F | GRB2L | - | | | | | | | | | _ | | H'FFF80 | 8TCR0 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | 8-bit timer | | H'FFF81 | 8TCR1 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | channels 0 | | H'FFF82 | 8TCSR0 | 8 | CMFB | CMFA | OVF | ADTE | OIS3 | OIS2 | OS1 | OS0 | −and 1<br>– | | H'FFF83 | 8TCSR1 | 8 | CMFB | CMFA | OVF | ICE | OIS3 | OIS2 | OS1 | OS0 | | | H'FFF84 | TCORA0 | 8 | | | | | | | | | | | H'FFF85 | TCORA1 | 8 | | | | | | | | | | | H'FFF86 | TCORB0 | 8 | | | | | | | | | | | H'FFF87 | TCORB1 | 8 | | | | | | | | | <u> </u> | | H'FFF88 | 8TCNT0 | 8 | | | | | | | | | <del>_</del> | | H'FFF89 | 8TCNT1 | 8 | | | | | | | | | <del>_</del> , | | H'FFF8A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'FFF8B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF8C | TCSR*3 | 8 | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT | | H'FFF8D | TCNT*3 | 8 | | | | | | | | | _ | | H'FFF8E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF8F | RSTCSR*3 | 8 | WRST | _ | _ | _ | _ | _ | _ | _ | _ | | | | Data | | | | Bit N | ames | | | | | |------------------|------------------|--------------|------------|--------|--------|--------|--------|--------|--------|--------|---------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF90 | 8TCR2 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | 8-bit timer | | H'FFF91 | 8TCR3 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | channels 2 | | H'FFF92 | 8TCSR2 | 8 | CMFB | CMFA | OVF | _ | OIS3 | OIS2 | OS1 | OS0 | and 3 | | H'FFF93 | 8TCSR3 | 8 | CMFB | CMFA | OVF | ICE | OIS3 | OIS2 | OS1 | OS0 | • | | H'FFF94 | TCORA2 | 8 | | | | | | | | | • | | H'FFF95 | TCORA3 | 8 | | | | | | | | | • | | H'FFF96 | TCORB2 | 8 | | | | | | | | | : | | H'FFF97 | TCORB3 | 8 | | | | | | | | | - | | H'FFF98 | 8TCNT2 | 8 | | | | | | | | | • | | H'FFF99 | 8TCNT3 | 8 | | | | | | | | | • | | H'FFF9A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFF9B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | • | | H'FFF9C | DADR0 | 8 | | | | | | | | | D/A converter | | H'FFF9D | DADR1 | 8 | | | | | | | | | | | H'FFF9E | DACR | 8 | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | | | H'FFF9F | Reserved a | rea (acc | ess prohib | oited) | | | | | | | | | H'FFFA0 | TPMR | 8 | _ | _ | _ | _ | G3NOV | G2NOV | G1NOV | G0NOV | TPC | | H'FFFA1 | TPCR | 8 | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | | | H'FFFA2 | NDERB | 8 | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | | H'FFFA3 | NDERA | 8 | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | _ | | H'FFFA4 | NDRB*4 | 8 | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | _ | | | | | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | | | H'FFFA5 | NDRA*4 | 8 | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | _ | | | | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | | H'FFFA6 | NDRB*4 | 8 | | _ | _ | _ | _ | _ | _ | _ | | | | | | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | | H'FFFA7 | NDRA*4 | 8 | | _ | _ | _ | _ | _ | _ | _ | | | | | | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | | H'FFFA8 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFA9 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAA | _ | | _ | _ | _ | _ | _ | _ | _ | | | | H'FFFAB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFAC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAF | _ | | _ | _ | | _ | _ | _ | _ | _ | | | | | Data | | | | Bit | Names | | | | _ | |------------------|------------------|--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFFB0 | SMR | 8 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI channel 0 | | H'FFFB1 | BRR | 8 | | | | | | | | | _ | | H'FFFB2 | SCR | 8 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | H'FFFB3 | TDR | 8 | | | | | | | | | _ | | H'FFFB4 | SSR | 8 | TDRE | RDRF | ORER | FER/<br>ERS | PER | TEND | MPB | MPBT | _ | | H'FFFB5 | RDR | 8 | | | | | | | | | _ | | H'FFFB6 | SCMR | 8 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | _ | | H'FFFB7 | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFB8 | SMR | 8 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI channel 1 | | H'FFFB9 | BRR | 8 | | | | | | | | | _ | | H'FFFBA | SCR | 8 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | H'FFFBB | TDR | 8 | | | | | | | | | _ | | H'FFFBC | SSR | 8 | TDRE | RDRF | ORER | FER/<br>ERS | PER | TEND | MPB | MPBT | _ | | H'FFFBD | RDR | 8 | | | | | | | | | _ | | H'FFFBE | SCMR | 8 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | <del>_</del> ; | | H'FFFBF | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFC0 | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFC1 | _ | | | | | | | | | | | | H'FFFC2 | | | | | | | | | | | | | H'FFFC3 | _ | | | | | | | | | | | | H'FFFC4 | _ | | | | | | | | | | | | H'FFFC5 | | | | | | | | | | | | | H'FFFC6 | | | | | | | | | | | | | H'FFFC7 | | | | | | | | | | | | | H'FFFC8 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFC9 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCA | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFCF | | | _ | _ | _ | _ | _ | _ | | _ | | | H'FFFD0 | P1DR | 8 | P1 <sub>7</sub> | P1 <sub>6</sub> | P1 <sub>5</sub> | P1 <sub>4</sub> | P1 <sub>3</sub> | P1 <sub>2</sub> | P1 <sub>1</sub> | P1 <sub>0</sub> | Port 1 | | H'FFFD1 | P2DR | 8 | P2 <sub>7</sub> | P2 <sub>6</sub> | P2 <sub>5</sub> | P2 <sub>4</sub> | P2 <sub>3</sub> | P2 <sub>2</sub> | P2 <sub>1</sub> | P2 <sub>0</sub> | Port 2 | | H'FFFD2 | P3DR | 8 | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P3 <sub>4</sub> | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> | Port 3 | Rev. 2.00 Sep 20, 2005 page 676 of 800 REJ09B0260-0200 | | | Data | Bit Names | | | | | | | | | | |------------------|------------------|--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------|--| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | | H'FFFD3 | P4DR | 8 | P4 <sub>7</sub> | P4 <sub>6</sub> | P4 <sub>5</sub> | P4 <sub>4</sub> | P4 <sub>3</sub> | P4 <sub>2</sub> | P4 <sub>1</sub> | P4 <sub>0</sub> | Port 4 | | | H'FFFD4 | P5DR | 8 | _ | _ | _ | _ | P5 <sub>3</sub> | P5 <sub>2</sub> | P5 <sub>1</sub> | P5 <sub>0</sub> | Port 5 | | | H'FFFD5 | P6DR | 8 | P6 <sub>7</sub> | P6 <sub>6</sub> | P6 <sub>5</sub> | P6 <sub>4</sub> | P6 <sub>3</sub> | P6 <sub>2</sub> | P6 <sub>1</sub> | P6 <sub>0</sub> | Port 6 | | | H'FFFD6 | P7DR | 8 | P7 <sub>7</sub> | P7 <sub>6</sub> | P7 <sub>5</sub> | P7 <sub>4</sub> | P7 <sub>3</sub> | P7 <sub>2</sub> | P7 <sub>1</sub> | P7 <sub>0</sub> | Port 7 | | | H'FFFD7 | P8DR | 8 | _ | _ | _ | P8 <sub>4</sub> | P8 <sub>3</sub> | P8 <sub>2</sub> | P8 <sub>1</sub> | P8 <sub>0</sub> | Port 8 | | | H'FFFD8 | P9DR | 8 | _ | _ | P9 <sub>5</sub> | P9 <sub>4</sub> | P9 <sub>3</sub> | P9 <sub>2</sub> | P9 <sub>1</sub> | P9 <sub>0</sub> | Port 9 | | | H'FFFD9 | PADR | 8 | PA <sub>7</sub> | PA <sub>6</sub> | PA <sub>5</sub> | PA <sub>4</sub> | PA <sub>3</sub> | PA <sub>2</sub> | PA <sub>1</sub> | PA <sub>0</sub> | Port A | | | H'FFFDA | PBDR | 8 | PB <sub>7</sub> | $PB_6$ | PB <sub>5</sub> | $PB_4$ | PB <sub>3</sub> | $PB_2$ | PB <sub>1</sub> | $PB_0$ | Port B | | | H'FFFDB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'FFFDC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'FFFDD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'FFFDE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFDF | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | H'FFFE0 | ADDRAH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D converter | | | H'FFFE1 | ADDRAL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FFFE2 | ADDRBH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | | H'FFFE3 | ADDRBL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FFFE4 | ADDRCH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FFFE5 | ADDRCL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | H'FFFE6 | ADDRDH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | _ | | | H'FFFE7 | ADDRDL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | _ | | | H'FFFE8 | ADCSR | 8 | ADF | ADIE | ADST | SCAN | CKS | CH2 | CH1 | CH0 | _ | | | H'FFFE9 | ADCR | 8 | TRGE | _ | _ | _ | _ | _ | _ | _ | | | Notes: 1. Writing to bits 6 to 0 of FLMCR2 is prohibited. - 2. Writing to bits 5 to 3 of BCR is prohibited. - 3. For the procedure for writing to TCSR, TCNT, and RSTCSR, see section 11.2.4, Notes on Register Access. - 4. The address depends on the output trigger setting. - 5. Use byte access on FLMCR1, FLMCR2, EBR1, EBR2, and RAMCR. These registers are not available in a mask ROM version. #### Legend: WDT: Watchdog timer TPC: Programmable timing pattern controller SCI: Serial communication interface ## B.2 Address List (H8/3024F-ZTAT, H8/3024 Mask ROM Version) | | | Data | | | | Bit N | lames | | | | <u>=</u> | |------------------|------------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE000 | P1DDR | 8 | P1 <sub>7</sub> DDR | P1 <sub>6</sub> DDR | P1₅DDR | P1₄DDR | P1₃DDR | P1₂DDR | P1₁DDR | P1₀DDR | Port 1 | | H'EE001 | P2DDR | 8 | P2 <sub>7</sub> DDR | P2 <sub>6</sub> DDR | P2₅DDR | P2₄DDR | P2 <sub>3</sub> DDR | P2 <sub>2</sub> DDR | P2₁DDR | P2 <sub>0</sub> DDR | Port 2 | | H'EE002 | P3DDR | 8 | P3 <sub>7</sub> DDR | P3 <sub>6</sub> DDR | P3 <sub>5</sub> DDR | P3₄DDR | P3 <sub>3</sub> DDR | P3 <sub>2</sub> DDR | P3 <sub>1</sub> DDR | P3 <sub>0</sub> DDR | Port 3 | | H'EE003 | P4DDR | 8 | P4 <sub>7</sub> DDR | P4 <sub>6</sub> DDR | P4 <sub>5</sub> DDR | P4 <sub>4</sub> DDR | P4 <sub>3</sub> DDR | P4 <sub>2</sub> DDR | P4₁DDR | P4 <sub>0</sub> DDR | Port 4 | | H'EE004 | P5DDR | 8 | _ | _ | _ | _ | P5 <sub>3</sub> DDR | P5 <sub>2</sub> DDR | P5₁DDR | P5 <sub>0</sub> DDR | Port 5 | | H'EE005 | P6DDR | 8 | _ | P6 <sub>6</sub> DDR | P6₅DDR | P6₄DDR | P6 <sub>3</sub> DDR | P6 <sub>2</sub> DDR | P6₁DDR | P6 <sub>0</sub> DDR | Port 6 | | H'EE006 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE007 | P8DDR | 8 | _ | _ | _ | P8₄DDR | P8 <sub>3</sub> DDR | P8 <sub>2</sub> DDR | P8₁DDR | P8 <sub>0</sub> DDR | Port 8 | | H'EE008 | P9DDR | 8 | _ | _ | P9₅DDR | P9₄DDR | P9 <sub>3</sub> DDR | P9 <sub>2</sub> DDR | P9₁DDR | P9 <sub>0</sub> DDR | Port 9 | | H'EE009 | PADDR | 8 | PA <sub>7</sub> DDR | PA <sub>6</sub> DDR | PA <sub>5</sub> DDR | PA₄DDR | PA <sub>3</sub> DDR | PA <sub>2</sub> DDR | PA₁DDR | $PA_0DDR$ | Port A | | H'EE00A | PBDDR | 8 | PB <sub>7</sub> DDR | PB <sub>6</sub> DDR | PB <sub>5</sub> DDR | PB₄DDR | PB <sub>3</sub> DDR | PB <sub>2</sub> DDR | PB₁DDR | $PB_0DDR$ | Port B | | H'EE00B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE00F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE010 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE011 | MDCR | 8 | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | System control | | H'EE012 | SYSCR | 8 | SSBY | STS2 | STS1 | STS0 | UE | NMIEG | SSOE | RAME | | | H'EE013 | BRCR | 8 | A23E | A22E | A21E | A20E | _ | _ | _ | BRLE | Bus controller | | H'EE014 | ISCR | 8 | _ | _ | IRQ5SC | IRQ4SC | IRQ3SC | IRQ2SC | IRQ1SC | IRQ0SC | Interrupt | | H'EE015 | IER | 8 | _ | _ | IRQ5E | IRQ4E | IRQ3E | IRQ2E | IRQ1E | IRQ0E | controller | | H'EE016 | ISR | 8 | _ | _ | IRQ5F | IRQ4F | IRQ3F | IRQ2F | IRQ1F | IRQ0F | | | H'EE017 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE018 | IPRA | 8 | IPRA7 | IPRA6 | IPRA5 | IPRA4 | IPRA3 | IPRA2 | IPRA1 | IPRA0 | _ | | H'EE019 | IPRB | 8 | IPRB7 | IPRB6 | _ | _ | IPRB3 | IPRB2 | _ | _ | | | H'EE01A | DASTCR | 8 | _ | _ | _ | _ | _ | _ | _ | DASTE | D/A converter | | H'EE01B | DIVCR | 8 | _ | _ | _ | _ | _ | _ | DIV1 | DIV0 | System control | | H'EE01C | MSTCRH | 8 | PSTOP | _ | | _ | _ | _ | MSTPH1 | MSTPH0 | _ | | H'EE01D | MSTCRL | 8 | | | | MSTPL4 | MSTPL3 | MSTPL2 | | MSTPL0 | | | H'EE01E | ADRCR | 8 | _ | _ | _ | _ | _ | _ | _ | ADRCTL | Bus controller | | H'EE01F | CSCR | 8 | CS7E | CS6E | CS5E | CS4E | _ | _ | _ | _ | | | | | Data | | | | Bit N | lames | | | | _ | |------------------|------------------|--------------|---------------------|---------------------|---------------------|--------|---------------------|---------------------|--------|---------------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE020 | | 8 | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | Bus controller | | H'EE021 | | 8 | AST7 | AST6 | AST5 | AST4 | AST3 | AST2 | AST1 | AST0 | = | | H'EE022 | | 8 | W71 | W70 | W61 | W60 | W51 | W50 | W41 | W40 | - | | H'EE023 | WCRL | 8 | W31 | W30 | W21 | W20 | W11 | W10 | W01 | W00 | - | | H'EE024 | | 8 | ICIS1 | ICIS0 | *2 | *2 | *2 | _ | RDEA | WAITE | = | | | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE026 | Reserved a | ırea (acc | ess prohil | oited) | | | | | | | | | H'EE027 | - | | | | | | | | | | | | H'EE028 | - | | | | | | | | | | | | H'EE029 | - | | | | | | | | | | | | H'EE02A | - | | | | | | | | | | | | H'EE02B | - | | | | | | | | | | | | H'EE02C | _ | | | | | | | | | | | | H'EE02D | | | | | | | | | | | | | H'EE02E | | | | | | | | | | | | | H'EE02F | _ | | | | | | | | | | | | H'EE030 | FLMCR1*5 | 8 | FWE | SWE | ESU | PSU | EV | PV | E | Р | Flash memory | | H'EE031 | FLMCR2*5 | 8 | FLER | *1 | *1 | *1 | *1 | *1 | *1 | *1 | = | | H'EE032 | EBR*5 | 8 | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | _ | | H'EE033 | Reserved a | irea (acc | ess prohil | oited) | | | | | | | | | H'EE034 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE035 | _ | | <u> </u> | _ | _ | _ | _ | _ | _ | _ | = | | H'EE036 | _ | | <u> </u> | _ | _ | _ | _ | _ | _ | _ | = | | H'EE037 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE038 | Reserved a | irea (acc | ess prohib | oited) | | | | | | | | | H'EE039 | | | | | | | | | | | | | H'EE03A | | | | | | | | | | | | | H'EE03B | | | | | | | | | | | | | H'EE03C | P2PCR | 8 | P2 <sub>7</sub> PCR | P2 <sub>6</sub> PCR | P2₅PCR | P2₄PCR | P2₃PCR | P2 <sub>2</sub> PCR | P2₁PCR | P2 <sub>0</sub> PCR | Port 2 | | H'EE03D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE03E | P4PCR | 8 | P4 <sub>7</sub> PCR | P4 <sub>6</sub> PCR | P4 <sub>5</sub> PCR | P4₄PCR | P4 <sub>3</sub> PCR | P4 <sub>2</sub> PCR | P4₁PCR | P4 <sub>0</sub> PCR | Port 4 | | H'EE03F | P5PCR | 8 | _ | _ | _ | _ | P5₃PCR | P5 <sub>2</sub> PCR | P5₁PCR | P5₀PCR | Port 5 | | H'EE040 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE041 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE042 | | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE043 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Data | | _ | | | | | | | | |------------------|------------------|--------------|-------|-------|-------|-------|-------|----------|-------|-------|--------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE044 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE045 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE046 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE047 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE048 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE049 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> | | H'EE04A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> | | H'EE04B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE04E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE04F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE050 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE051 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE052 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'EE053 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE054 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'EE055 | _ | | _ | _ | | _ | _ | <u> </u> | | _ | | | H'EE056 | _ | | _ | _ | _ | _ | | | | | | | H'EE057 | _ | | _ | _ | | _ | _ | <u> </u> | | _ | | | H'EE058 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE059 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE05C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE05D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE05F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE060 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE061 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE062 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE063 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE064 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE065 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'EE066 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE067 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Data | ī | | | Bit N | Names | | | | _ | |------------------------------------------|------------------|--------------|-----------|--------|-------|-------|-------|-------|-------|-------|--------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'EE068 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE069 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE06C | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'EE06D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE06F | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE070 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'EE071 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE072 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <del>-</del> | | H'EE073 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'EE074 | Reserved a | area (acc | ess prohi | bited) | | | | | | | | | H'EE075 | | | | | | | | | | | | | H'EE076 | | | | | | | | | | | | | H'EE077 | RAMCR*5 | 8 | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | Flash memory | | H'EE078 | Reserved a | area (acc | ess prohi | bited) | | | | | | | | | H'EE079 | | | | | | | | | | | | | H'EE07A | | | | | | | | | | | | | H'EE07B | _ | | | | | | | | | | | | H'EE07C | _ | | | | | | | | | | | | H'EE07D | - | | | | | | | | | | | | H'EE07E | - | | | | | | | | | | | | H'EE07F | | | | | | | | | | | | | H'EE080 | | | | | | | | | | | | | H'EE081 | | | | | | | | | | | | | H'FFF20 | - | | | | | | | | | | | | H'FFF21 | - | | | | | | | | | | | | H'FFF22 | - | | | | | | | | | | | | H'FFF23 | | | | | | | | | | | | | H'FFF24 | - | | | | | | | | | | | | H'FFF25 | - | | | | | | | | | | | | H'FFF26 | - | | | | | | | | | | | | H'FFF27<br>H'FFF28 | | | | | | | | | | | | | H'FFF29 | - | | | | | | | | | | | | 1111.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1 | | | | | | | | | | | | | Marie Mile | | | Data | | | | Bit I | Names | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------|-----------|------------|--------|-------|-------|-------|-------|-------|-------|-------------| | HFFF22 HFFF22 HFFF25 HFFF26 HFFF27 HFFF31 HFFF33 HFFF33 HFFF38 HFFF38 HFFF38 HFFF38 HFFF39 HFFF39 HFFF30 HFFF30 HFFF50 HFFF50 HFFF51 HFFF51 HFFF52 HFFF53 HFFF53 HFFF53 HFFF53 HFFF53 HFFF53 HFFF54 HFFF54 HFFF55 HFFF56 HFFF57 HFFF66 HFFF77 HFFF67 HFFF68 HFFF7 HFFF68 HFFF7 HFFF68 HFFF7 HFFF68 HFFF68 HFFF7 HFFF7 HFFF7 | Address | Register | | | | | | | | | | - | | HFFF2B HFFF2C HFFF2C HFFF3C HFFF31 HFFF33 HFFF33 HFFF36 HFFF36 HFFF37 HFFF38 HFFF37 HFFF38 HFFF38 HFFF30 HFFF30 HFFF30 HFFF3C HFFF3C HFFF3C HFFF3C HFFF3C HFFF4C | (Low) | Name | Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | HFFF2C HFFF2C HFFF2C HFFF2C HFFF3C HFFF33 HFFF33 HFFF34 HFFF36 HFFF37 HFFF38 HFFF38 HFFF38 HFFF3C HFFF4C | H'FFF2A | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | HFFF2E HFFF2E HFFF30 HFFF31 HFFF33 HFFF33 HFFF36 HFFF36 HFFF37 HFFF38 HFFF37 HFFF38 HFFF41 HFFF42 HFFF42 HFFF44 HFFF45 HFFF45 HFFF45 HFFF46 HFFF46 HFFF46 HFFF46 HFFF47 HFFF46 HFFF47 HFFF46 HFFF47 HFFF48 | H'FFF2B | | | | | | | | | | | | | HFFF2E HFFF30 HFFF31 HFFF33 HFFF33 HFFF33 HFFF36 HFFF37 HFFF38 HFFF38 HFFF30 HFFF30 HFFF30 HFFF30 HFFF31 HFFF31 HFFF31 HFFF31 HFFF32 HFFF33 HFFF33 HFFF33 HFFF33 HFFF34 HFFF34 HFFF36 HFFF36 HFFF37 HFFF40 HFFF41 HFFF41 HFFF42 HFFF43 HFFF44 HFFF45 HFFF45 HFFF45 HFFF46 HFFF46 HFFF46 HFFF46 HFFF47 HFFF48 HFFF48 HFFF48 HFFF48 HFFF48 HFFF48 HFFF48 HFFF48 HFFF48 | H'FFF2C | _ | | | | | | | | | | | | HFFF2F HFFF30 HFFF31 HFFF32 HFFF33 HFFF34 HFFF35 HFFF36 HFFF36 HFFF37 HFFF38 HFFF30 HFFF30 HFFF30 HFFF31 HFFF32 HFFF31 HFFF31 HFFF32 HFFF31 HFFF31 HFFF32 HFFF33 HFFF33 HFFF33 HFFF33 HFFF33 HFFF33 HFFF34 HFFF34 HFFF35 HFFF35 HFFF35 HFFF36 HFFF37 HFFF48 HFFF38 HFF788 HFFF38 HFF788 HFF788 HFF788 HFF788 HFF788 HFF788 HFFF88 HFF788 HF788 HF7 | H'FFF2D | _ | | | | | | | | | | | | HFFF30 HFFF31 HFFF32 HFFF33 HFFF36 HFFF36 HFFF37 HFFF38 HFFF37 HFFF38 HFFF30 HFFF30 HFFF30 HFFF30 HFFF41 | H'FFF2E | | | | | | | | | | | | | H'FFF32 H'FFF33 HFFF36 H'FFF36 H'FFF37 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF38 H'FFF40 H'FFF41 H'FFF44 H'FFF44 H'FFF45 H'FFF45 H'FFF45 H'FFF45 H'FFF46 H'FFF46 H'FFF46 H'FFF46 H'FFF46 H'FFF48 H'FF78 H'FFF88 H'FF78 H'F78 H | H'FFF2F | | | | | | | | | | | | | HFFF32 HFFF33 HFFF36 HFFF37 HFFF38 HFFF38 HFFF38 HFFF38 HFFF3C HFFF3B HFFF3C HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF30 | | | | | | | | | | | | | HFFF33 HFFF36 HFFF37 HFFF38 HFFF38 HFFF3B HFFF3B HFFF3B HFFF3C HFFF3B HFFF41 — — — — — — — — — — — — — — — — — — — | H'FFF31 | | | | | | | | | | | | | HFFF36 HFFF37 HFFF38 HFFF38 HFFF38 HFFF30 HFFF31 HFFF31 HFFF31 HFFF31 HFFF31 HFFF31 HFFF41 — — — — — — — — — — — — — — — — — — — | H'FFF32 | | | | | | | | | | | | | HFFF36 HFFF37 HFFF38 HFFF38 HFFF38 HFFF38 HFFF3C HFFF3B HFFF3C HFFF3F HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF33 | | | | | | | | | | | | | HFFF36 HFFF37 HFFF38 HFFF38 HFFF38 HFFF3C HFFF3C HFFF3F HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF34 | | | | | | | | | | | | | HFFF37 HFFF38 HFFF38 HFFF3A HFFF3B HFFF3C HFFF3F HFFF3F HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF35 | | | | | | | | | | | | | H'FFF38 H'FFF30 H'FFF3C H'FFF3E H'FFF3F H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF36 | | | | | | | | | | | | | H'FFF3A H'FFF3B H'FFF3C H'FFF3C H'FFF3C H'FFF3C H'FFF3C H'FFF3C H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF37 | | | | | | | | | | | | | H'FFF3B H'FFF3C H'FFF3C H'FFF3C H'FFF3F H'FFF3F H'FFF3F H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF38 | | | | | | | | | | | | | HIFFF3B HIFFF3C HIFFF3C HIFFF3C HIFFF3F HIFFF41 HIFFF40 HIFFF41 HIFFF41 HIFFF42 HIFFF43 HIFFF43 HIFFF44 HIFFF44 HIFFF44 HIFFF45 HIFFF46 HIFFF46 HIFFF46 HIFFF46 HIFFF46 HIFFF47 HIFFF47 HIFFF48 HIFFF4 | H'FFF39 | | | | | | | | | | | | | HFFF3C HFFF3D HFFF3E HFFF3F HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF3A | | | | | | | | | | | | | H'FFF3D H'FF73E H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF3B | | | | | | | | | | | | | HFFF3E HFFF40 — — — — — — — — — — — — — — — — — — — | H'FFF3C | | | | | | | | | | | | | H'FFF3F H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF3D | | | | | | | | | | | | | H'FFF40 — — — — — — — — — — — — — — — — — — — | H'FFF3E | | | | | | | | | | | | | H'FFF41 — — — — — — — — — — — — — — — — — — — | H'FFF3F | | | | | | | | | | | | | H'FFF42 — — — — — — — — — — — — — — — — — — — | H'FFF40 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF43 — — — — — — — — — — — — — — — — — — — | H'FFF41 | _ | | _ | _ | _ | _ | _ | _ | | _ | = | | H'FFF44 — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — — </td <td>H'FFF42</td> <td>_</td> <td></td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>_</td> <td>=</td> | H'FFF42 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF45 — — — — — — H'FFF46 — — — — — — H'FFF47 — — — — — — H'FFF48 — — — — — — H'FFF49 — — — — — — H'FFF4A — — — — — — H'FFF4B — — — — — — H'FFF4C — — — — — — | H'FFF43 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF46 — — — — — — — — — — — — — — — — — — — | H'FFF44 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF47 — — — — — — H'FFF48 — — — — — — H'FFF49 — — — — — — H'FFF4A — — — — — — H'FFF4B — — — — — — H'FFF4C — — — — — — | H'FFF45 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF48 — — — — — — H'FFF49 — — — — — — H'FFF4A — — — — — — H'FFF4B — — — — — — H'FFF4C — — — — — — | H'FFF46 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF49 — — — — — H'FFF4A — — — — — H'FFF4B — — — — — H'FFF4C — — — — — | H'FFF47 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF4A — — — — — H'FFF4B — — — — — — H'FFF4C — — — — — — | H'FFF48 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | = | | H'FFF4B — — — — — H'FFF4C — — — — — | H'FFF49 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF4C — — — — — — — — | H'FFF4A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | - | | | H'FFF4B | _ | | _ | - | _ | _ | - | - | _ | _ | - | | H'FFF4D — — — — — — — — | H'FFF4C | _ | | _ | - | _ | _ | - | - | _ | _ | - | | | H'FFF4D | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | | | Data | | | | Bit I | Names | | | | | |--------------------|-----------------|-------|-------|--------|--------|--------|-------|-------|-------|-------|----------------| | | Register | Bus | D:: - | D'' 0 | D'' 5 | D'' 4 | D'' 0 | D'' 0 | D'' 4 | D': 0 | -<br>- | | (Low) | Name | Width | Bit / | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF4E | | | | | | | | | | | _ | | H'FFF4F | _ | | | _ | | | | | | _ | | | H'FFF50 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF51 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF52 | _ | | _ | _ | _ | _ | _ | | _ | | _ | | H'FFF53 | _ | | _ | | _ | _ | _ | | _ | _ | _ | | H'FFF54 | _ | | | _ | | | | | | | _ | | H'FFF55 | _ | | | _ | _ | _ | _ | | _ | _ | _ | | H'FFF56<br>H'FFF57 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF58 | _ | | _ | _ | _ | _ | _ | | _ | _ | _ | | H'FFF59 | _ | | | | | | | | | | _ | | H'FFF5A | _ | | | | | | | | | | <u>—</u> , | | H'FFF5B | _ | | | | | | | | | | _ | | H'FFF5C | | | | | | | | | | | _ | | H'FFF5D | | | | | | | | | | | <u>—</u> , | | H'FFF5E | _ | | | | | | | | | | _ | | H'FFF5F | | | | | | | | | | | <u>—</u> , | | H'FFF60 | TSTR | 8 | | | | | | STR2 | STR1 | STR0 | 16-bit timer | | - | TSNC | | _ | | | _ | _ | SYNC2 | SYNC1 | SYNC0 | (all channels) | | H'FFF61<br>H'FFF62 | | 8 | _ | MDF | | _ | | PWM2 | | PWM0 | _` | | - | TMDR | 8 | _ | | FDIR | | | | PWM1 | | _ | | H'FFF63 | TOLR | 8 | | | TOB2 | TOA2 | TOB1 | TOA1 | TOB0 | TOA0 | _ | | H'FFF64<br>H'FFF65 | TISRA | 8 | _ | IMIEA2 | IMIEA1 | IMIEA0 | _ | IMFA2 | IMFA1 | IMFA0 | _ | | | TISRB | 8 | _ | IMIEB2 | IMIEB1 | IMIEB0 | _ | IMFB2 | IMFB1 | IMFB0 | _ | | H'FFF66<br>H'FFF67 | TISRC | 8 | _ | OVIE2 | OVIE1 | OVIE0 | _ | OVF2 | OVF1 | OVF0 | _ | | - | 16TCB0 | 0 | | CCL P1 | CCLR0 | CKEC1 | CKECO | TPSC2 | TPSC1 | TDSCO | 16-bit timer | | H'FFF68<br>H'FFF69 | 16TCR0<br>TIOR0 | 8 | | IOB2 | IOB1 | IOB0 | CKEG0 | IOA2 | IOA1 | TPSC0 | channel 0 | | H'FFF6A | 16TCNT0H | | _ | IOBZ | ЮБТ | ЮВО | _ | IOAZ | IOAT | IOAU | _ | | | | - 10 | | | | | | | | | _ | | H'FFF6B | 16TCNT0L | 16 | | | | | | | | | _ | | H'FFF6C | GRA0H | 16 | | | | | | | | | _ | | H'FFF6D | GRA0L | 16 | | | | | | | | | _ | | H'FFF6E | GRB0H | 16 | | | | | | | | | = | | H'FFF6F | GRB0L | | | | | | | | | | | | | | Data | | | | Bit N | lames | | | | | |------------------|------------------|--------------|-------|-------|-------|-------|-------|-------|-------|-------|--------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF70 | 16TCR1 | 8 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | 16-bit timer | | H'FFF71 | TIOR1 | 8 | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | channel 1 | | H'FFF72 | 16TCNT1H | 16 | | | | | | | | | _ | | H'FFF73 | 16TCNT1L | _ | | | | | | | | | _ | | H'FFF74 | GRA1H | 16 | | | | | | | | | _ | | H'FFF75 | GRA1L | - | | | | | | | | | _ | | H'FFF76 | GRB1H | 16 | | | | | | | | | _ | | H'FFF77 | GRB1L | - | | | | | | | | | _ | | H'FFF78 | 16TCR2 | 8 | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | 16-bit timer | | H'FFF79 | TIOR2 | 8 | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | channel 2 | | H'FFF7A | 16TCNT2H | 16 | | | | | | | | | _ | | H'FFF7B | 16TCNT2L | _ | | | | | | | | | _ | | H'FFF7C | GRA2H | 16 | | | | | | | | | _ | | H'FFF7D | GRA2L | - | | | | | | | | | _ | | H'FFF7E | GRB2H | 16 | | | | | | | | | _ | | H'FFF7F | GRB2L | - | | | | | | | | | _ | | H'FFF80 | 8TCR0 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | 8-bit timer | | H'FFF81 | 8TCR1 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | channels 0 | | H'FFF82 | 8TCSR0 | 8 | CMFB | CMFA | OVF | ADTE | OIS3 | OIS2 | OS1 | OS0 | and 1 | | H'FFF83 | 8TCSR1 | 8 | CMFB | CMFA | OVF | ICE | OIS3 | OIS2 | OS1 | OS0 | _ | | H'FFF84 | TCORA0 | 8 | | | | | | | | | _ | | H'FFF85 | TCORA1 | 8 | | | | | | | | | _ | | H'FFF86 | TCORB0 | 8 | | | | | | | | | _ | | H'FFF87 | TCORB1 | 8 | | | | | | | | | _ | | H'FFF88 | 8TCNT0 | 8 | | | | | | | | | _ | | H'FFF89 | 8TCNT1 | 8 | | | | | | | | | _ | | H'FFF8A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF8B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFF8C | TCSR*3 | 8 | OVF | WT/IT | TME | _ | _ | CKS2 | CKS1 | CKS0 | WDT | | H'FFF8D | TCNT*3 | 8 | | | | | | | | | _ | | H'FFF8E | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFF8F | RSTCSR*3 | 8 | WRST | _ | _ | _ | _ | _ | _ | _ | | | | | Data | | | | Bit N | ames | | | | | |------------------|------------------|--------------|------------|--------|--------|--------|--------|--------|--------|--------|---------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFF90 | 8TCR2 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | 8-bit timer | | H'FFF91 | 8TCR3 | 8 | CMIEB | CMIEA | OVIE | CCLR1 | CCLR0 | CKS2 | CKS1 | CKS0 | channels 2 | | H'FFF92 | 8TCSR2 | 8 | CMFB | CMFA | OVF | _ | OIS3 | OIS2 | OS1 | OS0 | and 3 | | H'FFF93 | 8TCSR3 | 8 | CMFB | CMFA | OVF | ICE | OIS3 | OIS2 | OS1 | OS0 | • | | H'FFF94 | TCORA2 | 8 | | | | | | | | | • | | H'FFF95 | TCORA3 | 8 | | | | | | | | | • | | H'FFF96 | TCORB2 | 8 | | | | | | | | | : | | H'FFF97 | TCORB3 | 8 | | | | | | | | | - | | H'FFF98 | 8TCNT2 | 8 | | | | | | | | | • | | H'FFF99 | 8TCNT3 | 8 | | | | | | | | | - | | H'FFF9A | _ | | _ | _ | _ | _ | _ | _ | _ | _ | • | | H'FFF9B | _ | | _ | _ | _ | _ | _ | _ | _ | _ | : | | H'FFF9C | DADR0 | 8 | | | | | | | | | D/A converter | | H'FFF9D | DADR1 | 8 | | | | | | | | | • | | H'FFF9E | DACR | 8 | DAOE1 | DAOE0 | DAE | _ | _ | _ | _ | _ | • | | H'FFF9F | Reserved a | rea (acc | ess prohib | oited) | | | | | | | | | H'FFFA0 | TPMR | 8 | _ | _ | _ | _ | G3NOV | G2NOV | G1NOV | G0NOV | TPC | | H'FFFA1 | TPCR | 8 | G3CMS1 | G3CMS0 | G2CMS1 | G2CMS0 | G1CMS1 | G1CMS0 | G0CMS1 | G0CMS0 | • | | H'FFFA2 | NDERB | 8 | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | • | | H'FFFA3 | NDERA | 8 | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | • | | H'FFFA4 | NDRB*4 | 8 | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | | | | | NDR15 | NDR14 | NDR13 | NDR12 | _ | _ | _ | _ | | | H'FFFA5 | NDRA*4 | 8 | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | | | | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | | H'FFFA6 | NDRB*4 | 8 | _ | _ | _ | _ | _ | _ | _ | _ | | | | | | _ | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | | H'FFFA7 | NDRA*4 | 8 | | _ | _ | _ | _ | _ | _ | _ | | | | | | _ | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | | H'FFFA8 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _ | | H'FFFA9 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAA | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u>.</u> | | H'FFFAE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFAF | _ | | _ | _ | _ | _ | _ | _ | _ | | | | | | Data | | | | Bit | Names | | | | _ | |------------------|------------------|--------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------| | Address<br>(Low) | Register<br>Name | Bus<br>Width | Rit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFFB0 | | 8 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI channel 0 | | H'FFFB1 | | 8 | | · · · · · | . – | | 0.0. | | 0.10. | 0.100 | _ | | H'FFFB2 | | 8 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | H'FFFB3 | | 8 | | | | | | | | | <del>_</del> ) | | H'FFFB4 | SSR | 8 | TDRE | RDRF | ORER | FER/<br>ERS | PER | TEND | MPB | MPBT | = | | H'FFFB5 | RDR | 8 | | | | | | | | | <u> </u> | | H'FFFB6 | SCMR | 8 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | <u> </u> | | H'FFFB7 | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFB8 | SMR | 8 | C/A | CHR | PE | O/E | STOP | MP | CKS1 | CKS0 | SCI channel 1 | | H'FFFB9 | BRR | 8 | | | | | | | | | | | H'FFFBA | SCR | 8 | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | _ | | H'FFFBB | TDR | 8 | | | | | | | | | | | H'FFFBC | SSR | 8 | TDRE | RDRF | ORER | FER/<br>ERS | PER | TEND | MPB | MPBT | _ | | H'FFFBD | RDR | 8 | | | | | | | | | | | H'FFFBE | SCMR | 8 | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | | H'FFFBF | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFC0 | Reserved a | area (aco | cess prohi | bited) | | | | | | | | | H'FFFC1 | | | | | | | | | | | | | H'FFFC2 | | | | | | | | | | | | | H'FFFC3 | | | | | | | | | | | | | H'FFFC4 | | | | | | | | | | | | | H'FFFC5 | | | | | | | | | | | | | H'FFFC6 | | | | | | | | | | | | | H'FFFC7 | | | | | | | | | | | | | H'FFFC8 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'FFFC9 | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'FFFCA | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'FFFCB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u> </u> | | H'FFFCC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | _, | | H'FFFCD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFCE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | <u></u> | | H'FFFCF | <u> </u> | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFD0 | P1DR | 8 | P1 <sub>7</sub> | P1 <sub>6</sub> | P1 <sub>5</sub> | P1 <sub>4</sub> | P1 <sub>3</sub> | P1 <sub>2</sub> | P1 <sub>1</sub> | P1 <sub>0</sub> | Port 1 | | H'FFFD1 | P2DR | 8 | P2 <sub>7</sub> | P2 <sub>6</sub> | P2 <sub>5</sub> | P2 <sub>4</sub> | P2 <sub>3</sub> | P2 <sub>2</sub> | P2 <sub>1</sub> | P2 <sub>0</sub> | Port 2 | | H'FFFD2 | P3DR | 8 | P3 <sub>7</sub> | P3 <sub>6</sub> | P3 <sub>5</sub> | P3 <sub>4</sub> | P3 <sub>3</sub> | P3 <sub>2</sub> | P3 <sub>1</sub> | P3 <sub>0</sub> | Port 3 | Rev. 2.00 Sep 20, 2005 page 686 of 800 REJ09B0260-0200 | | | Data | | Bit Names | | | | | | | | |---------|----------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------------| | | Register | Bus | | D.: 0 | | - · | | <b>5</b> 11.5 | <b></b> | | _ | | (Low) | Name | Width | Bit / | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Module Name | | H'FFFD3 | P4DR | 8 | P4 <sub>7</sub> | P4 <sub>6</sub> | P4 <sub>5</sub> | P4 <sub>4</sub> | P4 <sub>3</sub> | P4 <sub>2</sub> | P4 <sub>1</sub> | P4 <sub>0</sub> | Port 4 | | H'FFFD4 | P5DR | 8 | _ | _ | _ | _ | P5 <sub>3</sub> | P5 <sub>2</sub> | P5 <sub>1</sub> | P5 <sub>0</sub> | Port 5 | | H'FFFD5 | P6DR | 8 | P6 <sub>7</sub> | P6 <sub>6</sub> | P6 <sub>5</sub> | P6 <sub>4</sub> | P6 <sub>3</sub> | P6 <sub>2</sub> | P6 <sub>1</sub> | P6 <sub>0</sub> | Port 6 | | H'FFFD6 | P7DR | 8 | P7 <sub>7</sub> | P7 <sub>6</sub> | P7 <sub>5</sub> | P7 <sub>4</sub> | P7 <sub>3</sub> | P7 <sub>2</sub> | P7 <sub>1</sub> | P7 <sub>0</sub> | Port 7 | | H'FFFD7 | P8DR | 8 | _ | _ | _ | P8 <sub>4</sub> | P8 <sub>3</sub> | P8 <sub>2</sub> | P8 <sub>1</sub> | P8 <sub>0</sub> | Port 8 | | H'FFFD8 | P9DR | 8 | _ | _ | P9 <sub>5</sub> | P9 <sub>4</sub> | P9 <sub>3</sub> | P9 <sub>2</sub> | P9 <sub>1</sub> | P9 <sub>0</sub> | Port 9 | | H'FFFD9 | PADR | 8 | PA <sub>7</sub> | PA <sub>6</sub> | PA <sub>5</sub> | PA <sub>4</sub> | PA <sub>3</sub> | PA <sub>2</sub> | PA <sub>1</sub> | $PA_0$ | Port A | | H'FFFDA | PBDR | 8 | PB <sub>7</sub> | PB <sub>6</sub> | PB <sub>5</sub> | PB <sub>4</sub> | PB <sub>3</sub> | PB <sub>2</sub> | PB <sub>1</sub> | $PB_0$ | Port B | | H'FFFDB | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFDC | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFDD | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFDE | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFDF | _ | | _ | _ | _ | _ | _ | _ | _ | _ | | | H'FFFE0 | ADDRAH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | A/D converter | | H'FFFE1 | ADDRAL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | H'FFFE2 | ADDRBH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | H'FFFE3 | ADDRBL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | H'FFFE4 | ADDRCH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | H'FFFE5 | ADDRCL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | H'FFFE6 | ADDRDH | 8 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | | | H'FFFE7 | ADDRDL | 8 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | H'FFFE8 | ADCSR | 8 | ADF | ADIE | ADST | SCAN | CKS | CH2 | CH1 | CH0 | <u> </u> | | H'FFFE9 | ADCR | 8 | TRGE | _ | _ | _ | _ | | _ | | <del></del> | Notes: 1. Writing to bits 6 to 0 of FLMCR2 is prohibited. - 2. Writing to bits 5 to 3 of BCR is prohibited. - 3. For the procedure for writing to TCSR, TCNT, and RSTCSR, see section 11.2.4, Notes on Register Access. - 4. The address depends on the output trigger setting. - 5. Use byte access on FLMCR1, FLMCR2, EBR, and RAMCR. These registers are not available in a mask ROM version. #### Legend: WDT: Watchdog timer TPC: Programmable timing pattern controller SCI: Serial communication interface ### **B.3** Functions | P1DDR—Po | ] | H'EE00 | 00 | | | Port 1 | | | | |--------------|-----------------------------|--------|--------|--------|--------|---------------|--------|--------|--------| | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | P17DDR | P16DDR | P15DDR | P14DD | R P13DDR | P12DDR | P11DDR | P10DDR | | Modes 1 to 4 | Initial value<br>Read/Write | 1_ | 1_ | 1 | 1_ | 1_ | 1 | 1_ | 1_ | | Modes 5 to 7 | Initial value<br>Read/Write | 0<br>W | | | | | !<br>[ | | out/output se | elect | | | | | | | | | 1 G | eneric outpu | t | | | #### P2DDR—Port 2 Data Direction Register H'EE001 Port 2 Bit 7 5 3 2 0 P27DDR | P26DDR | P25DDR P23DDR P22DDR P24DDR P21DDR P20DDR Initial value Read/Write 0 0 0 0 0 0 Port 2 input/output select | 0 | Generic input | |---|----------------| | 1 | Generic output | # P3DDR—Port 3 Data Direction Register ### H'EE002 Port 3 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|--------|--------|--------|--------|--------|--------|--------|--------| | | P37DDR | P36DDR | P35DDR | P34DDR | P33DDR | P32DDR | P31DDR | P30DDR | | Initial value<br>Read/Write | 0<br>W | | | | | | | | | | Port 3 input/output select | 0 | Generic input | |---|----------------| | 1 | Generic output | # P4DDR—Port 4 Data Direction Register ### H'EE003 Port 4 Port 4 input/output select | 0 | Generic input | |---|----------------| | 1 | Generic output | # P5DDR—Port 5 Data Direction Register #### H'EE004 Port 5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------------------|----------|----------|----------|----------|--------|----------|--------|--------| | | _ | _ | _ | _ | P53DDR | P52DDR | P51DDR | P50DDR | | Modes 1 to 4 { Initial value Read/Write | <u>1</u> | <u>1</u> | 1 | 1_ | 1 | <u>1</u> | 1_ | 1_ | | Modes 5 to 7 { Initial value Read/Write | <u>1</u> | <u>1</u> | <u>1</u> | <u>1</u> | 0<br>W | 0<br>W | 0<br>W | 0<br>W | Port 5 input/output select | 0 | Generic input pin | |---|--------------------| | 1 | Generic output pin | #### P6DDR—Port 6 Data Direction Register H'EE005 Port 6 Bit 6 5 4 3 2 P66DDR P65DDR P64DDR P63DDR P62DDR P60DDR P61DDR 1 0 0 0 0 0 0 0 Initial value W W W W W W W Read/Write Port 6 input/output select Generic input 1 Generic output P8DDR—Port 8 Data Direction Register Port 8 H'EE007 4 3 2 1 0 Bit 7 6 5 P82DDR P80DDR P84DDR P83DDR P81DDR Initial value 1 0 0 0 0 Modes 1 to 4 Read/Write W W W W W Initial value Read/Write 0 0 0 0 0 W W W W W Port 8 input/output select 0 Generic input Generic output P9DDR—Port 9 Data Direction Register H'EE008 Port 9 #### 5 4 3 2 0 Bit 7 6 1 P95DDR P94DDR P93DDR P92DDR P91DDR P90DDR Initial value 1 1 0 0 0 0 0 0 W W W Read/Write W W W Port 9 input/output select Generic input Generic output | PADDR—P | ort A Data | Direction | n Registe | r | H'EE00 | )9 | | | Port A | |------------------------|-----------------------------|-----------|-----------|--------|-------------|--------------|--------|--------|---------------------| | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PA7DDR | PA6DDR | PA5DDR | PA4DDF | PA3DDR | PA2DDR | PA1DDR | PA <sub>0</sub> DDR | | Modes 3, 4 | Initial value<br>Read/Write | 1 _ | 0<br>W | Modes<br>1, 2, 5, 6, 7 | Initial value<br>Read/Write | 0<br>W | | | | | | <del></del> | out/output s | elect | | | ### PBDDR—Port B Data Direction Register # H'EE00A Generic output 1 Port B ### MDCR—Mode Control Register ### H'EE011 ### **System control** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|---|---|---|---|---|--------|--------|---------| | | _ | _ | _ | _ | _ | MDS2 | MDS1 | MDS0 | | Initial value<br>Read/Write | 1 | 1 | 0 | 0 | 0 | *<br>R | *<br>R | —*<br>R | | read, vine | | | | | | | | | | | | | | | | | | | ### Mode select 2 to 0 | Bit 2 | Bit 1 | Bit 0 | Operating Mode | |-------|-------|-----------------|----------------| | MD2 | MD1 | MD <sub>0</sub> | Operating Wode | | | 0 | 0 | _ | | 0 | 0 | 1 | Mode 1 | | 0 | 1 | 0 | Mode 2 | | | ' | 1 | Mode 3 | | | 0 | 0 | Mode 4 | | 1 | 0 | 1 | Mode 5 | | ' | 4 | 0 | Mode 6 | | | | 1 | Mode 7 | Note: \* Determined by the state of the mode pins ( $MD_2$ to $MD_0$ ). #### SYSCR—System Control Register #### H'EE012 #### **System control** Waiting Time = 131,072 states Waiting Time = 26,2144 states Waiting Time = 1,024 states Illegal setting #### Software standby | 0 | SLEEP instruction causes transition to sleep mode | |---|--------------------------------------------------------------| | 1 | SLEEP instruction causes transition to software standby mode | 0 1 1 0 1 0 1 | BRCR—Bus Release Control Register | | | | | H'EE0 | 013 | | Ві | ıs controller | |-----------------------------------|-----------------------------|----------|----------|----------|----------|----------|---------|-----------------------|------------------------------------| | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | A23E | A22E | A21E | A20E | _ | _ | _ | BRLE | | Modes<br>1, 2, 6, 7 | Initial value<br>Read/Write | 1_ | 1_ | 1_ | 1_ | 1_ | 1_ | 1_ | 0<br>R/W | | Modes<br>3, 4 | Initial value<br>Read/Write | 1<br>R/W | 1<br>R/W | 1<br>R/W | 0 | <u>1</u> | 1_ | 1 | 0<br>R/W | | Mode 5 | Initial value Read/Write | 1<br>R/W | 1<br>R/W | 1<br>R/W | 1<br>R/W | 1 | 1 | 1 | 0<br>R/W | | | | | | | | | | | | | Address 23 to 20 enable | | | | | | | Bus | s release e | enable | | 0 Address 1 Other inp | | | s output | t | | 0 | release | ed to an<br>al device | | | | | | l | | | | 1 | release | is can be<br>ed to an<br>al device | #### ISCR—IRQ Sense Control Register **Interrupt Controller** H'EE014 Bit 5 3 2 0 6 4 1 IRQ3SC IRQ5SC IRQ4SC IRQ2SC IRQ1SC IRQ0SC Initial value 0 0 0 0 0 0 0 0 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W IRQ5 to IRQ0 sense control Interrupts are requested when $\overline{IRQ}_5$ to $\overline{IRQ}_0$ are low 1 Interrupts are requested by falling-edge input at IRQ5 to IRQ0 ### IER—IRQ Enable Register #### H'EE015 ### **Interrupt Controller** # ISR—IRQ Status Register ### H'EE016 ### **Interrupt Controller** | Bits 5 to 0 | Setting and Clearing Conditions | |----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IRQ5F to IRQ0F | Setting and Cleaning Conditions | | 0 | <ul> <li>[Clearing conditions]</li> <li>Read IRQnF when IRQnF = 1, then write 0 in IRQnF.</li> <li>IRQnSC = 0, IRQn input is high, and interrupt exception handling is being carried out.</li> <li>IRQnSC = 1 and IRQn interrupt exception handling is being carried out.</li> </ul> | | 1 | <ul> <li>[Setting conditions]</li> <li>IRQnSC = 0 and IRQn input is low.</li> <li>IRQnSC = 1 and IRQn input changes from high to low.</li> </ul> | (n = 5 to 0) Note: \* Only 0 can be written to clear the flag. ### IPRA—Interrupt Priority Register A #### H'EE018 #### **Interrupt Controller** #### Priority level A7 to A0 | 0 | Priority level 0 (low priority) | |---|----------------------------------| | 1 | Priority level 1 (high priority) | #### · Interrupt sources controlled by each bit | | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|-----------|-------|-------|---------------|---------------|-------|------------------------------|------------------------------|------------------------------| | | DIL | IPRA7 | IPRA6 | IPRA5 | IPRA4 | IPRA3 | IPRA2 | IPRA1 | IPRA0 | | IPRA | Interrupt | IRQ0 | IRQ1 | IRQ2,<br>IRQ3 | IRQ4,<br>IRQ5 | 1 | 16-bit<br>timer<br>channel 0 | 16-bit<br>timer<br>channel 1 | 16-bit<br>timer<br>channel 2 | # IPRB—Interrupt Priority Register B ### H'EE019 ### **Interrupt Controller** #### Priority level B7, B6, B3, and B2 | 0 | Priority level 0 (low priority) | |---|----------------------------------| | 1 | Priority level 1 (high priority) | #### · Interrupt sources controlled by each bit | | Bit | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------|---------------------|----------|------------------------------------|-------|-------|------------------|------------------|-------|-------| | | DIL | IPRB7 | IPRB6 | _ | | IPRB3 | IPRB2 | _ | 1 | | IPRB | Interrupt<br>source | channels | 8-bit timer<br>channels<br>2 and 3 | _ | | SCI<br>channel 0 | SCI<br>channel 1 | _ | | | DASTCR—D/A Standby Control Register | DAS | STCR- | -D/A | Standby | Control | Register | |-------------------------------------|-----|-------|------|---------|---------|----------| |-------------------------------------|-----|-------|------|---------|---------|----------| #### H'EE01A | - 1 | • | • | • | |-----|---|---|---| | | | , | Δ | | | | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|-------| | | _ | _ | _ | _ | _ | _ | _ | DASTE | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | Read/Write | _ | _ | _ | _ | _ | _ | _ | R/W | | | | | | | | | | | ### D/A standby enable | 0 | D/A output is disabled in software standby mode | (Initial value) | |---|-------------------------------------------------|-----------------| | 1 | D/A output is enabled in software standby mode | | # **DIVCR**—Division Control Register ### H'EE01B # **System control** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|---|---|----|----|----|---|----------|----------| | | ı | _ | _ | _ | _ | ı | DIV1 | DIV0 | | Initial value<br>Read/Write | 1 | 1 | 1_ | 1_ | 1_ | 1 | 0<br>R/W | 0<br>R/W | | | | | | | | | | | #### Division ratio bits 1 and 0 | Bit 1 | Bit 0 | Fraguancy Division Patio | | | | | | |-------|-------|--------------------------|--|--|--|--|--| | DIV1 | DIV0 | Frequency Division Ratio | | | | | | | 0 | 0 | 1/1 (Initial value) | | | | | | | 0 | 1 | 1/2 | | | | | | | 4 | 0 | 1/4 | | | | | | | | 1 | 1/8 | | | | | | **System control** #### 7 6 5 4 3 2 1 0 Bit MSTPH0 **PSTOP** MSTPH1 0 1 1 1 1 0 0 0 Initial value Read/Write R/W R/W R/W R/W Module standby H1 and H0 Selection bits for placing modules in standby state. Reserved bits Enables or disables ø clock output. H'EE01C MSTCRH—Module Standby Control Register H #### ADRCR—Address Control Register H'EE01E **Bus controller** Bit 6 1 0 **ADRCTL** Initial value 1 1 1 1 1 1 1 1 Read/Write R/W Reserved bits Address control Selects address update update mode 2. ADRCTL Description 0 Address update mode 2 is selected 1 Address update mode 1 is selected (Initial value) | N | ٥t | ۵ | | |---|----|---|---| | ľ | Οι | C | • | | H8/3024F-ZTAT | This register not provided | |------------------------------------------------------|----------------------------| | H8/3026F-ZTAT | This register provided | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | | # **CSCR—Chip Select Control Register** #### H'EE01F ## **Bus controller** mode 1 or address #### Chip select 7 to 4 enable | Bit n | Description | |-------|--------------------------------------------------------------| | CSnE | Description | | 0 | Output of chip select signal CSn is disabled (Initial value) | | 1 | Output of chip select signal CSn is enabled | (n = 7 to 4) | ABWCR—Bus Width Control Register | | | | | H'EE02 | 0 | | Bus | controlle | | |----------------------------------------------------------------------------------|----------|----------|----------------------------------------|------------|--------------------------------------|------------|------------|------------|-----------|--| | | Bit7 | | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | ABW7 | ABW6 | ABW5 | ABW4 | ABW3 | ABW2 | ABW1 | ABW0 | | | Modes 1, 3, $\begin{cases} \text{Initial v} \\ 5, 6, \text{ and } 7 \end{cases}$ | alue | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Modes 2 Initial v and 4 Read/V | | 0<br>R/W | | | | | Area 7 to 0 Bits 7 to 0 ABW7 to ABW0 | 0 | f Access A | rea | | | | | | | | | 0 | | Areas 7 to 0 are 16-bit access areas | | | | | | | | | | 1 | Are | as 7 to 0 a | cess areas | | | | | | ASTCR—Access S | tate C | Control | Register | | H'EE02 | 1 | | Bus | controlle | | | Bit _ | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | AST7 | AS | T6 AST | Γ5 AS | Γ4 AST | T3 AST | Γ2 AS | Γ1 AST | 0 | | | Initial value<br>Read/Write | 1<br>R/W | 1<br>R/\ | 1<br>N R/V | 1<br>W R/\ | 1<br>W R/V | 1<br>V R/\ | 1<br>V R/\ | 1<br>N R/V | V | | Area 7 to 0 access state control Bits 7 to 0 AST7 to AST0 0 Number of States in Access Area Areas 7 to 0 are two-state access areas Areas 7 to 0 are three-state access areas # WCRH—Wait Control Register H ### H'EE022 #### **Bus controller** | Bit | 7 | 6 | | 5 | 4 | 3 | | 2 | | 1 | 0 | | | |-----------------------------|----------|----------|------|---------|--------------------------------------------------|----------|-----|-----------|-------------|-----------|-------------|------------------------------------------|--| | Dit | W71 | W70 | | /61 | W60 | W5 | | W5 | 0 | W41 | W40 | | | | Initial value<br>Read/Write | 1<br>R/W | 1<br>R/W | | 1<br>/W | 1<br>R/W | 1<br>R/\ | | 1<br>R/V | | 1<br>R/W | 1<br>R/W | | | | | | | | | | | | Area 0 | 4 w 0 1 0 1 | No pr | | ait is inset<br>t state is<br>t states a | | | | | | | | ļ , | Area 5 | wa | it contr | ol 1 | and 0 | | | | | | | | | | Г | 0 | О | No pro | ogra | m wait is | s inserted | Į. | | | | | | | | | 0 - | 1 | 1 prog | ıram | wait sta | ate is inse | rted | | | | | | | | | 1 ( | ) | 2 prog | ıram | wait sta | ates are ir | nserted | | | | | | | | | | 1 | 3 prog | ıram | wait sta | ates are ir | nserted | | | | | | ۸۳۵۵ | 6 | ait contro | 11000 | 1 V | | | | | | | | | | | Area | 0 wa | No pro | | _ | t ie inec | rted | <u> </u> | ] | | | | | | | 0 | 1 | 1 progr | | | | | | <u> </u> | | | | | | | | 0 | <del> </del> | | | | | serted | | | | | | | | 1 | 1 | 3 progr | | | | | | | | | #### Area 7 wait control 1 and 0 | 0 | 0 | No program wait is inserted | | | | | |---|----------------------------------|------------------------------------|--|--|--|--| | U | 1 1 program wait state is insert | | | | | | | 1 | 0 | 2 program wait states are inserted | | | | | | • | 1 | 3 program wait states are inserted | | | | | # WCRL—Wait Control Register L ### H'EE023 #### **Bus controller** | Bit | 7<br>W31 | 6<br>W30 | 5<br>W21 | 4<br>W20 | V | 3<br>V11 | 2<br>W10 | <b>)</b> | 1<br>W01 | 0<br>W00 | ] | | |-----------------------------|----------|----------|----------|----------|-----|----------|-----------|----------|------------|------------|------------|----------| | Initial value<br>Read/Write | 1<br>R/W | 1<br>R/W | 1<br>R/W | 1<br>R/W | F | 1<br>R/W | 1<br>R/W | / | 1<br>R/W | 1<br>R/W | J | | | | | | | | | | Area | 0 wa | ait contro | l 1 and 0 | | | | | | | | | | | | 0 | + - | gram wait | | | | | | | | | | | | 1 | 1 prog | ram wait s | tate is in | serted | | | | | | | | | | 0 | 2 prog | ram wait s | states are | inserted | | | | | | | | | 1 | 1 | 3 prog | ram wait s | states are | inserted | | | | | | | | | | | | | | | | | | | | Α | rea | 1 wai | t control | 1 ar | nd 0 | | | | | | | | | | , | 0 | No pro | gram | wait is i | nserted | | | | | | | | | 0 | 1 | 1 progr | am v | vait state | is inserte | d | | | | | | | | | 0 | 2 progr | am v | vait state | s are inse | rted | | | | | | | | 1 | 1 | 3 progr | am v | vait state | s are inse | rted | | | | | | | | | | • | | | | | • | #### Area 2 wait control 1 and 0 | 0 | 0 | No program wait is inserted | |---|---|------------------------------------| | U | 1 | 1 program wait state is inserted | | | 0 | 2 program wait states are inserted | | 1 | 1 | 3 program wait states are inserted | #### Area 3 wait control 1 and 0 | | 0 | No program wait is inserted | |---|---|------------------------------------| | 0 | 1 | 1 program wait state is inserted | | | 0 | 2 program wait states are inserted | | 1 | 1 | 3 program wait states are inserted | #### H'EE024 **Bus controller** Idle cycle insertion 1 | 0 | ) | No idle cycle is inserted in case of consecutive external read cycles for different areas | |---|---|-------------------------------------------------------------------------------------------| | 1 | | Idle cycle is inserted in case of consecutive external read cycles for different areas | Note: \* These bits can be read and written, but must not be set to 1. Normal operation cannot be guaranteed if 1 is written in these bits. ### FLMCR (FLMCR1)—Flash Memory Control Register H'EE030 Flash Memory Note: \* Fix the FWE pin low in mode 6. | H8/3024F-ZTAT | This register provided | |------------------------------------------------------|---------------------------------| | H8/3026F-ZTAT | This register provided (FLMCR1) | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | This register not provided | #### FLMCR (FLMCR2)—Flash Memory Control Register 2 H'EE031 Flash Memory Bit 7 0 **FLER** Initial value 0 0 0 0 0 0 0 0 Read/Write R Reserved bits Flash memory error Note: Writes to FLMCR2 H8/3024F-ZTAT This register not are prohibited. provided H8/3026F-ZTAT This register | EBR (EBR1)—Erase B | gister | | Flash Memory | | | | | | | |----------------------------------------------------|--------|-----|--------------|-----|-----|-----|-----|-----|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | EB7 | EB6 | EB5 | EB4 | EB3 | EB2 | EB1 | EB0 | | | Modes 1 to ∫Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 4, and 6 | R | R | R | R | R | R | R | R | | | Modes 5 Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | and 7 \Read/Write | R | R/W | | | | | | | | | | | | | Block 7 to 0 | | | | | | | | | | | 0 Block EB7 to EB0 is not selected (Initial value) | | | | | | | | | | | 1 Block EB7 to EB0 is selected | | | | | | | | | | Note: When not erasing, clear EBR to H'00. Writes are invalid. A value of 1 cannot be set in this register in mode 6. | H8/3024F-ZTAT | This register provided | |------------------------------------------------------|-------------------------------| | H8/3026F-ZTAT | This register provided (EBR1) | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | This register not provided | | EBR (EBR2)—Erase Block Register 2 | | | | H'EE033 | | | Flash Memory | | | |-----------------------------------------------------|---------------------------------|----------|----------|----------|----------|----------|--------------|-----------|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | | _ | _ | EB11 | EB10 | EB9 | EB8 | | | Modes 1 to ∫ Initial value 4, and 6 \ Read/Write | 0<br>R | | Modes 5 ∫ Initial value and 7 Read/Write | 0<br>R/W | | and / (Read/White | | R/VV | R/VV | K/VV | R/VV | K/VV | R/VV | | | | Block 11 to 8 | | | | | | | | | | | 0 Block EB11 to EB8 is not selected (Initial value) | | | | | | | | al value) | | | | 1 Block EB11 to EB8 is selected | | | | | | | | | Note: When not erasing, clear EBR to H'00. A value of 1 cannot be set in this register in mode 6. | H8/3024F-ZTAT | This register not provided | |------------------------------------------------------|----------------------------| | H8/3026F-ZTAT | This register provided | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | This register not provided | ### P4PCR—Port 4 Input Pull-Up Control Register #### H'EE03E Port 4 Port 4 input pull-up control 7 to 0 | 0 | Input pull-up transistor is off | |---|---------------------------------| | 1 | Input pull-up transistor is on | Note: Valid when the corresponding P4DDR bit is cleared to 0 (designating generic input). #### H'EE03F Port 5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|-----|---|---|---|----------|----------|----------|----------| | | _ | _ | _ | _ | P53PCR | P52PCR | P51PCR | P50PCR | | Initial value<br>Read/Write | 1 _ | 1 | 1 | 1 | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | | | | | | | | | | Port 5 input pull-up control 3 to 0 | 0 | Input pull-up transistor is off | |---|---------------------------------| | 1 | Input pull-up transistor is on | Note: Valid when the corresponding P5DDR bit is cleared to 0 (designating generic input). | RAMCR—RAM Co | H'EE077 | | | | Flash Memory | | | | |-----------------------------------------------|--------------|----------|----------|----------|--------------|-----------|-----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | _ | | Modes $\int$ Initial value 1 to 4 $\Big($ R/W | <u>1</u> | <u>1</u> | <u>1</u> | <u>1</u> | 0<br>R | 0<br>R | 0<br>R | <u>1</u> | | Modes Initial value 5 to 7 R/W | <u>1</u><br> | 1 | 1 — | 1<br>— | 0<br>R/W* | 0<br>R/W* | 0<br>R/W* | 1 | | | | Reser | ved bits | | | | | | #### RAM select, RAM2, RAM1 | Bit 3 | Bit 2 | Bit 1 | RAM Area | RAM Emulation Status | | | | |-------|-------|-------|----------------------|---------------------------|--|--|--| | RAMS | RAM2 | RAM1 | | NAIVI EITIUIAIIOIT SIAIUS | | | | | 0 | 0/1 | 0/1 | H'FFF000 to H'FFF3FF | No emulation | | | | | 1 | 0 | 0 | H'000000 to H'0003FF | Mapping RAM | | | | | | | 1 | H'000400 to H'0007FF | | | | | | | 1 | 0 | H'000800 to H'000BFF | | | | | | | | 1 | H'000C00 to H'000FFF | | | | | Note: \* In mode 6 (single-chip normal mode), flash memory emulation by RAM is not supported; these bits can be modified, but must not be set to 1. | H8/3024F-ZTAT | This register provided | |------------------------------------------------------|--------------------------------------------------| | H8/3026F-ZTAT | This register provided (bit specification below) | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | This register not provided | | RAMCR (H8/3026F- | egister | H'EE077 | | Flash Memory | | | | | |-----------------------|---------|---------|----------|--------------|------|------|------|------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | RAMS | RAM2 | RAM1 | RAM0 | | Modes ∫ Initial value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 1 to 4 \( \)R/W | _ | _ | _ | _ | R | R | R | R | | Modes (Initial value | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | 5 to 7 {R/W | | _ | _ | _ | R/W | R/W | R/W | R/W | | | | Reser | ved bits | | | | | | | FLMSR-Flash Memory Status Register | | | | | H'EE07D | • | | Flash I | Memory | |------------------------------------|------|---|---|---|----------|------|---|---------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | FLER | | | _ | _ | | _ | _ | | | Initial value | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | R/W | R | _ | _ | _ | _ | _ | _ | | | | | | | | F | Reserved | bits | | | | #### Flash memory error | Bit 7 | Description | | | | | | | |-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | FLER | Description | | | | | | | | 0 | Flash memory program/erase protection (error protection*1) is disabled (Initial value) [Clearing condition] WDT reset, reset via the RES pin, or hardware standby mode | | | | | | | | 1 | An error has occurred during flash memory programming/erasing, and error protection*1 is enabled [Setting conditions] • When flash memory is read*2 during programming/erasing (including a vector read or instruction fetch, but excluding reads in a RAM area overlapping flash memory space) • Immediately after the start of exception handling during programming/erasing (but excluding reset, illegal instruction, trap instruction, and division-by-zero exception handling)*3 • When a SLEEP instruction (including software standby) is executed during programming/erasing • When the bus is released during programming/erasing | | | | | | | Notes: 1. See 17.7.3, Error Protection, for details. - 2. The read value in this case is undefined. - 3. Before the exception handling stack or vector read is performed. | H8/3024F-ZTAT | This register provided | |------------------------------------------------------|-------------------------------------------------| | H8/3026F-ZTAT | This register not provided (FLER bit in FLMCR2) | | H8/3024 mask ROM version<br>H8/3026 mask ROM version | This register not provided | **16-bit timer (all channels)** #### Bit 7 6 5 2 3 0 MDF FDIR PWM2 PWM1 PWM0 Initial value 1 0 0 1 1 0 0 0 Read/Write R/W R/W R/W R/W R/W PWM mode 0 Channel 0 operates normally (Initial value) 1 Channel 0 operates in PWM mode PWM mode 1 0 Channel 1 operates normally (Initial value) 1 Channel 1 operates in PWM mode PWM mode 2 0 Channel 2 operates normally (Initial value) 1 Channel 2 operates in PWM mode Flag direction OVF is set to 1 in TISRC when 16TCNT2 0 overflows or underflows (Initial value) OVF is set to 1 in TISRC when 16TCNT2 1 overflows Phase counting mode H'FFF62 TMDR—Timer Mode Register 0 1 (Initial value) Channel 2 operates in phase counting mode Channel 2 operates normally **16-bit timer (all channels)** #### Bit: 7 6 5 4 3 2 0 IMIEA2 IMIEA1 IMIEA0 IMFA2 IMFA1 IMFA0 ი Initial value: 1 0 O 0 1 O n R/W Read/Write: R/W R/W R/(W)\* R/(W)\* R/(W)\* Input capture/compare match flag A0 [Clearing conditions] (Initial value) Read IMFA0 when IMFA0=1, then write 0 in IMFA0 [Setting conditions] 16TCNT0=GRA0 when GRA0 functions as an output compare register. 1 16TCNT0 value is transferred to GRA0 by an input capture signal when GRA0 functions as an input capture register. Input capture/compare match flag A1 [Clearing conditions] (Initial value) 0 Read IMFA1 when IMFA1=1, then write 0 in IMFA1 [Setting conditions] • 16TCNT1=GRA1 when GRA1 functions as an output compare register. 1 16TCNT1 value is transferred to GRA1 by an input capture signal when GRA1 functions as an input capture register. Input capture/compare match flag A2 [Clearing conditions] (Initial value) 0 Read IMFA2 when IMFA2=1, then write 0 in IMFA2 [Setting conditions] • 16TCNT2=GRA2 when GRA2 functions as an output compare register. 1 16TCNT2 value is transferred to GRA2 by an input capture signal when GRA2 functions as an input capture register. Input capture/compare match interrupt enable A0 IMIA0 interrupt requested by IMFA0 flag is disabled (Initial value) 1 IMIA0 interrupt requested by IMFA0 is enabled Input capture/compare match interrupt enable A1 0 IMIA1 interrupt requested by IMFA1 flag is disabled (Initial value) H'FFF64 Input capture/compare match interrupt enable A2 1 TISRA—Timer Interrupt Status Register A | 0 | IMIA2 interrupt requested by IMFA2 flag is disabled | (Initial value) | |---|-----------------------------------------------------|-----------------| | 1 | IMIA2 interrupt requested by IMFA2 is enabled | | IMIA1 interrupt requested by IMFA1 is enabled Note: \* Only 0 can be written to clear the flag. TISRB—Timer Interrupt Status Register B #### Bit: 7 6 5 4 3 2 0 limieb2limieb1limieb0 IMFB2 IMFB1 IMFB0 n 1 n Initial value: 1 n n n n Read/Write: R/W R/W R/W R/(W)\* R/(W)\* R/(W)\* Input capture/compare match flag B0 (Initial value) [Clearing condition] Read IMFB0 when IMFB0=1, then write 0 in IMFB0. 1 [Setting conditions] • 16TCNT0=GRB0 when GRB0 functions as an output compare register. • 16TCNT0 value is transferred to GRB0 by an input capture signal when GRB0 functions as an input capture register. Input capture/compare match flag B1 [Clearing condition] (Initial value) 0 Read IMFB1 when IMFB1=1, then write 0 in IMFB1. [Setting conditions] 16TCNT1=GRB1 when GRB1 functions as an output compare register. 1 • 16TCNT1 value is transferred to GRB1 by an input capture signal when GRB1 functions as an input capture register. Input capture/compare match flag B2 [Clearing condition] (Initial value) Read IMFB2 when IMFB2=1, then write 0 in IMFB2. [Setting conditions] 16TCNT2=GRB2 when GRB2 functions as an output compare register. 1 • 16TCNT2 value is transferred to GRB2 by an input capture signal when GRB2 functions as an input capture register. Input capture/compare match interrupt enable B0 0 IMIB0 interrupt requested by IMFB0 flag is disabled (Initial value) 1 IMIB0 interrupt requested by IMFB0 is enabled Input capture/compare match interrupt enable B1 IMIB1 interrupt requested by IMFB1 flag is disabled (Initial value) 1 IMIB1 interrupt requested by IMFB1 is enabled Input capture/compare match interrupt enable B2 IMIB2 interrupt requested by IMFB2 flag is disabled (Initial value) 1 IMIB2 interrupt requested by IMFB2 is enabled H'FFF65 16-bit timer (all channels) Note: \* Only 0 can be written to clear the flag. #### TISRC—Timer Interrupt Status Register C H'FFF66 16-bit timer (all channels) Bit: 7 6 5 4 3 2 1 0 OVIE2 OVIE1 OVIE0 OVF1 OVF2 OVF0 Initial value: 1 0 0 0 1 0 0 Read/Write: R/W R/W R/W R/(W)\* R/(W)\* R/(W)\* Overflow flag 0 -[Clearing condition] (Initial value) 0 Read OVF0 when OVF0 = 1, then write 0 in OVF0. [Setting condition] 1 16TCNT0 overflowed from H'FFFF to H'0000. Overflow flag 1 [Clearing condition] (Initial value) 0 Read OVF1 when OVF1 = 1, then write 0 in OVF1. [Setting condition] 1 16TCNT1 overflowed from H'FFFF to H'0000. Overflow flag 2 [Clearing condition] (Initial value) 0 Read OVF2 when OVF2 = 1, then write 0 in OVF2. [Setting condition] 1 16TCNT2 overflowed from H'FFFF to H'0000, or underflowed from H'0000 to H'FFFF. Overflow interrupt enable 0 0 OVI0 interrupt requested by OVF0 flag is disabled (Initial value) OVI0 interrupt requested by OVF0 flag is enabled 1 Overflow interrupt enable 1 OVI1 interrupt requested by OVF1 flag is disabled (Initial value) 0 OVI1 interrupt requested by OVF1 flag is enabled Overflow interrupt enable 2 | 0 | OVI2 interrupt requested by OVF2 flag is disabled | (Initial value) | |---|---------------------------------------------------|-----------------| | 1 | OVI2 interrupt requested by OVF2 flag is enabled | | Note: \* Only 0 can be written to clear the flag. # 16TCR0—Timer Control Register 0 # H'FFF68 # 16-bit timer channel 0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|---|----------|----------|----------|----------|----------|----------|----------| | | 1 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value<br>Read/Write | 1 | 0<br>R/W | | | | | | | | | | ### Timer prescaler 2 to 0 | Bit 2 | Bit 1 | Bit 0 | Description | | | | | | | | |-------|-------|-------|-------------------------------|--------|--|--|--|--|--|--| | TPSC2 | TPSC1 | TPSC0 | Description | | | | | | | | | | 0 | 0 | Internal clock: φ (Initial | value) | | | | | | | | 0 | 0 | 1 | Internal clock: φ/2 | | | | | | | | | 0 | 1 | 0 | Internal clock: φ/4 | | | | | | | | | | | 1 | Internal clock: φ/8 | | | | | | | | | | 0 | 0 | External clock A: TCLKA input | | | | | | | | | | 0 | 1 | External clock B: TCLKB input | | | | | | | | | ' | 4 | 0 | External clock C: TCLKC input | | | | | | | | | | 1 | 1 | External clock D: TCLKD input | | | | | | | | # Clock edge 1 and 0 | Bit 4 | Bit 3 | Description | | |-------|-------|-----------------------|-----------------| | CKEG | CKEG0 | Description | | | 0 | 0 | Rising edges counted | (Initial value) | | 0 | 1 | Falling edges counted | | | 1 | _ | Both edges counted | | # Counter clear 1 and 0 | Bit 6 | Bit 5 | Description | |-------|-------|----------------------------------------------------------------------------------------| | CCLR1 | CCLR0 | Description | | 0 | 0 | 16TCNT is not cleared (Initial value | | | 1 | 16TCNT is cleared by GRA compare match or input capture | | 1 | 0 | 16TCNT is cleared by GRB compare match or input capture | | ' | 1 | Synchronous clear: 16TCNT is cleared in synchronization with other synchronized timers | # TIOR0—Timer I/O Control Register 0 # H'FFF69 # 16-bit timer channel 0 | Bit: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---|------|------|------|---|------|------|------| | | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | | Initial value: | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Read/Write: | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | | | | | | | | | | # I/O control A2 to A0 — | Bit 2 | Bit 1 | Bit 0 | | Description | | | | | | | |-------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|--| | IOA2 | IOA1 | IOA0 | | Description | | | | | | | | | 0 | 0 | 0 GRA is an output No output at compare match (Initial value) 1 0 output at GRA compare match 1 output at GRA compare match 1 output at GRA compare match | | | | | | | | | | 0 | 1 | | | | | | | | | | 0 | | 0 | | | | | | | | | | | 1 | 1 | | Output toggles at GRA compare match (1 output on channel 2) | | | | | | | | | 0 | 0 | GRA is an input | GRA captures rising edges of input | | | | | | | | 1 | | 1 | capture register GRA captures falling edges of input | | | | | | | | | ' | 1 | 0 | | GRB captures both edges of input | | | | | | | | | ı ı | 1 | | | | | | | | | ### I/O control B2 to B0 | Bit 6 | Bit 5 | Bit 4 | | Description | | | | | | | |-------|-------|-------|----------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|--| | IOB2 | IOB1 | IOB0 | | Description | | | | | | | | | 0 | 0 | GRB is an output No output at compare match (Initial val | | | | | | | | | | U | 1 | compare register | 0 output at GRB compare match | | | | | | | | 0 | | 0 | | 1 output at GRB compare match | | | | | | | | | 1 | 1 | | Output toggles at GRB compare match (1 output on channel 2) | | | | | | | | | 0 | 0 | GRB is an input | GRB captures rising edges of input | | | | | | | | 1 | · | 1 | capture register | GRB captures falling edges of input | | | | | | | | | 1 | 0 | | GRB captures both edges of input | | | | | | | | | ' | 1 | | | | | | | | | | 16TCNT0 H/L—Timer Counter 0 H/L | | | | | | H'FFF6A, H'FFF6B | | | | 10 | 16-bit timer channel 0 | | | | | | |---------------------------------|------------|-----|-----|-----|-----|------------------|-----|-----|-----|-----|------------------------|-----|-----|-----|-----|-----| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W | | | | | | | | | | | | | | | | | | | | Up-counter | | | | | | | | | | | | | | | | | GRA0 H/L—General Register A0 H/L H'F | | | | | | | | H'FFF6C, H'FFF6D 16-bit timer | | | | r channel 0 | | | | | |--------------------------------------|-----|-----|-----|-----|-----|-----|-----|-------------------------------|-----|-----|-----|-------------|-----|-----|-----|-----| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Output compare or input capture register | GRB0 H/L—General Register B0 H/L H'F | | | | | | | | | H'FFF6E, H'FFF6F | | | | 16-bit timer channel 0 | | | | |--------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------------------|-----|-----|-----|------------------------|-----|-----|-----| | Bit 15 14 13 12 11 10 | | | | | | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Output compare or input capture register | 16TCR1 Timer C | ontrol R | egister 1 | | H'FF | F70 | 16-bit timer channel 1 | | | | |----------------|----------|-----------|-------|-------|-------|------------------------|-------|-------|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | | Initial value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Read/Write | _ | R/W | Note: Bit functions are the same as for 16-bit timer channel 0. Rev. 2.00 Sep 20, 2005 page 722 of 800 REJ09B0260-0200 | TIOR1—Timer I | O Contr | ol Regist | er 1 | H'FF | F <b>7</b> 1 | | 16-bit t | imer chan | nel 1 | |---------------|---------|-----------|------|------|--------------|------|----------|-----------|-------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | | | Initial value | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | | Read/Write | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | Note: Bit functions are the same as for 16-bit timer channel 0. | 16TCNT1 | H/L— | -Tim | er Co | unte | r 1 H | /L | ] | H'FF | <b>F72,</b> ] | H'FF | F <b>73</b> | 10 | 5-bit 1 | timer | chan | nel 1 | |---------------|------|------|-------|------|-------|-----|-----|------|---------------|------|-------------|-----|---------|-------|------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W Note: Bit functions are the same as for 16-bit timer channel 0. | GRA1 H/L | —Ge | neral | Regi | ster | A1 H | L/L | ] | H'FF | <b>F74,</b> ] | H'FF | F75 | 16 | 5-bit 1 | timer | chan | nel 1 | |---------------|-----|-------|------|------|------|-----|-----|------|---------------|------|-----|-----|---------|-------|------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Note: Bit functions are the same as for 16-bit timer channel 0. | GRB1 H/L | —Ge | neral | Regi | ster l | B1 H/ | L | ] | H'FF | <b>F76,</b> 1 | H'FF | F77 | 10 | 5-bit 1 | timer | chan | nel 1 | |---------------|-----|-------|------|--------|-------|-----|-----|------|---------------|------|-----|-----|---------|-------|------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Note: Bit functions are the same as for 16-bit timer channel 0. # 16TCR2 Timer Control Register 2 H'FFF78 16-bit timer channel 2 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|-------|-------|-------|-------|-------|-------|-------| | | _ | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TPSC2 | TPSC1 | TPSC0 | | Initial value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | _ | R/W - Notes: 1. Bit functions are the same as for 16-bit timer channel 0. - 2. When phase counting mode is selected in channel 2, the settings of bits CKEG1 and CKEG0 and TPSC2 to TPSC0 in 16TCR2 are ignored. | TIOR2—Timer I/ | O Cont | rol Regist | ter 2 | H' | FFF79 | | 16-bit 1 | timer cha | nnel 2 | |----------------|--------|------------|-------|------|-------|------|----------|-----------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | IOB2 | IOB1 | IOB0 | _ | IOA2 | IOA1 | IOA0 | | | Initial value | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | • | | Read/Write | _ | R/W | R/W | R/W | _ | R/W | R/W | R/W | | Note: Bit functions are the same as for 16-bit timer channel 0. | 16TCNT2 | H/L— | -Tim | er Co | unte | r 2 H | /L | Н | 'FFF | 7A, F | I'FFF | 7B | 10 | 6-bit | timer | · chai | nnel 2 | |---------------|------|------|-------|------|-------|-----|-----|------|-------|-------|-----|-----|-------|-------|--------|--------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | R/W Phase counting mode : up/down counter Other mode : up-counter | GRA2 H/L | —Ge | neral | Regi | ster . | A2 H | /L | Н | 'FFF | 7C, E | I'FFF | 7 <b>D</b> | 10 | 5-bit 1 | timer | chan | nnel 2 | |---------------|-----|-------|------|--------|------|-----|-----|------|-------|-------|------------|-----|---------|-------|------|--------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Note: Bit functions are the same as for 16-bit timer channel 0. | GRB2 H/L | —Ge | neral | Regi | ster l | B2 H/ | L | Н | 'FFF | <b>7</b> E, H | l'FFF | 7F | 10 | 6-bit | timer | char | nel 2 | |---------------|-----|-------|------|--------|-------|-----|-----|------|---------------|-------|-----|-----|-------|-------|------|-------| | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W Note: Bit functions are the same as for 16-bit timer channel 0. | 8TCR0—Time<br>8TCR1—Time | | _ | | | | | | | FF8 | | | 8-bit timer channel 0<br>8-bit timer channel 1 | |-----------------------------|----------|------------|---------------|----------|---------|-------|----------|---------|------------------|-----------------------------|------------------------|-----------------------------------------------------------------------------------| | Bit | 7 | 6 | 5 | | 4 | | 3 | | 2 | 1 | 0 | | | | CMIEB | CMIEA | OVIE | СС | LR1 | C | CLRC | ) ( | CKS2 | CKS1 | CKS0 | | | Initial value<br>Read/Write | 0<br>R/W | 0<br>R/W | 0<br>R/W | | 0<br>/W | F | 0<br>R/W | | 0<br>R/W | 0<br>R/W | 0<br>R/W | _ | | | | | | | | | Clock | sele | <br>ect 2 to | 0 | | | | | | | | | | | | | 0 | Clock inp | ut is disa | bled | | | | | | | | | | 0 | 1 | Internal c<br>edge of ¢ | | nted on rising | | | | | | | | | 0 | 1 | 0 | Internal c | | nted on rising | | | | | | | | | | | 1 | Internal c<br>edge of ¢ | | nted on rising | | | | | | | | | | 0 | 0 | Channel | n 8TCNT<br>1: | 1 overflow signal* 0 compare match A* | | | | | | | | | 1 | | 1 | External c | lock: coun | ted on falling edge | | | | | | | | | | 1 | 0 | | | ted on rising edge | | | | | | | | | | | 1 | rising and | | unted on both<br>edges | | | | | | | | ١ | Note: | 8 | verflov<br>STCNT | w signal ar<br>0 compare | nd that of<br>match si | 0 is the 8TCNT1<br>channel 1 is the<br>gnal, no incrementing<br>use this setting. | | | | | | Cour | nter cl | ear | 1 an | d 0 | | | | | | | | | | 0 | 0 | + | | | s disab | | | | | | | | | | 0 | + | | | | pare match | | ponturo P | | | | | | 1 | 1 | + | | | | capture B | | sapture B | | | | | Timer o | | | erru | pt en | able | · · | · | | | | | | | | | | | | | | F is disable<br>F is enable | | | | | | | | J V I II | iterra | ot ic | oquoc | ncu i | by O v | 1 13 CHADIC | | | | | | | e match ir | | | | | | | | | | | | | $\vdash$ | CMIA inter | | | | | | | | | | | | | | ZIVIIA IIILEI | ιαριΙ | oque | JICU. | , by C | ZIVIE F | , 13 Ell | anicu | | | | | | e match in | | | | | | | _ | | | | | | | MIB interr | - | | | | | | _ | | | | | | | | -p 5quo. | | , 5.0 | | .0 011 | 2210 | | | | | Rev. 2.00 Sep 20, 2005 page 726 of 800 REJ09B0260-0200 ### 8TCSR0—Timer Control/Status Register 0 ### H'FFF82 ### 8-bit timer channel 0 - [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB. [Setting conditions] 8TCNT = TCORB . The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register. - Notes: 1. Only 0 can be written to bits 7 to 5 to clear these flags. - 2. TRGE is bit 7 of the A/D control register (ADCR). # 8TCSR1—Timer Control/Status Register 1 ### H'FFF83 # 8-bit timer channel 1 | Bit | 7 | , | 6 | 5 | | 4 | 3 | 2 | 2 | 1 | 0 | | |---------------|------|--------------------|--------------|----------|-----------------------|-------|-------------------|----------|---------|-----------|--------------------------|-----------------------| | | СМ | FB | CMFA | OV | F IC | Œ | OIS3 | | S2 | OS1 | OS0 | | | Initial value | | L | 0 | 0 | | 0 | 0 | | L<br>) | 0 | 0 | | | Read/Write | R/(V | | R/(W)* | | | /W | R/W | | W | R/W | R/W | | | | | | | | | | | | | | | | | | | | | | | | | Outp | ut sele | ct A1 an | d A0 | | | | | | | | | | | Bit 1 | _ | | Description | on | | | | | | | | | | 0 | 0 | No cha | inge at co | mpare match A | | | | | | | | | | U | 1 | 0 outpu | ut at comp | pare match A | | | | | | | | | | 1 | 0 | 1 outpu | ut at comp | pare match A | | | | | | | | | | | 1 | Output | toggles a | t compare match A | | | | | | | | | l<br>Output/inp | ut capt | ure ed | ge selec | t B3 and l | B2 | | | | | | | | | ICE in | Bit 3 | Bit 2 | | De | scription | | | | | | | | | 8TCSR1 | OIS3 | OIS2 | | | · . | | | | | | | | | | 0 | 0 | | | mpare match B | | | | | | | | | 0 | | 1 | | | eare match B | | | | | | | | | | 1 | 0 | | | are match B | | | | | | | | | | | 1 | - | | t compare match B | | | | | | | | | | 0 | 0 | | | oture on rising edge | | | | | | | | | | | 1 | | | oture on falling edge | | | | | | | | | 1 | 1 | 0 | | 3 input cap<br>ing edges | oture on both rising | | | | | | | | | | | 1 | and ran | 9 04900 | | | | | | | | In | out ( | capture en | able | | | | | | | | | | | ( | 0 | TCORB is | a com | pare n | natch re | gister | | | | | | | | | 1 | TCORB is | an inp | ut cap | ture regi | ster | | | | | | ١, | imer ov | erflow fla | ıa | | | | | | | | | | | 16 | | learing c | _ | ition] | | | | | | | | | | | Re | | | en OVF = | 1, then | write 0 | in OVF | | | | | | | | | etting cor<br>CNT ove | | ion]<br>ws from H | FF to I | d'00. | | | | | | | Com | <br>pare m | atch/inp | ut captur | e fla | aq A | | | | | | | | | | <del>-</del> | ring con | | | | | | | | | | | | 0 | Read | CMFA | when CN | ЛFA | 1 = 1, then | write 0 | in CM | FA. | | | | | | 1 | | ng cond | | | | | | | | | | | | | 10101 | 11 - 10 | OIVA | | | | | | | | | C | ompa | re mate | ch/inpu | capture | e flag B | | | | | | | $\neg$ | | | | Clearin<br>Read Cl | | | FR = 1 + | hen | write 0 in | CMER | | | | | | - | _ | Catting | | | | 1011 | | J.V.I D. | | | | _ | [Clearing condition] Read CMFB when CMFB = 1, then write 0 in CMFB. [Setting conditions] 8TCNT = TCORB • The 8TCNT value is transferred to TCORB by an input capture signal when TCORB functions as an input capture register. Note: \* Only 0 can be written to bits 7 to 5 to clear these flags. | TCORA0-<br>TCORA1- | | | | _ | | | | | FFF8 | | | | | | | annel 0<br>annel 1 | |--------------------|-------|-------|-------|-----|-------|-----|-----|-----|------|-----------|-----|----------|------|-------|-------|--------------------| | | | | | тсо | RA0 | | | | | | | TCC | DRA1 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | Dit | | Ι | | | | | Γ | Γ | | Τ | Τ | <u> </u> | Т | T | | $\overline{\Box}$ | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | • | R/W | • | R/W | - | - | R/W | • | R/W | - | - | R/W | | • | - | W R/W | | TCORB0- | –Tim | e Cor | stant | Reg | ister | B0 | | H' | FFF8 | 36 | | | 8-bi | t tim | er ch | annel 0 | | TCORB1- | –Tim | e Cor | stant | Reg | ister | B1 | | H' | FFF8 | <b>37</b> | | | 8-bi | t tim | er ch | annel 1 | | | | | | тсо | RB0 | | | | | | | TC | DRB1 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | R/W R/V | V R/V | V R/ | W R/W | | 8TCNT0— | -Time | er Co | unter | 0 | | | | Н' | FFF8 | 88 | | | 8-bi | t tim | er ch | annel 0 | | 8TCNT1— | -Time | er Co | unter | 1 | | | | H' | FFF | <b>39</b> | | | 8-bi | t tim | er ch | annel 1 | | | | | | 8TC | CNT0 | | | | | | | 8TCN | NT1 | | | | | В | it 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | Initial value | | · | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Read/Write | e R/\ | N R/M | / R/W | | TCSR—Tiı | mer ( | Contr | ol/St | atus F | Registe | er | H' | FFF8C | | | | | WDT | |-----------------------------|-----------|---------|------------|----------------------|--------------------|--------|-------------------------------|------------|--------|----------|--------|---------|----------| | Bit | 7 | | | 6 | 5 | | 4 | 3 | | 2 | , | 1 | 0 | | | OV | ′F | W | T/ĪT | TMI | E | _ | _ | С | KS2 | СК | S1 | CKS0 | | Initial value<br>Read/Write | 0<br>R/(V | | | )<br>W | 0<br>R/V | V | 1_ | 1_ | _ F | 0<br>R/W | | 0<br>/W | 0<br>R/W | | | | | | | | | | | Clock | select | 2 to 0 | | | | | | | | | | | | | CKS2 | CKS1 | CKS0 | Des | cription | | | | | | | | | | | | 0 | 0 | φ/2 | | | | | | | | | | | | 0 | | 1 | φ/32 | | | | | | | | | | | | | 1 | 0 | ф/64 | | | | | | | | | | | | | | 1 | ф/128 | | | | | | | | | | | | | 0 | 0 | φ/256 | | | | | | | | | | | | 1 | | 1 | φ/512 | | | | | | | | | | | | | 1 | 0 | φ/2048 | | | | | | | | | | | | | | 1 | ф/4096 | | | | | | | | Time | | | | | | 7 | | | | | | | | | 0 | | er disabled<br>CNT is initial | ized to H' | 00 and | halted | | | | | | | | | | 1 | 1 | er enabled<br>CNT starts c | ounting up | ) | | | | | | | | | <b>-</b> . | | | | | | | | | | | | | | | Timer | mode | select<br>al timer | | | | 7 | | | | | | | | | 0 | | | | imer interrup | its | | | | | | | | | | 1 | | ndog tin | | | | | | | | | | | | | | gener | ates a | reset | signal | | | | | | | | | Overf | low fla | g | | | | | | | | | | | | | 0 | [Clear | ring co | condition] | | | | | | | | | | | | | | | | )VF = 1 | I, the | n write 0 in C | )VF | | | | | | | | 1 | | | ndition]<br>iges fro | m H'FF | to ⊢ | 1'00 | | | | | | | Note: \* Only 0 can be written to clear the flag. | TCNT—Ti | mer Coun | ter | | H'F | FF8D (rea | d), H'FFF | 8C (write) | WDT | | | |-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|--------------|-------------|--------------|------------|----------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | Initial value<br>Read/Write | 0<br>R/W | | | | | | | Count | value | | | | | | | RSTCSR— | -Reset Cor | ntrol/Statu | s Register | H'F | FF8F (rea | d), H'FFF | 8E (write) | WDT | | | | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | WRST | RSTOE | _ | _ | _ | _ | _ | _ | | | | Initial value<br>Read/Write | 0<br>R/(W)* | 0<br>R/W | 1_ | 1_ | 1_ | 1 | 1_ | 1 | | | | | Reset output enable 0 External output of reset signal is disabled 1 External output of reset signal is enabled Watchdog timer reset [Clearing conditions] • Reset signal at RES pin • Read WRST when WRST = 1, then write 0 in WRST | | | | | | | | | | | | | etting condition | | reset signal | during watc | hdog timer o | peration | | | | Note: \* Only 0 can be written in bit 7 to clear the flag. | 8TCR2—'<br>8TCR3—' | | | _ | | | | H'FFF<br>H'FFF | | | 8-bit timer channel 2<br>8-bit timer channel 3 | |-----------------------------|----------|--------------|--------------|---------------|----------|--------------|------------------------|------------------------|-----------------|--------------------------------------------------------------------------------------| | Bit | 7 | 6 | 5 | 4 | 3 | 3 | 2 | 1 | 0 | | | | CMIE | B CMIEA | OVIE | CCLR1 | CCI | R0 | CKS2 | CKS1 | CKS0 | ] | | Initial value<br>Read/Write | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | R/ | | 0<br>R/W | 0<br>R/W | 0<br>R/W | - | | | | | | | Clock | select | 2 to 0 | | | • | | | | | | | CSK2 | CSK | 1 CSK0 | | De | escription | | | | | | | | 0 | 0 | Clock inpo | ut is disab | led | | | | | | | 0 | | 1 | Internal cl | ock: coun | ted on rising edge of φ/8 | | | | | | | U | 1 | 0 | Internal cl | ock: coun | ted on rising edge of φ/64 | | | | | | | | | 1 | Internal cl | ock: coun | ted on rising edge of φ/8192 | | | | | | | | 0 | 0 | Channel 3 | on 8TCNT:<br>3: | 3 overflow signal* 2 compare match A* | | | | | | | 1 | | 1 | External of | clock: cour | nted on falling edge | | | | | | | | 1 | 0 | External of | clock: cour | nted on rising edge | | | | | | | | ' | 1 | External of falling ed | | nted on both rising and | | | | | | Counter | | and<br>no ir | that of ch<br>ncrement | nannel 3 is | the 8TCN | ne 8TCNT3 overflow signal<br>T2 compare match signal,<br>d. Do not use this setting. | | | | | | 0 | | | is disable | ed | | | | | | | | 0 1 | <b>—</b> | | | are match A | 4 | | | | | | | , 0 | | | • | are match E | | oture B | | | | | | 1 1 | Cle | ared l | by input o | capture B | | | | | | | ' | | | | 1- | | | | | | | | | verflow in | | | | is disable | а | | | | | | | | • | | | is enable | _ | | | | | | _ ' ' | J V I III CIT | риточ | ucoto | a by Ovi | 15 CHADIC | <u> </u> | | | | | Compa | re match ir | nterrupt ei | nable A | 4 | | | | | | | | 0 0 | MIA interr | upt reque | sted by | y CMF | A is disa | abled | | | | | | 1 C | MIA interr | upt reque | sted by | y CMI | A is ena | bled | | | | | Comp | are match in | iterrupt ena | able B | | | | | | | | | 0 | CMIB intern | • | | лFB is | disab | led | | | | | | 1 | CMIP intern | | | | | | | | | 1 CMIB interrupt requested by CMFB is enabled 8TCSR2—Timer Control/Status Register 2 8TCSR3—Timer Control/Status Register 3 H'FFF92 H'FFF93 8-bit timer channel 2 8-bit timer channel 3 | 8TCSR2 | Bit | | 7 | 6 | | ŧ | 5 | 4 | 1 | 3 | 2 | | 1 | 0 | | |--------|----------------------------|------|-----------|------------------|-------|---------------|-------------|---------|--------|--------------------|---------|---------|--------------------------------------------------|------------|----------------------------------| | | | CN | ИFВ | СМІ | FA | 0 | /F | _ | _ | OIS3 | OIS | S2 | OS1 | OS0 | | | | nitial value<br>Read/Write | | 0<br>(W)* | 0<br>R/(V | | R/( | | 1 | I<br>- | 0<br>R/W | 0<br>R/ | | 0<br>R/W | 0<br>R/W | • | | 8TCSR3 | Bit | | 7 | 6 | | ţ | 5 | 4 | 1 | 3 | 2 | | 1 | 0 | | | | | CN | ИFВ | CMI | FA | 0 | /F | IC | Έ | OIS3 | OIS | 32 | OS1 | OS0 | | | | nitial value<br>Read/Write | R/( | 0<br>W)* | 0<br>R/(V | V)* | R/( | | R/ | | 0<br>R/W | 0<br>R/ | | 0<br>R/W | 0<br>R/W | | | | | | | | | | | | | | Out | out co | lect A1 a | nd AO | | | | | | | | | | | | | | | Bit 0 | | | -4: | | | | | | | | | | | | | OS1 | OS0 | | Descri | | | | | | | | | | | | | | 0 | 0 | + | | mpare match A | | | | | | | | | | | | | | 0 | <del> </del> | | are match A | | | | | | | | | | | | | 1 | 1 | | | are match A<br>t compare match A | | | | | | | | | | | | | | | <u> </u> | | · | | | | | | | | | | | ı | Output/inp | | | ige selec | t B3 and E | 32 | | | | | | | | | | | | ICE in<br>8TCSR3 | Bit 3 | Bit 3 | 1 | De | scription | | | | | | | | | | | | | | 0 | No char | nge at com | pare match B | | | | | | | | | | | | • | 0 | 1 | 0 output | at compa | ire match B | | | | | | | | | | | | 0 | | 0 | 1 output | at compa | re match B | | | | | | | | | | | | | 1 | 1 | Output t | oggles at | compare match B | | | | | | | | | | | | | 0 | 0 | TCORB | input cap | ture on rising edge | | | | | | | | | | | | 1 | | 1 | <b>—</b> | | ture on falling edge | | | | | | | | | | | | | 1 | 0 | TCORB<br>falling e | | ture on both rising and | | | | | | | | | 1 | nput o | cap | ture enabl | е | | | | | | | | | | | | | | 0 | TC | ORB is a | compare | mato | h registe | r | | | | | | | | | | | 1 | TC | ORB is an | input c | apture | register | | | | | | | | | Tir | ner o | ı<br>verflo | ow flag | g | | | | | | | | | | | | | C | | | ing co | | ition]<br>en OVF = | 1. then | write ( | ) in OVF. | | | | | | | | | 1 | [5 | Settir | ng con | diti | | | | | | | | | | | | | _ | | | | | | | | | | | | | | | Co | mpare | | _ | | | e fla | ag A | | | | | | | | | | 0 | | | ng co<br>CMFA | | | 1FA | = 1, then | write 0 | in CM | FA. | | | | | | | | [S | ettin | g con | ditio | n] | | , , , , , | | | | | | | | | | | 81 | CNT | = T( | COR | A | | | | | | | | | | <u>c</u> | ompa | re ma | atch/in | put c | aptu | e fla | g B | | | | | | | _ | | | | | | ing co<br>CMFE | | | /IFB | = 1, th | nen | write 0 in | CMFB. | | | | | | | | | | ig con<br>NT = 1 | | | | | | | | | | | | Note: \* Only 0 can be written to bits 7 to 5 to clear these flags. TCORB functions as an input capture register. • The 8TCNT value is transferred to TCORB by an input capture signal when | TCORA2—<br>TCORA3— | | | | _ | | | | | FFF | | | | | | | | nel 2<br>nel 3 | |-----------------------------|----------|------------|------------|----------|----------|----------|----------|----------|----------|----------|----------|------------|------------|----------|----------|----------|----------------| | | | | | тсо | RA2 | | | | | | | TC | ORAS | 3 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W 1<br>/ R/W | 1<br>/ R/\ | | | 1<br>/W | 1<br>R/W | | TCORB2—<br>TCORB3— | | | | _ | | | | | FFF? | | | | | | | | nel 2<br>nel 3 | | | | | | тсо | RB2 | | | | | | | TC | ORB3 | 3 | | | | | Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W 1<br>/ R/W | 1<br>/ R/\ | | | 1<br>/W | 1<br>R/W | | 8TCNT2—<br>8TCNT3— | | | | | | | | | FFF? | | | | | | | | nel 2<br>nel 3 | | | | | | 8TC | CNT2 | | | | | | | 8TCN | NT3 | | | | | | Bi | t 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | Initial value<br>Read/Write | | 0<br>V R/W | 0<br>/ R/W | 0<br>R/W 0<br>R/\ | | | DADR0—I | )/A D | ata R | Regist | er 0 | | | | H' | FFF | PC | | | | | | | D/A | | Bit | - | 7 | ( | 6 | ; | 5 | , | 4 | : | 3 | | 2 | | 1 | | O | ) | | Initial value<br>Read/Write | | )<br>W | | )<br>W | | )<br>W | | 0<br>/W | | 0<br>/W | <br> | 0<br>R/W | | 0<br>R/W | | 0<br>R/ | | D/A conversion data #### DADR1—D/A Data Register 1 H'FFF9D D/A Bit 7 6 5 4 3 2 1 0 0 0 0 0 0 Initial value 0 O 0 Read/Write R/W R/W R/W R/W R/W R/W R/W R/W D/A conversion data D/A DACR—D/A Control Register H'FFF9E 7 6 5 4 3 2 1 0 Bit DAOE1 DAOE0 DAF Initial value 0 0 0 1 1 1 1 1 Read/Write R/W R/W R/W D/A enable Bit 7 Bit 6 Bit 5 Description DAOE1 DAOE0 DAE 0 0 D/A conversion is disabled in channels 0 and 1 D/A conversion is enabled in channel 0 0 0 1 D/A conversion is disabled in channel 1 1 1 0 D/A conversion is enabled in channels 0 and 1 D/A conversion is disabled in channel 0 0 0 1 D/A conversion is enabled in channel 1 1 0 1 D/A conversion is enabled in channels 0 and 1 1 1 D/A conversion is enabled in channels 0 and 1 D/A output enable 0 0 DAo analog output is disabled 1 Channel-0 D/A conversion and DAo analog output are enabled D/A output enable 1 DA1 analog output is disabled Channel-1 D/A conversion and DA1 analog output are enabled | TPMR—T | PC Outp | out Mode | Register | | H'FF | FA0 | | | TPC | |-----------------------------|---------|----------|----------|----|------------------------------------------|--------------------------------------------|-------------------|-------------------------------------------------------------------|-------------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | _ | _ | _ | _ | G3NOV | G2NOV | G1NOV | G0NOV | | | Initial value<br>Read/Write | 1_ | 1_ | 1_ | 1_ | Group | | <br>C output in o | 0<br>R/W<br>group 0. Outputch A in the | | | | | | | G | 1 roup 1 non-o | Non-overla<br>controlled l<br>selected 10 | r channel | output in groomatch A and | up 0, | | | | | | | Normal at comp | TPC output<br>pare match A<br>erlapping TP | c output in o | Output values<br>sted 16-bit tin<br>group 1, cont<br>elected 16-b | ner channel | | | | | | | n-overlap<br>al TPC outpo<br>are match A | | | | at | | | | | | | overlapping leare match A | | | | annel | # Group 3 non-overlap | 0 | Normal TPC output in group 3. Output values change at compare match A in the selected 16-bit timer channel | |---|-----------------------------------------------------------------------------------------------------------------| | 1 | Non-overlapping TPC output in group 3, controlled by compare match A and B in the selected 16-bit timer channel | # TPCR—TPC Output Control Register ### H'FFFA1 **TPC** Group 0 compare match select 1 and 0 | Bit 1 | Bit 0 | 16-Bit Timer Channel Selected as Output Trigger | | | | | |--------|--------|-----------------------------------------------------------------------------------------|--|--|--|--| | G0CMS1 | G0CMS0 | 10-bit Timer Chamiler Selected as Output Trigger | | | | | | 0 | 0 | TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 0 | | | | | | U | 1 | TPC output group 0 (TP3 to TP0) is triggered by compare match in 16-bit timer channel 1 | | | | | | 1 | 0 | TPC output group 0 (TP3 to TP0) is triggered by | | | | | | ! | 1 | compare match in 16-bit timer channel 2 | | | | | ### Group 1 compare match select 1 and 0 | O.04p . 0 | opa.o | aton boloot i and b | |-----------|--------|-----------------------------------------------------------------------------------------| | Bit 3 | Bit 2 | 16-Bit Timer Channel Selected as Output Trigger | | G1CMS1 | G1CMS0 | To-bit Timer Channel Selected as Output Trigger | | 0 | 0 | TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 0 | | 0 | 1 | TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 1 | | 1 | 0 | TPC output group 1 (TP7 to TP4) is triggered by compare match in 16-bit timer channel 2 | | | | | ### Group 2 compare match select 1 and 0 | Bit 5 | Bit 4 | 46 Dit Timer Channel Calented as Output Trigger | |--------|--------|------------------------------------------------------------------------------------------| | G2CMS1 | G2CMS0 | 16-Bit Timer Channel Selected as Output Trigger | | | 0 | TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 0 | | 0 | 1 | TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 1 | | 4 | 0 | | | 1 | 1 | TPC output group 2 (TP11 to TP8) is triggered by compare match in 16-bit timer channel 2 | #### Group 3 compare match select 1 and 0 | Bit 7 | Bit 6 | 46 Dit Times Channel Calcated as Output Triages | |--------|--------|--------------------------------------------------------------------------------------------| | G3CMS1 | G3CMS0 | 16-Bit Timer Channel Selected as Output Trigger | | | 0 | TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 0 | | 0 | 1 | TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 1 | | | 0 | TPC output group 3 (TP15 to TP12) is triggered by compare match in 16-bit timer channel 2 | | 1 1 | 1 | 1 PC output group 3 (1P15 to 1P12) is triggered by compare match in 16-bit timer channel 2 | | NDERB— | Next Data | Enable Re | gister B | H' | FFFA2 | | | TPC | |-----------------------------|-----------|-----------|----------|-------------|---------------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NDER15 | NDER14 | NDER13 | NDER12 | NDER11 | NDER10 | NDER9 | NDER8 | | Initial value<br>Read/Write | 0<br>R/W | | | Bits 7 to | o 0 | Next data e | nable 15 to 8 | | | | | Bits 7 to 0 | | |--------------------|----------------------------------------------------------------------------------------| | NDER15<br>to NDER8 | Description | | 0 | TPC outputs TP15 to TP8 are disabled (NDR15 to NDR8 are not transferred to PB7 to PB0) | | 1 | TPC outputs TP15 to TP8 are enabled (NDR15 to NDR8 are transferred to PB7 to PB0) | | NDERA—N | Next Data | Enable Re | gister A | Η' | FFFA3 | | | | | | |-----------------------------|-----------|-----------|----------|----------|----------|----------|----------|----------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | NDER7 | NDER6 | NDER5 | NDER4 | NDER3 | NDER2 | NDER1 | NDER0 | | | | Initial value<br>Read/Write | 0<br>R/W | | # Next data enable 7 to 0 | Bits 7 to 0 | | |-------------------|--------------------------------------------------------------------------------------| | NDER7<br>to NDER0 | Description | | 0 | TPC outputs TP7 to TP0 are disabled (NDR7 to NDR0 are not transferred to PA7 to PA0) | | 1 | TPC outputs TP7 to TP0 are enabled (NDR7 to NDR0 are transferred to PA7 to PA0) | # NDRB—Next Data Register B ### H'FFFA4/H'FFFA6 **TPC** - Same trigger for TPC output groups 2 and 3 - Address H'FFFA4 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----------|----------|----------|----------|----------|----------|----------|----------| | | NDR15 | NDR14 | NDR13 | NDR12 | NDR11 | NDR10 | NDR9 | NDR8 | | Initial value<br>Read/Write | 0<br>R/W Store the next output data for TPC output group 3 Store the next output data for TPC output group 2 # — Address H'FFFA6 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | _ | _ | _ | _ | _ | _ | _ | _ | - Different triggers for TPC output groups 2 and 3 - Address H'FFFA4 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----------|----------|----------|----------|----------|----|----------|---| | | NDR15 | NDR14 | NDR13 | NDR12 | _ | | ı | _ | | Initial value<br>Read/Write | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | <u>1</u> | 1_ | <u>1</u> | 1 | Store the next output data for TPC output group 3 ### — Address H'FFFA6 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----|----|---|----|----------|----------|----------|----------| | | | _ | _ | _ | NDR11 | NDR10 | NDR9 | NDR8 | | Initial value<br>Read/Write | 1_ | 1_ | 1 | 1_ | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | | | | | | | | | | Store the next output data for TPC output group 2 # NDRA—Next Data Register A ### H'FFFA5/H'FFFA7 **TPC** - Same trigger for TPC output groups 0 and 1 - Address H'FFFA5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----------|----------|----------|----------|----------|----------|----------|----------| | | NDR7 | NDR6 | NDR5 | NDR4 | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value<br>Read/Write | 0<br>R/W Store the next output data for TPC output group 1 Store the next output data for TPC output group 0 Address H'FFFA7 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|---|---|---|---|---|---|---|---| | | _ | _ | _ | _ | _ | _ | _ | _ | | Initial value | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Read/Write | _ | _ | _ | _ | _ | _ | _ | | - Different triggers for TPC output groups 0 and 1 - Address H'FFFA5 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----------|----------|----------|----------|---|-----|----|-----| | | NDR7 | NDR6 | NDR5 | NDR4 | _ | _ | _ | _ | | Initial value<br>Read/Write | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 1 | 1 _ | 1_ | 1 _ | Store the next output data for TPC output group 1 # — Address H'FFFA7 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------------------|----|-----|-----|-----|----------|----------|----------|----------| | | | _ | _ | _ | NDR3 | NDR2 | NDR1 | NDR0 | | Initial value<br>Read/Write | 1_ | 1 — | 1 _ | 1 _ | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | Store the next output data for TPC output group 0 # SMR—Serial Mode Register # H'FFFB0 **SCI0** | Bit | 7 | | 6 | 5 | | | 1 | 3 | 3 | 2 | | 1 | | 0 | |-----------------------------|-----------|------|--------------|----------|------|-----------|--------|--------|---------|----------|---------|----------|----------|------------| | | C/A | С | HR | PI | E | 0. | /Ē | ST | OP | MF | > \ | CKS1 | | CKS0 | | Initial value<br>Read/Write | 0<br>R/W | | 0<br>/W | 0<br>R/\ | | (<br>R/ | )<br>W | R/ | | 0<br>R/V | | 0<br>R/W | | 0<br>R/W | | | | | | | | | | | | | Clock | select | <br>1 an | d 0 | | | | | | | | | | | | | Bit 1 | Bit 0 | | | | | | | | | | | | | | | CKS1 | CKS0 | Clo | ck Source | | | | | | | | | | | | | 0 | 0 | φ cl | ock | | | | | | | | | | | | | | 1 | φ/4 | clock | | | | | | | | | | | | | 1 | 0 | φ/10 | 6 clock | | | | | | | | | | | | | | 1 | φ/6 | 4 clock | | | | | | | | | | | Mul | tiproce | ssor m | ode | | | | | | | | | | | | | 0 | | | | | n disabled | | | | | | | | | | | 1 | Mul | tiproce | ssor for | mat | selected | | | | | | | | | | Stop | bit len | igth | | | | | | | | | | | | | | 0 | One | stop b | it | | | | | | | | | | | | | 1 | Two | stop b | its | | | | | | | | | | | Parity | mode | | | | | _ | | | | | | | | | | 0 | Even | parity | , | | | | | | | | | | | | | 1 | Odd | parity | | | | | | | | | | | | Parity | enab | le<br>ole | | | | | | | | | | | | | | 0 | | ty bit is | not a | dded d | or che | cked | ] | | | | | | | | | 1 | | y bit is | | | | | 1 | | | | | | | Char | <br>cotor la | | | , | | | | | J | | | | | | | Onar | acter le | | ٦ | | | | | | | | | | | | | 1 | 7-bit | | - | | | | | | | | | | | | Communica | | | | | _ | | | | | | | | | Communication mode (for serial communication interface) | 0 | Asynchronous mode | |---|-------------------| | 1 | Synchronous mode | GSM mode (for smart card interface) | 0 | TEND flag is set 12.5 etu* after start bit | |---|--------------------------------------------| | 1 | TEND flag is set 11.0 etu* after start bit | Note: \* etu: Elementary time unit (time required to transmit one bit) | BRR—Bit Rate Register H | | | | | FFFB1 | | | SCI0 | |-----------------------------|----------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W Serial communication bit rate setting # SCR—Serial Control Register ### H'FFFB2 SCI0 #### Transmit interrupt enable Transmit-data-empty interrupt request (TXI) is disabled Transmit-data-empty interrupt request (TXI) is enabled | TDR—Tra | nsmit Data | a Register | | Н' | SCI0 | | | | |-----------------------------|-------------|------------|----------|------------|------------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W | Read/Wille | <u>K/VV</u> | R/VV | K/VV | R/VV | R/VV | R/VV | R/VV | K/VV | | | | | | Serial tra | nsmit data | | | | # SSR—Serial Status Register # H'FFFB4 SCI0 | Bit | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------------------------|-----------|--------|-------------|-----------------|-------------------------------|-----------------------------------------------|-----------------------------|------------------------------------|------------------------------|----------------------------------------------------| | | TDR | E | RDRF | ORER | FER/ERS | PER | TEND | MPB | MPBT | | | nitial value<br>Read/Write | 1<br>R/(W | ')* | 0<br>R/(W)* | 0<br>R/(W)* | 0<br>R/(W)* | 0<br>R/(W)* | 1<br>R | 0<br>R | 0<br>R/W | • | | | | _ | | $\top$ | | $\top$ | | | | | | | | | | | | | | Multiprocess | | | | | | | | | | | | | | value in transmit data is 0 | | | | | | | | | | | | value in transmit data is 1 | | | | | | | | | Muli | tiprocessor bi | | e in receive data is 0 | | | | | | | | | 1 | | | e in receive data is 1 | | | | | | | | | | d (for serial o | | | | | | | | | | | 0 [Clear<br>Read | ring condition<br>TDRE when | ]<br>TDRE = 1, | then write 0 in TDRE. | | | | | | | | | | ng conditions | | | | | | | | | | | 1 • TE i | et or transitio<br>s cleared to 0 | in SCR. | | | | | | | | | | | RE is 1 when I<br>smitted. | last bit of 1- | byte serial character is | | | | | | | | | Transmit en | id (for smart o | card interfac | ce) | | | | | | | | | [Clea | ring condition | ] | , | | | | | | | | | | | | then write 0 in TDRE. | | | | | | | | | • Res | ng conditions<br>set or transition | ]<br>on to standb | y mode | | | | | | | | | 1 • TE i | is cleared to (<br>RF is 1 and F | in SCR an | d FER/ERS is cleared to 0. 0 (normal transmission) | | | | | | | | | 2.5 | etu* (when G | M = 0) or 1. | 0 etu (when GM = 1) after | | | | | | | | | | yte serial cha | | | | | | | | | Pai | rity error | Note: * etu | : Elementary | time unit (ti | me required to transmit one bit) | | | | | | | 0 | [Clearing | conditions] | | | standby mode<br>= 1, then write 0 in PER. | | | | | | | 1 | [Setting | condition] | Parity error (<br>setting of O/ | | ceive data does not match parity | | | | | | | Framing er | ror (for seria | al communic | ation interfac | e) | | | | | | | | 0 [Clea | ring condition | | et or transition<br>I FER when F | | mode<br>en write 0 in FER. | | | | | | | 1 [Setti | ng condition | n] Framir | ng error (stop | bit is 0) | | | | | | | | | | smart card i | | | | | | | | | | 0 [Clea | ring condition | ons] • Rese<br>• Read | et or transition<br>d ERS when E | i to standby<br>ERS = 1, the | mode<br>en write 0 in ERS. | | | | | | | 1 [Setti | ng conditior | n] A low | error signal is | received. | | | | | | Ove | errun error | | | | | | | | | | | 0 | Clearing | conditions] | <ul> <li>Reset or</li> <li>Read OR</li> </ul> | transition to<br>ER when Ol | standby mod<br>RER = 1, the | e<br>n write 0 in ( | ORER. | | | | | 1 | [Setting co | ondition] | Overrun ei | ror (reception | n of the next | serial data | ends when RDRF = 1) | | | | F | Receive d | ata register | full | | | | | | | | | Γ | 0 [Clea | aring condition | ons] • Rese | et or transiti | on to standb | y mode<br>1, then write ( | 0 in RDRF. | | | | | | 1 [Sett | ing condition | | | | lly and transfe | | RSR to RDR. | | | Trans | mit da | ta register | empty | | | | | | | | | 0 | | ing condit | | d TDRE whe | en TDRE = | 1, then write | 0 in TDRE. | | | | | | | g conditio | ns] • Res | et or transition | on to standl | by mode | | | | | | 1 | | | | s 0 in SCR.<br>a is transfern | ed from TD | R to TSR, er | nabling new d | lata to be w | ritten in TDR | Note: \* Only 0 can be written, to clear the flag. RDR—Receive Data Register H'FFFB5 SCI0 | SMR—Ser | ial Mode I | Register | | H' | SCI1 | | | | | |-----------------------------|------------|----------|----------|----------|----------|----------|----------|----------|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | C/Ā | CHR | PE | O/Ē | STOP | MP | CKS1 | CKS0 | | | Initial value<br>Read/Write | 0<br>R/W | Note: Bit functions are the same as for SCIO. Rev. 2.00 Sep 20, 2005 page 746 of 800 REJ09B0260-0200 | BRR—Bit | Rate Regis | ster | | Н' | SCI1 | | | | |-----------------------------|------------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W Note: Bit functions are the same as for SCI0. | SCR—Seri | al Control | Register | | Η' | | SCI1 | | | |-----------------------------|------------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TIE | RIE | TE | RE | MPIE | TEIE | CKE1 | CKE0 | | Initial value<br>Read/Write | 0<br>R/W Note: Bit functions are the same as for SCI0. | TDR—Trans | smit Data | Register | | H'I | SCI1 | | | | |-----------------------------|-----------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value<br>Read/Write | 1<br>R/W Note: Bit functions are the same as for SCIO. | SSR—Serial | Status Re | gister | | H'FFFBC | | | | | | |-----------------------------|-------------|-------------|-------------|-------------|-------------|--------|--------|----------|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TDRE | RDRF | ORER | FER/ERS | PER | TEND | MPB | MPBT | | | Initial value<br>Read/Write | 0<br>R/(W)* | 0<br>R/(W)* | 0<br>R/(W)* | 0<br>R/(W)* | 0<br>R/(W)* | 1<br>R | 0<br>R | 0<br>R/W | | Notes: Bit functions are the same as for SCIO. <sup>\*</sup> Only 0 can be written to clear the flag. | RDR—Recei | ve Data R | egister | | H'F | SCI1 | | | | |-----------------------------|-----------|---------|--------|--------|--------|--------|--------|--------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | Initial value<br>Read/Write | 0<br>R Note: Bit functions are the same as for SCI0. | SCMR—Sma | art Card N | ster | H'FFFBE | | | SCI | | | |-----------------------------|------------|------|---------|----|----------|----------|----|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ | _ | _ | _ | SDIR | SINV | _ | SMIF | | Initial value<br>Read/Write | 1 | 1_ | 1_ | 1_ | 0<br>R/W | 0<br>R/W | 1_ | 0<br>R/W | Note: Bit functions are the same as for SCIO. | P1DR—Poi | rt 1 Data I | Register | | H'FFFD0 | | | | | | | |-----------------------------|-------------|----------|----------|----------|----------|----------|----------|----------|--|--| | Bit | Bit 7 | | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P17 | P16 | P15 | P14 | P13 | P12 | P11 | P10 | | | | Initial value<br>Read/Write | 0<br>R/W | | Data for port 1 pins | P2DR—Por | t 2 Data l | Register | | Port 2 | | | | | |-----------------------------|------------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | | P27 | P26 | P25 | P24 | P23 | P22 | P21 | P20 | | Initial value<br>Read/Write | 0<br>R/W Data for port 2 pins | P3DR—Por | rt 3 Data I | Register | | H' | Port 3 | | | | |-----------------------------|-------------|----------|----------|----------|----------|----------|----------|----------| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | P37 | P36 | P35 | P34 | P33 | P32 | P31 | P30 | | Initial value<br>Read/Write | 0<br>R/W Data for port 3 pins | P4DR—Por | rt 4 Data 1 | Register | | H'FFFD3 | | | | | | | |-----------------------------|-------------|----------|----------|----------|----------|----------|----------|----------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | P47 | P46 | P45 | P44 | P43 | P42 | P41 | P40 | | | | Initial value<br>Read/Write | 0<br>R/W | | Data for port 4 pins | P5DR—Po | rt 5 Data I | Register | | H'FFFD4 | | | | | | | |-----------------------------|-------------|----------|---|----------|----------|------------|------------|----------|--|--| | Bit | 7 | 7 6 | | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | _ | P53 | P52 | P51 | P50 | | | | Initial value<br>Read/Write | <u>1</u> | 1 1 1 | | <u>1</u> | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | | | | | | | | | Data for p | ort 5 pins | | | | | P6DR—Por | t 6 Data I | Register | | H'FFFD5 | | | | | | | |-----------------------------|------------|----------|-----------------|----------|----------|----------|----------|----------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 2 1 | | | | | | P67 | P66 | P6 <sub>5</sub> | P64 | P63 | P62 | P61 | P60 | | | | Initial value<br>Read/Write | 1<br>R | 0<br>R/W | | Data for port 6 pins | P7DR—Por | rt 7 Data l | Register | | H'FFFD6 | | | | | | | | | |-----------------------------|-------------|----------|-----------------|------------|------------|--------|---------|---------|--|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | P77 | P76 | P7 <sub>5</sub> | P74 | P73 | P72 | P71 | P70 | | | | | | Initial value<br>Read/Write | —*<br>R | —*<br>R | —*<br>R | —*<br>R | *<br>R | *<br>R | —*<br>R | —*<br>R | | | | | | | | | | | | | | | | | | | | | | | | Data for p | ort 7 pins | | | | | | | | Note: \* Determined by pins P77 to P70. | P8DR—Por | t 8 Data 1 | Register | | H'FFFD7 | | | | | | | | |-----------------------------|------------|----------|----------|----------|----------|-----------------|----------|-----|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | _ | P84 | P83 | P82 | P81 | P80 | | | | | Initial value<br>Read/Write | | | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | | | | | | | | | | Da | ta for port 8 i | pins | | | | | | P9DR—Po | rt 9 Data I | Register | | H'FFFD8 | | | | | | | | |-----------------------------|-------------|----------|----------|----------|----------|-------------|----------|----------|--|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | _ | P95 | P94 | P93 | P92 | P91 | P90 | | | | | Initial value<br>Read/Write | | | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | 0<br>R/W | | | | | | | | | | Data for | nort O nina | | | | | | Data for port 9 pins | PADR—Po | ort A Data | Register | | H'FFFD9 | | | | | | | |-----------------------------|-----------------|-----------------|-----------------|----------|----------|-----------------|-----------------|-----------------|--|--| | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | PA <sub>7</sub> | PA <sub>6</sub> | PA <sub>5</sub> | PA4 | РАз | PA <sub>2</sub> | PA <sub>1</sub> | PA <sub>0</sub> | | | | Initial value<br>Read/Write | 0<br>R/W | | Data for port A pins | PBDR—Port B Data Register H'FFFDA | | | | | | | | | | | | | | | Port B | | | |-----------------------------------|-----------------|----------------------|----------|--------|-----------------|--------|---------|-----------------------|--------|----------|--------|----------|--------|----------|-----------------|--------|-----------------| | Bit | 7 | | 6 | | 5 | | 4 | ļ | | 3 | | 2 | | | 1 | | 0 | | | PB <sub>7</sub> | | PB6 | | PB <sub>5</sub> | | PE | 34 | ı | РВз | | РВ | 2 | F | PB <sub>1</sub> | | PB <sub>0</sub> | | Initial value<br>Read/Write | 0<br>R/W | ı | 0<br>R/W | | 0<br>R/W | | 0<br>R/ | | F | 0<br>R/W | | 0<br>R/W | | 0<br>R/W | | | 0<br>R/W | | | | Data for port B pins | | | | | | | | | | | | | | | | | ADDRA H | /L—A/D | Data | Regi | ster | A H | /L | | Н | FFF | FE0, 1 | H'F | FFE | 1 | | | | A/D | | | Bit 1 | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | Α | D9 AD | | AD6 | | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | | 0 0<br>R R | 0<br>R | | | | | | ADD | RAH | | | | | | | AD | DRAI | L | | | | | | _ | | | | | | | <b>sion</b><br>giving | | /D coi | nvers | sion r | esult | | | | | | ADDRB H | /L—A/D | Data | Regi | ster | В Н/ | L | | Н | 'FFF | FE2, 1 | H'F | FFE | 3 | | | | A/D | | | Bit _1 | 5 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | | | А | D9 AD | B AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | _ | _ | _ | _ | _ | _ | | | | | 0 0<br>R R | 0<br>R | | | | | | ADD | RBH | | | | | | | AD | DRBI | L | | | <i>ب</i> | | | _ | | | | | | | <b>sion</b><br>giving | | /D co | nvers | sion r | esult | | | | | # ADCSR—A/D Control/Status Register ### H'FFFE8 A/D Note: \* Only 0 can be written to clear the flag. # Appendix C I/O Port Block Diagrams #### **C.1** Port 1 Block Diagram Figure C.1 Port 1 Block Diagram # C.2 Port 2 Block Diagram Figure C.2 Port 2 Block Diagram # C.3 Port 3 Block Diagram Figure C.3 Port 3 Block Diagram # C.4 Port 4 Block Diagram Figure C.4 Port 4 Block Diagram # C.5 Port 5 Block Diagram Figure C.5 Port 5 Block Diagram # C.6 Port 6 Block Diagrams Figure C.6 (a) Port 6 Block Diagram (Pin P6<sub>0</sub>) Figure C.6 (b) Port 6 Block Diagram (Pin P6<sub>1</sub>) Figure C.6 (c) Port 6 Block Diagram (Pin P62) Figure C.6 (d) Port 6 Block Diagram (Pins P6<sub>3</sub> to P6<sub>6</sub>) Figure C.6 (e) Port 6 Block Diagram (Pin P67) ### C.7 Port 7 Block Diagrams Figure C.7 (a) Port 7 Block Diagram (Pins P7<sub>0</sub> to P7<sub>5</sub>) Figure C.7 (b) Port 7 Block Diagram (Pins $P7_6$ and $P7_7$ ) # C.8 Port 8 Block Diagrams Figure C.8 (a) Port 8 Block Diagram (Pin $P8_0$ ) Figure C.8 (b) Port 8 Block Diagram (Pins P8<sub>1</sub> and P8<sub>2</sub>) $Figure~C.8~(c)~~Port~8~Block~Diagram~(Pin~P8_3)\\$ Figure C.8 (d) Port 8 Block Diagram (Pin P84) # C.9 Port 9 Block Diagrams Figure C.9 (a) Port 9 Block Diagram (Pin $P9_0$ ) Figure C.9 (b) Port 9 Block Diagram (Pin P9<sub>1</sub>) Figure C.9 (c) Port 9 Block Diagram (Pin $P9_2$ ) Figure C.9 (d) Port 9 Block Diagram (Pin P9<sub>3</sub>) Figure C.9 (e) Port 9 Block Diagram (Pin P94) $Figure~C.9~(f)~~Port~9~Block~Diagram~(Pin~P9_5)\\$ # C.10 Port A Block Diagrams Figure C.10 (a) Port A Block Diagram (Pins $PA_0$ and $PA_1$ ) Figure C.10 (b) Port A Block Diagram (Pins PA2 and PA3) Figure C.10 (c) Port A Block Diagram (Pins PA<sub>4</sub> to PA<sub>7</sub>) # **C.11** Port B Block Diagrams Figure C.11 (a) Port B Block Diagram (Pins PB<sub>0</sub> and PB<sub>2</sub>) Figure C.11 (b) Port B Block Diagram (Pins $PB_1$ and $PB_3$ ) Figure C.11 (c) Port B Block Diagram (Pin PB<sub>4</sub>) Figure C.11 (d) Port B Block Diagram (Pin PB<sub>5</sub>) Figure C.11 (e) Port B Block Diagram (Pin PB<sub>6</sub>) Figure C.11 (f) Port B Block Diagram (Pin PB7) # Appendix D Pin States # **D.1** Port States in Each Mode **Table D.1** Port States | Pin<br>Name | Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus-<br>Released Mode | Program<br>Execution Mode | |------------------------------------|---------|-------|-----------------------------|--------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------------| | RESO*1 | _ | T*1 | T | T | T*1 | T*1 | | P1 <sub>7</sub> to P1 <sub>0</sub> | 1 to 4 | L | Т | (SSOE = 0)<br>T<br>(SSOE = 1)<br>Keep | Т | A <sub>7</sub> to A <sub>0</sub> | | | 5 | Т | Т | (DDR = 0)<br>T<br>(DDR=1,SSOE=0)<br>T<br>(DDR=1,SSOE=1)<br>Keep | Т | (DDR = 0)<br>Input port<br>(DDR = 1)<br>$A_7$ to $A_0$ | | | 6, 7 | T | T | Keep | _ | I/O port | | P2 <sub>7</sub> to P2 <sub>0</sub> | 1 to 4 | L | Т | (SSOE = 0)<br>T<br>(SSOE = 1)<br>Keep | Т | A <sub>15</sub> to A <sub>8</sub> | | | 5 | T | Т | (DDR = 0)<br>Keep<br>(DDR=1,SSOE=0)<br>T<br>(DDR=1,SSOE=1)<br>Keep | Т | (DDR = 0)<br>Input port<br>(DDR = 1)<br>A <sub>15</sub> to A <sub>8</sub> | | | 6, 7 | T | Т | Keep | _ | I/O port | | P3 <sub>7</sub> to P3 <sub>0</sub> | 1 to 5 | Т | Т | Т | Т | D <sub>15</sub> to D <sub>8</sub> | | | 6, 7 | Т | Т | Keep | _ | I/O port | | P4 <sub>7</sub> to P4 <sub>0</sub> | 1, 3, 5 | Т | T | Keep | Keep | I/O port | | | 2, 4 | Т | Т | Т | Т | D <sub>7</sub> to D <sub>0</sub> | | | 6, 7 | Т | Т | Keep | _ | I/O port | | Pin<br>Name | Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus-<br>Released Mode | Program<br>Execution, Mode | |------------------------------------|--------|-----------------|-----------------------------|--------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------| | P5 <sub>3</sub> to P5 <sub>0</sub> | 1 to 4 | L | Т | (SSOE = 0) | Т | A <sub>19</sub> to A <sub>16</sub> | | | | | | T<br>(SSOE = 1)<br>Keep | | | | | 5 | Т | Т | (DDR = 0)<br>Keep<br>(DDR=1,SSOE=0)<br>T<br>(DDR=1,SSOE=1)<br>Keep | Т | (DDR = 0)<br>Input port<br>(DDR = 1)<br>A <sub>19</sub> to A <sub>16</sub> | | | 6, 7 | T | Т | Keep | _ | I/O port | | P6 <sub>0</sub> | 1 to 5 | Т | Т | Keep | Keep | I/O port<br>WAIT | | | 6, 7 | T | T | Keep | _ | I/O port | | P6 <sub>1</sub> | 1 to 5 | Т | Т | (BRLE = 0)<br>Keep<br>(BRLE = 1)<br>T | Т | I/O port<br>BREQ | | | 6, 7 | T | Т | Keep | _ | I/O port | | P6 <sub>2</sub> | 1 to 5 | T | Т | (BRLE = 0)<br>Keep<br>(BRLE = 1)<br>H | L | (BRLE = 0)<br>I/O port<br>(BRLE = 1)<br>BACK | | | 6, 7 | T | Т | Keep | _ | I/O port | | P6 <sub>6</sub> to P6 <sub>3</sub> | 1 to 5 | Н | Т | (SSOE = 0) T<br>(SSOE = 1) H | Т | AS, RD,<br>HWR, LWR | | | 6, 7 | Т | T | Keep | _ | I/O port | | P6 <sub>7</sub> | 1 to 7 | Clock<br>output | | (PSTOP = 0)<br>H<br>(PSTOP = 1)<br>Keep | (PSTOP = 0)<br>(PSTOP = 1)<br>Keep | (PSTOP = 0)<br>(PSTOP = 1)<br>Input port | | P7 <sub>7</sub> to P7 <sub>0</sub> | 1 to 7 | Т | Т | Т | Т | Input port | | P8 <sub>0</sub> | 1 to 7 | T | Т | Keep | _ | I/O port | | Pin<br>Name | Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus-<br>Released Mode | Program<br>Execution Mode | |------------------------------------|--------|-------|-----------------------------|--------------------------------------------------------------|-----------------------|--------------------------------------------------------------| | P8 <sub>1</sub> | 1 to 5 | Т | Т | (DDR=0)<br>T<br>(DDR=1, SSOE=0)<br>T<br>(DDR=1, SSOE=1)<br>H | Ť | (DDR=0)<br>Input port<br>(DDR=1)<br>$\overline{\text{CS}}_3$ | | | 6, 7 | Т | Т | Keep | _ | I/O port | | P8 <sub>2</sub> | 1 to 5 | Т | Т | (DDR=0)<br>T<br>(DDR=1, SSOE=0)<br>T<br>(DDR=1, SSOE=1)<br>H | Ť | (DDR=0)<br>Input port<br>(DDR=1)<br>$\overline{\text{CS}}_2$ | | | 6, 7 | T | Т | Keep | _ | I/O port | | P8 <sub>3</sub> | 1 to 5 | Т | T | (DDR=0)<br>T<br>(DDR=1, SSOE=0)<br>T<br>(DDR=1, SSOE=1)<br>H | Ť | (DDR=0)<br>Input port<br>(DDR=1)<br>CS <sub>1</sub> | | | 6, 7 | Т | Т | Keep | _ | I/O port | | P8 <sub>4</sub> | 1 to 4 | Н | T | (DDR=0)<br>T<br>(DDR=1, SSOE=0)<br>T<br>(DDR=1, SSOE=1)<br>H | Ť | (DDR=0)<br>Input port<br>(DDR=1)<br>CS <sub>0</sub> | | | 5 | T | Т | (DDR=0)<br>T<br>(DDR=1, SSOE=0)<br>T<br>(DDR=1, SSOE=1)<br>H | Ť | (DDR=0)<br>Input port<br>(DDR=1)<br>CS <sub>0</sub> | | | 6, 7 | T | Т | Keep | _ | I/O port | | P9 <sub>5</sub> to P9 <sub>0</sub> | 1 to 7 | Т | Т | Кеер | Кеер | I/O port | | PA <sub>3</sub> to PA <sub>0</sub> | 1 to 7 | Т | Т | Кеер | Кеер | I/O port | | Pin<br>Name | Mode | Reset | Hardware<br>Standby<br>Mode | Software<br>Standby Mode | Bus-<br>Released Mode | Program<br>Execution Mode | |------------------------------------|--------|-------|-----------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | PA <sub>6</sub> to PA <sub>4</sub> | 1, 2 | T | Т | Keep | Keep | I/O port | | | 3 to 5 | Т | Т | (Address output)*2<br>(SSOE = 0)<br>T<br>(SSOE = 1)<br>Keep<br>(Otherwise)*3<br>Keep | (Address<br>output)*2<br>T<br>(Otherwise)*3<br>Keep | (Address output)*2<br>A <sub>23</sub> to A <sub>21</sub><br>(Otherwise)*3<br>I/O port | | | 6, 7 | T | Т | Keep | _ | I/O port | | PA <sub>7</sub> | 1, 2 | Т | Т | Keep | Keep | I/O port | | | 3, 4 | L | Т | (SSOE = 0)<br>T<br>(SSOE = 1)<br>Keep | Т | A <sub>20</sub> | | | 5 | T | T | (Address output)*4 (SSOE = 0) T (SSOE = 1) Keep (Otherwise)*5 Keep | (Address<br>output)* <sup>4</sup><br>T<br>(Otherwise)* <sup>5</sup><br>Keep | (Address output)*4 A <sub>20</sub> (Otherwise)*5 I/O port | | | 6, 7 | T | Т | Keep | _ | I/O port | | PB <sub>3</sub> to PB <sub>0</sub> | 1 to 5 | Т | Т | (CS output)*6<br>(SSOE = 0)<br>T<br>(SSOE = 1)<br>H<br>(Otherwise)*7<br>Keep | (CS output)*6<br>T<br>(Otherwise)* <sup>7</sup><br>Keep | $(CS ext{ output})^{*6}$<br>$\overline{CS}_7 ext{ to } \overline{CS}_4$<br>$(Otherwise)^{*7}$<br>I/O port | | | 6, 7 | Т | Т | Keep | _ | I/O port | | PB <sub>7</sub> to PB <sub>4</sub> | 1 to 7 | Т | T | Keep | Keep | I/O port | #### Legend: H: High L: Low T: High-impedance state keep: Input pins are in the high-impedance state; output pins maintain their previous state. DDR: Data direction register Notes: 1. Low output only when WDT overflow causes a reset. This RESO output function is provided only in the mask ROM version. - 2. When A23E, A22E, A21E = 0 in BRCR (bus release control register). - 3. When A23E, A22E, A21E = 1 in BRCR (bus release control register). - 4. When A20E = 0 in BRCR (bus release control register). - 5. When A20E = 1 in BRCR (bus release control register). - 6. When CS7E, CS6E, CS5E, CS4E = 1 in CSCR (chip select control register). - 7. When CS7E, CS6E, CS5E, CS4E = 0 in CSCR (chip select control register). The bus cannot be released in modes 6 and 7. #### D.2 Pin States at Reset **Modes 1 and 2:** Figure D.1 is a timing diagram for the case in which $\overline{RES}$ goes low during an external memory access in mode 1 or 2. As soon as $\overline{RES}$ goes low, all ports are initialized to the input state. $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ , and $\overline{CS}_0$ go high, and $D_{15}$ to $D_0$ go to the high-impedance state. The address bus is initialized to the low output level 2.5 $\phi$ clock cycles after the low level of $\overline{RES}$ is sampled. Clock pin P6<sub>7</sub>/ $\phi$ goes to the output state at the next rise of $\phi$ after $\overline{RES}$ goes low. Figure D.1 Reset during Memory Access (Modes 1 and 2) **Modes 3 and 4:** Figure D.2 is a timing diagram for the case in which $\overline{RES}$ goes low during an external memory access in mode 3 or 4. As soon as $\overline{RES}$ goes low, all ports are initialized to the input state. $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , $\overline{LWR}$ , and $\overline{CS}_0$ go high, and $D_{15}$ to $D_0$ go to the high-impedance state. The address bus is initialized to the low output level 2.5 $\phi$ clock cycles after the low level of $\overline{RES}$ is sampled. However, when $PA_4$ to $PA_6$ are used as address bus pins, or when $P8_3$ to $P8_1$ and $P8_0$ to $P8_3$ are used as CS output pins, they go to the high-impedance state at the same time as $\overline{RES}$ goes low. Clock pin $P6_7/\phi$ goes to the output state at the next rise of $\phi$ after $\overline{RES}$ goes low. Figure D.2 Reset during Memory Access (Modes 3 and 4) **Mode 5:** Figure D.3 is a timing diagram for the case in which $\overline{RES}$ goes low during an external memory access in mode 5. As soon as $\overline{RES}$ goes low, all ports are initialized to the input state. $\overline{AS}$ , $\overline{RD}$ , $\overline{HWR}$ , and $\overline{LWR}$ go high, and the address bus and $D_{15}$ to $D_0$ go to the high-impedance state. Clock pin $P6_7/\varphi$ goes to the output state at the next rise of $\varphi$ after $\overline{RES}$ goes low. Figure D.3 Reset during Memory Access (Mode 5) **Modes 6 and 7:** Figure D.4 is a timing diagram for the case in which $\overline{RES}$ goes low during an operation mode 6 or 7. As soon as $\overline{RES}$ goes low, all ports are initialized to the input state. Clock pin P6<sub>7</sub>/ $\phi$ goes to the output state at the next rise of $\phi$ after $\overline{RES}$ goes low. Figure D.4 Reset during Operation (Modes 6 and 7) # Appendix E Timing of Transition to and Recovery from Hardware Standby Mode ### **Timing of Transition to Hardware Standby Mode** 1. To retain RAM contents with the RAME bit set to 1 in SYSCR, drive the RES signal low 10 system clock cycles before the STBY signal goes low, as shown below. RES must remain low until STBY goes low (minimum delay from STBY low to RES high: 0 ns). 2. To retain RAM contents with the RAME bit cleared to 0 in SYSCR, RES does not have to be driven low as in (1). ## Timing of Recovery from Hardware Standby Mode Drive the RES signal low approximately 100 ns before STBY goes high. ## Appendix F Product Code Lineup Table F.1 H8/3024 Group | Product 7 | Туре | | Product Code | Mark Code | Package (Package Code) | |---------------------------------------------|----------------------------|-----------------|--------------|------------------|-------------------------| | H8/3026 | On-chip<br>mask<br>ROM | 3.3 V operation | HD6433026F | HD6433026(***)F | 100-pin QFP (FP-100B) | | mask<br>ROM | | | HD6433026TE | HD6433026(***)TE | 100-pin TQFP (TFP-100B) | | version | | | HD6433026FP | HD6433026(***)FP | 100-pin QFP (FP-100A) | | H8/3024 | On-chip<br>mask<br>ROM | 3.3 V operation | HD6433024F | HD6433024(***)F | 100-pin QFP (FP-100B) | | mask<br>ROM<br>version<br>H8/3026<br>F-ZTAT | | | HD6433024TE | HD6433024(***)TE | 100-pin TQFP (TFP-100B) | | | | | HD6433024FP | HD6433024(***)FP | 100-pin QFP (FP-100A) | | | On-chip<br>flash<br>memory | 3.3 V operation | HD64F3026F | HD64F3026F | 100-pin QFP (FP-100B) | | | | | HD64F3026TE | HD64F3026TE | 100-pin TQFP (TFP-100B) | | | | | HD64F3026FP | HD64F3026FP | 100-pin QFP (FP-100A) | | H8/3024<br>F-ZTAT | On-chip<br>flash<br>memory | 3.3 V operation | HD64F3024F | HD64F3024F | 100-pin QFP (FP-100B) | | | | | HD64F3024TE | HD64F3024TE | 100-pin TQFP (TFP-100B) | | | | | HD64F3024FP | HD64F3024FP | 100-pin QFP (FP-100A) | Note: For mask ROM versions, (\*\*\*) is the ROM code. ## Appendix G Package Dimensions Figure G.1 shows the FP-100B package dimensions of the H8/3024 Group. Figure G.2 shows the TFP-100B package dimensions. Figure G.3 shows the FP-100A package dimensions. Figure G.1 Package Dimensions (FP-100B) Figure G.2 Package Dimensions (TFP-100B) Figure G.3 Package Dimensions (FP-100A) # Appendix H Comparison of H8/300H Series Product Specifications # H.1 Comparison of Pin Functions of 100-Pin Package Products (FP-100B, TFP-100B) Table H.1 Pin Arrangement of Each Product (FP-100B, TFP-100B) | | | On-chip-RC | <b>ROMIess Products</b> | | | | |------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | Pin<br>No. | H8/3067 Group | H8/3062 Group,<br>H8/3024 Group | H8/3048 Group | H8/3042 Group | H8/3006,<br>H8/3007 | H8/3002 | | 1 | V <sub>CC</sub> | V <sub>CC</sub> /V <sub>CL</sub> *2 | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | V <sub>CC</sub> | | 2 | $\frac{PB_0/TP_8/TMO_0/}{CS_7}$ | $\frac{PB_0/TP_8/TMO_0/}{CS_7}$ | PB <sub>0</sub> /TP <sub>8</sub> /<br>TIOCA <sub>3</sub> | PB <sub>0</sub> /TP <sub>8</sub> /<br>TIOCA <sub>3</sub> | $\frac{PB_0/TP_8/TMO_0/}{CS_7}$ | PB <sub>0</sub> /TP <sub>8</sub> /<br>TIOCA <sub>3</sub> | | 3 | PB <sub>1</sub> /TP <sub>9</sub> /TMIO <sub>1</sub> /<br>DREQ <sub>0</sub> /CS <sub>6</sub> | $\frac{PB_1/TP_9/TMIO_1/}{CS_6}$ | PB <sub>1</sub> /TP <sub>9</sub> /<br>TIOCB <sub>3</sub> | PB <sub>1</sub> /TP <sub>9</sub> /<br>TIOCB <sub>3</sub> | $\frac{PB_1/TP_9/TMIO_1/}{DREQ_0/CS_6}$ | PB <sub>1</sub> /TP <sub>9</sub> /<br>TIOCB <sub>3</sub> | | 4 | $\frac{PB_2/TP_{10}/TMO_2/}{CS_5}$ | $\frac{PB_2/TP_{10}/TMO_2/}{CS_5}$ | PB <sub>2</sub> /TP <sub>10</sub> /<br>TIOCA <sub>4</sub> | PB <sub>2</sub> /TP <sub>10</sub> /<br>TIOCA <sub>4</sub> | $\frac{PB_2/TP_{10}/TMO_2/}{CS_5}$ | PB <sub>2</sub> /TP <sub>10</sub> /<br>TIOCA <sub>4</sub> | | 5 | PB <sub>3</sub> /TP <sub>11</sub> /<br>TMIO <sub>3</sub> /DREQ <sub>1</sub> /<br>CS <sub>4</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TMIO <sub>3</sub> /CS <sub>4</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TIOCB <sub>4</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TIOCB <sub>4</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TMIO <sub>3</sub> /DREQ <sub>1</sub> /<br>CS <sub>4</sub> | PB <sub>3</sub> /TP <sub>11</sub> /<br>TIOCB <sub>4</sub> | | 6 | PB <sub>4</sub> /TP <sub>12</sub> /<br>UCAS | PB <sub>4</sub> /TP <sub>12</sub> | PB <sub>4</sub> /TP <sub>12</sub> /<br>TOCXA <sub>4</sub> | PB <sub>4</sub> /TP <sub>12</sub> /<br>TOCXA <sub>4</sub> | PB <sub>4</sub> /TP <sub>12</sub> /<br>UCAS | PB <sub>4</sub> /TP <sub>12</sub> /<br>TOCXA <sub>4</sub> | | 7 | PB <sub>5</sub> /TP <sub>13</sub> /<br>LCAS/SCK <sub>2</sub> | PB <sub>5</sub> /TP <sub>13</sub> | PB <sub>5</sub> /TP <sub>13</sub> /<br>TOCXB <sub>4</sub> | PB <sub>5</sub> /TP <sub>13</sub> /<br>TOCXB <sub>4</sub> | PB <sub>5</sub> /TP <sub>13</sub> /<br>LCAS/SCK <sub>2</sub> | PB <sub>5</sub> /TP <sub>13</sub> /<br>TOCXB <sub>4</sub> | | 8 | PB <sub>6</sub> /TP <sub>14</sub> /TxD <sub>2</sub> | PB <sub>6</sub> /TP <sub>14</sub> | $\frac{PB_6/TP_{14/}}{DREQ_0/CS_7}$ | PB <sub>6</sub> /TP <sub>14</sub> /<br>DREQ <sub>0</sub> | PB <sub>6</sub> /TP <sub>14</sub> /TxD <sub>2</sub> | $\frac{PB_6/TP_{14}}{DREQ_0}$ | | 9 | PB <sub>7</sub> /TP <sub>15</sub> /RxD <sub>2</sub> | PB <sub>7</sub> /TP <sub>15</sub> | PB <sub>7</sub> /TP <sub>15</sub> /<br>DREQ <sub>1</sub> /ADTRG | PB <sub>7</sub> /TP <sub>15</sub> /<br>DREQ <sub>1</sub> /ADTRG | PB <sub>7</sub> /TP <sub>15</sub> /RxD <sub>2</sub> | PB <sub>7</sub> /TP <sub>15</sub> /<br>DREQ <sub>1</sub> /ADTRG | | 10 | RESO/FWE*1 | RESO/FWE*1 | RESO/V <sub>PP</sub> | RESO | RESO | RESO | | 11 | Vss | Vss | Vss | Vss | Vss | Vss | | 12 | P9 <sub>0</sub> /TxD <sub>0</sub> | P9 <sub>0</sub> /TxD <sub>0</sub> | P9 <sub>0</sub> /TxD <sub>0</sub> | P9 <sub>0</sub> /TxD <sub>0</sub> | P9 <sub>0</sub> /TxD <sub>0</sub> | P9 <sub>0</sub> /TxD <sub>0</sub> | | 13 | P9 <sub>1</sub> /TxD <sub>1</sub> | P9 <sub>1</sub> /TxD <sub>1</sub> | P9 <sub>1</sub> /TxD <sub>1</sub> | P9 <sub>1</sub> /TxD <sub>1</sub> | P9 <sub>1</sub> /TxD <sub>1</sub> | P9 <sub>1</sub> /TxD <sub>1</sub> | | 14 | P9 <sub>2</sub> /RxD <sub>0</sub> | P9 <sub>2</sub> /RxD <sub>0</sub> | P9 <sub>2</sub> /RxD <sub>0</sub> | P9 <sub>2</sub> /RxD <sub>0</sub> | P9 <sub>2</sub> /RxD <sub>0</sub> | P9 <sub>2</sub> /RxD <sub>0</sub> | | 15 | P9 <sub>3</sub> /RxD <sub>1</sub> | P9 <sub>3</sub> /RxD <sub>1</sub> | P9 <sub>3</sub> /RxD <sub>1</sub> | P9 <sub>3</sub> /RxD <sub>1</sub> | P9 <sub>3</sub> /RxD <sub>1</sub> | P9 <sub>3</sub> /RxD <sub>1</sub> | | 16 | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | P9 <sub>4</sub> /SCK <sub>0</sub> /IRQ <sub>4</sub> | | 17 | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | P9 <sub>5</sub> /SCK <sub>1</sub> /IRQ <sub>5</sub> | | 18 | P4 <sub>0</sub> /D <sub>0</sub> | P4 <sub>0</sub> /D <sub>0</sub> | P4 <sub>0</sub> /D <sub>0</sub> | P4 <sub>0</sub> /D <sub>0</sub> | P4 <sub>0</sub> /D <sub>0</sub> | P4 <sub>0</sub> /D <sub>0</sub> | | Pin No. H8/3067 Group H8/3024 Group H8/3048 Group H8/3042 Group H8/3007 H8/3007 H8/30007 H8/30007 H8/30007 H8/30007 H8/30007 H8/30007 H8/30007 H8/30007 H8/30002 H8/30007 H8/30007 H8/30007 H8/30000 <th></th> <th></th> <th>On-chip-RC</th> <th colspan="2">ROMIess Products</th> | | | On-chip-RC | ROMIess Products | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------|----------------------------------|----------------------------------|----------------------------------|---------------------------------|---------------------------------| | 20 P4 <sub>2</sub> /D <sub>2</sub> <sub>3</sub> | | H8/3067 Group | | | H8/3042 Group | | H8/3002 | | 21 P4 <sub>3</sub> /D <sub>3</sub> <sub>4</sub> P4 <sub>3</sub> /D <sub>4</sub> P4 <sub>3</sub> /D <sub>4</sub> P4 <sub>4</sub> <sub>5</sub> P4 <sub>5</sub> | 19 | P4 <sub>1</sub> /D <sub>1</sub> | P4 <sub>1</sub> /D <sub>1</sub> | P4 <sub>1</sub> /D <sub>1</sub> | P4 <sub>1</sub> /D <sub>1</sub> | P4 <sub>1</sub> /D <sub>1</sub> | P4 <sub>1</sub> /D <sub>1</sub> | | 22 Vss Vss Vss Vss Vss Vss 23 P4 <sub>d</sub> /D <sub>4</sub> P4 <sub>d</sub> /D <sub>4</sub> P4 <sub>d</sub> /D <sub>5</sub> | 20 | P4 <sub>2</sub> /D <sub>2</sub> | P4 <sub>2</sub> /D <sub>2</sub> | P4 <sub>2</sub> /D <sub>2</sub> | P4 <sub>2</sub> /D <sub>2</sub> | P4 <sub>2</sub> /D <sub>2</sub> | P4 <sub>2</sub> /D <sub>2</sub> | | 23 P4 <sub>d</sub> /D <sub>4</sub> <sub>5</sub> | 21 | P4 <sub>3</sub> /D <sub>3</sub> | P4 <sub>3</sub> /D <sub>3</sub> | P4 <sub>3</sub> /D <sub>3</sub> | P4 <sub>3</sub> /D <sub>3</sub> | P4 <sub>3</sub> /D <sub>3</sub> | P4 <sub>3</sub> /D <sub>3</sub> | | 24 P4 <sub>5</sub> /D <sub>5</sub> <sub>6</sub> /D <sub>6</sub> | 22 | Vss | Vss | Vss | Vss | Vss | Vss | | 25 P4 <sub>6</sub> /D <sub>6</sub> | 23 | P4 <sub>4</sub> /D <sub>4</sub> | P4 <sub>4</sub> /D <sub>4</sub> | P4 <sub>4</sub> /D <sub>4</sub> | P4 <sub>4</sub> /D <sub>4</sub> | P4 <sub>4</sub> /D <sub>4</sub> | P4 <sub>4</sub> /D <sub>4</sub> | | 26 P4 <sub>7</sub> /D <sub>7</sub> P3 <sub>8</sub> /D <sub>10</sub> D <sub>8</sub> D <sub>8</sub> D <sub>8</sub> D <sub>9</sub> <td>24</td> <td>P4<sub>5</sub>/D<sub>5</sub></td> <td>P4<sub>5</sub>/D<sub>5</sub></td> <td>P4<sub>5</sub>/D<sub>5</sub></td> <td>P4<sub>5</sub>/D<sub>5</sub></td> <td>P4<sub>5</sub>/D<sub>5</sub></td> <td>P4<sub>5</sub>/D<sub>5</sub></td> | 24 | P4 <sub>5</sub> /D <sub>5</sub> | P4 <sub>5</sub> /D <sub>5</sub> | P4 <sub>5</sub> /D <sub>5</sub> | P4 <sub>5</sub> /D <sub>5</sub> | P4 <sub>5</sub> /D <sub>5</sub> | P4 <sub>5</sub> /D <sub>5</sub> | | 27 P3 <sub>0</sub> /D <sub>8</sub> P3 <sub>0</sub> /D <sub>8</sub> P3 <sub>0</sub> /D <sub>8</sub> D <sub>8</sub> D <sub>8</sub> 28 P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> D <sub>9</sub> D <sub>9</sub> 29 P3 <sub>2</sub> /D <sub>10</sub> P3 <sub>2</sub> /D <sub>10</sub> P3 <sub>2</sub> /D <sub>10</sub> D <sub>10</sub> D <sub>10</sub> 30 P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> D <sub>10</sub> D <sub>11</sub> 31 P3 <sub>3</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> D <sub>12</sub> D <sub>12</sub> 32 P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> D <sub>13</sub> D <sub>13</sub> 33 P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> D <sub>14</sub> D <sub>14</sub> 34 P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> | 25 | P4 <sub>6</sub> /D <sub>6</sub> | P4 <sub>6</sub> /D <sub>6</sub> | P4 <sub>6</sub> /D <sub>6</sub> | P4 <sub>6</sub> /D <sub>6</sub> | P4 <sub>6</sub> /D <sub>6</sub> | P4 <sub>6</sub> /D <sub>6</sub> | | 28 P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> P3 <sub>1</sub> /D <sub>9</sub> D <sub>9</sub> D <sub>9</sub> D <sub>9</sub> 29 P3 <sub>2</sub> /D <sub>10</sub> P3 <sub>2</sub> /D <sub>10</sub> P3 <sub>2</sub> /D <sub>10</sub> P3 <sub>2</sub> /D <sub>10</sub> D <sub>10</sub> D <sub>10</sub> 30 P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> D <sub>11</sub> D <sub>11</sub> 31 P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> D <sub>12</sub> D <sub>12</sub> 32 P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> D <sub>13</sub> D <sub>13</sub> 33 P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vcc Vc | 26 | P4 <sub>7</sub> /D <sub>7</sub> | P4 <sub>7</sub> /D <sub>7</sub> | P4 <sub>7</sub> /D <sub>7</sub> | P4 <sub>7</sub> /D <sub>7</sub> | P4 <sub>7</sub> /D <sub>7</sub> | P4 <sub>7</sub> /D <sub>7</sub> | | 29 P3₂/D₁₀ P3₂/D₁₀ P3₂/D₁₀ P3₂/D₁₀ D₁₀ D₁₀ 30 P3₃/D₁₁ P3₃/D₁₁ P3₃/D₁₁ P3₃/D₁₁ D₁₁ D₁₁ 31 P3₃/D₁₂ P3₄/D₁₂ P3₄/D₁₂ P3₄/D₁₂ D₁₂ D₁₂ 32 P3₅/D₁₃ P3₅/D₁₃ P3₅/D₁₃ P3₅/D₁₃ D₁₃ D₁₃ 33 P3₅/D₁₄ P3₅/D₁₄ P3₅/D₁₄ P3₅/D₁₄ D₁₃ D₁₃ 34 P3₅/D₁₃ P3₅/D₁₄ P3₅/D₁₄ P3₅/D₁₃ D₁₃ D₁₃ 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1₀/A₀ P1₀/A₀ P1₀/A₀ P1₀/A₀ A₀ A₀ 37 P1₁/A₁ P1₁/A₁ P1₁/A₁ P1₁/A₁ A₁ A₁ 38 P1₂/A₂ P1₂/A₂ P1₂/A₂ A₂ A₂ 39 P1₃/A₃ P1₃/A₃ P1₃/A₃ P1₃/A₃ A₃ 40 P1₄/A₄ P1₄/A₄ P1₄/A₄ A₁ A₄ </td <td>27</td> <td>P3<sub>0</sub>/D<sub>8</sub></td> <td>P3<sub>0</sub>/D<sub>8</sub></td> <td>P3<sub>0</sub>/D<sub>8</sub></td> <td>P3<sub>0</sub>/D<sub>8</sub></td> <td>D<sub>8</sub></td> <td>D<sub>8</sub></td> | 27 | P3 <sub>0</sub> /D <sub>8</sub> | P3 <sub>0</sub> /D <sub>8</sub> | P3 <sub>0</sub> /D <sub>8</sub> | P3 <sub>0</sub> /D <sub>8</sub> | D <sub>8</sub> | D <sub>8</sub> | | 30 P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> P3 <sub>3</sub> /D <sub>11</sub> D <sub>11</sub> D <sub>11</sub> 31 P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> D <sub>12</sub> D <sub>12</sub> 32 P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> D <sub>13</sub> D <sub>13</sub> 33 P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> D <sub>14</sub> D <sub>14</sub> 34 P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>6</sub> /A <sub></sub> | 28 | P3 <sub>1</sub> /D <sub>9</sub> | P3 <sub>1</sub> /D <sub>9</sub> | P3 <sub>1</sub> /D <sub>9</sub> | P3 <sub>1</sub> /D <sub>9</sub> | D <sub>9</sub> | D <sub>9</sub> | | 31 P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> P3 <sub>4</sub> /D <sub>12</sub> D <sub>12</sub> D <sub>12</sub> 32 P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> D <sub>13</sub> D <sub>13</sub> 33 P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> D <sub>14</sub> D <sub>14</sub> 34 P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> | 29 | P3 <sub>2</sub> /D <sub>10</sub> | P3 <sub>2</sub> /D <sub>10</sub> | P3 <sub>2</sub> /D <sub>10</sub> | P3 <sub>2</sub> /D <sub>10</sub> | D <sub>10</sub> | D <sub>10</sub> | | 32 P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> P3 <sub>5</sub> /D <sub>13</sub> D <sub>13</sub> D <sub>13</sub> 33 P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> P3 <sub>6</sub> /D <sub>14</sub> D <sub>14</sub> D <sub>14</sub> 34 P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> <td>30</td> <td>P3<sub>3</sub>/D<sub>11</sub></td> <td>P3<sub>3</sub>/D<sub>11</sub></td> <td>P3<sub>3</sub>/D<sub>11</sub></td> <td>P3<sub>3</sub>/D<sub>11</sub></td> <td>D<sub>11</sub></td> <td>D<sub>11</sub></td> | 30 | P3 <sub>3</sub> /D <sub>11</sub> | P3 <sub>3</sub> /D <sub>11</sub> | P3 <sub>3</sub> /D <sub>11</sub> | P3 <sub>3</sub> /D <sub>11</sub> | D <sub>11</sub> | D <sub>11</sub> | | 33 P36/D14 P36/D14 P36/D14 P36/D14 D14 D14 34 P37/D15 P37/D15 P37/D15 D15 D15 35 Vcc Vcc Vcc Vcc Vcc 36 P10/A0 P10/A0 P10/A0 A0 A0 37 P11/A1 P11/A1 P11/A1 P11/A1 A1 A1 38 P12/A2 P12/A2 P12/A2 P12/A2 A2 A2 39 P13/A3 P13/A3 P13/A3 P13/A3 A3 A3 40 P14/A4 P14/A4 P14/A4 A4 A4 41 P15/A5 P15/A5 P15/A5 P15/A5 A5 A5 42 P16/A6 P16/A6 P16/A6 P16/A6 A6 A6 43 P17/A7 P17/A7 P17/A7 A7 A7 44 Vss Vss Vss Vss Vss 45 P20/A8 P20/A8 P2 | 31 | P3 <sub>4</sub> /D <sub>12</sub> | P3 <sub>4</sub> /D <sub>12</sub> | P3 <sub>4</sub> /D <sub>12</sub> | P3 <sub>4</sub> /D <sub>12</sub> | D <sub>12</sub> | D <sub>12</sub> | | 34 P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> P3 <sub>7</sub> /D <sub>15</sub> D <sub>15</sub> D <sub>15</sub> 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss | 32 | P3 <sub>5</sub> /D <sub>13</sub> | P3 <sub>5</sub> /D <sub>13</sub> | P3 <sub>5</sub> /D <sub>13</sub> | P3 <sub>5</sub> /D <sub>13</sub> | D <sub>13</sub> | D <sub>13</sub> | | 35 Vcc Vcc Vcc Vcc Vcc Vcc 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> | 33 | P3 <sub>6</sub> /D <sub>14</sub> | P3 <sub>6</sub> /D <sub>14</sub> | P3 <sub>6</sub> /D <sub>14</sub> | P3 <sub>6</sub> /D <sub>14</sub> | D <sub>14</sub> | D <sub>14</sub> | | 36 P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> P1 <sub>0</sub> /A <sub>0</sub> A <sub>0</sub> A <sub>0</sub> 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> <td>34</td> <td>P3<sub>7</sub>/D<sub>15</sub></td> <td>P3<sub>7</sub>/D<sub>15</sub></td> <td>P3<sub>7</sub>/D<sub>15</sub></td> <td>P3<sub>7</sub>/D<sub>15</sub></td> <td>D<sub>15</sub></td> <td>D<sub>15</sub></td> | 34 | P3 <sub>7</sub> /D <sub>15</sub> | P3 <sub>7</sub> /D <sub>15</sub> | P3 <sub>7</sub> /D <sub>15</sub> | P3 <sub>7</sub> /D <sub>15</sub> | D <sub>15</sub> | D <sub>15</sub> | | 37 P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> P1 <sub>1</sub> /A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> A <sub>1</sub> 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> A <sub>1</sub> | 35 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | 38 P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> P1 <sub>2</sub> /A <sub>2</sub> A <sub>2</sub> A <sub>2</sub> 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 36 | P1 <sub>0</sub> /A <sub>0</sub> | P1 <sub>0</sub> /A <sub>0</sub> | P1 <sub>0</sub> /A <sub>0</sub> | P1 <sub>0</sub> /A <sub>0</sub> | $A_0$ | A <sub>0</sub> | | 39 P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> P1 <sub>3</sub> /A <sub>3</sub> A <sub>3</sub> A <sub>3</sub> 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 37 | P1 <sub>1</sub> /A <sub>1</sub> | P1 <sub>1</sub> /A <sub>1</sub> | P1 <sub>1</sub> /A <sub>1</sub> | P1 <sub>1</sub> /A <sub>1</sub> | A <sub>1</sub> | A <sub>1</sub> | | 40 P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> P1 <sub>4</sub> /A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> A <sub>4</sub> 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>6</sub> /A <sub>5</sub> P1 <sub>6</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 38 | P1 <sub>2</sub> /A <sub>2</sub> | P1 <sub>2</sub> /A <sub>2</sub> | P1 <sub>2</sub> /A <sub>2</sub> | P1 <sub>2</sub> /A <sub>2</sub> | A <sub>2</sub> | A <sub>2</sub> | | 41 P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> P1 <sub>5</sub> /A <sub>5</sub> A <sub>5</sub> A <sub>5</sub> 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 39 | P1 <sub>3</sub> /A <sub>3</sub> | P1 <sub>3</sub> /A <sub>3</sub> | P1 <sub>3</sub> /A <sub>3</sub> | P1 <sub>3</sub> /A <sub>3</sub> | A <sub>3</sub> | A <sub>3</sub> | | 42 P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> P1 <sub>6</sub> /A <sub>6</sub> A <sub>6</sub> A <sub>6</sub> 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 40 | P1 <sub>4</sub> /A <sub>4</sub> | P1 <sub>4</sub> /A <sub>4</sub> | P1 <sub>4</sub> /A <sub>4</sub> | P1 <sub>4</sub> /A <sub>4</sub> | A <sub>4</sub> | A <sub>4</sub> | | 43 P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> P1 <sub>7</sub> /A <sub>7</sub> A <sub>7</sub> A <sub>7</sub> 44 Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> | 41 | P1 <sub>5</sub> /A <sub>5</sub> | P1 <sub>5</sub> /A <sub>5</sub> | P1 <sub>5</sub> /A <sub>5</sub> | P1 <sub>5</sub> /A <sub>5</sub> | A <sub>5</sub> | A <sub>5</sub> | | 44 Vss Vss Vss Vss Vss Vss 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 42 | P1 <sub>6</sub> /A <sub>6</sub> | P1 <sub>6</sub> /A <sub>6</sub> | P1 <sub>6</sub> /A <sub>6</sub> | P1 <sub>6</sub> /A <sub>6</sub> | A <sub>6</sub> | A <sub>6</sub> | | 45 P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> P2 <sub>0</sub> /A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> A <sub>8</sub> 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 43 | P1 <sub>7</sub> /A <sub>7</sub> | P1 <sub>7</sub> /A <sub>7</sub> | P1 <sub>7</sub> /A <sub>7</sub> | P1 <sub>7</sub> /A <sub>7</sub> | A <sub>7</sub> | A <sub>7</sub> | | 46 P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> P2 <sub>1</sub> /A <sub>9</sub> A <sub>9</sub> A <sub>9</sub> | 44 | Vss | Vss | Vss | Vss | Vss | Vss | | | 45 | P2 <sub>0</sub> /A <sub>8</sub> | P2 <sub>0</sub> /A <sub>8</sub> | P2 <sub>0</sub> /A <sub>8</sub> | P2 <sub>0</sub> /A <sub>8</sub> | A <sub>8</sub> | A <sub>8</sub> | | 47 P2 <sub>2</sub> /A <sub>10</sub> P2 <sub>2</sub> /A <sub>10</sub> P2 <sub>2</sub> /A <sub>10</sub> P2 <sub>2</sub> /A <sub>10</sub> A <sub>10</sub> A <sub>10</sub> | 46 | P2 <sub>1</sub> /A <sub>9</sub> | P2 <sub>1</sub> /A <sub>9</sub> | P2 <sub>1</sub> /A <sub>9</sub> | P2 <sub>1</sub> /A <sub>9</sub> | A <sub>9</sub> | A <sub>9</sub> | | | 47 | P2 <sub>2</sub> /A <sub>10</sub> | P2 <sub>2</sub> /A <sub>10</sub> | P2 <sub>2</sub> /A <sub>10</sub> | P2 <sub>2</sub> /A <sub>10</sub> | A <sub>10</sub> | A <sub>10</sub> | | 48 P2 <sub>3</sub> /A <sub>11</sub> P2 <sub>3</sub> /A <sub>11</sub> P2 <sub>3</sub> /A <sub>11</sub> P2 <sub>3</sub> /A <sub>11</sub> A <sub>11</sub> A <sub>11</sub> | 48 | P2 <sub>3</sub> /A <sub>11</sub> | P2 <sub>3</sub> /A <sub>11</sub> | P2 <sub>3</sub> /A <sub>11</sub> | P2 <sub>3</sub> /A <sub>11</sub> | A <sub>11</sub> | A <sub>11</sub> | | 49 P2 <sub>4</sub> /A <sub>12</sub> P2 <sub>4</sub> /A <sub>12</sub> P2 <sub>4</sub> /A <sub>12</sub> P2 <sub>4</sub> /A <sub>12</sub> A <sub>12</sub> A <sub>12</sub> | 49 | P2 <sub>4</sub> /A <sub>12</sub> | P2 <sub>4</sub> /A <sub>12</sub> | P2 <sub>4</sub> /A <sub>12</sub> | P2 <sub>4</sub> /A <sub>12</sub> | A <sub>12</sub> | A <sub>12</sub> | | 50 P2 <sub>5</sub> /A <sub>13</sub> P2 <sub>5</sub> /A <sub>13</sub> P2 <sub>5</sub> /A <sub>13</sub> P2 <sub>5</sub> /A <sub>13</sub> A <sub>13</sub> A <sub>13</sub> | 50 | P2 <sub>5</sub> /A <sub>13</sub> | P2 <sub>5</sub> /A <sub>13</sub> | P2 <sub>5</sub> /A <sub>13</sub> | P2 <sub>5</sub> /A <sub>13</sub> | A <sub>13</sub> | A <sub>13</sub> | | 51 P2 <sub>6</sub> /A <sub>14</sub> P2 <sub>6</sub> /A <sub>14</sub> P2 <sub>6</sub> /A <sub>14</sub> P2 <sub>6</sub> /A <sub>14</sub> A <sub>14</sub> A <sub>14</sub> | 51 | P2 <sub>6</sub> /A <sub>14</sub> | P2 <sub>6</sub> /A <sub>14</sub> | P2 <sub>6</sub> /A <sub>14</sub> | P2 <sub>6</sub> /A <sub>14</sub> | A <sub>14</sub> | A <sub>14</sub> | | Pin. No. H8/3067 Group H8/3024 Group H8/3048 Group H8/3042 Group H8/3007 H8/3007 H8/3007 H8/3007 52 P2/A₁₅ P2/A₁₅ P2/A₁₅ P2/A₁₅ A₁₅ A₁₅ 53 P5₀/A₁₀ P5₀/A₁₀ P5₀/A₁₀ P5₀/A₁₀ A₁₀ A₁₀ 54 P5₁/A₁γ P5₀/A₁₀ P5₀/A₁₀ A₁₀ A₁₀ 55 P5₂/A₃₀ P5₂/A₁₀ P5₂/A₁₀ A₁₀ A₁₀ 56 P5₂/A₃₀ P5₂/A₁₀ P5₂/A₁₀ A₁₀ A₁₀ 56 P5₂/A₃₀ P5₂/A₁₀ P5₂/A₁₀ A₁₀ A₁₀ 57 Vss Vss Vss Vss Vss 58 P6₂/B₁₀ P5₂/A₁₀ P5₂/A₁₀ A₁₀ A₁₀ 59 P6₂/B₁₀ P5₂/A₁₀ P5₂/A₁₀ A₁₀ A₁₀ 59 P6₂/B₁₀ P6₂/ | | | On-chip-RC | <b>ROMIess Products</b> | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------| | 53 P5₀/A₁6 P5₀/A₁6 P5₀/A₁6 P5₀/A₁6 P5₀/A₁6 A₁6 A₁6 54 P5₁/A₁7 P5₁/A₁7 P5₁/A₁7 P5₁/A₁7 A₁7 A₁7 55 P5₂/A₁8 P5₂/A₁8 P5₂/A₁8 A₁8 A₁8 56 P5₂/A₁9 P5₂/A₁9 P5₂/A₁9 A₁9 A₁9 57 Vss Vss Vss Vss Vss 58 P6₂/A₁9 P5₂/A₁9 A₁9 A₁9 A₁9 57 Vss Vss Vss Vss Vss Vss 58 P6₂/BACK P8₂/BACK P8₂/BACK </th <th></th> <th>H8/3067 Group</th> <th></th> <th></th> <th>H8/3042 Group</th> <th>,</th> <th>H8/3002</th> | | H8/3067 Group | | | H8/3042 Group | , | H8/3002 | | 54 P5₁/A₁7 P5₁/A₁7 P5₁/A₁7 P5₁/A₁8 P5₂/A₁8 P5₂/A₁8 P5₂/A₁8 P5₂/A₁8 A₁8 A₁8 56 P5₂/A₁9 P5₂/A₁9 P5₂/A₁9 P5₂/A₁9 A₁9 A₁9 A₁9 57 Vss Vss Vss Vss Vss Vss 58 P6₀/WAIT P | 52 | P2 <sub>7</sub> /A <sub>15</sub> | P2 <sub>7</sub> /A <sub>15</sub> | P2 <sub>7</sub> /A <sub>15</sub> | P2 <sub>7</sub> /A <sub>15</sub> | A <sub>15</sub> | A <sub>15</sub> | | 55 P5g/A18 P5g/A18 P5g/A18 P5g/A18 A18 A18 A18 56 P5g/A19 P5g/A19 P5g/A19 P5g/A19 A19 A19 57 Vss Vss Vss Vss Vss Vss 58 P6g/WAIT P6g/BACK P6g/BACK P6g/BACK P6g/BACK P6g/BACK P6g/BACK <t< td=""><td>53</td><td>P5<sub>0</sub>/A<sub>16</sub></td><td>P5<sub>0</sub>/A<sub>16</sub></td><td>P5<sub>0</sub>/A<sub>16</sub></td><td>P5<sub>0</sub>/A<sub>16</sub></td><td>A<sub>16</sub></td><td>A<sub>16</sub></td></t<> | 53 | P5 <sub>0</sub> /A <sub>16</sub> | P5 <sub>0</sub> /A <sub>16</sub> | P5 <sub>0</sub> /A <sub>16</sub> | P5 <sub>0</sub> /A <sub>16</sub> | A <sub>16</sub> | A <sub>16</sub> | | 56 P5 <sub>3</sub> /A <sub>19</sub> P5 <sub>3</sub> /A <sub>19</sub> P5 <sub>3</sub> /A <sub>19</sub> P5 <sub>3</sub> /A <sub>19</sub> A <sub>19</sub> A <sub>19</sub> 57 Vss Vss Vss Vss Vss Vss 58 P6 <sub>0</sub> /WAIT </td <td>54</td> <td>P5<sub>1</sub>/A<sub>17</sub></td> <td>P5<sub>1</sub>/A<sub>17</sub></td> <td>P5<sub>1</sub>/A<sub>17</sub></td> <td>P5<sub>1</sub>/A<sub>17</sub></td> <td>A<sub>17</sub></td> <td>A<sub>17</sub></td> | 54 | P5 <sub>1</sub> /A <sub>17</sub> | P5 <sub>1</sub> /A <sub>17</sub> | P5 <sub>1</sub> /A <sub>17</sub> | P5 <sub>1</sub> /A <sub>17</sub> | A <sub>17</sub> | A <sub>17</sub> | | 57 Vss Vss Vss Vss Vss Vss 58 P6₀/WAIT P6₀/BACK P8₀/BACK | 55 | P5 <sub>2</sub> /A <sub>18</sub> | P5 <sub>2</sub> /A <sub>18</sub> | P5 <sub>2</sub> /A <sub>18</sub> | P5 <sub>2</sub> /A <sub>18</sub> | A <sub>18</sub> | A <sub>18</sub> | | 58 P6₀/WAIT P6₀/BACK P8₀/BACK | 56 | P5 <sub>3</sub> /A <sub>19</sub> | P5 <sub>3</sub> /A <sub>19</sub> | P5 <sub>3</sub> /A <sub>19</sub> | P5 <sub>3</sub> /A <sub>19</sub> | A <sub>19</sub> | A <sub>19</sub> | | 59 P6 <sub>I</sub> /BREQ /BACK P8 <td>57</td> <td>Vss</td> <td>Vss</td> <td>Vss</td> <td>Vss</td> <td>Vss</td> <td>Vss</td> | 57 | Vss | Vss | Vss | Vss | Vss | Vss | | 60 P6₂/BACK P6₂/PAN P6₂/PAN P6₂/PAN P6₂/PAN P6₂/PAN P6₂/PAN P6₂/PAN P6₂/PAN P8₂/PAN P8₂/ | 58 | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | P6 <sub>0</sub> /WAIT | | 61 P6₁/Φ P6₁/Φ Φ Φ P6₁/Φ Φ 62 STBY STBY STBY STBY STBY STBY 63 RES RES RES RES RES RES 64 NMI NMI NMI NMI NMI NMI NMI 65 VSS VSS VSS VSS VSS VSS 66 EXTAL XTAL | 59 | P6₁/BREQ | P6 <sub>1</sub> /BREQ | P6 <sub>1</sub> /BREQ | P6₁/BREQ | P6₁/BREQ | P6 <sub>1</sub> /BREQ | | 62 STBY STBY STBY STBY STBY STBY STBY 63 RES RES RES RES RES RES RES 64 NMI NMI NMI NMI NMI NMI NMI NMI 65 Vss Vss Vss Vss Vss Vss Vss 66 EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL 67 XTAL XTAL XTAL XTAL XTAL XTAL XTAL XTAL | 60 | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | P6 <sub>2</sub> /BACK | | 63 RES RES RES RES RES 64 NMI NMI NMI NMI NMI NMI 65 Vss Vss Vss Vss Vss 66 EXTAL <td>61</td> <td>P6<sub>7</sub>/φ</td> <td>P6<sub>7</sub>/ф</td> <td>ф</td> <td>ф</td> <td>P6<sub>7</sub>/ф</td> <td>ф</td> | 61 | P6 <sub>7</sub> /φ | P6 <sub>7</sub> /ф | ф | ф | P6 <sub>7</sub> /ф | ф | | 64 NMI NAI P72/AN2 P72/AN2 P72/AN3 P73/AN3 < | 62 | STBY | STBY | STBY | STBY | STBY | STBY | | 65 Vss Vss Vss Vss Vss 66 EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL 67 XTAL XTAL XTAL XTAL XTAL XTAL 68 Vcc Vcc Vcc Vcc Vcc Vcc 69 P6 <sub>2</sub> /AS P6 <sub>3</sub> /AS P6 <sub>2</sub> /AS AS AS 70 P6 <sub>4</sub> /RD P6 <sub>4</sub> /RD P6 <sub>4</sub> /RD RD RD 71 P6 <sub>2</sub> /HWR P6 <sub>2</sub> /HWR P6 <sub>2</sub> /HWR HWR HWR 72 P6 <sub>2</sub> /LWR P6 <sub>2</sub> /LWR P6 <sub>2</sub> /LWR LWR LWR 73 MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> 74 MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> 75 MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> 76 AVcc AVcc AVcc AVcc AVcc 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V | 63 | RES | RES | RES | RES | RES | RES | | 66 EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL EXTAL 67 XTAL XTAL XTAL XTAL XTAL XTAL XTAL XTAL | 64 | NMI | NMI | NMI | NMI | NMI | NMI | | 67 XTAL | 65 | Vss | Vss | Vss | Vss | Vss | Vss | | 68 Vcc AS AS AS AS 70 P6₄/RD P6₄/RD P6₄/RD RD MD MD0 MD0 MD0 MD0 MD0 MD0 MD0 MD0 MD0 MD1 MD1 MD1 MD2 </td <td>66</td> <td>EXTAL</td> <td>EXTAL</td> <td>EXTAL</td> <td>EXTAL</td> <td>EXTAL</td> <td>EXTAL</td> | 66 | EXTAL | EXTAL | EXTAL | EXTAL | EXTAL | EXTAL | | 69 P6₃/AS P6₃/AS P6₃/AS P6₃/AS AS AS 70 P6₄/RD P6₄/RD P6₄/RD RD RD RD 71 P6₅/HWR P6₅/HWR P6₅/HWR HWR HWR HWR 72 P6₅/LWR P6₅/LWR P6₅/LWR LWR LWR LWR 73 MD₀ MD₀ MD₀ MD₀ MD₀ MD₀ 74 MD₁ MD₁ MD₁ MD₁ MD₁ MD₁ 75 MD₂ MD₂ MD₂ MD₂ MD₂ MD₂ 76 AVcc AVcc AVcc AVcc AVcc AVcc 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> 78 P7₀/AN₀ P7₀/AN₀ P7₀/AN₀ P7₀/AN₀ P7₀/AN₀ P7₀/AN₀ 79 P7₁/AN₁ P7₁/AN₁ P7₁/AN₁ P7₁/AN₁ P7₁/AN₁ P7₂/AN₂ P7₂/AN₂ P7₂/AN₂ P7₂/AN₂ 81 P | 67 | XTAL | XTAL | XTAL | XTAL | XTAL | XTAL | | 70 P64/RD P64/RD P64/RD P64/RD RD RD 71 P65/HWR P65/HWR P65/HWR P65/HWR HWR HWR 72 P66/LWR P66/LWR P66/LWR LWR LWR 73 MD0 MD0 MD0 MD0 MD0 MD0 74 MD1 MD1 MD1 MD1 MD1 MD1 MD1 75 MD2 MD2 MD2 MD2 MD2 MD2 MD2 76 AVCC AVCC AVCC AVCC AVCC AVCC AVCC 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> 78 P70/AN0 P70/AN0 P70/AN0 P70/AN0 P70/AN0 P70/AN0 P70/AN1 P71/AN1 P71/AN1 P71/AN1 P71/AN1 P71/AN1 P71/AN1 P71/AN1 P72/AN2 P72/AN2 P72/AN2 P72/AN2 P72/AN2 P72/AN2 P72/AN3 P73/AN3 P73/AN3 P73 | 68 | Vcc | Vcc | Vcc | Vcc | Vcc | Vcc | | 71 P6 <sub>6</sub> /HWR P6 <sub>6</sub> /HWR P6 <sub>6</sub> /HWR P6 <sub>6</sub> /HWR HWR HWR 72 P6 <sub>6</sub> /LWR P6 <sub>6</sub> /LWR P6 <sub>6</sub> /LWR LWR LWR 73 MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> 74 MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> 75 MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> 76 AVcc AVcc AVcc AVcc AVcc 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> 78 P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> 79 P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 69 | P6 <sub>3</sub> /AS | P6 <sub>3</sub> /AS | P6 <sub>3</sub> /AS | P6 <sub>3</sub> /AS | ĀS | ĀS | | 72 P6 <sub>6</sub> /LWR P6 <sub>6</sub> /LWR P6 <sub>6</sub> /LWR LWR LWR 73 MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> 74 MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> 75 MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> 76 AVcc AVcc AVcc AVcc AVcc 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> 78 P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> 79 P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> 80 P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 70 | P6 <sub>4</sub> /RD | P6 <sub>4</sub> /RD | P6₄/RD | P6₄/RD | RD | RD | | 73 MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> MD <sub>0</sub> 74 MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> MD <sub>1</sub> 75 MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> MD <sub>2</sub> 76 AVcc AVcc AVcc AVcc AVcc 77 V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> V <sub>REF</sub> 78 P <sub>70</sub> /AN <sub>0</sub> P <sub>70</sub> /AN <sub>0</sub> P <sub>70</sub> /AN <sub>0</sub> P <sub>70</sub> /AN <sub>0</sub> P <sub>70</sub> /AN <sub>0</sub> 79 P <sub>71</sub> /AN <sub>1</sub> P <sub>71</sub> /AN <sub>1</sub> P <sub>71</sub> /AN <sub>1</sub> P <sub>71</sub> /AN <sub>1</sub> P <sub>71</sub> /AN <sub>1</sub> P <sub>71</sub> /AN <sub>1</sub> 80 P <sub>72</sub> /AN <sub>2</sub> P <sub>72</sub> /AN <sub>2</sub> P <sub>72</sub> /AN <sub>2</sub> P <sub>72</sub> /AN <sub>2</sub> P <sub>72</sub> /AN <sub>2</sub> P <sub>72</sub> /AN <sub>2</sub> 81 P <sub>73</sub> /AN <sub>3</sub> P <sub>73</sub> /AN <sub>3</sub> P <sub>73</sub> /AN <sub>3</sub> P <sub>73</sub> /AN <sub>3</sub> P <sub>73</sub> /AN <sub>3</sub> P <sub>73</sub> /AN <sub>3</sub> | 71 | P6 <sub>5</sub> /HWR | P6 <sub>5</sub> /HWR | P6 <sub>5</sub> /HWR | P6 <sub>5</sub> /HWR | HWR | HWR | | 74 MD1 MD1 MD1 MD1 MD1 MD1 MD1 MD2 | 72 | P6 <sub>6</sub> /LWR | P6 <sub>6</sub> /LWR | P6 <sub>6</sub> /LWR | P6 <sub>6</sub> /LWR | LWR | LWR | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 73 | $MD_0$ | $MD_0$ | $MD_0$ | $MD_0$ | $MD_0$ | $MD_0$ | | 76 AVcc A | 74 | MD <sub>1</sub> | $MD_1$ | MD <sub>1</sub> | MD <sub>1</sub> | $MD_1$ | $MD_1$ | | 77 V <sub>REF</sub> <sub>R</sub> P7 <sub>0</sub> /AN <sub>0</sub> < | 75 | $MD_2$ | $MD_2$ | $MD_2$ | $MD_2$ | $MD_2$ | $MD_2$ | | 78 P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> P7 <sub>0</sub> /AN <sub>0</sub> 79 P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> 80 P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 76 | AVcc | AVcc | AVcc | AVcc | AVcc | AVcc | | 79 P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> P7 <sub>1</sub> /AN <sub>1</sub> 80 P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 77 | $V_{REF}$ | $V_{REF}$ | $V_{REF}$ | $V_{REF}$ | $V_{REF}$ | $V_{REF}$ | | 80 P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> P7 <sub>2</sub> /AN <sub>2</sub> 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 78 | P7 <sub>0</sub> /AN <sub>0</sub> | P7 <sub>0</sub> /AN <sub>0</sub> | P7 <sub>0</sub> /AN <sub>0</sub> | P7 <sub>0</sub> /AN <sub>0</sub> | P7 <sub>0</sub> /AN <sub>0</sub> | P7 <sub>0</sub> /AN <sub>0</sub> | | 81 P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> P7 <sub>3</sub> /AN <sub>3</sub> | 79 | P7 <sub>1</sub> /AN <sub>1</sub> | P7 <sub>1</sub> /AN <sub>1</sub> | P7 <sub>1</sub> /AN <sub>1</sub> | P7 <sub>1</sub> /AN <sub>1</sub> | P7 <sub>1</sub> /AN <sub>1</sub> | P7 <sub>1</sub> /AN <sub>1</sub> | | | 80 | P7 <sub>2</sub> /AN <sub>2</sub> | P7 <sub>2</sub> /AN <sub>2</sub> | P7 <sub>2</sub> /AN <sub>2</sub> | P7 <sub>2</sub> /AN <sub>2</sub> | P7 <sub>2</sub> /AN <sub>2</sub> | P7 <sub>2</sub> /AN <sub>2</sub> | | 82 P7 <sub>4</sub> /AN <sub>4</sub> P7 <sub>4</sub> /AN <sub>4</sub> P7 <sub>4</sub> /AN <sub>4</sub> P7 <sub>4</sub> /AN <sub>4</sub> P7 <sub>4</sub> /AN <sub>4</sub> P7 <sub>4</sub> /AN <sub>4</sub> | 81 | P7 <sub>3</sub> /AN <sub>3</sub> | P7 <sub>3</sub> /AN <sub>3</sub> | P7 <sub>3</sub> /AN <sub>3</sub> | P7 <sub>3</sub> /AN <sub>3</sub> | P7 <sub>3</sub> /AN <sub>3</sub> | P7 <sub>3</sub> /AN <sub>3</sub> | | | 82 | P7 <sub>4</sub> /AN <sub>4</sub> | P7 <sub>4</sub> /AN <sub>4</sub> | P7 <sub>4</sub> /AN <sub>4</sub> | P7 <sub>4</sub> /AN <sub>4</sub> | P7 <sub>4</sub> /AN <sub>4</sub> | P7 <sub>4</sub> /AN <sub>4</sub> | | 83 P7 <sub>5</sub> /AN <sub>5</sub> P7 <sub>5</sub> /AN <sub>5</sub> P7 <sub>5</sub> /AN <sub>5</sub> P7 <sub>5</sub> /AN <sub>5</sub> P7 <sub>5</sub> /AN <sub>5</sub> P7 <sub>5</sub> /AN <sub>5</sub> | 83 | P7 <sub>5</sub> /AN <sub>5</sub> | P7 <sub>5</sub> /AN <sub>5</sub> | P7 <sub>5</sub> /AN <sub>5</sub> | P7 <sub>5</sub> /AN <sub>5</sub> | P7 <sub>5</sub> /AN <sub>5</sub> | P7 <sub>5</sub> /AN <sub>5</sub> | | | | On-chip-RC | <b>ROMIess Products</b> | | | | |------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------| | Pin<br>No. | H8/3067 Group | H8/3062 Group,<br>H8/3024 Group | H8/3048 Group | H8/3042 Group | H8/3006,<br>H8/3007 | H8/3002 | | 84 | P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | P7 <sub>6</sub> /AN <sub>6</sub> /DA <sub>0</sub> | P7 <sub>6</sub> /AN <sub>6</sub> | | 85 | P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | P7 <sub>7</sub> /AN <sub>7</sub> /DA <sub>1</sub> | P7 <sub>7</sub> /AN <sub>7</sub> | | 86 | AVss | AVss | AVss | AVss | AVss | AVss | | 87 | P8 <sub>0</sub> /RFSH/IRQ <sub>0</sub> | P8 <sub>0</sub> /IRQ <sub>0</sub> | P8 <sub>0</sub> /RFSH/IRQ <sub>0</sub> | P8 <sub>0</sub> /RFSH/IRQ <sub>0</sub> | P8 <sub>0</sub> /RFSH/IRQ <sub>0</sub> | P8 <sub>0</sub> /RFSH/IRQ <sub>0</sub> | | 88 | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | P8 <sub>1</sub> /CS <sub>3</sub> /IRQ <sub>1</sub> | | 89 | $P8_2/\overline{CS}_2/\overline{IRQ}_2$ | $P8_2/\overline{CS}_2/\overline{IRQ}_2$ | P8 <sub>2</sub> /CS <sub>2</sub> /IRQ <sub>2</sub> | P8 <sub>2</sub> /CS <sub>2</sub> /IRQ <sub>2</sub> | $P8_2/\overline{CS}_2/\overline{IRQ}_2$ | P8 <sub>2</sub> /CS <sub>2</sub> /IRQ <sub>2</sub> | | 90 | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> /<br>ADTRG | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> /<br>ADTRG | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> /<br>ADTRG | P8 <sub>3</sub> /CS <sub>1</sub> /IRQ <sub>3</sub> | | 91 | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | P8 <sub>4</sub> /CS <sub>0</sub> | | 92 | Vss | Vss | Vss | Vss | Vss | Vss | | 93 | PA <sub>0</sub> /TP <sub>0</sub> /<br>TEND <sub>0</sub> /TCLKA | PA <sub>0</sub> /TP <sub>0</sub> /TCLKA | PA <sub>0</sub> /TP <sub>0</sub> /<br>TEND <sub>0</sub> /TCLKA | PA <sub>0</sub> /TP <sub>0</sub> /<br>TEND <sub>0</sub> /TCLKA | PA <sub>0</sub> /TP <sub>0</sub> /<br>TEND <sub>0</sub> /TCLKA | PA <sub>0</sub> /TP <sub>0</sub> /<br>TEND <sub>0</sub> /TCLKA | | 94 | PA <sub>1</sub> /TP <sub>1</sub> /<br>TEND <sub>1</sub> /TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TEND <sub>1</sub> /TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TEND <sub>1</sub> /TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TEND <sub>1</sub> /TCLKB | PA <sub>1</sub> /TP <sub>1</sub> /<br>TEND <sub>1</sub> /TCLKB | | 95 | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | PA <sub>2</sub> /TP <sub>2</sub> /<br>TIOCA <sub>0</sub> /TCLKC | | 96 | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | PA <sub>3</sub> /TP <sub>3</sub> /<br>TIOCB <sub>0</sub> /TCLKD | | 97 | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | $\frac{PA_4/TP_4/}{TIOCA_1/\overline{CS_6/A_{23}}}$ | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | PA <sub>4</sub> /TP <sub>4</sub> /<br>TIOCA <sub>1</sub> /A <sub>23</sub> | | 98 | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | $PA_5/TP_5/$<br>$TIOCB_1/\overline{CS}_5/A_{22}$ | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | PA <sub>5</sub> /TP <sub>5</sub> /<br>TIOCB <sub>1</sub> /A <sub>22</sub> | | 99 | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | $PA_6/TP_6/$<br>$TIOCA_2/\overline{CS}_4/A_{21}$ | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | PA <sub>6</sub> /TP <sub>6</sub> /<br>TIOCA <sub>2</sub> /A <sub>21</sub> | | 100 | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | PA <sub>7</sub> /TP <sub>7</sub> /<br>TIOCB <sub>2</sub> /A <sub>20</sub> | Notes: 1. Functions as RESO in the mask ROM versions, and as FWE in the on-chip flash memory versions. 2. Functions as the $V_{CL}$ pin in the H8/3064F-ZTAT and mask ROM B-mask versions and the H8/3062F-ZTAT and mask ROM B-mask versions, and requires an external capacitor (0.1 $\mu$ F). Functions as the $V_{CC}$ pin in the H8/3024 Group. ## Renesas 16-Bit Single-Chip Microcomputer Hardware Manual H8/3024 Group, H8/3024F-ZTAT™, H8/3026F-ZTAT™ Publication Date: 1st Edition, March, 2002 Rev.2.00, September 20, 2005 Published by: Sales Strategic Planning Div. Renesas Technology Corp. Edited by: Customer Support Department Global Strategic Communication Div. Renesas Solutions Corp. ©2005. Renesas Technology Corp., All rights reserved. Printed in Japan. ### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44 / 1628 ) 585-100, Fax: <44 / 1628) 585-900 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852 > 2265-688, Fax: <852 > 2730-6071 Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 ### Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> 2-796-3115, Fax: <82> 2-796-2145 Renesas Technology Malaysia Sdn. Bhd. Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: <603-7955-9390, Fax: <603-7955-9301, Fa ## H8/3024 Group, H8/3024F-ZTAT™, H8/3026F-ZTAT™ Hardware Manual Renesas Technology Corp. 2-6-2, Ote-machi, Chiyoda-ku, Tokyo, 100-0004, Japan