## Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp. The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices. Renesas Technology Corp. Customer Support Dept. April 1, 2003 # MITSUBISHI 8-BIT SINGLE-CHIP MICROCOMPUTER 740 FAMILY / 38000 SERIES ## http://www.infomicom.maec.co.jp/indexe.htm Before using this material, please visit the above website to confirm that this is the most current document available. Revision date: Jan. 29, 2003 #### -Keep safety first in your circuit designs!- Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. #### Notes regarding these materials - These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. - Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.mitsubishichips.com). - When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. - If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/ or the country of destination is prohibited. - Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. ## **REVISION HISTORY** ## 38B7 GROUP USER'S MANUAL | Rev. | Date | Description | | |------|----------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Page | Summary | | 1.0 | 07/07/00 | | First Edition | | 1.1 | 03/10/00 | 74<br>100 | Mask options B to G are shaded to show that they cannoto be specified. Note 4 added. Absolute maximum ratings VEE VCC-45 to VCC +0.3 VI VCC-45 to VCC +0.3 VO VCC-45 to VCC +0.3 | | 1.2 | 11/01/01 | 1-2<br>1-2<br>1-7<br>1-8<br>1-75 | Explanations of "DESCRIPTION" are partly eliminated. Oscillation frequency value of "FEATURES" are partly revised. Figure 3 is partly revised. Figure 4 is partly revised. "MASK OPTION OF PULL-DOWN RESISTOR" is eliminated. | | 1.3 | 01/29/03 | 1-21<br>1-41<br>1-100<br>2-91<br>2-164<br>2-164<br>2-177<br>2-177<br>2-177<br>3-10<br>3-15<br>3-21<br>3-23<br>3-23 | Explanations of "■Note" are revised. "■Notes" is added. "Electric Characteristic Differences Between Mask ROM and Flash Memory Version MCUs" is added. Sub clause name and explanations of "(7) Setting procedure when serial I/O2 transmit interrupt is used" are revised. Clause name and explanations of "2.11.3 Each port state during "L" state of RESET pin" are revised. Table name of Table 2.11.1 is revised. Note of Table 2.11.1 is eliminated. Table 2.13.1 is partly revised. Explanations of "2.13.5 Serial I/O mode" are partly revised. Table 2.13.2 is partly revised. Figure 3.2.2 is revised. Sub clause name and explanations of "(1) Change of relevant register settings" are revised. Sub clause name and explanations of "(7) Setting procedure when serial I/O2 transmit interrupt is used" are revised. Clause name and explanations of "3.3.11 Each port state during "L" state of RESET pin" are revised. Table name of Table 3.3.3 is revised. | ## **Preface** This user's manual describes Mitsubishi's CMOS 8-bit microcomputers 38B7 Group. After reading this manual, the user should have a through knowledge of the functions and features of the 38B7 Group, and should be able to fully utilize the product. The manual starts with specifications and ends with application examples. For details of software, refer to the "740 Family Software Manual." For details of development support tools, refer to the "Mitsubishi Microcomputer Development Support Tools" Homepage (http://www.tool-spt.maec.co.jp/index\_e.htm). ## **BEFORE USING THIS USER'S MANUAL** This user's manual consists of the following three chapters. Refer to the chapter appropriate to your conditions, such as hardware design or software development. #### 1. Organization #### • CHAPTER 1 HARDWARE This chapter describes features of the microcomputer and operation of each peripheral function. #### • CHAPTER 2 APPLICATION This chapter describes usage and application examples of peripheral functions, based mainly on setting examples of relevant registers. #### CHAPTER 3 APPENDIX This chapter includes a list of registers, and necessary information for systems development using the microcomputer. #### 2. Structure of Register The figure of each register structure describes its functions, contents at reset, and attributes as follows: i ## **Table of contents** | FEATURES | DESCRIPTION | 1-2 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------| | PIN CONFIGURATION 1-3 FUNCTIONAL BLOCK 1-4 PART NUMBERING 1-7 GROUP EXPANSION 1-8 Memory Type 1-8 Memory Size 1-8 Package 1-8 FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Interrupts 1-21 Interrupts 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-68 Interrupt Interval Determination Function 1-68 Watchdog Timer 1-8 Buzzer Output Circucit 1-8 Reset Circuit 1-70 Clock Generating Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 <t< th=""><th></th><th></th></t<> | | | | FUNCTIONAL BLOCK | APPLICATION | 1-2 | | PIN DESCRIPTION 1-5 PART NUMBERING 1-7 GROUP EXPANSION 1-8 Memory Type 1-8 Memory Size 1-8 Package 1-8 FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Timers 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-68 Watchdog Timer 1-68 Buzzer Output Circucit 1-70 Clock Generating Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-72 Power Dissipation Calculating Method 1-78 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS | PIN CONFIGURATION | 1-3 | | PART NUMBERING 1-7 GROUP EXPANSION 1-8 Memory Type 1-8 Memory Size 1-8 Package 1-8 FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-15 Interrupts 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-88 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 CHAPTER 2 APPLICATION 2-2 2-1.1 Memory assignment 2-2 | FUNCTIONAL BLOCK | | | GROUP EXPANSION 1-8 Memory Type 1-8 Memory Size 1-8 Package 1-8 FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Timers 1-21 Interrupts 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-68 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-75 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-9 2-1.4 Notes on I/O port <t< th=""><th>PIN DESCRIPTION</th><th> 1-5</th></t<> | PIN DESCRIPTION | 1-5 | | Memory Type 1-8 Memory Size 1-8 Package 1-8 FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Timers 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-68 Buzzer Output Circucit 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-75 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.5 Termination of unused pins | PART NUMBERING | 1-7 | | Memory Size | GROUP EXPANSION | 1-8 | | Package | Memory Type | 1-8 | | FUNCTIONAL DESCRIPTION 1-9 Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Timers 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-62 Interrupt Interval Determination Function 1-68 Matchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 CHAPTER 2 APPLICATION 2-1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination | Memory Size | 1-8 | | Central Processing Unit (CPU) 1-9 Memory 1-13 I/O Ports 1-15 Interrupts 1-21 Timers 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-68 Matchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 | Package | 1-8 | | Memory | FUNCTIONAL DESCRIPTION | 1-9 | | I/O Ports | Central Processing Unit (CPU) | 1-9 | | Interrupts | Memory | 1-13 | | Timers 1-24 Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 CHAPTER 2 APPLICATION 2-10 EHAPTER 2 APPLICATION 2-11 I/O port 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | Serial I/O 1-29 FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 CHAPTER 2 APPLICATION 2-1/2 Relevant registers 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | Interrupts | 1-21 | | FLD Controller 1-44 A-D Converter 1-61 D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-70 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | Timers | 1-24 | | A-D Converter | | | | D-A Converter 1-62 PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-70 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | PWM (Pulse Width Modulation) 1-63 Interrupt Interval Determination Function 1-66 Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 EHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | Interrupt Interval Determination Function | | | | Watchdog Timer 1-68 Buzzer Output Circucit 1-69 Reset Circuit 1-70 Clock Generating Circuit 1-72 Power Dissipation Calculating Method 1-75 Flash Memory Mode 1-78 NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2.1 I/O port 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | Buzzer Output Circucit | • | | | Reset Circuit | <u> </u> | | | Clock Generating Circuit | · · · · · · · · · · · · · · · · · · · | | | Power Dissipation Calculating Method | | | | Flash Memory Mode | | | | NOTES ON PROGRAMMING 1-99 NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | · | | | NOTES ON USAGE 1-100 DATA REQUIRED FOR MASK ORDERS 1-100 CHAPTER 2 APPLICATION 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | DATA REQUIRED FOR MASK ORDERS 1-100 EHAPTER 2 APPLICATION 2.1 I/O port 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | CHAPTER 2 APPLICATION 2.1 I/O port 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | 2.1 I/O port 2-2 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | DATA REQUIRED FOR MASK ORDERS | 1-100 | | 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | CHAPTER 2 APPLICATION | | | 2.1.1 Memory assignment 2-2 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | 3.1.1/0 port | 2.2 | | 2.1.2 Relevant registers 2-3 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | | | | 2.1.3 Terminate unused pins 2-8 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | , , | | | 2.1.4 Notes on I/O port 2-9 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | <u> </u> | | | 2.1.5 Termination of unused pins 2-10 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | · | | | 2.2 Timer 2-11 2.2.1 Memory map 2-10 2.2.2 Relevant registers 2-12 | · | | | 2.2.1 Memory map2-102.2.2 Relevant registers2-12 | · | | | 2.2.2 Relevant registers2-12 | | | | · · · · · · · · · · · · · · · · · · · | | | | | <u> </u> | | ## Table of contents | 2.3 Serial I/O | 2-37 | |----------------------------------------------------------------------|------| | 2.3.1 Memory map | 2-37 | | 2.3.2 Relevant registers | 2-38 | | 2.3.3 Serial I/O1 connection examples | | | 2.3.4 Serial I/O1's modes | 2-52 | | 2.3.5 Serial I/O1 application examples | 2-53 | | 2.3.6 Serial I/O2 connection examples | 2-59 | | 2.3.7 Serial I/O2's modes | 2-61 | | 2.3.8 Serial I/O2 application examples | 2-62 | | 2.3.9 Serial I/O3 connection examples | 2-81 | | 2.3.10 Serial I/O3's modes | 2-83 | | 2.3.11 Serial I/O3 application examples | 2-84 | | 2.3.12 Notes on serial I/O1 | 2-87 | | 2.3.13 Notes on serial I/O2 | | | 2.4 FLD controller | | | 2.4.1 Memory assignment | | | 2.4.2 Relevant registers | | | 2.4.3 FLD controller application examples | | | 2.4.4 Notes on FLD controller | | | 2.5 A-D converter | | | 2.5.1 Memory assignment | | | 2.5.2 Relevant registers | | | 2.5.3 A-D converter application examples | | | 2.5.4 Notes on A-D converter | | | 2.6 D-A converter | | | 2.6.1 Memory assignment | | | 2.6.2 Relevant registers | | | 2.6.3 D-A converter application examples | | | 2.6.4 Notes on D-A converter | | | 2.7 PWM | | | 2.7.1 Memory assignment | | | 2.7.2 Relevant registers | | | 2.7.3 PWM application example | | | 2.7.4 Notes on PWM | | | 2.8 Interrupt interval determination function | | | 2.8.1 Memory assignment | | | 2.8.2 Relevant registers | | | 2.8.3 Interrupt interval determination function application examples | | | 2.9 Watchdog timer | | | 2.9.1 Memory assignment | | | 2.9.2 Relevant register | | | 2.9.3 Watchdog timer application examples | | | 2.9.4 Notes on watchdog timer | | | 2.10 Buzzer output circuit | | | 2.10.2 Relevant register | | | 2.10.3 Buzzer output circuit application examples | | | 2.10.3 Buzzer output circuit application examples | | | 2.11.1 Connection example of reset IC | | | 2.11.2 Notes on reset | | | 2.11.3 Each port state during "L" state of RESET pin | | | | | | 2.12 Clock generating circuit | 2-165 | |-------------------------------------------------------------------|-------| | 2.12.1 Relevant register | 2-165 | | 2.12.2 Clock generating circuit application examples | 2-166 | | 2.13 Flash memory | 2-174 | | 2.13.1 Overview | 2-174 | | 2.13.2 Memory map | 2-174 | | 2.13.3 Relevant registers | 2-175 | | 2.13.4 Parallel I/O mode | 2-177 | | 2.13.5 Serial I/O mode | 2-177 | | 2.13.6 CPU reprogramming mode | 2-178 | | 2.13.7 Flash memory mode application examples | 2-179 | | 2.13.8 Notes on CPU reprogramming mode | 2-188 | | 2.13.9 Notes on flash memory version | 2-188 | | CHAPTER 3 APPENDIX | | | 3.1 Electrical characteristics | | | 3.1.1 Absolute maximum ratings | | | 3.1.3 Electrical characteristics | | | 3.1.4 A-D converter characteristics | _ | | 3.1.5 D-A converter characteristics | | | 3.1.6 Timing requirements and switching characteristics | | | 3.2 Standard characteristics | | | 3.2.1 Power source current standard characteristics | | | 3.2.2 Port standard characteristics | | | 3.2.3 A-D conversion standard characteristics | | | 3.3 Notes on use | | | 3.3.1 Notes on interrupts | | | 3.3.2 Notes on I/O port | | | 3.3.3 Notes on serial I/O1 | | | 3.3.4 Notes on serial I/O2 | | | 3.3.5 Notes on FLD controller | | | 3.3.6 Notes on A-D converter | | | 3.3.7 Notes on D-A converter | | | 3.3.8 Notes on PWM | | | 3.3.9 Notes on watchdog timer | | | 3.3.10 Notes on reset | | | 3.3.11 Each pin state during "L" state of RESET pin | | | 3.3.12 Notes on programming | | | 3.3.13 Notes on CPU reprogramming mode | | | 3.3.14 Notes on flash memory version | | | 3.3.15 Termination of unused pins | | | 3.4 Countermeasures against noise | | | 3.4.1 Shortest wiring length | | | 3.4.2 Connection of bypass capacitor across Vss line and Vcc line | | | 3.4.3 Wiring to analog input pins | | | 3.4.4 Oscillator concerns | | | 3.4.5 Setup for I/O ports | | | 3.4.6 Providing of watchdog timer function by software | | | 5. 1.5 I fortuning of waterlady times fulletion by software | 5-54 | ## Table of contents | 3.5 Control registers | 3-35 | |------------------------------|-------| | 3.6 Package outline | | | 3.7 Machine instructions | | | 3.8 List of instruction code | | | 3.9 M35501FP | 3-88 | | 3.10 SFR memory map | 3-100 | | 3.11 Pin configuration | | i ## List of figures ## CHAPTER 1 HARDWARE ■ | Fig. 1 Pin configuration of M38B79MFH-XXXXFP | | |-----------------------------------------------------------------------------------------------------|------| | Fig. 2 Functional block diagram | | | Fig. 3 Part numbering | | | Fig. 4 Memory expansion plan | | | Fig. 5 740 Family CPU register structure | | | Fig. 6 Register push and pop at interrupt generation and subroutine call | | | Fig. 7 Structure of CPU mode register | | | Fig. 8 Memory map diagram | | | Fig. 9 Memory map of special function register (SFR) | 1-14 | | Fig. 10 Structure of pull-up control registers (PULL1, PULL2 and PULL3) | | | Fig. 11 Port block diagram (1) | | | Fig. 12 Port block diagram (2) | | | Fig. 13 Port block diagram (3) | | | Fig. 14 Interrupt control | | | Fig. 15 Structure of interrupt related registers | | | Fig. 16 Structure of timer related register | | | Fig. 17 Block diagram of timer | | | Fig. 18 Timing chart of timer 6 PWM <sub>1</sub> mode | | | Fig. 19 Block diagram of timer X | | | Fig. 20 Structure of timer X related registers | 1-28 | | Fig. 21 Block diagram of serial I/O1 | | | Fig. 22 Structure of serail I/O1 control registers 1, 2 | 1-30 | | Fig. 23 Structure of serial I/O1 control register 3 | 1-31 | | Fig. 24 Structure of serial I/O1 automatic transfer data pointer | | | Fig. 25 Automatic transfer serial I/O operation | | | Fig. 26 Sstb1 output operation | 1-34 | | Fig. 27 S <sub>BUSY1</sub> input operation (internal synchronous clock) | | | Fig. 28 S <sub>BUSY1</sub> input operation (external synchronous clock) | 1-34 | | Fig. 29 S <sub>BUSY1</sub> output operation (internal synchronous clock, 8-bits serial I/O) | 1-35 | | Fig. 30 S <sub>BUSY1</sub> output operation (external synchronous clock, 8-bits serial I/O) | 1-35 | | Fig. 31 S <sub>BUSY1</sub> output operation in automatic transfer serial I/O mode (internal synchro | | | clock, SBUSY1 output function outputs each 1-byte) | | | Fig. 32 Srdy1 output operation | | | Fig. 33 S <sub>RDY1</sub> input operation (internal synchronous clock) | | | Fig. 34 Handshake operation at serial I/O1 mutual connecting (1) | | | Fig. 35 Handshake operation at serial I/O1 mutual connecting (2) | | | Fig. 36 Block diagram of clock snchronous serial I/O2 | | | Fig. 37 Operation of clock synchronous serial I/O2 function | 1-38 | | Fig. 38 Block diagram of UART serial I/O2 | | | Fig. 39 Operation of UART serial I/O2 function | 1-39 | | Fig. 40 Structure of serial I/O2 related register | 1-41 | | Fig. 41 Block diagram of serial I/O3 | 1-42 | | Fig. 42 Structure of serial I/O3 control register | 1-42 | | Fig. 43 Timing of serial I/O3 (LSB first) | 1-43 | | Fig. 44 Block diagram for FLD control circuit | 1-45 | | Fig. 45 Structure of FLDC related registers (1) | 1-46 | | Fig. 46 Structure of FLDC related registers (2) | | | | | | Fig. | 47 | Structure of FLDC related registers (3) | 1-48 | |------|----|-----------------------------------------------------------------------------------|-------| | _ | | Structure of FLDC related registers (4) | | | _ | | Segment/Digit setting example | | | | | FLD automatic display RAM assignment | | | | | Example of using FLD automatic display RAM in 16-timing•ordinary mode | | | | | Example of using FLD automatic display RAM in 16-timing gradation display mo | | | _ | | Example of doing 125 automatic display 10 in 11 To timing gradulor display in | | | | | Example of using FLD automatic display RAM in 32-timing mode | | | _ | | FLD and digit output timing | | | | | Timing using digit interrupt | | | _ | | | | | | | Timing using FLD blanking interrupt | | | _ | | P64 to P67 FLD output pulses | | | _ | | Toff section generating/nothing function | | | _ | | Digit pulses output function | | | _ | | Structure of AD/DA control register | | | _ | | Black diagram of A-D converter | | | _ | | Black diagram of D-A converter | | | Fig. | 63 | Equivalent connection circuit of D-A converter | 1-62 | | Fig. | 64 | PWM block diagram | 1-63 | | Fig. | 65 | PWM timing | 1-64 | | Fig. | 66 | Structure of PWM control register | 1-65 | | Fig. | 67 | 14-bit PWM timing | 1-65 | | _ | | Interrupt interval determination circuit block diagram | | | _ | | Structure of itnerrupt interval determination control register | | | _ | | Interrupt inteval determination operation example (at rising edge active) | | | _ | | Interrupt interval determination operation example (at both-sided edge active) | | | _ | | Block diagram of watchdog timer | | | _ | | Structure of watchdog timer control register | | | _ | | Block diagram of buzzer output circuit | | | _ | | Structure of buzzer output control register | | | _ | | Reset circuit example | | | _ | | Reset sequence | | | _ | | Internal status at reset | | | _ | | Ceramic resonator circuit | | | | | External clock input circuit | | | | | | | | | | Clock generating circuit block diagram | | | _ | | State transitions of system clock | | | | | Digit timing waveform (1) | | | | | Digit timing waveform (2) | | | _ | | Pin connection of M38B79FF when operating in parallel input/output mode | | | _ | | Read timong | | | _ | | Timings during reading | | | Fig. | 88 | Input/output timings during programming (Verify data is output at the same timing | - | | | | for read.) | | | Fig. | 89 | Input/output timings during erasing (verify data is output at the same timing a | s for | | | | read.) | | | Fig. | 90 | Programming/Erasing algorithm flow chart | 1-86 | | | | Pin connection of M38B79FF when operating in serial I/O mode | | | | | Timings during reading | | | Fig. | 93 | Timings during programming | 1-91 | | | | Timings during program verify | | | Fig. | 95 | Timings at erasing | 1-92 | | Fig. 96 Timings during erase verily | 1-92 | |-------------------------------------------------------------------------------|------| | Fig. 97 Timings at error checking | 1-93 | | Fig. 98 Flash memory control register bit configuration | 1-95 | | Fig. 99 Flash command register bit configuration | 1-96 | | Fig. 100 CPU mode register bit configuration in CPU rewriting mode | 1-96 | | Fig. 101 Flowchart of program/erase operation at CPU reprogramming mode | 1-98 | | | | | CHAPTER 2 APPLICATION | | | Fig. 2.1.1 Memory assignment of I/O port relevant registers | 2-2 | | Fig. 2.1.2 Structure of port Pi (i = 0 to 7, 9, A) | 2-3 | | Fig. 2.1.3 Structure of port P8 | 2-3 | | Fig. 2.1.4 Structure of port PB | 2-4 | | Fig. 2.1.5 Structure of port Pi (i = 1, 3 to 7, 9, A) direction register | 2-4 | | Fig. 2.1.6 Structure of port P8 direction register | 2-5 | | Fig. 2.1.7 Structure of port PB direction register | 2-5 | | Fig. 2.1.8 Structure of pull-up control register 1 | 2-6 | | Fig. 2.1.9 Structure of pull-up control register 2 | 2-6 | | Fig. 2.1.10 Structure of pull-up control register 3 | | | Fig. 2.2.1 Memory map of registers relevant to timers | | | Fig. 2.2.2 Structure of Timer i (i=1, 3 to 6) | | | Fig. 2.2.3 Structure of Timer 2 | 2-12 | | Fig. 2.2.4 Structure of Timer 6 PWM register | | | Fig. 2.2.5 Structure of Timer 12 mode register | | | Fig. 2.2.6 Structure of Timer 34 mode register | | | Fig. 2.2.7 Structure of Timer 56 mode register | | | Fig. 2.2.8 Structure of Timer X (low-order, high-order) | | | Fig. 2.2.9 Structure of Timer X mode register 1 | | | Fig. 2.2.10 Structure of Timer X mode register 2 | | | Fig. 2.2.11 Structure of Interrupt request register 1 | | | Fig. 2.2.12 Structure of Interrupt request register 2 | | | Fig. 2.2.13 Structure of Interrupt control register 1 | | | Fig. 2.2.14 Structure of Interrupt control register 2 | | | Fig. 2.2.15 Timers connection and setting of division ratios | | | Fig. 2.2.16 Relevant registers setting | | | Fig. 2.2.17 Control procedure | | | Fig. 2.2.18 Peripheral circuit example | | | Fig. 2.2.19 Timers connection and setting of division ratios | | | Fig. 2.2.20 Relevant registers setting | | | Fig. 2.2.21 Control procedure | | | Fig. 2.2.22 Judgment method of valid/invalid of input pulses | | | Fig. 2.2.23 Relevant registers setting | | | Fig. 2.2.24 Control procedure | | | Fig. 2.2.25 Timers connection and setting of division ratios | | | Fig. 2.2.26 Relevant registers setting | | | Fig. 2.2.27 Control procedure | | | Fig. 2.2.28 Timers connection and table example of timer X/RTP setting values | | | Fig. 2.2.29 RTP output example | | | Fig. 2.2.30 Relevant registers setting | | | Fig. 2.2.31 Control procedure | 2-36 | | | | | Fia. | 2.3.1 N | Memory map of registers relevant to Serial I/O | . 2-37 | |--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Structure of Serial I/O1 automatic transfer data pointer | | | _ | | Structure of Serial I/O1 control register 1 | | | | | Structure of Serial I/O1 control register 2 | | | | | Structure of Serial I/O1 register/Transfer counter | | | | | Structure of Serial I/O1 control register 3 | | | | | Structure of Baud rate generator | | | | | Structure of UART control register | | | | | Structure of Serial I/O2 control register | | | | | Structure of Serial I/O2 status register | | | _ | | Structure of Serial I/O2 transmit/receive buffer register | | | _ | | Structure of Serial I/O3 control register | | | | | Structure of Serial I/O3 register | | | | | Structure of Interrupt source switch register | | | | | Structure of Interrupt source switch register | | | | | Structure of Interrupt request register 2 | | | | | Structure of Interrupt control register 1 | | | | | | | | _ | | Structure of Interrupt control register 2 | | | _ | | Serial I/O1 connection examples (1) | | | _ | | Serial I/O1 connection examples (2) | | | _ | | Serial I/O1's modes | | | _ | | Connection diagram | | | _ | | Timing chart | | | _ | | Registers setting relevant to transmission side | | | _ | | Setting of transmission data | | | Fia. | クスクに | Control procedure | 2-55 | | _ | | · | | | Fig. | 2.3.27 | Connection diagram | . 2-56 | | Fig. | 2.3.27<br>2.3.28 | Connection diagram Timing chart of serial data transmission/reception | . 2-56<br>. 2-56 | | Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting | . 2-56<br>. 2-56<br>. 2-57 | | Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34<br>2.3.35 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-61 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34<br>2.3.35<br>2.3.36 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-63<br>. 2-64 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Control procedure of reception side | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66 | | Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig.<br>Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40<br>2.3.41 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Control procedure of reception side | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-66 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40<br>2.3.41<br>2.3.42 | Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Connection diagram Timing chart Connection diagram Timing chart | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67<br>. 2-67 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.44 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Control procedure of reception side Connection diagram Timing chart Relevant registers setting | . 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67<br>. 2-68<br>. 2-68 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.32<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.44<br>2.3.45 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Control procedure of reception side Connection diagram Timing chart Relevant registers setting Setting of transmission data | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67<br>. 2-68<br>. 2-68<br>. 2-68 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.35<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.44<br>2.3.45<br>2.3.46 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure. Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-67<br>. 2-67<br>. 2-68<br>. 2-68<br>. 2-69<br>. 2-70 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.44<br>2.3.45<br>2.3.46<br>2.3.47 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Control procedure of reception side Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure Connection diagram Control procedure Connection diagram Control procedure Connection diagram | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-67<br>. 2-67<br>. 2-68<br>. 2-68<br>. 2-68<br>. 2-69<br>. 2-70<br>. 2-71 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.39<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.44<br>2.3.45<br>2.3.45<br>2.3.47<br>2.3.48 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure. Connection diagram Timing chart Setting of transmission data Control procedure. Connection diagram Timing chart | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67<br>. 2-68<br>. 2-68<br>. 2-69<br>. 2-71<br>. 2-71 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.31<br>2.3.32<br>2.3.33<br>2.3.34<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.44<br>2.3.45<br>2.3.45<br>2.3.46<br>2.3.47<br>2.3.48<br>2.3.49 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2 connection examples (2) Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure Connection diagram Timing chart Relevant registers setting in master unit | . 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-60<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-66<br>. 2-67<br>. 2-68<br>. 2-68<br>. 2-69<br>. 2-71<br>. 2-71<br>. 2-71 | | Fig. Fig. Fig. Fig. Fig. Fig. Fig. Fig. | 2.3.27<br>2.3.28<br>2.3.29<br>2.3.30<br>2.3.31<br>2.3.35<br>2.3.35<br>2.3.36<br>2.3.37<br>2.3.38<br>2.3.40<br>2.3.41<br>2.3.42<br>2.3.43<br>2.3.45<br>2.3.45<br>2.3.46<br>2.3.47<br>2.3.48<br>2.3.49<br>2.3.50 | Connection diagram Timing chart of serial data transmission/reception Relevant registers setting Control procedure Serial I/O2 connection examples (1) Serial I/O2's modes Serial I/O2's modes Serial I/O2 transfer data format Connection diagram Timing chart Registers setting relevant to transmission side Registers setting relevant to reception side Control procedure of transmission side Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure Connection diagram Timing chart Relevant registers setting Setting of transmission data Control procedure Connection diagram Timing chart Relevant registers setting in master unit Relevant registers setting in slave unit | . 2-56<br>. 2-56<br>. 2-57<br>. 2-58<br>. 2-59<br>. 2-61<br>. 2-61<br>. 2-62<br>. 2-62<br>. 2-63<br>. 2-64<br>. 2-65<br>. 2-67<br>. 2-67<br>. 2-68<br>. 2-69<br>. 2-70<br>. 2-71<br>. 2-72<br>. 2-72<br>. 2-73 | | Fig. | 2.3.53 Timing chart | 2-75 | |------|----------------------------------------------------------------------------------------------------------|------| | Fig. | 2.3.54 Registers setting relevant to transmission side | 2-77 | | Fig. | 2.3.55 Registers setting relevant to reception side | 2-78 | | Fig. | 2.3.56 Control procedure of transmission side | 2-79 | | Fig. | 2.3.57 Control procedure of reception side | 2-80 | | Fig. | 2.3.58 Serial I/O3 connection examples (1) | 2-81 | | Fig. | 2.3.59 Serial I/O3 connection examples (2) | 2-82 | | Fig. | 2.3.60 Serial I/O3's modes | 2-83 | | Fig. | 2.3.61 Connection diagram | 2-84 | | _ | 2.3.62 Timing chart | | | _ | 2.3.63 Registers setting relevant to transmission side | | | | 2.3.64 Setting of transmission data | | | _ | 2.3.65 Control procedure | | | _ | 2.3.66 Sequence of setting serial I/O2 control register again | | | _ | 2.4.1 Memory assignment of FLD controller relevant registers | | | _ | 2.4.2 Structure of Port P0 digit output set switch register | | | | 2.4.3 Structure of Port P2 digit output set switch register | | | _ | 2.4.4 Structure of FLDC mode register | | | _ | 2.4.5 Structure of Tdisp time set register | | | _ | 2.4.6 Structure of Toff1 time set register | | | _ | 2.4.7 Structure of Toff2 time set register | | | _ | 2.4.8 Structure of FLD data pointer/FLD data pointer reload register | | | _ | 2.4.9 Structure of port P4FLD/port switch register | | | _ | 2.4.10 Structure of port P5FLD/port switch register | | | _ | 2.4.11 Structure of port P6FLD/port switch register | | | _ | 2.4.12 Structure of FLD output control register | | | _ | 2.4.13 Structure of Interrupt request register 2 | | | _ | 2.4.14 Structure of Interrupt control register 2 | | | | 2.4.15 Connection diagram | | | Fig. | 2.4.16 Timing chart of key-scan using FLD automatic display mode and segment | | | ⊏: ~ | 2.4.47 Enlarged view of ELD (D2) to ELD7 (D2) Toom | | | _ | 2.4.17 Enlarged view of FLD <sub>0</sub> (P2 <sub>0</sub> ) to FLD <sub>7</sub> (P2 <sub>7</sub> ) Tscan | | | _ | 2.4.19 FLD digit allocation example | | | | 2.4.20 Control procedure | | | | 2.4.21 Connection diagram | | | | 2.4.22 Timing chart of key-scan using FLD automatic display mode and digits | | | - | 2.4.23 Setting of relevant registers | | | _ | 2.4.24 FLD digit allocation example | | | | 2.4.25 Control procedure | | | _ | 2.4.26 Connection diagram | | | | 2.4.27 Timing chart of FLD display by software | | | - | 2.4.28 Enlarged view of P2 <sub>0</sub> to P2 <sub>7</sub> key-scan | | | _ | 2.4.29 Setting of relevant registers | | | _ | 2.4.30 FLD digit allocation example | | | _ | 2.4.31 Control procedure | | | _ | 2.4.32 Connection diagram | | | _ | 2.4.33 Timing chart of 38B7 Group and M35501FP | | | _ | 2.4.34 Timing chart (enlarged view) of digit and segment output | | | _ | 2.4.35 Setting of relevant registers | | | _ | 2.4.36 FLD digit allocation example | | | _ | 2.4.37 Control procedure | | | _ | 2.4.38 Connection diagram | | | | 2.4.39 Timing chart (at correct state) of 38B7 Group and M35501FP | | | |-------|-----------------------------------------------------------------------------------|-------|-----| | Fig. | 2.4.40 Timing chart (at incorrect state) of 38B7 Group and M35501FP | . 2- | 127 | | Fig. | 2.4.41 Setting of relevant registers | .2- | 128 | | Fig. | 2.4.42 Control procedure | .2- | 130 | | Fig. | 2.5.1 Memory assignment of A-D converter relevant registers | .2- | 133 | | - | 2.5.2 Structure of AD/DA control register | | | | | 2.5.3 Structure of A-D conversion register (low-order) | | | | _ | 2.5.4 Structure of A-D conversion register (high-order) | | | | _ | 2.5.5 Structure of Interrupt source switch register | | | | _ | 2.5.6 Structure of Interrupt request register 2 | | | | _ | 2.5.7 Structure of Interrupt control register 2 | | | | _ | · · · · · · · · · · · · · · · · · · · | | | | _ | 2.5.8 Connection diagram | | | | _ | 2.5.9 Setting of relevant registers | | | | _ | 2.5.10 Control procedure | | | | _ | 2.6.1 Memory assignment of D-A converter relevant registers | | | | _ | 2.6.2 Structure of D-A conversion register | | | | _ | 2.6.3 Structure of AD/DA control register | | | | | 2.6.4 Connection diagram | | | | Fig. | 2.6.5 Setting of relevant registers | . 2-′ | 143 | | Fig. | 2.6.6 Control procedure | . 2- | 144 | | Fig. | 2.7.1 Memory assignment of PWM relevant registers | . 2- | 145 | | Fig. | 2.7.2 Structure of PWM control register | . 2- | 145 | | Fig. | 2.7.3 Structure of PWM register (high-order) | .2- | 146 | | | 2.7.4 Structure of PWM register (low-order) | | | | | 2.7.5 Connection diagram | | | | _ | 2.7.6 Setting of relevant registers | | | | | 2.7.7 Control procedure | | | | _ | 2.7.8 PWM <sub>0</sub> output | | | | _ | 2.8.1 Memory assignment of interrupt interval determination function relevant reg | | | | g. | | | | | Fia | 2.8.2 Structure of Interrupt interval determination register | | | | | 2.8.3 Structure of Interrupt interval determination control register | | | | _ | 2.8.4 Structure of Interrupt edge selection register | | | | _ | 2.8.5 Structure of Interrupt request register 1 | | | | | 2.8.6 Structure of Interrupt control register 1 | | | | | | | | | _ | 2.8.7 Connection diagram | | | | _ | 2.8.8 Function block diagram | | | | | 2.8.9 Timing chart of data determination | | | | _ | 2.8.10 Setting of relevant registers | | | | _ | 2.8.11 Control procedure | | | | _ | 2.8.12 Reception of remote-control data (timer 2 interrupt) | | | | | 2.9.1 Memory assignment of watchdog timer relevant register | | | | _ | 2.9.2 Structure of Watchdog timer control register | | | | Fig. | 2.9.3 Structure of CPU mode register | . 2- | 158 | | Fig. | 2.9.4 Connection of watchdog timer and setting of division ratio | . 2- | 159 | | Fig. | 2.9.5 Setting of relevant registers | . 2- | 159 | | Fig. | 2.9.6 Control procedure | .2- | 160 | | Fig. | 2.10.1 Memory assignment of buzzer output circuit relevant register | . 2- | 161 | | Fig. | 2.10.2 Structure of buzzer output control register | . 2- | 161 | | _ | 2.10.3 Connection of buzzer output circuit and setting of division ratio | | | | _ | 2.10.4 Setting of relevant register | | | | _ | 2.10.5 Control procedure | | | | ı ıg. | | | | | Fig. 2.11.1 Example of power-on reset circuit | 2-163 | |----------------------------------------------------------------------|------------| | Fig. 2.11.2 RAM backup system example | 2-163 | | Fig. 2.12.1 Structure of CPU mode register | 2-165 | | Fig. 2.12.2 Connection diagram | 2-166 | | Fig. 2.12.3 Status transition diagram during power failure | 2-166 | | Fig. 2.12.4 Setting of relevant registers | 2-167 | | Fig. 2.12.5 Control procedure | 2-168 | | Fig. 2.12.6 Structure of clock counter | 2-169 | | Fig. 2.12.7 Initial setting of relevant registers | 2-170 | | Fig. 2.12.8 Setting of relevant registers after detecting power fai | lure 2-171 | | Fig. 2.12.9 Control procedure | 2-172 | | Fig. 2.13.1 Memory map of flash memory version for 38B7 Grou | ıp 2-174 | | Fig. 2.13.2 Memory map of registers relevant to flash memory | 2-175 | | Fig. 2.13.3 Structure of Flash memory control register | 2-175 | | Fig. 2.13.4 Structure of Flash command register | | | Fig. 2.13.5 Structure of CPU mode register | | | Fig. 2.13.6 Reprogramming example of built-in flash memory by | | | Fig. 2.13.7 Processing example of pins on board in serial I/O m | | | Fig. 2.13.8 Processing example of pins on board in serial I/O m | | | Fig. 2.13.9 Processing example of pins on board in serial I/O m | , , | | Fig. 2.13.10 Example for reprogramming system of built-in flash me | , , | | mode | , , , , , | | Fig. 2.13.11 CPU reprogramming control program example (1) | | | Fig. 2.13.12 CPU reprogramming control program example (2) | | | Fig. 2.13.13 CPU reprogramming control program example (3) | | | Fig. 2.13.14 CPU reprogramming control program example (4) | | | Fig. 2.13.15 V <sub>PP</sub> control circuit example (1) | | | Fig. 2.13.16 VPP control circuit example (2) | | | g. = | | | | | | CHAPTER 3 APPENDIX | | | Fig. 2.4.4. Circuit for according output quitables about the sister. | 2.0 | | Fig. 3.1.1 Circuit for measuring output switching characteristics | | | Fig. 3.1.2 Timing diagram | | | Fig. 3.2.1 Power source current standard characteristics | | | Fig. 3.2.2 Power source current standard characteristics (in wait | | | Fig. 3.2.3 High-breakdown P-channel open-drain output port cha | ` , | | Fig. 3.2.4 High-breakdown P-channel open-drain output port cha | ` , | | Fig. 3.2.5 CMOS output port P-channel side characteristics (25 | | | Fig. 3.2.6 CMOS output port P-channel side characteristics (90 | | | Fig. 3.2.7 CMOS output port N-channel side characteristics (25 | | | Fig. 3.2.8 CMOS output port N-channel side characteristics (90 | | | Fig. 3.2.9 A-D conversion standard characteristics | | | Fig. 3.3.1 Setting procedure of relevant registers | | | Fig. 3.3.2 Sequence of check of interrupt request bit | | | Fig. 3.3.3 Structure of interrupt control register 2 | | | Fig. 3.3.4 Sequence of setting serial I/O2 control register again. | | | Fig. 3.3.5 PWM₀ output | | | Fig. 3.3.6 Initialization of processor status register | | | Fig. 3.3.7 Sequence of PLP instruction execution | | | | | | Fig. 3.3.8 Stack memory contents after PHP instruction execution | n3-24 | | | n3-24 | | Fig. | 3.4.1 Wiring for the RESET pin | . 3-28 | |------|-----------------------------------------------------------------------|--------| | Fig. | 3.4.2 Wiring for clock I/O pins | . 3-29 | | Fig. | 3.4.3 Wiring for CNVss pin | . 3-29 | | _ | 3.4.4 Wiring for the V <sub>PP</sub> pin of the flash memory version | | | _ | 3.4.5 Bypass capacitor across the Vss line and the Vcc line | | | | 3.4.6 Analog signal line and a resistor and a capacitor | | | _ | 3.4.7 Wiring for a large current signal line | | | _ | 3.4.8 Wiring of signal lines where potential levels change frequently | | | _ | 3.4.9 Vss pattern on the underside of an oscillator | | | | 3.4.10 Setup for I/O ports | | | _ | 3.4.11 Watchdog timer by software | | | _ | 3.5.1 Structure of Port Pi (i =0-7, 9, A) | | | _ | 3.5.2 Structure of Port P8 | | | _ | 3.5.3 Structure of Port PB | | | | 3.5.4 Structure of Port Pi direction register (i = 1, 3-7, 9, A) | | | _ | 3.5.5 Structure of Port P8 direction register | | | _ | 3.5.6 Structure of Port PB direction register | | | _ | 3.5.7 Structure of Serial I/O1 automatic transfer data pointer | | | _ | 3.5.8 Structure of Serial I/O1 control register 1 | | | | 3.5.9 Structure of Serial I/O1 control register 2 | | | | 3.5.10 Structure of Serial I/O1 register/Transfer counter | | | _ | 3.5.11 Structure of Serial I/O1 control register 3 | | | _ | 3.5.12 Structure of Serial I/O2 control register | | | _ | 3.5.13 Structure of Serial I/O2 status register | | | _ | 3.5.14 Structure of Serial I/O2 transmit/receive buffer register | | | _ | 3.5.15 Structure of Timer i | | | _ | 3.5.16 Structure of Timer 2 | | | | 3.5.17 Structure of PWM control register | | | | 3.5.18 Structure of Timer 6 PWM register | | | | 3.5.19 Structure of Timer 12 mode register | | | | 3.5.20 Structure of Timer 34 mode register | | | | 3.5.21 Structure of Timer 56 mode register | | | | 3.5.22 Structure of D-A conversion register | | | | 3.5.23 Structure of Timer X (low-order, high-order) | | | | 3.5.24 Structure of Timer X mode register 1 | | | _ | 3.5.25 Structure of Timer X mode register 2 | | | _ | 3.5.26 Structure of Interrupt interval determination register | | | _ | 3.5.27 Structure of Interrupt interval determination control register | | | | 3.5.28 Structure of AD/DA control register | | | _ | 3.5.29 Structure of A-D conversion register (low-order) | | | _ | 3.5.30 Structure of A-D conversion register (high-order) | | | | 3.5.31 Structure of PWM register (high-order) | | | | 3.5.32 Structure of PWM register (low-order) | | | _ | 3.5.33 Structure of Baud rate generator | | | _ | 3.5.34 Structure of UART control register | | | _ | 3.5.35 Structure of Interrupt source switch register | | | _ | 3.5.36 Structure of Interrupt edge selection register | | | _ | 3.5.37 Structure of CPU mode register | | | _ | 3.5.38 Structure of Interrupt request register 1 | | | _ | 3.5.39 Structure of Interrupt request register 2 | | | _ | 3.5.40 Structure of Interrupt control register 1 | | | _ | 3.5.41 Structure of Interrupt control register 2 | | | _ | 3.5.42 Structure of Serial I/O3 control register | | | - | | | | Fig. | 3.5.43 Structure of Serial I/O3 register | . 3-62 | |------|----------------------------------------------------------------------------|--------| | Fig. | 3.5.44 Structure of Watchdog timer control register | . 3-63 | | Fig. | 3.5.45 Structure of Pull-up control register 3 | . 3-63 | | Fig. | 3.5.46 Structure of Pull-up control register 1 | . 3-64 | | Fig. | 3.5.47 Structure of Pull-up control register 2 | . 3-64 | | Fig. | 3.5.48 Structure of Port P0 digit output set switch register | . 3-65 | | Fig. | 3.5.49 Structure of Port P2 digit output set switch register | . 3-65 | | Fig. | 3.5.50 Structure of FLDC mode register | . 3-66 | | Fig. | 3.5.51 Structure of Tdisp time set register | . 3-67 | | Fig. | 3.5.52 Structure of Toff1 time set register | . 3-68 | | Fig. | 3.5.53 Structure of Toff2 time set register | . 3-68 | | Fig. | 3.5.54 Structure of FLD data pointer/FLD data pointer reload register | . 3-69 | | Fig. | 3.5.55 Structure of Port P4FLD/port switch register | . 3-69 | | Fig. | 3.5.56 Structure of Port P5FLD/port switch register | . 3-70 | | Fig. | 3.5.57 Structure of Port P6FLD/port switch register | . 3-70 | | Fig. | 3.5.58 Structure of FLD output control register | . 3-71 | | Fig. | 3.5.59 Structure of Buzzer output control register | . 3-72 | | _ | 3.5.60 Structure of Flash memory control register | | | | 3.5.61 Structure of Flash command register | | | Fig. | 3.9.1 Pin configuration of M35501FP | . 3-88 | | _ | 3.9.2 Functional block diagram | | | Fig. | 3.9.3 Port block diagram | . 3-90 | | _ | 3.9.4 Digit setting | | | | 3.9.5 16-digit mode output waveform | | | | 3.9.6 Optional digit mode output waveform | | | _ | 3.9.7 Cascade mode connection example: 17 digits or more selected | | | _ | 3.9.8 Cascade mode output waveform | | | | 3.9.9 Connection example with 38B7 Group microcomputer (1 to 16 digits) | | | _ | 3.9.10 Connection example with 38B7 Group microccomputer (17 to 32 digits) | | | _ | 3.9.11 Digit output waveform when reset signal is input | | | _ | 3.9.12 Power-on reset circuit | | | Fig. | 3.9.13 Timing diagram | .3-99 | ## List of tables | CHAPTER 1 HARDWARE | | |------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | Table 4 Discharge (4) | 4.5 | | Table 1 Pin description (1) | | | Table 2 Pin description (2) | | | Table 3 List of supported products | | | Table 4 Push and pop instructions of accumulator or processor status re | • | | Table 5 Set and clear instructions of each bit of processor status registed | | | Table 6 List of I/O port functions (1) | | | Table 7 List of I/O port functions (2) | | | Table 8 Interrupt vector addresses and priority | | | Table 9 FLD controller specifications | | | Table 10 Pins in FLD automatic display mode | 1-50 | | Table 11 Relationship between low-order 6-bit data and setting period o | f ADD bit 1-64 | | Table 12 Pin assignments of M38B79FF when operating in the parallel i | nput/output mode | | | 1-78 | | Table 13 Assignment states of control input and each state | 1-78 | | Table 14 Pin description (flash memory parallel I/O mode) | 1-79 | | Table 15 Software command (parallel input/output mode) | 1-81 | | Table 16 DC ELECTRICAL CHARACTERISTICS (Ta = 25 °C, Vcc = 5 | 5 V ± 10 %, unless | | otherwise noted) | 1-87 | | Table 17 Read-only mode | 1-87 | | Table 18 Read/Write mode | | | Table 19 Pin description (flash memory serial I/O mode) | 1-89 | | Table 20 Software command (serial I/O mode) | | | Table 21 AC Electrical characteristics | | | | | | | | | CHAPTER 2 APPLICATION | | | Table 2.1.1 Termination of unused pins | 2-8 | | Table 2.3.1 Setting examples of baud rate generator values and transfer | | | | | | Table 2.3.2 SIO1CON3 (address 001C <sub>16</sub> ) setting example selecting interna | | | 3 | • | | Table 2.3.3 SIO1CON3 (address 001C <sub>16</sub> ) setting example selecting external | al synchronous clock | | | • | | Table 2.4.1 FLD automatic display RAM map | | | Table 2.4.2 FLD automatic display RAM map example | | | Table 2.4.3 FLD automatic display RAM map | | | Table 2.4.4 FLD automatic display RAM map example | | | Table 2.4.5 FLD automatic display RAM map example | | | Table 2.4.6 FLD automatic display RAM map | | | Table 2.11.1 Pin state during "L" state of RESET pin | | | Table 2.11.1 Fill state duffing L state of RESET pill Table 2.13.1 Setting of EPROM programmer when parallel programming | | | Table 2.13.1 Setting of EPROW programmer when parallel programming Table 2.13.2 Connection example to programmer when serial programming | | | rable 2.13.2 Connection example to programmer when senal programm | ∠-1// | ## **CHAPTER 3 APPENDIX** | Table 3.1.1 Absolute maximum ratings | 3-2 | |---------------------------------------------------------------------------------------------------|------------| | Table 3.1.2 Recommended operating conditions | | | (Vcc = 4.0 to 5.5 V, Ta = $-20$ to 85 °C, unless otherwise noted) | 3-2 | | Table 3.1.3 Recommended operating conditions | | | (Vcc = 4.0 to 5.5 V, Ta = $-20$ to 85 °C, unless otherwise noted) | 3-3 | | Table 3.1.4 Electrical characteristics | | | (Vcc = 4.0 to 5.5 V, Ta = $-20$ to 85 °C, unless otherwise noted) | 3-4 | | Table 3.1.5 Electrical characteristics | | | (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = $-20$ to 85 °C, unless otherwise noted) | 3-5 | | Table 3.1.6 A-D converter characteristics | 3-6 | | Table 3.1.7 D-A converter characteristics | 3-6 | | Table 3.1.8 Timing requirements (1) | 3-7 | | Table 3.1.9 Switching characteristics | 3-8 | | Table 3.3.1 SIO1CON3 (address 001C <sub>16</sub> ) setting example selecting internal synchron | nous clock | | | 3-19 | | Table 3.3.2 SIO1CON3 (address 001C <sub>16</sub> ) setting example selecting external synchror | nous clock | | | | | Table 3.3.3 Pin state during "L" state of RESET pin | 3-23 | | Table 3.9.1 Pin description | 3-89 | | Table 3.9.2 Absolute maximum ratings | 3-97 | | Table 3.9.3 Recommended operating conditions (Vcc = 4.0 to 5.5 V, Ta = −20 to 85 otherwise noted) | | | Table 3.9.4 Recommended operating conditions (Vcc = 4.0 to 5.5 V, Ta = −20 to 85 otherwise noted) | | | Table 3.9.5 Electrical characteristics (Vcc = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless noted) | otherwise | | Table 3.9.6 Timing requirements ( $V_{CC} = 4.0$ to 5.5 V, $Ta = -20$ to 85 °C, unless | | | noted) | | ## **MEMORANDUM** DESCRIPTION FEATURES APPLICATION PIN CONFIGURATION FUNCTIONAL BLOCK PIN DESCRIPTION PART NUMBERING GROUP EXPANSION FUNCTIONAL DESCRIPTION NOTES ON PROGRAMMING NOTES ON USAGE DATA REQUIRED FOR MASK ORDERS #### **DESCRIPTION/FEATURES** #### **DESCRIPTION** The 38B7 group is the 8-bit microcomputer based on the 740 family core technology. The 38B7 group has six 8-bit timers, one 16-bit timer, a fluorescent display automatic display circuit, 16-channel 10-bit A-D converter, a serial I/O with automatic transfer function, which are available for controlling musical instruments and household appliances. #### **FEATURES** | <microcomputer mode=""></microcomputer> | | |-----------------------------------------|---------| | Basic machine-language instructions | 71 | | The minimum instruction execution time | ).48 μs | | (at 4.2 MHz oscillation frequency) | | | Memory size | | | ROM 60 | ≺ bytes | | RAM | 2048 bytes | |---------------------------------------------------------|----------------| | Programmable input/output ports | 75 | | High-breakdown-voltage output ports | 52 | | • Software pull-up resistors . (Ports P64 to P67, P7, P | 80 to P83, P9, | | PΔ PR\ | | | Interrupts | 22 sources, 16 vectors | |------------------------------------------------|------------------------------------------| | Timers | 8-bit X 6, 16-bit X 1 | | • Serial I/O1 (Clock-synchro | nized) 8-bit X 1 | | (max | c. 256-byte automatic transfer function) | | <ul> <li>Serial I/O2 (UART or Clock</li> </ul> | k-synchronized) 8-bit X 1 | | <ul> <li>Serial I/O3 (Clock-synchro</li> </ul> | nized) 8-bit X 1 | 8-bit X 1 (also functions as timer 6) A-D converter ...... 10-bit X 16 channels | • | D-A converter1 channel | |---|----------------------------------------------------| | • | Fluorescent display function Total 56 control pins | | • | Interrupt interval determination function | | | (Serviceable even in low-speed mode) | | | | | • | Watchdog timer | 16-bit | X | 1 | |---|-------------------------------|--------|---|---| | • | Buzzer output | | | 1 | | • | Two clock generating circuits | | | | Main clock (XIN-XOUT) ...... Internal feedback resistor Sub-clock (XCIN-XCOUT) ........ Without internal feedback resistor (connect to external ceramic resonator or quartz-crystal oscillator) Power source voltage | In high-speed mode | 4.0 to 5.5 V | |---------------------------------------|--------------------------| | (at 4.2 MHz oscillation frequency and | I high-speed selected) | | In middle-speed mode | 2.7 to 5.5 V (*) | | (at 4.2 MHz oscillation frequency and | l middle-speed selected) | | In low-speed mode | 2.7 to 5.5 V (*) | | | | (at 32 kHz oscillation frequency) (\*: 4.0 to 5.5 V for Flash memory version) Power dissipation (at 4.2 MHz oscillation frequency) In low-speed mode ...... 60 μW (at 32 kHz oscillation frequency, at 3 V power source voltage) • Operating temperature range ...... –20 to 85 °C | <flash m<="" th=""><th>emory</th><th>mode&gt;</th></flash> | emory | mode> | |------------------------------------------------------------|-------|-------| |------------------------------------------------------------|-------|-------| | Supply voltage | Vcc = 5 V ± 10 % | |-----------------------------------------------------|-------------------------------| | ● Program/Erase voltage | VPP = 11.7 to 12.6 V | | ● Programming method | . Programming in unit of byte | | ●Erasing method | | | Batch erasing | Parallel/Serial I/O mode | | Block erasing | CPU reprogramming mode | | <ul><li>Program/Erase control by software</li></ul> | command | | | | | | lumber ( | of times | for | programm | ing/eras | ing . | | 10 | )0 | |--|----------|----------|-----|----------|----------|-------|--|----|----| |--|----------|----------|-----|----------|----------|-------|--|----|----| Operating temperature range (at programming/erasing) #### **■**Notes - 1. The flash memory version cannot be used for application embedded in the MCU card. - 2. Power source voltage Vcc of the flash memory version is 4.0 to 5.5 V. #### **APPLICATION** Musical instruments, VCR, household appliances, etc. Fig. 1 Pin configuration of M38B79MFH-XXXXFP Fig. 2 Functional block diagram ## PIN DESCRIPTION | Table ' | 1 Pin | description | (1) | |---------|-------|-------------|-----| |---------|-------|-------------|-----| | Pin | Name | Function | Function except a port function | |------------|-------------------|----------------------------------------------------------------------------------|---------------------------------| | Vcc, Vss | Power source | • Apply voltage of 4.0–5.5 V to Vcc, and 0 V to Vss. | | | CNVss | CNVss | Connect to Vss. | | | | | VPP power input pin in flash memory mode. | | | VEE | Pull-down | Apply voltage supplied to pull-down resistors of ports P0, P1, P2 and P3. | | | | power source | | | | VREF | Reference voltage | Reference voltage input pin for A-D converter. | | | AVss | Analog power | Analog power source input pin for A-D converter. | | | | source | Connect to Vss. | | | RESET | Reset input | Reset input pin for active "L". | | | XIN | Clock input | Input and output pins for the main clock generating circuit. | | | | | • Feedback resistor is built in between XIN pin and XOUT pin. | | | | | • Connect a ceramic resonator or quartz-crystal oscillator between the XIN and | Xout pins to set the | | Хоит | Clock output | oscillation frequency. | | | | | • When an external clock is used, connect the clock source to the XIN pin and I | eave the Xout pin open. | | | | The clock is used as the oscillating source of system clock. | | | P00/FLD8- | Output port P0 | 8-bit output port. | FLD automatic display | | P07/FLD15 | | High-breakdown-voltage P-channel open-drain output structure. | pins | | | | A pull-down resistor is built in between port P0 and the VEE pin. | | | | | At reset, this port is set to VEE level. | | | P10/FLD16- | I/O port P1 | • 8-bit I/O port. | FLD automatic display | | P17/FLD23 | | • I/O direction register allows each pin to be individually programmed as either | pins | | | | input or output. | | | | | At reset, this port is set to input mode. | | | | | Low-voltage input level. | | | | | High-breakdown-voltage P-channel open-drain output structure. | | | | | A pull-down resistor is built in between port P1 and the VEE pin. | | | | | At reset, this port is set to VEE level. | | | P20/FLD0- | Output port P2 | 8-bit output port with the same function as port P0. | FLD automatic display | | P27/FLD7 | | High-breakdown-voltage P-channel open-drain output structure. | pins | | | | A pull-down resistor is built in between port P2 and the VEE pin. | | | | | At reset, this port is set to VEE level. | | | P30/FLD24- | I/O port P3 | 8-bit I/O port with the same function as port P1. | FLD automatic display | | P37/FLD31 | | Low-voltage input level. | pins | | | | High-breakdown-voltage P-channel open-drain output structure. | · | | | | A pull-down resistor is built in between port P3 and the VEE pin. | | | | | At reset, this port is set to VEE level. | | | P40/FLD32- | I/O port P4 | 8-bit I/O port with the same function as port P1. | FLD automatic display | | P47/FLD39 | | Low-voltage input level. | pins | | | | High-breakdown-voltage P-channel open-drain output structure. | · | | | | A pull-down resistor is not built in between port P4 and the VEE pin. | | | P50/FLD40- | I/O port P5 | 8-bit I/O port with the same function as port P1. | FLD automatic display | | P57/FLD47 | | Low-voltage input level. | pins | | | | High-breakdown-voltage P-channel open-drain output structure. | | | | | A pull-down resistor is not built in between port P5 and the VEE pin. | | | P60/FLD48- | I/O port P6 | 4-bit I/O port with the same function as port P1. | FLD automatic display | | P63/FLD51 | · | Low-voltage input level. | pins | | | | High-breakdown-voltage P-channel open-drain output structure. | · | | | | A pull-down resistor is not built in between port P6 and the VEE pin. | | #### PIN DESCRIPTION ### Table 2 Pin description (2) | Pin | Name | Function | Function except a port function | |--------------------------------------------------------------------|-------------|------------------------------------------------------|-----------------------------------------| | P64/RxD/FLD52, | I/O port P6 | • 4-bit I/O port . | FLD automatic display | | P65/TxD/FLD53, | | Low-voltage input level for input ports. | pins | | P66/SCLK21/FLD54, | | CMOS compatible input level for RxD, Sclk21, Sclk22. | Serial I/O2 function pins | | P67/SRDY2/SCLK22/ | ' | CMOS 3-state output structure. | | | FLD55, | | | | | P70/INT0, | I/O port P7 | 8-bit I/O port. | Interrupt input pins | | P71/INT1, | | CMOS compatible input level. | | | P72/INT2, | | CMOS 3-state output structure. | | | P73/INT3/DIMOUT, | | | <ul> <li>Interrupt input pin</li> </ul> | | | | | Dimmer signal output pin | | P74/PWM1 | | | PWM output pin | | P75/T10UT, | | | Timer output pins | | P76/T30UT, | | | | | P77/INT4/BUZ01 | | | Interrupt input pin | | | | | Buzzer output pin | | P80/XCIN, | I/O port P8 | 4-bit I/O port with the same function as port P7. | I/O pins for sub-clock generating | | P81/Xcout | | CMOS compatible input level. | circuit (connect a ceramic resonator | | | | CMOS 3-state output structure. | or a quarts-crystal oscillator) | | P82/CNTR1, | | | Timer input pin | | P83/CNTR0/CNTR2 | | | Timer I/O pin | | P90/SIN3/AN8, | I/O port P9 | 8-bit I/O port with the same function as port P7. | Serial I/O3 function pins | | P91/Sout3/AN9, | | CMOS compatible input level. | A-D converter input pins | | P92/SCLK3/AN10, | | CMOS 3-state output structure. | | | P93/SRDY3/AN11, | | | | | P94/RTP1/AN12, | | | Real time port output pins | | P95/RTP0/AN13 | | | A-D converter input pins | | P96/PWM0/AN14 | | | • 14-bit PWM output pin | | | | | A-D converter input pin | | P97/BUZ02/AN15 | | | Buzzer output pin | | | | | A-D converter input pin | | PA <sub>0</sub> /AN <sub>0</sub> –PA <sub>7</sub> /AN <sub>7</sub> | I/O port PA | 8-bit I/O port with the same function as port P7. | A-D converter input pin | | | | CMOS compatible input level. | | | | | CMOS 3-state output structure. | | | PB0/SCLK12/DA | I/O port PB | • 7-bit I/O port with the same function as port P7. | Serial I/O1 function pin | | | | CMOS compatible input level. | D-A converter output pin | | | | CMOS 3-state output structure. | | | PB1/SRDY1, | | | Serial I/O1 function pins | | PB <sub>2</sub> /S <sub>BUSY1</sub> , | | | | | PB3/SSTB1, | | | | | PB4/SclK11, | | | | | PB5/SOUT1, | | | | | PB6/SIN1 | | | | Fig. 3 Part numbering #### **GROUP EXPANSION** #### **GROUP EXPANSION** Mitsubishi plans to expand the 38B7 group as follows. #### **Memory Type** Support for Mask ROM and Flash memory versions. #### **Memory Size** | Flash memory size | 60K bytes | |-------------------|------------| | Mask ROM size | 60K bytes | | RAM size | 2048 bytes | ### **Package** 100P6S-A ...... 0.65 mm-pitch plastic molded QFP Fig. 4 Memory expansion plan Currently supported products are listed below. Table 3 List of supported products | As | ot | No | ٧. | 20 | 01 | |----|----|----|----|----|----| | | | | | | | | | | | | | | | Product | ROM size (bytes)<br>ROM size for User ( ) | RAM size (bytes) | Package | Remarks | |------------------|-------------------------------------------|------------------|----------|----------------------| | M38B79MFH-XXXXFP | 61440 | 2048 | 100P6S-A | Mask ROM version | | M38B79FFFP | (61310) | 2040 | 100F65-A | Flash memory version | #### **FUNCTIONAL DESCRIPTION** ## FUNCTIONAL DESCRIPTION Central Processing Unit (CPU) The 38B7 group uses the standard 740 Family instruction set. Refer to the table of 740 Series addressing modes and machine instructions or the 740 Series Software Manual for details on the instruction set. Machine-resident 740 Series instructions are as follows: The FST and SLW instructions cannot be used. The STP, WIT, MUL, and DIV instructions can be used. #### [Accumulator (A)] The accumulator is an 8-bit register. Data operations such as data transfer, etc., are executed mainly through the accumulator. #### [Index Register X (X)] The index register X is an 8-bit register. In the index addressing modes, the value of the OPERAND is added to the contents of register X and specifies the real address. #### [Index Register Y (Y)] The index register Y is an 8-bit register. In partial instruction, the value of the OPERAND is added to the contents of register Y and specifies the real address. #### [Stack Pointer (S)] The stack pointer is an 8-bit register used during subroutine calls and interrupts. This register indicates start address of stored area (stack) for storing registers during subroutine calls and interrupts. The low-order 8 bits of the stack address are determined by the contents of the stack pointer. The high-order 8 bits of the stack address are determined by the stack page selection bit. If the stack page selection bit is "0", the high-order 8 bits becomes "0016". If the stack page selection bit is "1", the high-order 8 bits becomes "0116". The operations of pushing register contents onto the stack and popping them from the stack are shown in Figure 6. Store registers other than those described in Figure 6 with program when the user needs them during interrupts or subroutine calls #### [Program Counter (PC)] The program counter is a 16-bit counter consisting of two 8-bit registers PCH and PCL. It is used to indicate the address of the next instruction to be executed. Fig. 5 740 Family CPU register structure #### **FUNCTIONAL DESCRIPTION** Fig. 6 Register push and pop at interrupt generation and subroutine call Table 4 Push and pop instructions of accumulator or processor status register | | Push instruction to stack | Pop instruction from stack | |---------------------------|---------------------------|----------------------------| | Accumulator | PHA | PLA | | Processor status register | PHP | PLP | #### **FUNCTIONAL DESCRIPTION** #### [Processor status register (PS)] The processor status register is an 8-bit register consisting of 5 flags which indicate the status of the processor after an arithmetic operation and 3 flags which decide MCU operation. Branch operations can be performed by testing the Carry (C) flag , Zero (Z) flag, Overflow (V) flag, or the Negative (N) flag. In decimal mode, the Z, V, N flags are not valid. #### •Bit 0: Carry flag (C) The C flag contains a carry or borrow generated by the arithmetic logic unit (ALU) immediately after an arithmetic operation. It can also be changed by a shift or rotate instruction. #### •Bit 1: Zero flag (Z) The Z flag is set if the result of an immediate arithmetic operation or a data transfer is "0", and cleared if the result is anything other than "0" #### •Bit 2: Interrupt disable flag (I) The I flag disables all interrupts except for the interrupt generated by the BRK instruction. Interrupts are disabled when the I flag is "1". #### •Bit 3: Decimal mode flag (D) The D flag determines whether additions and subtractions are executed in binary or decimal. Binary arithmetic is executed when this flag is "0"; decimal arithmetic is executed when it is "1". Decimal correction is automatic in decimal mode. Only the ADC and SBC instructions can be used for decimal arithmetic. #### •Bit 4: Break flag (B) The B flag is used to indicate that the current interrupt was generated by the BRK instruction. The BRK flag in the processor status register is always "0". When the BRK instruction is used to generate an interrupt, the processor status register is pushed onto the stack with the break flag set to "1". #### •Bit 5: Index X mode flag (T) When the T flag is "0", arithmetic operations are performed between accumulator and memory. When the T flag is "1", direct arithmetic operations and direct data transfers are enabled between memory locations. #### •Bit 6: Overflow flag (V) The V flag is used during the addition or subtraction of one byte of signed data. It is set if the result exceeds +127 to -128. When the BIT instruction is executed, bit 6 of the memory location operated on by the BIT instruction is stored in the overflow flag. #### •Bit 7: Negative flag (N) The N flag is set if the result of an arithmetic operation or data transfer is negative. When the BIT instruction is executed, bit 7 of the memory location operated on by the BIT instruction is stored in the negative flag. Table 5 Set and clear instructions of each bit of processor status register | | C flag | Z flag | I flag | D flag | B flag | T flag | V flag | N flag | |-------------------|--------|--------|--------|--------|--------|--------|--------|--------| | Set instruction | SEC | - | SEI | SED | - | SET | - | _ | | Clear instruction | CLC | _ | CLI | CLD | - | CLT | CLV | _ | #### **FUNCTIONAL DESCRIPTION** #### [CPU Mode Register (CPUM)] 003B16 The CPU mode register contains the stack page selection bit and the internal system clock selection bit etc. The CPU mode register is allocated at address 003B16. Fig. 7 Structure of CPU mode register #### **FUNCTIONAL DESCRIPTION** #### MEMORY Special Function Register (SFR) Area The special function register (SFR) area contains control registers for I/O ports, timers and other functions. #### **RAM** RAM is used for data storage and for stack area of subroutine calls and interrupts. #### **ROM** The first 128 bytes and the last 2 bytes of ROM are reserved for device testing, and the other areas are user areas for storing programs. #### **Interrupt Vector Area** The interrupt vector area contains reset and interrupt vectors. #### **Zero Page** The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode. #### **Special Page** The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode. | RAM size | Address | 7 | | 00001 | | 1 7 | |----------------|--------------------|--------------------|-----|--------------------|------------------------------------|--------------| | (byte) | XXXX16 | | 5 | 000016 | SFR area 1 | | | 192 | 00FF16 | 1 | RAM | - 0040 | Of It aloa i | Zero page | | 256 | 013F <sub>16</sub> | 1 | | 004016 | | 2010 page | | 384 | 01BF <sub>16</sub> | 1 | | | | ] _ | | 512 | 023F <sub>16</sub> | 1 | | 010016 | | | | 640 | 02BF16 | 1 | | | | | | 768 | 033F <sub>16</sub> | 1 | | | | | | 896 | 03BF16 | 1 | | XXXX16 | | | | 1024 | 043F <sub>16</sub> | 1 | _ | 70000 | Reserved area | | | 1536 | 063F <sub>16</sub> | | | 044016 | Not wood (Note) | 1 | | 2048 | 083F <sub>16</sub> | | | .= | Not used (Note) | | | - | | _ | | 0E0016<br>0EDF16 | RAM area for FLD automatic display | | | ROM area | | | | 0EE0 <sub>16</sub> | SFR area 2 | | | ROM size | Address | Address | | 0F0016 | RAM area for Serial I/O | | | (byte) | YYYY16 | ZZZZ16 | ROM | 0FFF <sub>16</sub> | automatic transfer | | | 4096 | F00016 | F080 <sub>16</sub> | | YYYY <sub>16</sub> | | | | 8192 | E00016 | E08016 | | | Reserved ROM area | | | 12288 | D00016 | D08016 | | | (common ROM area,128 bytes) | | | 16384 | C00016 | C08016 | | ZZZZ <sub>16</sub> | - | 1 | | 20480 | B00016 | B08016 | | | | | | 24576 | A000 <sub>16</sub> | A080 <sub>16</sub> | | | | | | 28672 | 900016 | 908016 | | | | | | 32768 | 800016 | 808016 | | FF0016 | = | _ | | 36864 | 700016 | 708016 | | 1 1 0016 | | | | 40960 | 600016 | 608016 | | | | | | 45056 | 500016 | 508016 | | | _ | Cnooled near | | 49152 | 400016 | 408016 | | FFDC <sub>16</sub> | Interrupt vector area | Special page | | | 300016 | 308016 | | | Interrupt vector area | | | 53248 | 200016 | 208016 | | FFFE <sub>16</sub> | Reserved ROM area | 1 | | 53248<br>57344 | 100016 | | | | | | Fig. 8 Memory map diagram | 000016 | Port P0 (P0) | 002016 | Timer 1 (T1) | | |--------------------|------------------------------------------------------|--------------------|------------------------------------------------------------|-------| | 000116 | | 002116 | Timer 2 (T2) | | | 000216 | Port P1 (P1) | 002216 | Timer 3 (T3) | | | 000316 | Port P1 direction register (P1D) | 002316 | Timer 4 (T4) | | | 000416 | Port P2 (P2) | 002416 | Timer 5 (T5) | | | 000516 | | 002516 | Timer 6 (T6) | | | 000616 | Port P3 (P3) | 002616 | PWM control register (PWMCON) | | | 000716 | Port P3 direction register (P3D) | 002716 | Timer 6 PWM register (T6PWM) | | | 000816 | Port P4 (P4) | 002816 | Timer 12 mode register (T12M) | | | 000916 | Port P4 direction register (P4D) | 002916 | Timer 34 mode register (T34M) | | | 000A16 | Port P5 (P5) | 002A <sub>16</sub> | Timer 56 mode register (T56M) | | | 000B16 | Port P5 direction register (P5D) | 002B <sub>16</sub> | D-A conversion register (DA) | | | 000C16 | Port P6 (P6) | 002C16 | Timer X (low-order) (TXL) | | | 000D16 | Port P6 direction register (P6D) | 002D16 | Timer X (high-order) (TXH) | | | 000E16 | Port P7 (P7) | 002E16 | Timer X mode register 1 (TXM1) | | | 000F16 | Port P7 direction register (P7D) | 002F16 | Timer X mode register 2 (TXM2) | | | 001016 | Port P8 (P8) | 003016 | Interrupt interval determination register (IID) | | | 001116 | Port P8 direction register (P8D) | 003116 | Interrupt interval determination control register (IIDCON) | | | 001216 | Port P9 (P9) | 003216 | AD/DA control register (ADCON) | | | 001316 | Port P9 direction register (P9D) | 003316 | A-D conversion register (low-order) (ADL) | | | 001416 | Port PA (PA) | 003416 | A-D conversion register (high-order) (ADH) | | | 001516 | Port PA direction register (PAD) | 003516 | PWM register (high-order) (PWMH) | | | 001616 | Port PB (PB) | 003616 | PWM register (low-order) (PWML) | | | 001716 | Port PB direction register (PBD) | 003716 | Baud rate generator (BRG) | | | 001816 | Serial I/O1 automatic transfer data pointer (SIO1DP) | 003816 | UART control register (UARTCON) | | | 001916 | Serial I/O1 control register 1 (SIO1CON1) | 003916 | Interrupt source switch register (IFR) | | | 001A <sub>16</sub> | Serial I/O1 control register 2 (SIO1CON2) | 003A16 | Interrupt edge selection register (INTEDGE) | | | 001B <sub>16</sub> | Serial I/O1 register/Transfer counter (SIO1) | 003B <sub>16</sub> | CPU mode register (CPUM) | | | 001C <sub>16</sub> | Serial I/O1 control register 3 (SIO1CON3) | 003C <sub>16</sub> | Interrupt request register 1(IREQ1) | | | 001D <sub>16</sub> | Serial I/O2 control register (SIO2CON) | 003D16 | Interrupt request register 2(IREQ2) | | | 001E <sub>16</sub> | Serial I/O2 status register (SIO2STS) | 003E <sub>16</sub> | Interrupt control register 1(ICON1) | | | 001F <sub>16</sub> | Serial I/O2 transmit/receive buffer register (TB/RB) | 003F16 | Interrupt control register 2(ICON2) | | | 0EEC16 | Serial I/O3 control register (SIO3CON) | 0EF6 <sub>16</sub> | Toff1 time set register (TOFF1) | | | 0EED16 | Serial I/O3 register (SIO3) | 0EF7 <sub>16</sub> | Toff2 time set register (TOFF2) | | | 0EEE16 | Watchdog timer control register (WDTCON) | 0EF816 | FLD data pointer (FLDDP) | | | 0EEF16 | Pull-up control register 3 (PULL3) | 0EF916 | Port P4 FLD/Port switch register (P4FPR) | | | 0EF016 | Pull-up control register 1 (PULL1) | 0EFA <sub>16</sub> | Port P5 FLD/Port switch register (P5FPR) | | | 0EF1 <sub>16</sub> | Pull-up control register 2 (PULL2) | 0EFB <sub>16</sub> | Port P6 FLD/Port switch register (P6FPR) | | | 0EF216 | Port P0 digit output set switch register (P0DOR) | 0EFC <sub>16</sub> | FLD output control register (FLDCON) | | | 0EF316 | Port P2 digit output set switch register (P2DOR) | 0EFD16 | Buzzer output control register (BUZCON) | | | 0EF416 | FLDC mode register (FLDM) | 0EFE <sub>16</sub> | Flash memory control register (FCON) | (Note | | 0EF516 | Tdisp time set register (TDISP) | 0EFF16 | Flash command register (FCMD) | (Note | Fig. 9 Memory map of special function register (SFR) # I/O PORTS [Direction Registers] PiD The 38B7 group has 75 programmable I/O pins arranged in ten individual I/O ports (P1, P3, P4, P5, P6, P7, P8, P9, PA and PB). The I/O ports have direction registers which determine the input/ output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port. When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that pin, that pin becomes an output pin. If data is read from a pin set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input (the bit corresponding to that pin must be set to "0") are floating and the value of that pin can be read. If a pin set to input is written to, only the port output latch is written to and the pin remains floating. #### [High-Breakdown-Voltage Output Ports] The 38B7 group has seven ports with high-breakdown-voltage pins (ports P0 to P5 and P60–P63). The high-breakdown-voltage ports have P-channel open-drain output with $Vcc-45\ V$ of breakdown voltage. Each pin in ports P0 to P3 has an internal pull-down resistor connected to VEE. At reset, the P-channel output transistor of each port latch is turned off, so that it goes to VEE level ("L") by the pull-down resistor. Writing "1" (weak drivability) to bit 7 of the FLDC mode register (address 0EF416) shows the rising transition of the output transistors for reducing transient noise. At reset, bit 7 of the FLDC mode register is set to "0" (strong drivability). #### [Pull-up Control Register] PULL Ports P64–P67, P7, P80–P83, P9, PA and PB have built-in programmable pull-up resistors. The pull-up resistors are valid only in the case that the each control bit is set to "1" and the corresponding port direction registers are set to input mode. Fig. 10 Structure of pull-up control registers (PULL1, PULL2 and PULL3) Table 6 List of I/O port functions (1) | Pin | Nama | Input/Output | I/O Format | Non-Port Function | Related SFRs | Ref.No | |--------------------------------------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------|----------| | P00/FLD8–<br>P07/FLD15 | Port P0 | Output | High-breakdown voltage P-channel open-drain output with pull-down resistor | FLD automatic display function | FLDC mode register P0 digit output set switch register | (1) | | P10/FLD16-<br>P17/FLD23 | Port P1 | Input/output,<br>individual<br>bits | Low-voltage input level High-breakdown voltage P-channel open-drain output with pull-down resistor | | FLDC mode register | (2) | | P20/FLD0-<br>P27/FLD7 | Port P2 | Output | High-breakdown voltage<br>P-channel open-drain<br>output with pull-down<br>resistor | | FLDC mode register P2 digit output set switch register | (1) | | P30/FLD24–<br>P37/FLD31 | Port P3 | Input/output,<br>individual<br>bits | Low-voltage input level High-breakdown voltage P-channel open-drain output with pull-down resistor | | FLDC mode register | (2) | | P40/FLD32-<br>P47/FLD39 | Port P4 | Input/output,<br>individual<br>bits | Low-voltage input level High-breakdown voltage P-channel open-drain output | | FLDC mode register<br>Port P4 FLD/Port switch<br>register | (2) | | P50/FLD40-<br>P57/FLD47 | Port P5 | Input/output,<br>individual<br>bits | Low-voltage input level<br>High-breakdown voltage<br>P-channel open-drain<br>output | | FLDC mode register<br>Port P5 FLD/Port switch<br>register | (2) | | P60/FLD48-<br>P63/FLD51 | Port P6 | Input/output,<br>individual<br>bits | Low-voltage input level<br>High-breakdown voltage<br>P-channel open-drain<br>output | | FLDC mode register<br>Port P6 FLD/Port switch<br>register | (2) | | P64/RxD/<br>FLD52 | | | Low-voltage input level (port input) | FLD automatic display function | FLDC mode register Serial I/O2 control | (3) | | P65/TxD/<br>FLD53,<br>P66/SCLK21/<br>FLD54 | | | CMOS compatible input<br>level (RxD, SCLK21,<br>SCLK22)<br>CMOS 3-state output | Serial I/O2 function I/O | register UART control register | (4) | | P67/SRDY2/<br>SCLK22/<br>FLD55 | | | | | | (5) | | P70/INT0,<br>P71/INT1 | Port P7 | Input/output, individual | CMOS compatible input level | External interrput input | Interrupt edge selection register | (6) | | P72/INT2 | | bits | CMOS 3-state output | | Interrupt edge selection register Interrupt interval determi- | | | P73/INT3/<br>DIMOUT | | | | External interrput input Dimmer signal output | Interrupt edge selection register FLD output control register | (7) | | P74/PWM1 | 1 | | | PWM output | Timer 56 mode register | (8) | | P75/T10UT | 1 | | | Timer output | Timer 12 mode register | 1 | | P76/T30UT | | | | Timer output | Timer 34 mode register | <u>L</u> | | P77/INT4/<br>BUZ01 | | | | Buzzer output External interrput input | Buzzer output control<br>register<br>Interrupt edge selection<br>register | (9) | | P80/XCIN | Port P8 | Input/output, | CMOS compatible input | Sub-clock generating | CPU mode register | (10) | | P81/XCOUT | | individual<br>bits | level | circuit I/O | | (11) | | P82/CNTR1 | | טונס | CMOS 3-state output | External count input | Interrupt edge selection | (6) | | P83/CNTR0/<br>CNTR2 | | | | | register | (12) | Table 7 List of I/O port functions (2) | Pin | Nama | Input/Output | I/O Format | Non-Port Function | Related SFRs | Ref.No. | |----------------------------|---------|-------------------------------|-------------------------------------------------|-----------------------------------------------|-------------------------------------------------------|---------| | P90/SIN3/<br>AN8 | Port P9 | Input/output, individual | CMOS compatible input level | Serial I/O3 function I/O A-D conversion input | Serial I/O3 control register | (6) | | P91/SOUT3/<br>AN9, | | bits | CMOS 3-state output | // 2 conversion input | AD/DA control register | (13) | | P92/SCLK3/<br>AN10 | | | | | | | | P93/SRDY3/<br>AN11 | _ | | | | | (14) | | P94/RTP1/ | | | | Real time port output | Timer X mode register 2 | (15) | | AN12,<br>P95/RTP0/<br>AN13 | | | | A-D conversion input | AD/DA control register | | | P96/PWM0/<br>AN14 | | | | PWM output<br>A-D conversion input | PWM control register<br>AD/DA control register | (16) | | P97/BUZ02/<br>AN15 | | | | Buzzer output<br>A-D conversion input | Buzzer output control register AD/DA control register | (16) | | PA0/AN0-<br>PA7/AN7 | Port PA | Input/output, individual bits | CMOS compatible input level CMOS 3-state output | A-D conversion input | AD/DA control register | (17) | | PB0/SCLK12/ | Port PB | PB Input/output, | CMOS compatible input | Serial I/O1 function I/O | Serial I/O1 control | (18) | | DA | | individual | level | D-A conversion output | registers 1, 2 | | | | _ | bits | CMOS 3-state output | | AD/DA control register | | | PB1/SRDY1 | | | | Serial I/O1 function I/O | Serial I/O1 control | (19) | | PB2/SBUSY1 | | | | | registers 1, 2 | (18) | | PB3/SSTB1 | | | | | | (20) | | PB4/SCLK11 | | | | | | (21) | | PB5/Sout1 | | | | | | | | PB6/SIN1 | | | | | | (6) | Notes 1 : How to use double-function ports as function I/O ports, refer to the applicable sections. <sup>2:</sup> Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction. When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate. Fig. 11 Port block diagram (1) Fig. 12 Port block diagram (2) Fig. 13 Port block diagram (3) #### **INTERRUPTS** Interrupts occur by twenty two sources: five external, sixteen internal, and one software. #### **Interrupt Control** Each interrupt except the BRK instruction interrupt has both an interrupt request bit and an interrupt enable bit, and is controlled by the interrupt disable flag. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0." Interrupt enable bits can be set or cleared by software. Interrupt request bits can be cleared by software, but cannot be set by software. The BRK instruction interrupt and reset cannot be disabled with any flag or bit. The I flag disables all interrupts except the BRK instruction interrupt and reset. If several interrupts requests occur at the same time, the interrupt with highest priority is accepted first. #### **Interrupt Operation** Upon acceptance of an interrupt the following operations are automatically performed: - The contents of the program counter and processor status register are automatically pushed onto the stack. - The interrupt disable flag is set and the corresponding interrupt request bit is cleared. - 3. The interrupt jump destination address is read from the vector table into the program counter. #### **Interrupt Source Selection** Any of the following interrupt sources can be selected by the interrupt source switch register (address 003916). - 1. INT1 or Serial I/O3 - 2. INT3 or Serial I/O2 transmit - 3. INT4 or A-D conversion #### ■Note When setting the followings, the interrupt request bit may be set to "1". - •When switching external interrupt active edge - Related register: Interrupt edge selection register (address 3A<sub>16</sub>) - When switching interrupt sources of an interrupt vector address where two or more interrupt sources are allocated Related register: Interrupt source switch register (address 3916) When not requiring the interrupt occurrence synchronized with these setting, take the following sequence. - ① Set the corresponding interrupt enable bit to "0" (disabled). - ② Set the interrupt edge select bit (active edge switch bit) or the interrupt (source) select/switch bit. - ③ Set the corresponding interrupt request bit to "0" after 1 or more instructions have been executed. - ④ Set the corresponding interrupt enable bit to "1" (enabled). Table 8 Interrupt vector addresses and priority | Interrupt Source | Priority | Vector Addresses (Note 1) | | Interrupt Request | Remarks | | |----------------------|----------|---------------------------|--------------------|--------------------------------------------------|--------------------------------------------|--| | interrupt Source | | High | Low | Generating Conditions | Kemarks | | | Reset (Note 2) | 1 | FFFD16 | FFFC16 | At reset | Non-maskable | | | INT <sub>0</sub> | 2 | FFFB16 | FFFA <sub>16</sub> | At detection of either rising or falling edge of | External interrupt | | | | | | | INTo input | (active edge selectable) | | | INT <sub>1</sub> | 3 | FFF916 | FFF816 | At detection of either rising or falling edge of | External interrupt | | | | | | | INT1 input | (active edge selectable) | | | | | | | L | Valid when INT1 interrupt is selected | | | Serial I/O3 | | | | At completion of data transfer | Valid when serial I/O3 is selected | | | INT <sub>2</sub> | 4 | FFF7 <sub>16</sub> | FFF616 | At detection of either rising or falling edge of | External interrupt | | | | | | | INT2 input | (active edge selectable) | | | Remote control/ | | | | At 8-bit counter overflow | Valid when interrupt interval | | | counter overflow | | | | | determination is operating | | | Serial I/O1 | 5 | FFF516 | FFF416 | At completion of data transfer | Valid when serial I/O ordinary | | | | | | | L | mode is selected | | | Serial I/O auto- | | | | At completion of the last data transfer | Valid when serial I/O automatic | | | matic transfer | | | | | transfer mode is selected | | | Timer X | 6 | FFF316 | FFF216 | At timer X underflow | | | | Timer 1 | 7 | FFF1 <sub>16</sub> | FFF016 | At timer 1 underflow | | | | Timer 2 | 8 | FFEF16 | FFEE16 | At timer 2 underflow | STP release timer underflow | | | Timer 3 | 9 | FFED16 | FFEC <sub>16</sub> | At timer 3 underflow | | | | Timer 4 | 10 | FFEB <sub>16</sub> | FFEA <sub>16</sub> | At timer 4 underflow | | | | Timer 5 | 11 | FFE916 | FFE816 | At timer 5 underflow | | | | Timer 6 | 12 | FFE716 | FFE616 | At timer 6 underflow | | | | Serial I/O2 receive | 13 | FFE516 | FFE416 | At completion of serial I/O2 data receive | | | | INT <sub>3</sub> | 14 | FFE316 | FFE216 | At detection of either rising or falling edge of | External interrupt | | | | | | | INT3 input | (active edge selectable) | | | | | | | | Valid when INT3 interrupt is selected | | | Serial I/O2 transmit | | | | At completion of serial I/O2 data transmit | | | | INT4 | 15 | FFE116 | FFE016 | At detection of either rising or falling edge of | External interrupt | | | | | | | INT4 input | (active edge selectable) | | | | | | | | Valid when INT4 interrupt is selected | | | A-D conversion | | | | At completion of A-D conversion | Valid when A-D conversion is selected | | | FLD blanking | 16 | FFDF16 | FFDE <sub>16</sub> | At falling edge of the last timing immediately | Valid when FLD blanking | | | | ] | | | before blanking period starts | interrupt is selected | | | FLD digit | | | | At rising edge of digit (each timing) | Valid when FLD digit interrupt is selected | | | BRK instruction | 17 | FFDD16 | FFDC16 | At BRK instruction execution | Non-maskable software interrupt | | Notes 1: Vector addresses contain interrupt jump destination addresses. <sup>2:</sup> Reset function in the same way as an interrupt with the highest priority. Fig. 14 Interrupt control Fig. 15 Structure of interrupt related registers #### **FUNCTIONAL DESCRIPTION** #### TIMERS 8-Bit Timer The 38B7 group has six built-in 8-bit timers: Timer 1, Timer 2, Timer 3, Timer 4, Timer 5, and Timer 6. Each timer has the 8-bit timer latch. All timers are down-counters. When the timer reaches "0016", an underflow occurs with the next count pulse. Then the contents of the timer latch is reloaded into the timer and the timer continues down-counting. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1". The count can be stopped by setting the stop bit of each timer to "1". The internal system clock can be set to either the high-speed mode or low-speed mode with the CPU mode register. At the same time, the timer internal count source is switched to either f(XIN) or f(XCIN). #### Timer 1, Timer 2 The count sources of timer 1 and timer 2 can be selected by setting the timer 12 mode register. A rectangular waveform of timer 1 underflow signal divided by 2 can be output from the P75/T10UT pin. The active edge of the external clock CNTRo can be switched with the bit 6 of the interrupt edge selection register. At reset or when executing the STP instruction, all bits of the timer 12 mode register are cleared to "0", timer 1 is set to "FF16", and timer 2 is set to "0116". #### Timer 3. Timer 4 The count sources of timer 3 and timer 4 can be selected by setting the timer 34 mode register. A rectangular waveform of timer 3 underflow signal divided by 2 can be output from the P76/T3out pin. The active edge of the external clock CNTR1 can be switched with the bit 7 of the interrupt edge selection register. #### ●Timer 5, Timer 6 The count sources of timer 5 and timer 6 can be selected by setting the timer 56 mode register. A rectangular waveform of timer 6 underflow signal divided by 2 can be output from the P74/PWM1 pin. #### ●Timer 6 PWM₁ Mode Timer 6 can output a PWM rectangular waveform with "H" duty cycle n/(n+m) from the P74/PWM1 pin by setting the timer 56 mode register (refer to Figure 18). The n is the value set in timer 6 latch (address 002516) and m is the value in the timer 6 PWM register (address 002716). If n is "0," the PWM output is "L", if m is "0", the PWM output is "H" (n = 0 is prior than m = 0). In the PWM mode, interrupts occur at the rising edge of the PWM output. Fig. 16 Structure of timer related registers Fig. 17 Block diagram of timer Fig. 18 Timing chart of timer 6 PWM1 mode #### **FUNCTIONAL DESCRIPTION** #### 16-Bit Timer Timer X is a 16-bit timer that can be selected in one of four modes by the Timer X mode registers 1, 2 and can be controlled for the timer X write and the real time port by setting the timer X mode registers. Read and write operation on 16-bit timer must be performed for both high- and low-order bytes. When reading a 16-bit timer, read from the high-order byte first. When writing to 16-bit timer, write to the low-order byte first. The 16-bit timer cannot perform the correct operation when reading during write operation, or when writing during read operation. #### ●Timer X Timer X is a down-counter. When the timer reaches "000016", an underflow occurs with the next count pulse. Then the contents of the timer latch is reloaded into the timer and the timer continues down-counting. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1". #### (1) Timer mode A count source can be selected by setting the Timer X count source selection bits (bits 1 and 2) of the Timer X mode register 1. #### (2) Pulse output mode Each time the timer underflows, a signal output from the CNTR2 pin is inverted. Except for this, the operation in pulse output mode is the same as in timer mode. When using a timer in this mode, set the port shared with the CNTR2 pin to output. #### (3) Event counter mode The timer counts signals input through the CNTR2 pin. Except for this, the operation in event counter mode is the same as in timer mode. When using a timer in this mode, set the port shared with the CNTR2 pin to input. #### (4) Pulse width measurement mode A count source can be selected by setting the Timer X count source selection bits (bits 1 and 2) of the Timer X mode register 1. When CNTR2 active edge switch bit is "0", the timer counts while the input signal of the CNTR2 pin is at "H". When it is "1", the timer counts while the input signal of the CNTR2 pin is at "L". When using a timer in this mode, set the port shared with the CNTR2 pin to input. #### ■ Note #### •Timer X Write Control If the timer X write control bit is "0", when the value is written in the address of timer X, the value is loaded in the timer X and the latch at the same time. If the timer X write control bit is "1", when the value is written in the address of timer X, the value is loaded only in the latch. The value in the latch is loaded in timer X after timer X underflows. When the value is written in latch only, unexpected value may be set in the high-order counter if the writing in high-order latch and the underflow of timer X are performed at the same timing. #### •Real Time Port Control While the real time port function is valid, data for the real time port are output from ports P94 and P95 each time the timer X underflows. (However, if the real time port control bit is changed from "0" to "1", data are output independent of the timer X.) When the data for the real time port is changed while the real time port function is valid, the changed data are output at the next underflow of timer X. Before using this function, set the corresponding port direction registers to output mode. Fig. 19 Block diagram of timer X Fig. 20 Structure of timer X related registers #### SERIAL I/O Serial I/O1 Serial I/O1 is used as the clock synchronous serial I/O and has an ordinary mode and an automatic transfer mode. In the automatic transfer mode, serial transfer is performed through the serial I/O automatic transfer RAM which has up to 256 bytes (addresses 0F0016 to 0FFF16). The PB1/SRDY1, PB2/SBUSY1, and PB3/SSTB1 pins each have a handshake I/O signal function and can select either "H" active or "L" active for active logic. Fig. 21 Block diagram of serial I/O1 Fig. 22 Structure of serial I/O1 control registers 1, 2 #### (1) Serial I/O1 operation SOUT1 pin control bit to "1". Either the internal synchronous clock or external synchronous clock can be selected by the serial I/O1 synchronous clock selection bits (b2 and b3 of address 001916) of serial I/O1 control register 1 as synchronous clock for serial transfer. The internal synchronous clock has a built-in dedicated divider where 7 different clocks are selected by the internal synchronous clock selection bits (b5, b6 and b7 of address 001C16) of serial I/O1 control register 3. The PB1/SRDY1, PB2/SBUSY1, and PB3/SSTB1 pins each select either I/O port or handshake I/O signal by the serial I/O1 synchronous clock selection bits (b2 and b3 of address 001916) of serial I/O1 control register 1 as well as the PB1/SRDY1 • PB2/SBUSY1 pin control bits (b0 to b3 of address 001A16) of serial I/O1 control register 2. For the SOUT1 being used as an output pin, either CMOS output or N-channel open-drain output is selected by the PB5/SOUT1 P-channel output disable bit (b7 of address 001A16) of serial I/O1 control register 2. Either output active or high-impedance can be selected as a SOUT1 pin state at serial non-transfer by the SOUT1 pin control bit (b6 of address 001A16) of serial I/O1 control register 2. However, when the external synchronous clock is selected, perform the following setup to put the SOUT1 pin into a high-impedance state: When the SCLK1 input is "H" after completion of transfer, set the When the SCLK1 input goes to "L" after the start of the next serial transfer, the SOUT1 pin control bit is automatically reset to "0" and put into an output active state. Regardless of whether the internal synchronous clock or external synchronous clock is selected, the full duplex mode and the transmit-only mode are available for serial transfer, one of which is selected by the transfer mode selection bit (b5 of address 001916) of serial I/O1 control register 1. Either LSB first or MSB first is selected for the I/O sequence of the serial transfer bit strings by the transfer direction selection bit (b6 of address 001916) of serial I/O1 control register 1. When using serial I/O1, first select either 8-bit serial I/O or automatic transfer serial I/O by the serial transfer selection bits (b0 and b1 of address 001916) of serial I/O1 control register 1, after completion of the above bit setup. Next, set the serial I/O initialization bit (b4 of address 001916) of serial I/O1 control register 1 to "1" (Serial I/O enable) . When stopping serial transfer while data is being transferred, regardless of whether the internal or external synchronous clock is selected, reset the serial I/O initialization bit (b4) to "0". Fig. 23 Structure of serial I/O1 control register 3 #### **FUNCTIONAL DESCRIPTION** #### (2) 8-bit serial I/O mode Address 001B<sub>16</sub> is assigned to the serial I/O1 register. When the internal synchronous clock is selected, a serial transfer of the 8-bit serial I/O is started by a write signal to the serial I/O1 register (address 001B16). The serial transfer status flag (b5 of address 001A16) of serial I/O1 control register 2 indicates the shift register status of serial I/O1, and is set to "1" by writing into the serial I/O1 register, which becomes a transfer start trigger and reset to "0" after completion of 8-bit transfer. At the same time, a serial I/O1 interrupt request occurs. When the external synchronous clock is selected, the contents of the serial I/O1 register are continuously shifted while transfer clocks are input to SCLK1. Therefore, the clock needs to be controlled externally. #### (3) Automatic transfer serial I/O mode The serial I/O1 automatic transfer controller controls the write and read operations of the serial I/O1 register, so that the function of address 001B16 is used as a transfer counter (1-byte unit). When performing serial transfer through the serial I/O automatic transfer RAM (addresses 0F0016 to 0FFF16), it is necessary to set the serial I/O1 automatic transfer data pointer (address 001816) beforehand. Input the low-order 8 bits of the first data store address to be serially transferred to the automatic transfer data pointer set bits. When the internal synchronous clock is selected, the transfer interval for each 1-byte data can be set by the automatic transfer interval set bits (b0 to b4 of address 001C16) of serial I/O1 control register 3 in the following cases: - 1. When using no handshake signal - 2. When using the SRDY1 output, SBUSY1 output, and SSTB1 output of the handshake signal independently - When using a combination of SRDY1 output and SSTB1 output or a combination of SBUSY1 output and SSTB1 output of the handshake signal. It is possible to select one of 32 different values, namely 2 to 33 cycles of the transfer clock, as a setting value. When using the SBUSY1 output and selecting the SBUSY1 output • SSTB1 output function selection bit (b4 of address 001A16) of serial I/O1 control register 2 as the signal for all transfer data, provided that the automatic transfer interval setting is valid, a transfer interval is placed before the start of transmission/reception of the first data and after the end of transmission/reception of the last data. For SSTB1 output, regardless of the contents of the SBUSY1 output • SSTB1 output function selection bit (b4), the transfer interval for each 1-byte data is longer than the set value by 2 cycles. Furthermore, when using a combination of SBUSY1 output and SSTB1 output as a signal for all transfer data, the transfer interval after the end of transmission/reception of the last data is longer than the set value by 2 cycles. When the external synchronous clock is selected, automatic transfer interval setting is disabled. After completion of the above bit setup, if the internal synchronous clock is selected, automatic serial transfer is started by writing the value of "number of transfer bytes – 1" into the transfer counter (address 001B16). When the external synchronous clock is selected, write the value of "number of transfer bytes - 1" into the transfer counter and keep an internal system clock interval of 5 cycles or more. After that, input transfer clock to SCLK1. As a transfer interval for each 1-byte data transfer, keep an internal system clock interval of 5 cycles or more from the clock rise time of the last bit. Regardless of whether the internal or external synchronous clock is selected, the automatic transfer data pointer and the transfer counter are decremented after each 1-byte data is received and then written into the automatic transfer RAM. The serial transfer status flag (b5 of address 001A16) is set to "1" by writing data into the transfer counter. Writing data becomes a transfer start trigger, and the serial transfer status flag is reset to "0" after the last data is written into the automatic transfer RAM. At the same time, a serial I/O1 interrupt request occurs. The values written in the automatic transfer data pointer set bits (b0 to b7 of address 001816) and the automatic transfer interval set bits (b0 to b4 of address 001C16) are held in the latch. When data is written into the transfer counter, the values latched in the automatic transfer data pointer set bits (b0 to b7) and the automatic transfer interval set bits (b0 to b4) are transferred to the decrement counter. Fig. 24 Structure of serial I/O1 automatic transfer data pointer Fig. 25 Automatic transfer serial I/O operation #### **FUNCTIONAL DESCRIPTION** #### (4) Handshake signal #### 1. SSTB1 output signal The SSTB1 output is a signal to inform an end of transmission/reception to the serial transfer destination . The SSTB1 output signal can be used only when the internal synchronous clock is selected. In the initial status, namely, in the status in which the serial I/O initialization bit (b4) is reset to "0", the SSTB1 output goes to "L", or the $\overline{\text{SSTB1}}$ output goes to "H". At the end of transmit/receive operation, when the data of the serial I/O1 register is all output from Sout1, pulses are output in the period of 1 cycle of the transfer clock so as to cause the SSTB1 output to go "H" or the $\overline{\text{SSTB1}}$ output to go "L". After that, each pulse is returned to the initial status in which SSTB1 output goes to "L" or the $\overline{\text{SSTB1}}$ output goes to "H". Furthermore, after 1 cycle, the serial transfer status flag (b5) is reset to "0". In the automatic transfer serial I/O mode, whether the Sstb1 output is to be active at an end of each 1-byte data or after completion of transfer of all data can be selected by the Sbusy1 output • Sstb1 output function selection bit (b4 of address 001A16) of serial I/O1 control register 2. #### 2. SBUSY1 input signal The SBUSY1 input is a signal which receives a request for a stop of transmission/reception from the serial transfer destination. When the internal synchronous clock is selected, input an "H" level signal into the SBUSY1 input and an "L" level signal into the SBUSY1 input in the initial status in which transfer is stopped. When starting a transmit/receive operation, input an "L" level signal into the SBUSY1 input and an "H" level signal into the $\overline{\text{SBUSY1}}$ input in the period of 1.5 cycles or more of the transfer clock. Then, transfer clocks are output from the SCLK1 output. When an "H" level signal is input into the SBUSY1 input and an "L" level signal into the SBUSY1 input after a transmit/receive operation is started, this transmit/receive operation are not stopped immediately and the transfer clocks from the SCLK1 output is not stopped until the specified number of bits are transmitted and received. The handshake unit of the 8-bit serial I/O is 8 bits and that of the automatic transfer serial I/O is 8 bits. When the external synchronous clock is selected, input an "H" $\frac{level\ signal\ into\ the\ Sbusy1\ input\ and\ an "L" level\ signal\ into\ the}{Sbusy1\ input\ in\ the\ initial\ status\ in\ which\ transfer\ is\ stopped.}$ At this time, the transfer clocks to be input in Sclk1 become invalid. During serial transfer, the transfer clocks to be input in SCLK1 become valid, enabling a transmit/receive operation, while an "L" level signal is input into the SBUSY1 input and an "H" level signal is input into the SBUSY1 input. $\frac{\text{When changing the input values in the Sbusy1 input and the}}{\text{Sbusy1 input at these operations, change them when the SclK1 input is in a high state.}}$ When the high impedance of the Sout1 output is selected by the Sout1 pin control bit (b6), the Sout1 output becomes active, enabling serial transfer by inputting a transfer clock to Sclk1, while an "L" level signal is input into the Sbusy1 input and an "H" level signal is input into the Sbusy1 input. Fig. 26 SSTB1 output operation Fig. 27 SBUSY1 input operation (internal synchronous clock) Fig. 28 SBUSY1 input operation (external synchronous clock) #### 3. SBUSY1 output signal The SBUSY1 output is a signal which requests a stop of transmission/reception to the serial transfer destination. In the automatic transfer serial I/O mode, regardless of the internal or external synchronous clock, whether the SBUSY1 output is to be active at transfer of each 1-byte data or during transfer of all data can be selected by the SBUSY1 output • SSTB1 output function selection bit (b4). In the initial status, the status in which the serial I/O initialization bit (b4) is reset to "0", the SBUSY1 output goes to "H" and the $\overline{\text{SBUSY1}}$ output goes to "L". #### **FUNCTIONAL DESCRIPTION** When the internal synchronous clock is selected, in the 8-bit serial I/O mode and the automatic transfer serial I/O mode (SBUSY1 output function outputs in 1-byte units), the SBUSY1 output goes to "L" and the SBUSY1 output goes to "H" before 0.5 cycle (transfer clock) of the timing at which the transfer clock from the SCLK1 output goes to "L" at a start of transmit/receive operation. In the automatic transfer serial I/O mode (the SBUSY1 output function outputs all transfer data), the SBUSY1 output goes to "L" and the \$\overline{SBUSY1}\$ output goes to "H" when the first transmit data is written into the serial I/O1 register (address 001B16). When the external synchronous clock is selected, the SBUSY1 output goes to "L" and the $\overline{\text{SBUSY1}}$ output goes to "H" when transmit data is written into the serial I/O1 register to start a transmit operation, regardless of the serial I/O transfer mode. At termination of transmit/receive operation, the SBUSY1 output returns to "H" and the $\overline{\text{SBUSY1}}$ output returns to "L", the initial status, when the serial transfer status flag is set to "0", regardless of whether the internal or external synchronous clock is selected. Furthermore, in the automatic transfer serial I/O mode (SBUSY1 output function outputs in 1-byte units), the SBUSY1 output goes to "H" and the SBUSY1 output goes to "L" each time 1-byte of receive data is written into the automatic transfer RAM. Fig. 29 SBUSY1 output operation (internal synchronous clock, 8-bit serial I/O) Fig. 30 SBUSY1 output operation (external synchronous clock, 8-bit serial I/O) Fig. 31 SBUSY1 output operation in automatic transfer serial I/O mode (internal synchronous clock, SBUSY1 output function outputs each 1-byte) #### **FUNCTIONAL DESCRIPTION** #### 4. SRDY1 output signal The SRDY1 output is a transmit/receive enable signal which informs the serial transfer destination that transmit/receive is ready. In the initial status, when the serial I/O initialization bit (b4) is reset to "0", the SRDY1 output goes to "L" and the $\overline{\text{SRDY1}}$ output goes to "H". After transmitted data is stored in the serial I/O1 register (address 001B16) and a transmit/receive operation becomes ready, the SRDY1 output goes to "H" and the $\overline{\text{SRDY1}}$ output goes to "L". When a transmit/receive operation is started and the transfer clock goes to "L", the SRDY1 output goes to "L" and the $\overline{\text{SRDY1}}$ output goes to "H". #### 5. SRDY1 input signal The SRDY1 input signal becomes valid only when the SRDY1 input and the SBUSY1 output are used. The SRDY1 input is a signal for receiving a transmit/receive ready completion signal from the serial transfer destination. When the internal synchronous clock is selected, input a low level signal into the SRDY1 input and a high level signal into the $\overline{\text{SRDY1}}$ input in the initial status in which the transfer is stopped. When an "H" level signal is <u>input</u> into the SRDY1 input and an "L" level signal is input into the SRDY1 input for a period of 1.5 cycles or more of transfer clock, transfer clocks are output from the SCLK1 output and a transmit/receive operation is started. After the transmit/receive operation is started and an "L" level signal is input into the SRDY1 input and an "H" level signal into the SRDY1 input, this operation cannot be immediately stopped. After the specified number of bits are transmitted and received, the transfer clocks from the SCLK1 output is stopped. The handshake unit of the 8-bit serial I/O and that of the automatic transfer serial I/O are of 8 bits. When the external synchronous clock is selected, the SRDY1 input becomes one of the triggers to output the SBUSY1 signal. To start a transmit/receive operation (SBUSY1 output: "L", SBUSY1 output: "H"), input an "H" level signal into the SRDY1 input and an "L" level signal into the SRDY1 input, and also write transmit data into the serial I/O1 register. Fig. 32 SRDY1 output operation Fig. 33 SRDY1 input operation (internal synchronous clock) Fig. 34 Handshake operation at serial I/O1 mutual connecting (1) Fig. 35 Handshake operation at serial I/O1 mutual connecting (2) #### **FUNCTIONAL DESCRIPTION** #### Serial I/O2 Serial I/O2 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation during serial I/O2 operation. #### (1) Clock synchronous serial I/O mode The clock synchronous serial I/O mode can be selected by setting the serial I/O2 mode selection bit (b6) of the serial I/O2 control register (address 001D16) to "1". For clock synchronous serial I/O, the transmitter and the receiver must use the same clock for serial I/O2 operation. If an internal clock is used, transmit/receive is started by a write signal to the serial I/O2 transmit/receive buffer register (TB/RB) (address 001F16). When P67 (SCLK22) is selected as a clock I/O pin, SRDY2 output function is invalid, and P66 (SCLK21) is used as an I/O port. Fig. 36 Block diagram of clock synchronous serial I/O2 Fig. 37 Operation of clock synchronous serial I/O2 function #### (2) Asynchronous serial I/O (UART) mode The asynchronous serial I/O (UART) mode can be selected by clearing the serial I/O2 mode selection bit (b6) of the serial I/O2 control register (address 001D16) to "0". Eight serial data transfer formats can be selected and the transfer formats used by the transmitter and receiver must be identical. The transmit and receive shift registers each have a buffer (the two buffers have the same address in memory). Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the receive buffer. The transmit buffer can also hold the next data to be transmitted, and the receive buffer can receive 2-byte data continuously. Fig. 38 Block diagram of UART serial I/O2 Fig. 39 Operation of UART serial I/O2 function #### **FUNCTIONAL DESCRIPTION** #### [Serial I/O2 Control Register] SIO2CON (001D16) The serial I/O2 control register contains eight control bits for serial I/O2 functions. #### [UART Control Register] UARTCON (003816) This is a 7 bit register containing four control bits, of which four bits are valid when UART is selected, and of which three bits are always valid. Data format of serial data receive/transfer and the output structure of the P65/TxD pin and others are set by this register. #### [Serial I/O2 Status Register] SIO2STS (001E16) The read-only serial I/O2 status register consists of seven flags (b0 to b6) which indicate the operating status of the serial I/O2 function and various errors. Three of the flags (b4 to b6) are only valid in the UART mode. The receive buffer full flag (b1) is cleared to "0" when the receive buffer is read. The error detection is performed at the same time data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A writing to the serial I/O2 status register clears error flags OE, PE, FE, and SE (b3 to b6, respectively). Writing "0" to the serial I/O2 enable bit (SIOE: b7 of the serial I/O2 control register) also clears all the status flags, including the error flags. All bits of the serial I/O2 status register are initialized to "0" at reset, but if the transmit enable bit (b4) of the serial I/O2 control register has been set to "1", the transmit shift register shift completion flag (b2) and the transmit buffer empty flag (b0) become "1". # [Serial I/O2 Transmit Buffer Register/Receive Buffer Register] TB/RB (001F16) The transmit buffer and the receive buffer are located in the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0". #### [Baud Rate Generator] BRG (003716) The baud rate generator determines the baud rate for serial transfer. With the 8-bit counter having a reload register, the baud rate generator divides the frequency of the count source by 1/(n+1), where n is the value written to the baud rate generator. Fig. 40 Structure of serial I/O2 related register #### ■Notes When setting the transmit enable bit to "1", the serial I/O2 transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence. - ① Set the serial I/O1 transmit interrupt enable bit to "0" (disabled). - ② Set the transmit enable bit to "1". - ③ Set the serial I/O1 transmit interrupt request bit to "0" after 1 or more instructions have been executed. - 4 Set the serial I/O1 tranmit interrupt enable bit to "1" (enabled). #### **FUNCTIONAL DESCRIPTION** #### Serial I/O3 The serial I/O3 function can be used only for 8-bit clock synchronous serial I/O. All serial I/O pins are shared with port P9, which can be set with the serial I/O3 control register (address 0EEC16). #### [Serial I/O3 Control Register (SIO3CON)] 0EEC16 The serial I/O3 control register contains eight bits which control various serial I/O functions. #### ● Serial I/O3 Operation Either the internal clock or external clock can be selected as synchronous clock for serial I/O3 transfer. The internal clock can use a built-in dedicated divider where 6 different clocks are selected. In the case of the internal clock used, transfer is started by a write signal to the serial I/O3 register (address 0EED16). When 8-bit data has been transferred, the SOUT3 pin goes to high impedance state. In the case of the external clock used, the clock must be externally controlled. It is because the contents of serial I/O3 register is kept shifted while the clock is being input. Additionally, the function to put the SOUT3 pin high impedance state at completion of data transfer is not available. The serial I/O3 interrupt request bit is set at completion of 8-bit data transfer, regardless of use of the internal clock or external clock. Fig. 42 Structure of serial I/O3 control register Fig. 41 Block diagram of serial I/O3 Fig. 43 Timing of serial I/O3 (LSB first) # **FUNCTIONAL DESCRIPTION** #### **FLD CONTROLLER** The M38B7 group has fluorescent display (FLD) drive and control circuits. Table 9 shows the FLD controller specifications. #### Table 9 FLD controller specifications | Item | | Specifications | | | | |----------------------|---------------------|--------------------------------------------------------------------------------------------------|--|--|--| | FLD | High-breakdown- | • 52 pins (20 pins can be switched to general-purpose ports) | | | | | controller | voltage output port | | | | | | port | CMOS port | • 4 pins (all 4 pins can be switched to general-purpose ports) | | | | | | | (A driver IC must be installed externally) | | | | | Display pixel number | | Used FLD output | | | | | | | 28 segment × 28 digit (segment number + digit number ≤ 56) | | | | | | | Used digit output | | | | | | | 40 segment X 16 digit (segment number ≤ 40, digit number ≤ 16) | | | | | | | Connected to M35501 | | | | | | | 56 segment X (connected number of M35501) digit | | | | | | | (segment number ≤ 56, digit number ≤ number of M35501 X 16) | | | | | | | Used P64 to P67 expansion | | | | | | | 52 segment X 16 digit (segment number ≤ 52, digit number ≤ 16) | | | | | Period | | • 4.0 µs to 1024 µs (count source XIN/16, 4 MHz) | | | | | | | • 16.0 μs to 4096 μs (count source XIN/64, 4 MHz) | | | | | Dimmer time | | • 4.0 µs to 1024 µs (count source XIN/16, 4 MHz) | | | | | | | • 16.0 μs to 4096 μs (count source XIN/64, 4 MHz) | | | | | Interrupt | | Digit interrupt | | | | | | | • FLD blanking interrupt | | | | | Key-scan | | • Key-scan using digit | | | | | · | | Key-scan using segment | | | | | Expanded fun | nction | Digit pulse output function | | | | | | | This function automatically outputs digit pulses. | | | | | | | M35501 connection function | | | | | | | The number of digits can be increased easily by using the output of DIMOUT(P73) as CLK for the | | | | | | | M35501. | | | | | | | Toff section generating/nothing function | | | | | | | This function does not generate Toff1 section when the connected outputs are the same. | | | | | | | Gradation display function | | | | | | | This function allows each segment to be set for dark or bright display. | | | | | | | P64 to P67 expansion function | | | | | | | This function provides 16 lines of digit outputs from four ports by attaching the decoder conver | | | | | | | 4-bit data to 16-bit data. | | | | Fig. 44 Block diagram of FLD control circuit Fig. 45 Structure of FLDC related registers (1) Fig. 46 Structure of FLDC related registers (2) Fig. 47 Structure of FLDC related registers (3) Fig. 48 Structure of FLDC related registers (4) #### **FUNCTIONAL DESCRIPTION** #### **FLD Automatic Display Pins** P0 to P6 are the pins capable of automatic display output for the FLD. The FLD starts operating by setting the automatic display control bit (bit 0 at address 0EF416) to "1". There is the FLD output function that outputs the RAM contents from the port every timing or the digit output function that drives the port high with a digit tim- ing. The FLD can be displayed using the FLD output for the segments and the digit or FLD output for the digits. When using the FLD output for the digits, be sure to write digit display patterns to the RAM in advance. The remaining segment and digit lines can be used as general-purpose ports. Settings of each port are shown below. Table 10 Pins in FLD automatic display mode | Port | Automatic display pin | Setting method | |-----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0, P2 | FLD0 to FLD15 | The individual bits of the digit output set switch registers (addresses 0EF216, 0EF316) can set each pin to either an FLD port ("0") or a digit port ("1"). | | | | When the pins are set for the digit port, the digit pulse output function is enabled, so that the digit pulses can always be output regardless the value of FLD automatic display RAM. | | P1, P3 | FLD16 to FLD31 | Setting the automatic display control bit (bit 0 of address 0EF416) to "1" can set these ports to the FLD exclusive use port. | | P4, P5,<br>P60 to P63 | FLD32 to FLD51 | The individual bits of the FLD/Port switch register (addresses 0EF916 to 0EFB16) can set each pin to either an FLD port ("1") or a general-purpose port ("0"). | | P64 to P67 | FLD52 to FLD55 | The individual bits of the port P6 FLD/Port switch register (address 0EFB16) can set each pin to either FLD port ("1") or general-purpose port ("0"). A variety of output pulses can be available by setting of the FLD output control register (address 0EFC16). The port output structure is the CMOS output. When using the port as a display pin, a driver IC must be installed externally. | Fig. 49 Segment/Digit setting example #### **FLD Automatic Display RAM** The FLD automatic display RAM uses the 224 bytes of addresses 0E0016 to 0EDF16. For FLD, the 3 modes of 16-timing•ordinary mode, 16-timing•gradation display mode and 32-timing mode are available depending on the number of timings and the use/not use of gradation display. The automatic display RAM in each mode is as follows: ## (1) 16-timing-ordinary mode This mode is used when the display timing is 16 or less. The 112 bytes of addresses 0E7016 to 0EDF16 are used as a FLD display data store area. Because addresses 0E0016 to 0E6F16 are not used as the automatic display RAM, they can be the ordinary RAM. ## (2) 16-timing•gradation display mode This mode is used when the display timing is 16 or less, in which mode each segment can be set for dark or bright display. The 224 bytes of addresses 0E0016 to 0EDF16 are used. The 112 bytes of addresses 0E7016 to 0EDF16 are used as an FLD display data store area, while the 112 bytes of addresses 0E0016 to 0E6F16 are used as a gradation display control data store area. ### (3) 32-timing mode This mode is used when the display timing is 16 or greater. This mode can be used for up to 32-timing. The 224 bytes of addresses 0E0016 to 0EDF16 are used as an FLD display data store area. The FLD data pointer (address 0EF816) is a register to count display timings. This pointer has a reload register. When the pointer underflow occurs, it starts counting over again after being reloaded with the initial value in the reload register. Make sure that (the timing counts – 1) is set to the FLD data pointer. When writing data to this address, the data is written to the FLD data pointer reload register; when reading data from this address, the value in the FLD data pointer is read. Fig. 50 FLD automatic display RAM assignment #### **Data Setup** ## (1) 16-timing-ordinary mode The area of addresses 0E7016 to 0EDF16 are used as a FLD automatic display RAM. When data is stored in the FLD automatic display RAM, the last data of FLD port P6 is stored at address 0E7016, the last data of FLD port P5 is stored at address 0E8016, the last data of FLD port P4 is stored at address 0E9016, the last data of FLD port P3 is stored at address 0EA016, the last data of FLD port P1 is stored at address 0EB016, the last data of FLD port P0 is stored at address 0EC016, and the last data of FLD port P2 is stored at address 0ED016, to assign in sequence from the last data respectively. The first data of the FLD port P6, P5, P4, P3, P1, P0, and P2 is stored at an address which adds the value of (the timing number – 1) to the corresponding addresses 0E7016, 0E8016, 0E9016, 0EA016, 0EB016, 0EC016 and 0ED016. Set the FLD data pointer reload register to the value given by (the timing number -1). ## (2) 16-timing-gradation display mode Display data setting is performed in the same way as that of the 16-timing•ordinary mode. Gradation display control data is arranged at an address resulting from subtracting 007016 from the display data store address of each timing and pin. Bright display is performed by setting "0", and dark display is performed by setting "1". ### (3) 32-timing Mode The area of addresses 0E0016 to 0EDF16 is used as a FLD automatic display RAM. When data is stored in the FLD automatic display RAM, the last data of FLD port P6 is stored at address 0E0016, the last data of FLD port P5 is stored at address 0E2016, the last data of FLD port P4 is stored at address 0E4016, the last data of FLD port P3 is stored at address 0E6016, the last data of FLD port P1 is stored at address 0E8016, the last data of FLD port P0 is stored at address 0EA016, and the last data of FLD port P2 is stored at address 0EC016, to assign in sequence from the last data respectively. The first data of the FLD port P6, P5, P4, P3, P1, P0, and P2 is stored at an address which adds the value of (the timing number – 1) to the corresponding addresses 0E0016, 0E2016, 0E4016, 0E6016, 0E8016, 0EA016 and 0EC016. Set the FLD data pointer reload register to the value given by (the timing number -1). Fig. 51 Example of using FLD automatic display RAM in 16-timing-ordinary mode Fig. 52 Example of using FLD automatic display RAM in 16-timing-gradation display mode Fig. 53 Example of using FLD automatic display RAM in 32-timing mode #### **Timing Setting** Each timing is set by the FLDC mode register, Tdisp time set register, Toff1 time set register, and Toff2 time set register. ### (1) Tdisp time setting The Tdisp time means the length of display timing. In non-gradation display mode, it consists of the FLD display output term and the Toff1 time. In gradation display mode, it consists of the display output term and the Toff1 time plus a low signal output term for dark display. Set the Tdisp time by the Tdisp counter count source selection bit of the FLDC mode register and the Tdisp time set register. Supposing that the value of the Tdisp time set register is n, the Tdisp time is represented as Tdisp = (n+1) X t (t: count source). When the Tdisp counter count source selection bit of the FLDC mode register is "0" and the value of the Tdisp time set register is 200 (C816), the Tdisp time is: Tdisp = (200 + 1) X 4.0 $\mu s$ (at XIN = 4 MHz) = 804 $\mu s$ . When reading the Tdisp time set register, the counting value is read out. #### (2) Toff1 time setting The Toff1 time means a non-output (low signal output) time to prevent blurring of FLD and for dimmer display. Use the Toff1 time set register to set this Toff1 time. Make sure the value set to Toff1 is smaller than Tdisp and Toff2. Supposing that the value of the Toff1 time set register is n1, the Toff1 time is represented as Toff1 = n1 $\times$ t. When the Tdisp counter count source selection bit of the FLDC mode register is "0" and the value of the Toff1 time set register is 30 (1E16), Toff1 = 30 $\times$ 4.0 $\mu s$ (at XIN = 4 MHz) = 120 $\mu s$ . Be sure to set the value of 0316 or more to the Toff1 time set register (address 0EF616). ## (3) Toff2 time setting The Toff2 time is time for dark display. For bright display, the FLD display output remains effective until the counter that is counting Tdisp underflows. For dark display, however, "L" (or "off") signal is output when the counter that is counting Toff2 underflows. This Toff2 time setting is valid only for FLD ports which are in the gradation display mode and whose gradation display control RAM value is "1". Set the Toff2 time by the Toff2 time set register. Make sure the value set to Toff2 is smaller than Tdisp but larger than Toff1. Supposing that the value of the Toff2 time set register is n2, the Toff2 time is represented as Toff2 = n2 $\times$ t. When the Tdisp counter count source selection bit of the FLDC mode register is "0" and the value of the Toff2 time set register is 180 (B416), Toff2 = 180 $\times$ 4.0 $\mu$ s (at XIN = 4 MHz) = 720 $\mu$ s. When bit 7 of the FLD output control register (address 0EFC16) is set to "1", be sure to set the value of 0316 or more to the Toff2 time set register (address 0EF716). Fig. 54 FLD and digit output timing ## **FUNCTIONAL DESCRIPTION** ## **FLD Automatic Display Start** Automatic display starts by setting both the automatic display control bit (bit 0 of address 0EF416) and the display start bit (bit 1 of address 0EF416) to "1". The RAM contents at a location apart from the start address of the automatic display RAM for each port by (FLD data pointer (address 0EF816) – 1) are output to each port. The FLD data pointer (address 0EF816) counts down in the Tdisp interval. When the count results in "FF16", the pointer is reloaded and starts counting over again. Before setting the display start bit (bit 1 of address 0EF416) to "1", be sure to set the FLD/port switch registers, digit output set switch registers, FLDC mode register, Tdisp time set register, Toff1 time set register, Toff2 time set register, and FLD data pointer. During FLD automatic display, the display start bit always keeps "1", and FLD automatic display can be interrupted by writing "0" to this bit. ## **Key-scan and Interrupt** Either the FLD digit interrupt or FLD blanking interrupt can be selected using the Tscan control bits (bits 2, 3 of address 0EF416). The FLD digit interrupt is generated when the Toff1 time in each timing expires (at rising edge of digit output). Key scanning that makes use of FLD digits can be achieved using each FLD digit interrupt. To use FLD digit interrupts for key scanning, follow the procedure described below: - (1) Read the port value each time the interrupt occurs. - (2) The key is fixed on the last digit interrupt. The output digit positions can be determined by reading the FLD data pointer (address 0EF816). Fig. 55 Timing using digit interrupt The FLD blanking interrupt is generated when the FLD data pointer (address 0EF816) reaches "FF16". The FLD automatic display output is turned off for a duration of 1 X Tdisp, 2 X Tdisp, or 3 X Tdisp depending on post-interrupt settings. During this time, key scanning that makes use of FLD segments can be achieved. When the key scanning is performed with the segment during key-scan blanking time Tscan, follow the procedure described below: - (1) Write "0" to the automatic display control bit (bit 0 of address 0EF416). - (2) Set the port corresponding to the segment for key scanning to the output port. - (3) Perform key scanning. - (4) Write "1" to the automatic display control bit. #### ■ Note When performing a key-scan according to the above steps 1 to 4, take the following points into consideration. - 1. Do not set the display start bit (bit 1 of address 0EF416) to "0". - 2. Do not set "1" in the ports corresponding to digits. Fig. 56 Timing using FLD blanking interrupt ## **FUNCTIONAL DESCRIPTION** #### P64 to P67 Expansion Function Ports P64 to P67 are CMOS output structure. FLD digit outputs can be increased as many as 16 lines by connecting a decoder converting 4-bit to 16-bit data to these ports. P64 to P67 have the function to allow for connection to a decoder converting 4-bit to 16-bit data. ## (1) P64 to P67 Toff invalid function This function disables the Toff1 time and Toff2 time and outputs display data for the duration of Tdisp. (See Figure 57.) This can be achieved by setting the P64 to P67 Toff invalid bit (bit 2 of address 0EFC16) to "1". ### (2) Dimmer signal output function This function allows a dimmer signal creation signal to be output from DIMOUT (P73). The dimmer function can be achieved by controlling the decoder with this signal. (See Figure 57.) This function can be set by setting P73 dimmer output control bit (bit 4 of address 0EFC16) to "1". Unlike the Toff section generating/nothing function, this function disables all display data. #### (3) P64 to P67 FLD output reverse function P64 to P67 have the function to reverse the polarity of the FLD output. This function is useful in adjusting the polarity when using an externally installed driver. The output polarity can be reversed by setting the P64 to P67 output reverse bit of the FLD output control register (bit 0 of address 0EFC16) to "1". #### ■ Note In the case of gradation display mode and dark display, P64 to P67 Toff invalid function is disabled. Fig. 57 P64 to P67 FLD output pulses #### **Toff Section Generate/Nothing Function** The function is for reduction of useless noises which generated as every switching of ports, because of the combined capacity of among FLD ports. When the continuous data is output to each FLD port, the Toff1 section of the continuous parts is not generated. (See Figure 58) If it needs Toff1 section on FLD pulses, set the generating /not of CMOS port Toff section selection bit (bit 5 of address 0EFC16) to "1" and set the generating /not of high-breakdown-voltage port Toff section selection bit to "1". High-breakdown-voltage ports (P2, P0, P1, P3, P4, P5, P63 to P60, total 52 pins) generate Toff1 section by setting the generating /not of high-breakdown-voltage port Toff section selection bit to "1". The CMOS ports (P64 to P67, total 4 pins ) generate Toff1 section by setting the generating /not of CMOS port Toff section selection bit to "1". Fig. 58 Toff section generating/nothing function #### Toff2 SET/RESET Switch Function In gradation display mode, the values set by the Toff2 time set register (TOFF2) are effective. When the Toff2 SET/RESET switch bit of FLD output control register (bit 7 of address 0EFC16) is "0", RAM data is output to the FLD output ports (SET) at the time that is set by TOFF1 and it is turned to "0" (RESET) at the time that is set by TOFF2. When Toff2 SET/RESET switch bit is "1", RAM data is output (SET) at the time that is set by TOFF2 and it is turned to "0" (RESET) when the Tdisp time expires. #### ■ Note In the case of gradation display mode and dark display, the Toff section generate/nothing function is disabled. ## **FUNCTIONAL DESCRIPTION** #### **Digit Pulses Output Function** P00 to P07 and P20 to P27 can output digit pulses by using the digit output set switch registers. Set the digit output set switch registers by setting as many consecutive 1s as the timing count from P20. The contents of FLD automatic display RAM for the ports that have been selected for digit output are disabled, and the pulse shown in Figure 59 is output automatically. The output timing consists of Tdisp time and Toff1 time, and Toff2 time does not exist. Because the contents of FLD automatic display RAM are disabled, the segment data can be changed easily even when segment data and digit data coexist at the same address in the FLD automatic display RAM. This function is effective in 16-timing•ordinary mode and 16-timing gradation display mode. If a value is set exceeding the timing count (FLD data pointer reload register's set value + 1) for any port, the output of such port is "L". Fig. 59 Digit pulses output function #### **A-D CONVERTER** The 38B7 group has a 10-bit A-D converter. The A-D converter performs successive approximation conversion. ### [A-D Conversion Register] ADH, ADL One of these registers is a high-order register, and the other is a low-order register. The high-order 8 bits of a conversion result is stored in the A-D conversion register (high-order) (address 003416), and the low-order 2 bits of the same result are stored in bit 7 and bit 6 of the A-D conversion register (low-order) (address 003316). During A-D conversion, do not read these registers. #### [AD/DA Control Register] ADCON This register controls A-D converter. Bits 3 to 0 are analog input pin selection bits. Bit 4 is an AD conversion completion bit and "0" during A-D conversion. This bit is set to "1" upon completion of A-D conversion. A-D conversion is started by writing "0" in this bit. ## [Comparison Voltage Generator] The comparison voltage generator divides the voltage between AVss and VREF by 1024, and outputs the divided voltages. #### [Channel Selector] The channel selector selects one of the input ports PA7/AN7–PA0/ AN0, and P97/BUZ02/AN15 to P90/SIN3/AN8 and inputs it to the comparator. #### [Comparator and Control Circuit] The comparator and control circuit compares an analog inputvoltage with the comparison voltage and stores the result in the A-D conversion register. When an A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD conversion interrupt request bit to "1". Note that the comparator is constructed linked to a capacitor, so that set f(XIN) to at least 250 kHz during A-D conversion. Additionally, bit 7 of the CPU mode register (address 003B16) must be set to "0". Fig. 60 Structure of AD/DA control register Fig. 61 Block diagram of A-D converter ## **FUNCTIONAL DESCRIPTION** #### **D-A CONVERTER** The 38B7 group has one internal D-A converter with 8-bit resolution. The D-A conversion is performed by setting the value in the D-A conversion register. The result of D-A conversion is output from the DA pin by setting the DA output enable bit to "1". When using the D-A converter, the PBo/DA port direction register bit must be set to "0" (input status). The output analog voltage V is determined by the value n (decimal notation) in the D-A conversion register as follows: $V = VREF \times n/256$ (n = 0 to 255) Where VREF is the reference voltage. At reset, the D-A conversion register is cleared to "0016", and the DA output enable bit is cleared to "0", and PBo/DA pin becomes high impedance. The DA output does not have buffers. Accordingly, connect an external buffer when driving a low-impedance load. Set Vcc to 3.0 V or more when using the D-A converter. Fig. 62 Block diagram of D-A converter Fig. 63 Equivalent connection circuit of D-A converter #### **PWM (Pulse Width Modulation)** The 38B7 group has a PWM function with a 14-bit resolution. When the oscillation frequency XIN is 4 MHz, the minimum resolution bit width is 250 ns and the cycle period is 4096 $\mu s$ . The PWM timing generator supplies a PWM control signal based on a signal that is the frequency of the XIN clock. The explanation in the rest assumes $X_{IN} = 4 \text{ MHz}$ . Fig. 64 PWM block diagram #### **FUNCTIONAL DESCRIPTION** #### **Data Setup** The PWM output pin also function as port P96. Set port P96 to be the PWM output pin by setting bit 0 of the PWM control register (address 002616) to "1". The high-order 8 bits of output data are set in the high-order PWM register PWMH (address 003516) and the low-order 6 bits are set in the low-order PWM register PWML (address 003616). #### **PWM Operation** The timing of the 14-bit PWM function is shown in Figure 65. The 14-bit PWM data is divided into the low-order 6 bits and the high-order 8 bits in the PWM latch. The high-order 8 bits of data determine how long an "H" level signal is output during each sub-period. There are 64 sub-periods in each period, and each sub-period t is 256 X $\,\tau$ (= 64 $\mu s$ ) long. The signal's "H" has a length equal to N times $\tau$ , and its minimum resolution = 250 ns. The last bit of the sub-period becomes the ADD bit which is specified either "H" or "L," by the contents of PWML. As shown in Table 11, the ADD bit is decided either "H" or "L." That is, only in the sub-period tm shown in Table 11 in the PWM cycle period T = 64 t, the "H" duration is lengthened during the minimum resolution width $\tau$ period in comparison with the other period. For example, if the high-order eight bits of the 14-bit data are "0316" and the low-order six bits are "0516," the length of the "H" level output in sub-periods t8, t24, t32, t40 and t56 is 4 $\tau$ , and its length 3 $\tau$ in all other sub-periods. Time at the "H" level of each sub-period almost becomes equal because the time becomes length set in the high-order 8 bits or becomes the value plus t, and this sub-period t (= 64 $\mu$ s, approximate 15.6 kHz) becomes cycle period approximately. ## Transfer From Register to Latch Data written to the PWML register is transferred to the PWM latch once in each PWM period (every 4096 $\mu$ s), and data written to the PWMH register is transferred to the PWM latch once in each subperiod (every 64 $\mu$ s). Pulses output from the PWM output pin correspond to this latch contents. When the PWML register is read, the contents of the latch are read. However, bit 7 of the PWML register indicates whether the transfer to the PWM latch is completed: the transfer is completed when bit 7 is "0", it is not done when bit 7 is "1". Table 11 Relationship between low-order 6-bit data and setting period of ADD bit | Low-order<br>6-bit data | Sub-periods tm lengthened (m = 0 to 63) | |-------------------------|------------------------------------------------------------------| | 000000 | None | | 000001 | m = 32 | | 000010 | m = 16, 48 | | 000100 | m = 8, 24, 40, 56 | | 001000 | m = 4, 12, 20, 28, 36, 44, 52, 60 | | 010000 | m = 2, 6, 10, 14, 18, 22, 26, 30, 34, 38, 42, 46, 50, 54, 58, 62 | | 100000 | m = 1, 3, 5, 7,, 57, 59, 61, 63 | Fig. 65 PWM timing Fig. 66 Structure of PWM control register Fig. 67 14-bit PWM timing #### **FUNCTIONAL DESCRIPTION** #### INTERRUPT INTERVAL DETERMINATION FUNCTION The 38B7 group has an interrupt interval determination circuit. This interrupt interval determination circuit has an 8-bit binary up This interrupt interval determination circuit has an 8-bit binary up counter. Using this counter, it determines a duration of time from the rising edge (falling edge) of an input signal pulse on the P72/INT2 pin to the rising edge (falling edge) of the signal pulse that is input next. How to determine the interrupt interval is described below. - Enable the INT2 interrupt by setting bit 2 of the interrupt control register 1 (address 003E16). Select the rising interval or falling interval by setting bit 2 of the interrupt edge selection register (address 003A16). - Set bit 0 of the interrupt interval determination control register (address 003116) to "1" (interrupt interval determination operating). - Select the sampling clock of 8-bit binary up counter by setting bit 1 of the interrupt interval determination control register. - 4. When the signal of polarity which is set on the INT2 pin (rising or falling edge) is input, the 8-bit binary up counter starts counting up of the selected counter sampling clock. - 5. When the signal of polarity selected above is input again, the value of the 8-bit binary up counter is transferred to the interrupt interval determination register (address 003016), and the remote control interrupt request occurs. Immediately after that, the 8-bit binary up counter continues to count up again from "0016". - 6. When count value reaches "FF16", the 8-bit binary up counter stops counting up. Then, simultaneously when the next counter sampling clock is input, the counter sets value "FF16" to the interrupt interval determination register to generate the counter overflow interrupt request. #### **Noise Filter** The P72/INT2 pin builds in the noise filter. The noise filter operation is described below. - Select the sampling clock of the input signal with bits 2 and 3 of the interrupt interval determination control register. When not using the noise filter, set "0016". - 2. The P72/INT2 input signal is sampled in synchronization with the selected clock. When sampling the same level signal in a series of three sampling, the signal is recognized as the interrupt signal, and the interrupt request occurs. When setting bit 4 of interrupt interval determination control register to "1", the interrupt request can occur at both rising and falling edges. When using the noise filter, set the minimum pulse width of the INT2 input signal to 3 cycles or more of the sample clock. Fig. 68 Interrupt interval determination circuit block diagram Fig. 69 Structure of interrupt interval determination control register Fig. 70 Interrupt interval determination operation example (at rising edge active) Fig. 71 Interrupt interval determination operation example (at both-sided edge active) ## **FUNCTIONAL DESCRIPTION** #### **WATCHDOG TIMER** The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software runaway). The watchdog timer consists of an 8-bit watchdog timer L and a 8-bit watchdog timer H. #### **Standard Operation Of Watchdog Timer** When any data is not written into the watchdog timer control register (address 0EEE16) after reset, the watchdog timer is in the stop state. The watchdog timer starts to count down by writing an optional value into the watchdog timer control register and an internal reset occurs at an underflow of the watchdog timer H. Accordingly, programming is usually performed so that writing to the watchdog timer control register may be started before an underflow. When the watchdog timer control register is read, the values of the high-order 6 bits of the watchdog timer H, STP instruction disable bit, and watchdog timer H count source selection bit are read. ## (1) Initial value of watchdog timer At reset or writing to the watchdog timer control register (address 0EEE16), a watchdog timer H is set to "FF16" and a watchdog timer L to "FF16". # (2) Watchdog timer H count source selection bit operation Bit 7 of the watchdog timer control register (address 0EEE16) permits selecting a watchdog timer H count source. When this bit is set to "0", the underflow signal of watchdog timer L becomes the count source. The detection time is set to 131.072 ms at f(XIN) = 4 MHz frequency, and 32.768 s at f(XCIN) = 32 kHz frequency. When this bit is set to "1", the count source becomes the signal divided by 8 for f(XIN) or divided by 16 for f(XCIN). The detection time in this case is set to 512 $\mu s$ at f(XIN) = 4 MHz frequency, and 128 ms at f(XCIN) = 32 kHz frequency. This bit is cleared to "0" after reset. #### (3) Operation of STP instruction disable bit Bit 6 of the watchdog timer control register (address 0EEE16) permits disabling the STP instruction when the watchdog timer is in operation. When this bit is "0", the STP instruction is enabled. When this bit is "1", the STP instruction is disabled. If the STP instruction is executed, an internal resetting occurs. When this bit is set to "1", it cannot be rewritten to "0" by program. This bit is cleared to "0" after reset. #### **■** Note When releasing the stop mode, the watchdog timer performs its count operation even in the stop release waiting time. Be careful not to cause the watchdog timer H to underflow in the stop release waiting time, for example, by writing any data in the watchdog timer control register (address 0EEE16) before executing the STP instruction. Fig. 72 Block diagram of watchdog timer Fig. 73 Structure of watchdog timer control register #### **BUZZER OUTPUT CIRCUIT** The 38B7 group has a buzzer output circuit. One of 1 kHz, 2 kHz and 4 kHz (at XIN = 4.19 MHz) frequencies can be selected by the buzzer output control register (address 0EFD16). Either P77/BUZ01 or P97/BUZ02/AN15 can be selected as a buzzer output port by the output port selection bits (b2 and b3 of address 0EFD16). The buzzer output is controlled by the buzzer output ON/OFF bit (b4). Note: In the low-speed mode, a buzzer output is made OFF. Fig. 74 Block diagram of buzzer output circuit Fig. 75 Structure of buzzer output control register ## **FUNCTIONAL DESCRIPTION** #### **RESET CIRCUIT** To reset the microcomputer, $\overline{\text{RESET}}$ pin should be held at an "L" level for 2 $\mu s$ or more. Then the $\overline{\text{RESET}}$ pin is returned to an "H" level (the power source voltage should be between 2.7 V and 5.5 V, and the oscillation should be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is less than 0.54 V for Vcc of 2.7 V (switching to the high-speed mode, a power source voltage must be between 4.0 V and 5.5 V). Fig. 76 Reset circuit example Fig. 77 Reset sequence # **FUNCTIONAL DESCRIPTION** | | Address Register contents | | Address Register contents | |-------------------------------------|-------------------------------------|--------------------------------------------------|-------------------------------------| | (1) Port P0 | 000016 0016 | (38) D-A conversion register | 002B16 0016 | | (2) Port P1 | 000216 0016 | (39) Timer X (low-order) | 002C16 FF16 | | (3) Port P1 direction register | 000316 0016 | (40) Timer X (high-order) | 002D16 FF16 | | (4) Port P2 | 000416 0016 | (41) Timer X mode register 1 | 002E16 0016 | | (5) Port P3 | 000616 0016 | (42) Timer X mode register 2 | 002F16 0016 | | (6) Port P3 direction register | 000716 0016 | (43) Interrupt interval determination | 003016 0016 | | (7) Port P4 | 000816 0016 | register (44) Interrupt interval determination | 003116 0016 | | (8) Port P4 direction register | 000916 0016 | control register (45) AD/DA control register | 003216 1016 | | (9) Port P5 | 000A16 0016 | (46) UART control register | 003816 8016 | | (10) Port P5 direction register | 000B16 0016 | (47) Interrupt source switch register | 003916 0016 | | (11) Port P6 | 000C16 0016 | (48) Interrupt edge selection register | 003A <sub>16</sub> 00 <sub>16</sub> | | (12) Port P6 direction register | 000D16 0016 | (49) CPU mode register | 003B16 0 1 0 0 1 0 0 0 | | (13) Port P7 | 000E16 0016 | (50) Interrupt request register 1 | 003C16 0016 | | (14) Port P7 direction register | 000F16 0016 | (51) Interrupt request register 2 | 003D16 0016 | | (15) Port P8 | 001016 0016 | (52) Interrupt control register 1 | 003E16 0016 | | (16) Port P8 direction register | 001116 0016 | (53) Interrupt control register 2 | 003F16 0016 | | (17) Port P9 | 001216 0016 | (54) Serial I/O3 control register | 0EEC16 0016 | | (18) Port P9 direction register | 001316 0016 | (55) Watchdog timer control register | 0EEE16 3F16 | | (19) Port PA | 001416 0016 | (56) Pull-up control register 3 | 0EEF16 0016 | | (20) Port PA direction register | 001516 0016 | (57) Pull-up control register 1 | 0EF016 0016 | | (21) Port PB | 001616 0016 | (58) Pull-up control register 2 | 0EF116 0016 | | (22) Port PB direction register | 001716 0016 | (59) Port P0 digit output set switch | 0EF216 0016 | | (23) Serial I/O1 control register 1 | 001916 0016 | register<br>(60) Port P2 digit output set switch | 0EF316 0016 | | (24) Serial I/O1 control register 2 | 001A <sub>16</sub> 00 <sub>16</sub> | register<br>(61) FLDC mode register | 0EF416 0016 | | (25) Serial I/O1 control register 3 | 001C <sub>16</sub> 00 <sub>16</sub> | (62) Tdisp time set register | 0EF516 0016 | | (26) Serial I/O2 control register | 001D16 0016 | (63) Toff1 time set register | 0EF616 FF16 | | (27) Serial I/O2 status register | 001E16 8016 | (64) Toff2 time set register | 0EF716 FF16 | | (28) Timer 1 | 002016 FF16 | (65) Port P4 FLD/Port switch register | 0EF916 0016 | | (29) Timer 2 | 002116 0116 | (66) Port P5 FLD/Port switch register | 0EFA <sub>16</sub> 00 <sub>16</sub> | | (30) Timer 3 | 002216 FF16 | (67) Port P6 FLD/Port switch register | 0EFB16 0016 | | (31) Timer 4 | 002316 FF16 | (68) FLD output control register | 0EFC16 0016 | | (32) Timer 5 | 002416 FF16 | (69) Buzzer output control register | 0EFD16 0016 | | (33) Timer 6 | 002516 FF16 | (70) Flash memory control register | 0EFE16 0016 | | (34) PWM control register | 002616 0016 | (71) Flash command register | 0EFF16 0016 | | (35) Timer 12 mode register | 002816 0016 | (72) Processor status register | (PS) | | (36) Timer 34 mode register | 002916 0016 | (73) Program counter | (PCH) FFFD16 contents | | (37) Timer 56 mode register | 002A <sub>16</sub> 00 <sub>16</sub> | | (PCL) FFFC16 contents | Fig. 78 Internal status at reset #### **FUNCTIONAL DESCRIPTION** #### **CLOCK GENERATING CIRCUIT** The 38B7 group has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT or XCIN and XCOUT. Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feedback resistor exists on-chip. However, an external feedback resistor is needed between XCIN and XCOUT. Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports. #### **Frequency Control** #### (1) Middle-speed mode The internal system clock is the frequency of XIN divided by 4. After reset, this mode is selected. #### (2) High-speed mode The internal system clock is the frequency of XIN. #### (3) Low-speed mode The internal system clock is the frequency of XCIN divided by 2. #### ■ Note If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub clock to stabilize, especially immediately after power on and at returning from stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that $f(XIN) > 3 \cdot f(XCIN)$ . #### (4) Low power consumption mode The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set the main clock stop bit (bit 5) of the CPU mode register to "1". When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set enough time for oscillation to stabilize. #### **Oscillation Control** #### (1) Stop mode If the STP instruction is executed, the internal system clock stops at an "H" level, and XIN and XCIN oscillators stop. Timer 1 is set to "FF16" and timer 2 is set to "0116". Either XIN divided by 8 or XCIN divided by 16 is input to timer 1 as count source, and the output of timer 1 is connected to timer 2. The bits of the timer 12 mode register are cleared to "0". Set the interrupt enable bits of the timer 1 and timer 2 to disabled ("0") before executing the STP instruction. Oscillator restarts when an external interrupt is received, but the internal system clock is not supplied to the CPU until timer 2 underflows. This allows time for the clock circuit oscillation to stabilize. #### (2) Wait mode If the WIT instruction is executed, the internal system clock stops at an "H" level. The states of XIN and XCIN are the same as the state before executing the WIT instruction. The internal system clock restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted. Fig. 79 Ceramic resonator circuit Fig. 80 External clock input circuit Fig. 81 Clock generating circuit block diagram Fig. 82 State transitions of system clock 1-74 ## **FUNCTIONAL DESCRIPTION** ## **Power Dissipation Calculating Method** (Fixed number depending on microcomputer's standard) - VOH output fall voltage of high-breakdown port 2 V (max.); | Current value | = at 18 mA - Resistor value = $48 \text{ k}\Omega$ (min.) - Power dissipation of internal circuit (CPU, ROM, RAM etc.) 5 V X 15 mA = 75 mW #### (Fixed number depending on use condition) - Apply voltage to VEE pin: Vcc 45 V - Timing number a; digit number b; segment number c - Ratio of Toff time corresponding Tdisp time: 1/16 - Turn ON segment number during repeat cycle: d - All segment number during repeat cycle: e (= a X c) - Total number of built-in resistor: for digit, f; for segment, g - Digit pin current value h (mA) - Segment pin current value i (mA) - (1) Digit pin power dissipation {h X b X (1 – Toff / Tdisp) X voltage} / a - (2) Segment pin power dissipation {i X d X (1-Toff / Tdisp) X voltage} / a - (3) Pull-down resistor power dissipation (digit) {power dissipation per 1 digit X (b X f / b) X (1-Toff / Tdisp) } / a - (4) Pull-down resistor power dissipation (segment) {power dissipation per 1 segment X (d X g / c) X (1-Toff / Tdisp) } / a - (5) Internal circuit power dissipation (CPU, ROM, RAM etc.) = 190 mW $$(1) + (2) + (3) + (4) + (5) = X \text{ mW}$$ ## **FUNCTIONAL DESCRIPTION** ## **Power Dissipation Calculating Example 1** (Fixed number depending on microcomputer's standard) - VOH output fall voltage of high-breakdown port 2 V (max.); | Current value | = at 18 mA - Resistor value 43 V / 900 $\mu$ s = 48 k $\Omega$ (min.) - Power dissipation of internal circuit (CPU, ROM, RAM etc.) 5 V X 15 mA = 75 mW #### (Fixed number depending on use condition) - Apply voltage to VEE pin: Vcc 45 V - Timing number 17; digit number 16; segment number 20 - Ratio of Toff time corresponding Tdisp time: 1/16 - Turn ON segment number during repeat cycle: 31 - All segment number during repeat cycle: 340 (= 17 X 20) - Total number of built-in resistor: for digit, 16; for segment, 20 - Digit pin current value 18 (mA) - Segment pin current value 3 (mA) - (1) Digit pin power dissipation $\{18 \times 16 \times (1 - 1 / 16) \times 2\} / 17 = 31.77 \text{ mW}$ - (2) Segment pin power dissipation $\{3 \times 31 \times (1-1/16) \times 2\} / 17 = 10.26 \text{ mW}$ - (3) Pull-down resistor power dissipation (digit) $[{45-2}^2/{48} \times ({16} \times {16}/{16}) \times ({1-1}/{16})] / {17} = 33.94 \text{ mW}$ - (4) Pull-down resistor power dissipation (segment) $[45-2]^2/48 \times (31 \times 20 / 20) \times (1-1/16)] / 17 = 65.86 \text{ mW}$ - (5) Internal circuit power dissipation (CPU, ROM, RAM etc.) = 75 mW $$(1) + (2) + (3) + (4) + (5) = 217 \text{ mW}$$ Fig. 83 Digit timing waveform (1) # Power Dissipation Calculating Example 2 (2 or more digits turned ON at the same time) (Fixed number depending on microcomputer's standard) - VOH output fall voltage of high-breakdown port 2 V (max.); | Current value | = at 18 mA - Resistor value 43 V / 900 $\mu$ s = 48 k $\Omega$ (min.) - Power dissipation of internal circuit (CPU, ROM, RAM etc.) 5 V X 15 mA = 75 mW #### (Fixed number depending on use condition) - Apply voltage to VEE pin: Vcc 45 V - Timing number 11; digit number 12; segment number 24 - Ratio of Toff time corresponding Tdisp time: 1/16 - Turn ON segment number during repeat cycle: 114 - All segment number during repeat cycle: 264 (= 11 X 24) - Total number of built-in resistor: for digit, 10; for segment, 22 - Digit pin current value 18 (mA) - Segment pin current value 3 (mA) - (1) Digit pin power dissipation $\{18 \times 12 \times (1 1 / 16) \times 2\} / 11 = 36.82 \text{ mW}$ - (2) Segment pin power dissipation ${3 \times 114 \times (1-1/16) \times 2} / 11 = 58.30 \text{ mW}$ - (3) Pull-down resistor power dissipation (digit) $[{45 2}]^2/{48} \times ({12 \times 10 / 12}) \times ({1 1 / 16})] / {11 = 32.84} \text{ mW}$ - (4) Pull-down resistor power dissipation (segment) $[45-2]^2/48 \times (114 \times 22/24) \times (1-1/16)]/11 = 343.08 \text{ mW}$ - (5) Internal circuit power dissipation (CPU, ROM, RAM etc.) = 75 mW $$(1) + (2) + (3) + (4) + (5) = 547 \text{ mW}$$ Fig. 84 Digit timing waveform (2) #### **FLASH MEMORY MODE** The M38B79FF has the flash memory mode in addition to the normal operation mode (microcomputer mode). The user can use this mode to perform read, program, and erase operations for the internal flash memory. The M38B79FF has three modes the user can choose: the parallel input/output and serial input/output mode, where the flash memory is handled by using the external programmer, and the CPU reprogramming mode, where the flash memory is handled by the central processing unit (CPU). The following explains these modes. ## (1) Flash memory mode 1 (parallel I/O mode) The parallel I/O mode can be selected by connecting wires as shown in Figures 85 and supplying power to the Vcc and VPP pins. In this mode, the M38B79FF operates as an equivalent of MITSUBISHI's CMOS flash memory M5M28F101. However, because the M38B79FF's internal memory has a capacity of 60 Kbytes, programming is available for addresses 0100016 to 0FFF16, and make sure that the data in addresses 0000016 to 00FFF16 and addresses 1000016 to 1FFFF16 are FF16. Note also that the M38B79FF does not contain a facility to read out a device identification code by applying a high voltage to address input (A9). Be careful not to erratically set program conditions when using a general-purpose PROM programmer. Table 12 shows the pin assignments when operating in the parallel input/output mode. Table 12 Pin assignments of M38B79FF when operating in the parallel input/output mode | | M38B79FF | M5M28F101 | |---------------|-------------------|-----------| | Vcc | Vcc | Vcc | | VPP | CNVss | VPP | | Vss | Vss | Vss | | Address input | Ports P0, P1, P31 | A0-A16 | | Data I/O | Port P2 | D0-D7 | | CE | P36 | CE | | ŌE | P37 | ŌĒ | | WE | P33 | WE | ## Functional Outline (parallel input/output mode) In the parallel input/output mode, the M38B79FF allow the user to choose an operation mode between the read-only mode and the read/write mode (software command control mode) depending on the voltage applied to the VPP pin. When VPP = VPPL, the read-only mode is selected, and the user can choose one of three states (e.g., read, output disable, or standby) depending on inputs to the $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ pins. When VPP = VPPH, the read/write mode is selected, and the user can choose one of four states (e.g., read, output disable, standby, or write) depending on inputs to the $\overline{CE}$ , $\overline{OE}$ , and $\overline{WE}$ pins. Table 13 shows assignment states of control input and each state. #### Read The microcomputer enters the read state by driving the CE, and $\overline{\text{OE}}$ pins low and the $\overline{\text{WE}}$ pin high; and the contents of memory corresponding to the address to be input to address input pins (A0–A16) are output to the data input/output pins (D0–D7). #### Output disable The microcomputer enters the output disable state by driving the $\overline{\text{CE}}$ pin low and the $\overline{\text{WE}}$ and $\overline{\text{OE}}$ pins high; and the data input/output pins enter the floating state. #### Standby The microcomputer enters the standby state by driving the $\overline{\text{CE}}$ pin high. The M38B79FF is placed in a power-down state consuming only a minimal supply current. At this time, the data input/output pins enter the floating state. #### Write The microcomputer enters the write state by driving the VPP pin high (VPP = VPPH) and then the $\overline{WE}$ pin low when the $\overline{CE}$ pin is low and the $\overline{OE}$ pin is high. In this state, software commands can be input from the data input/output pins, and the user can choose program or erase operation depending on the contents of this software command. Table 13 Assignment states of control input and each state | Mode | Pin State | CE | ŌĒ | WE | VPP | Data I/O | |------------|----------------|-----|-----|-----|------|----------| | | Read | VIL | VIL | ViH | VPPL | Output | | Read-only | Output disable | VIL | ViH | ViH | VPPL | Floating | | | Standby | ViH | × | × | VPPL | Floating | | Read/Write | Read | VIL | VIL | ViH | VPPH | Output | | | Output disable | VIL | ViH | ViH | VPPH | Floating | | | Standby | VIH | × | × | VPPH | Floating | | | Write | VIL | ViH | VIL | VppH | Input | Note: × can be VIL or VIH. # **FUNCTIONAL DESCRIPTION** Table 14 Pin description (flash memory parallel I/O mode) | Pin | Name | Input<br>/Output | Functions | | |----------|-------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Vcc, Vss | Power supply | _ | Supply 5 V ± 10 % to Vcc and 0 V to Vss. | | | CNVss | VPP input | Input | Connect to 5 V ± 10 % in read-only mode, connect to 11.7 V to 12.6 V in read/write mode. | | | RESET | Reset input | Input | Connect to Vss. | | | XIN | Clock input | Input | Connect a ceramic resonator between XIN and XOUT. | | | Xout | Clock output | Output | | | | AVss | Analog supply input | _ | Connect to Vss. | | | VREF | Reference voltage input | Input | Connect to Vss. | | | P00-P07 | Address input (A0–A7) | Input | Port P0 functions as 8-bit address input (A0-A7). | | | P10-P17 | Address input (A8-A15) | Input | Port P1 functions as 8-bit address input (A8-A15). | | | P20-P27 | Data I/O (Do-D7) | I/O | Function as 8-bit data's I/O pins (D0–D7). Connect them to Vss through each resistor of 6.8 k $\Omega$ . | | | P30-P37 | Control signal input | Input | P37, P36 and P33 function as the $\overline{\text{OE}}$ , $\overline{\text{CE}}$ and $\overline{\text{WE}}$ input pins respectively. P31 functions as the A16 input pin. Connect P30 and P32 to Vss. Input "H" or "L" to P34, P35, or keep them open. | | | P40-P47 | Input port P4 | Input | Input "H" or "L", or keep them open. | | | P50-P57 | Input port P5 | Input | Input "H" or "L", or keep them open. | | | P60-P67 | Input port P6 | Input | Connect P64 and P66 to Vss. Input "H" or "L" to P60–P63, P65, P67, or keep them open. | | | P70-P77 | Input port P7 | Input | Input "H" or "L", or keep them open. | | | P80-P83 | Input port P8 | Input | Input "H" or "L", or keep them open. | | | P90-P97 | Input port P9 | Input | Input "H" or "L", or keep them open. | | | PA0-PA7 | Input port PA | Input | Input "H" or "L", or keep them open. | | | PB0-PB6 | Input port PB | Input | Input "H" or "L", or keep them open. | | | VEE | Pull-down power supply | | Keep this open. | | Fig. 85 Pin connection of M38B79FF when operating in parallel input/output mode ## **Read-only Mode** The microcomputer enters the read-only mode by applying VPPL to the VPP pin. In this mode, the user can input the address of a memory location to be read and the control signals at the timing shown in Figure 86, and the M38B79FF will output the contents of the user's specified address from data I/O pin to the external. In this mode, the user cannot perform any operation other than read. Fig. 86 Read timing #### **Read/Write Mode** The microcomputer enters the read/write mode by applying VPPH to the VPP pin. In this mode, the user must first input a software command to choose the operation (e. g., read, program, or erase) to be performed on the flash memory (this is called the first cycle), and then input the information necessary for execution of the command (e.g, address and data) and control signals (this is called the second cycle). When this is done, the M38B79FF executes the specified operation. Table 15 shows the software commands and the input/output information in the first and the second cycles. The input address is latched internally at the falling edge of the WE input; software commands and other input data are latched internally at the rising edge of the WE input. The following explains each software command. Refer to Figures 87 to 89 for details about the signal input/output timings. Table 15 Software command (parallel input/output mode) | C:h l | First c | ycle | Second cycle | | |-----------------------|----------------|------------|-----------------|----------------------| | Symbol | Address input | Data input | Address input | Data I/O | | Read | × | 0016 | Read address | Read data (Output) | | Program | × | 4016 | Program address | Program data (Input) | | Program verify | × | C016 | × | Verify data (Output) | | Erase | × | 2016 | × | 2016 (Input) | | Erase verify | Verify address | A016 | × | Verify data (Output) | | Reset | × | FF16 | × | FF16 (Input) | | Device identification | × | 9016 | ADI | DDI (Output) | Note: ADI = Device identification address : manufacturer's code 0000016, device code 0000116 DDI = Device identification data : manufacturer's code 1C16, device code D016 $\times$ can be V<sub>IL</sub> or V<sub>IH</sub>. ## **FUNCTIONAL DESCRIPTION** #### Read command The microcomputer enters the read mode by inputting command code "0016" in the first cycle. The command code is latched into the internal command latch at the rising edge of the $\overline{\text{WE}}$ input. When the address of a memory location to be read is input in the second cycle, with control signals input at the timing shown in Figure 87, the M38B79FF outputs the contents of the specified address from the data I/O pins to the external. The read mode is retained until any other command is latched into the command latch. Consequently, once the M38B79FF enters the read mode, the user can read out the successive memory contents simply by changing the input address and executing the second cycle only. Any command other than the read command must be input beginning from its command code over again each time the user execute it. The contents of the command latch immediately after power-on is 0016. Fig. 87 Timings during reading #### Program command The microcomputer enters the program mode by inputting command code "4016" in the first cycle. The command code is latched into the internal command latch at the rising edge of the $\overline{WE}$ input. When the address which indicates a program location and data is input in the second cycle, the M38B79FF internally latches the address at the falling edge of the $\overline{WE}$ input and the data at the rising edge of the $\overline{WE}$ input. The M38B79FF starts programming at the rising edge of the $\overline{WE}$ input in the second cycle and finishes programming within 10 $\mu s$ as measured by its internal timer. Programming is performed in units of bytes. Note: A programming operation is not completed by executing the program command once. Always be sure to execute a program verify command after executing the program command. When the failure is found in this verification, the user must repeatedly execute the program command until the pass. Refer to Figure 90 for the programming flowchart. #### Program verify command The microcomputer enters the program verify mode by inputting command code "C016" in the first cycle. This command is used to verify the programmed data after executing the program command. The command code is latched into the internal command latch at the rising edge of the WE input. When control signals are input in the second cycle at the timing shown in Figure 88, the M38B79FF outputs the programmed address's contents to the external. Since the address is internally latched when the program command is executed, there is no need to input it in the second cycle. Fig. 88 Input/output timings during programming (Verify data is output at the same timing as for read.) #### **FUNCTIONAL DESCRIPTION** #### Erase command The erase command is executed by inputting command code 2016 in the first cycle and command code 2016 again in the second cycle. The command code is latched into the internal command latch at the rising edges of the $\overline{\text{WE}}$ input in the first cycle and in the second cycle, respectively. The erase operation is initiated at the rising edge of the $\overline{\text{WE}}$ input in the second cycle, and the memory contents are collectively erased within 9.5 ms as measured by the internal timer. Note that data 0016 must be written to all memory locations before executing the erase command. **Note:** An erase operation is not completed by executing the erase command once. Always be sure to execute an erase verify command after executing the erase command. When the failure is found in this verification, the user must repeatedly execute the erase command until the pass. Refer to Figure 90 for the erase flowchart. #### Erase verify command The user must verify the contents of all addresses after completing the erase command. The microcomputer enters the erase verify mode by inputting the verify address and command code A016 in the first cycle. The address is internally latched at the falling edge of the $\overline{\text{WE}}$ input, and the command code is internally latched at the rising edge of the $\overline{\text{WE}}$ input. When control signals are input in the second cycle at the timing shown in Figure 89, the M38B79FF outputs the contents of the specified address to the external. **Note:** If any memory location where the contents have not been erased is found in the erase verify operation, execute the operation of "erase → erase verify" over again. In this case, however, the user does not need to write data 0016 to memory locations before erasing. Fig. 89 Input/output timings during erasing (verify data is output at the same timing as for read.) #### Reset command The reset command provides a means of stopping execution of the erase or program command safely. If the user inputs command code FF16 in the second cycle after inputting the erase or program command in the first cycle and again input command code FF16 in the third cycle, the erase or program command is disabled (i.e., reset), and the M38B79FF is placed in the read mode. If the reset command is executed, the contents of the memory does not change. #### Device identification code command By inputting command code 9016 in the first cycle, the user can read out the device identification code. The command code is latched into the internal command latch at the rising edge of the WE input. At this time, the user can read out manufacture's code 1C16 (i.e., MITSUBISHI) by inputting 000016 to the address input pins in the second cycle; the user can read out device code D016 (i. e., 1M-bit flash memory) by inputting 000116. These command and data codes are input/output at the same timing as for read. Fig. 90 Programming/Erasing algorithm flow chart Table 16 DC ELECTRICAL CHARACTERISTICS (Ta = 25 °C, Vcc = 5 V ± 10 %, unless otherwise noted) | Symbol | Parameter | Test conditions | | Limits | | | | |--------|---------------------------------|------------------------------------------------------------------------------------------|----------|--------|-----------|------|--| | | Parameter | rest conditions | Min. | Тур. | Max. | Unit | | | ISB1 | | Vcc = 5.5 V, $\overline{\text{CE}}$ = VIH | | | 1 | mA | | | ISB2 | Vcc supply current (at standby) | $\frac{\text{VCC} = 5.5 \text{ V},}{\text{CE} = \text{VCC} \pm 0.2 \text{ V}}$ | | | 100 | μА | | | ICC1 | Vcc supply current (at read) | $VCC = 5.5 \text{ V}, \overline{CE} = VIL,$<br>tRC = 150 ns, IOUT = 0 mA | | | 15 | mA | | | ICC2 | Vcc supply current (at program) | VPP = VPPH | | | 15 | mA | | | ICC3 | Vcc supply current (at erase) | VPP = VPPH | | | 15 | mA | | | | | 0≤VPP≤VCC | | | 10 | μА | | | IPP1 | VPP supply current (at read) | VCC <vpp≤vcc +="" 1.0="" td="" v<=""><td></td><td></td><td>100</td><td>μА</td></vpp≤vcc> | | | 100 | μА | | | | | VPP = VPPH | | | 100 | μΑ | | | IPP2 | VPP supply current (at program) | VPP = VPPH | | | 30 | mA | | | IPP3 | VPP supply current (at erase) | VPP = VPPH | | | 30 | mA | | | VIL | "L" input voltage | | 0 | | 0.2Vcc | V | | | VIH | "H" input voltage | | 0.52Vcc | | Vcc | V | | | Voн1 | "H" output voltage | IOH = -400 μA | 2.4 | | | V | | | VOH2 | | $IOH = -100 \mu A$ | Vcc -0.4 | | | V | | | VPPL | VPP supply voltage (read only) | | Vcc | | Vcc + 1.0 | V | | | VPPH | VPP supply voltage (read/write) | | 11.7 | 12.0 | 12.6 | V | | ## AC ELECTRICAL CHARACTERISTICS (Ta = 25 °C, Vcc = 5 V $\pm$ 10 %, unless otherwise noted) ## Table 17 Read-only mode | C: male al | Daniel de la constante c | | Limits | | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|--| | Symbol | Parameter | Min. | Max. | Unit | | | trc | Read cycle time | 500 | | ns | | | ta(AD) | Address access time | | 500 | ns | | | ta(CE) | CE access time | | 500 | ns | | | ta(OE) | OE access time | | 200 | ns | | | tCLZ | Output enable time (after CE) | 0 | | ns | | | tOLZ | Output enable time (after OE) | 0 | | ns | | | tDF | Output floating time (after OE) | | 70 | ns | | | tDH | Output valid time (after CE, OE, address) | 0 | | ns | | | twrr | Write recovery time (before read) | 6 | | μs | | ## Table 18 Read/Write mode | Symbol | Parameter | | Limits | | | |--------|-----------------------------------|------|--------|------|--| | | Parameter | Min. | Max. | Unit | | | twc | Write cycle time | 300 | | ns | | | tas | Address set up time | 0 | | ns | | | tah | Address hold time | 120 | | ns | | | tDS | Data setup time | 100 | | ns | | | tDH | Data hold time | 20 | | ns | | | twrr | Write recovery time (before read) | 6 | | μs | | | trrw | Read recovery time (before write) | 0 | | μs | | | tcs | CE setup time | 40 | | ns | | | tCH | CE hold time | 0 | | ns | | | twp | Write pulse width | 120 | | ns | | | twph | Write pulse waiting time | 40 | | ns | | | tDP | Program time | 10 | | μs | | | tDE | Erase time | 9.5 | | ms | | | tvsc | VPP setup time | 1 | | μs | | Note: Read timing of Read/Write mode is same as Read-only mode. ## **FUNCTIONAL DESCRIPTION** ## (2) Flash memory mode 2 (serial I/O mode) The M38B79FF has a function to serially input/output the software commands, addresses, and data required for operation on the internal flash memory (e. g., read, program, and erase) using only a few pins. This is called the serial I/O (input/output) mode. This mode can be selected by driving the SDA (serial data input/output), SCLK (serial clock input ), and $\overline{\text{OE}}$ pins high after connecting wires as shown in Figures 91 and powering on the VCC pin and then applying VPPH to the VPP pin. In the serial I/O mode, the user can use six types of software commands: read, program, program verify, erase, erase verify and error check. Serial input/output is accomplished synchronously with the clock, beginning from the LSB (LSB first). Fig. 91 Pin connection of M38B79FF when operating in serial I/O mode ## **FUNCTIONAL DESCRIPTION** ## Table 19 Pin description (flash memory serial I/O mode) | Pin | Name | Input<br>/Output | Functions | |--------------|-------------------------|------------------|------------------------------------------------------------| | Vcc, Vss | Power supply | _ | Supply 5 V ± 10 % to Vcc and 0 V to Vss. | | CNVss | VPP input | Input | Connect to 11.7 V to 12.6 V. | | RESET | Reset input | Input | Connect to Vss. | | XIN | Clock input | Input | Connect a ceramic resonator between XIN and XOUT. | | Хоит | Clock output | Output | | | AVss | Analog supply input | _ | Connect to Vss. | | VREF | Reference voltage input | Input | Input an arbitrary level between the range of Vss and Vcc. | | P00-P07 | Input port P0 | Input | Input "H" or "L", or keep them open. | | P10-P17 | Input port P1 | Input | Input "H" or "L", or keep them open. | | P20-P27 | Input port P2 | Input | Input "H" or "L", or keep them open. | | P30-P36 | Input port P3 | Input | Input "H" or "L", or keep them open. | | P37 | Control signal input | Input | OE input pin | | P40-P47 | Input port P4 | Input | Input "H" or "L", or keep them open. | | P50-P57 | Input port P5 | Input | Input "H" or "L", or keep them open. | | P60-P63, P65 | Input port P6 | _Input_ | Input "H" or "L" to P60-P63, P65, or keep them open. | | P64 | SDA I/O | _ <u>I/O</u> _ | This pin is for serial data I/O. | | P66 | SCLK input | _Input_ | This pin is for serial clock input. | | P67 | BUSY output | Output | This pin is for BUSY signal output. | | P70-P77 | Input port P7 | Input | Input "H" or "L", or keep them open. | | P80-P83 | Input port P8 | Input | Input "H" or "L", or keep them open. | | P90-P97 | Input port P9 | Input | Input "H" or "L", or keep them open. | | PA0-PA7 | Input port PA | Input | Input "H" or "L", or keep them open. | | PB0-PB6 | Input port PB | Input | Input "H" or "L", or keep them open. | | VEE | Pull-down power supply | | Keep this open. | ## **FUNCTIONAL DESCRIPTION** ## Functional Outline (serial I/O mode) In the serial I/O mode, data is transferred synchronously with the clock using serial input/output. The input data is read from the SDA pin into the internal circuit synchronously with the rising edge of the serial clock pulse; the output data is output from the SDA pin synchronously with the falling edge of the serial clock pulse. Data is transferred in units of eight bits. In the first transfer, the user inputs the command code. This is followed by address input and data input/output according to the contents of the command. Table 20 shows the software commands used in the serial I/O mode. The following explains each software command. Table 20 Software command (serial I/O mode) | Number of transfers | First command | Second | Third | Fourth | | |---------------------|---------------|---------------------------|---------------------------|----------------------|--| | Command | code input | Second | Tillia | Fourtii | | | Read | 0016 | Read address L (Input) | Read address H (Input) | Read data (Output) | | | Program | 4016 | Program address L (Input) | Program address H (Input) | Program data (Input) | | | Program verify | C016 | Verify data (Output) | | | | | Erase | 2016 | 2016 (Input) | | | | | Erase verify | A016 | Verify address L (Input) | Verify address H (Input) | Verify data (Output) | | | Error check | 8016 | Error code (Output) | | | | #### Read command Input command code 0016 in the first transfer. Proceed and input the low-order 8 bits and the high-order 8 bits of the address and pull the $\overline{\text{OE}}$ pin low. When this is done, the M38B79FF reads out the contents of the specified address, and then latchs it into the in- ternal data latch. When the $\overline{\text{OE}}$ pin is released back high and serial clock is input to the SCLK pin, the read data that has been latched into the data latch is serially output from the SDA pin. Fig. 92 Timings during reading ## **FUNCTIONAL DESCRIPTION** #### Program command Input command code 4016 in the first transfer. Proceed and input the low-order 8 bits and the high-order 8 bits of the address and then program data. Programming is initiated at the last rising edge of the serial clock during program data transfer. The BUSY pin is driven high during program operation. Programming is completed within 10 $\mu s$ as measured by the internal timer, and the BUSY pin is pulled low. Note: A programming operation is not completed by executing the program command once. Always be sure to execute a program verify command after executing the program command. When the failure is found in the verification, the user must repeatedly execute the program command until the pass in the verification. Refer to Figure 90 for the programming flowchart. Fig. 93 Timings during programming ## Program verify command Input command code C016 in the first transfer. Proceed and drive the $\overline{\text{OE}}$ pin low. When this is done, The M38B79FF verify-reads the programmed address's contents, and then latchs it into the in- ternal data latch. When the $\overline{\text{OE}}$ pin is released back high and serial clock is input to the SCLK pin, the verify data that has been latched into the data latch is serially output from the SDA pin. Fig. 94 Timings during program verify ## **FUNCTIONAL DESCRIPTION** #### Erase command Input command code 2016 in the first transfer and command code 2016 again in the second transfer. When this is done, the M38B79FF executes an erase command. Erase is initiated at the last rising edge of the serial clock. The BUSY pin is driven high during the erase operation. Erase is completed within 9.5 ms as measured by the internal timer, and the BUSY pin is pulled low. Note that data 0016 must be written to all memory locations before executing the erase command. Note: A erase operation is not completed by executing the erase command once. Always be sure to execute a erase verify command after executing the erase command. When the failure is found in the verification, the user must repeatedly execute the erase command until the pass in the verification. Refer to Figure 90 for the erase flowchart. Fig. 95 Timings at erasing #### • Erase verify command The user must verify the contents of all addresses after completing the erase command. Input command code A016 in the first transfer. Proceed and input the low-order 8 bits and the high-order 8 bits of the address and pull the $\overline{OE}$ pin low. When this is done, the M38B79FF reads out the contents of the specified address, and then latchs it into the internal data latch. When the $\overline{OE}$ pin is released back high and serial clock is input to the SCLK pin, the verify data that has been latched into the data latch is serially output from the SDA pin. Note: If any memory location where the contents have not been erased is found in the erase verify operation, execute the operation of "erase → erase verify" over again. In this case, however, the user does not need to write data 0016 to memory locations before erasing. Fig. 96 Timings during erase verify ## **FUNCTIONAL DESCRIPTION** #### Error check command Input command code 8016 in the first transfer, and the M38B79FF outputs error information from the SDA pin, beginning at the next falling edge of the serial clock. If the LSB bit of the 8-bit error information is 1, it indicates that a command error has occurred. A command error means that some invalid commands other than commands shown in Table 20 has been input. When a command error occurs, the serial communication circuit sets the corresponding flag and stops functioning to avoid an erroneous programming or erase. When being placed in this state, the serial communication circuit does not accept the subsequent serial clock and data (even including an error check command). Therefore, if the user wants to execute an error check command, temporarily drop the VPP pin input to the VPPL level to terminate the serial input/output mode. Then, place the M38B79FF into the serial I/O mode back again. The serial communication circuit is reset by this operation and is ready to accept commands. The error flag alone is not cleared by this operation, so the user can examine the serial communication circuit's error conditions before reset. This examination is done by the first execution of an error check command after the reset. The error flag is cleared when the user has executed the error check command. Because the error flag is undefined immediately after power-on, always be sure to execute the error check command. Fig. 97 Timings at error checking ## **FUNCTIONAL DESCRIPTION** DC ELECTRICAL CHARACTERISTICS (Ta = 25 °C, Vcc = 5 V $\pm$ 10 %, VPP = 11.7 to 12.6 V, unless otherwise noted) ICC, IPP-relevant standards during read, program, and erase are the same as in the parallel input/output mode. VIH, VIL, VOH, VOL, IIH, and IIL for the SCLK, SDA, BUSY, $\overline{OE}$ pins conform to the microcomputer modes. Table 21 AC Electrical characteristics (Ta = 25 °C, Vcc = 5 V ± 10 %, VPP = 11.7 to 12.6 V, f(XIN) = 4 MHz, unless otherwise noted) | Symbol | Devenueles | Lim | Limits | | | |----------|-----------------------------------------|-------------------------|---------------------------|----|--| | | Parameter | Min. | | | | | tCH | Serial transmission interval | 625 <sup>(Note 1)</sup> | | ns | | | tCR | Read waiting time after transmission | 625 <sup>(Note 1)</sup> | | ns | | | twr | Read pulse width | 500(Note 2) | | ns | | | tRC | Transfer waiting time after read | 625 <sup>(Note 1)</sup> | | ns | | | tCRPV | Waiting time before program verify | 6 | | μs | | | twp | Programming time | | 10 | μs | | | tPC | Transfer waiting time after programming | 625 <sup>(Note 1)</sup> | | ns | | | tCREV | Waiting time before erase verify | 6 | | μs | | | tWE | Erase time | | 9.5 | ms | | | tEC | Transfer waiting time after erase | 625 <sup>(Note 1)</sup> | | ns | | | tc(CK) | SCLK input cycle time | 250 | | ns | | | tw(CKH) | SCLK high-level pulse width | 100 | | ns | | | tw(CKL) | SCLK low-level pulse width | 100 | | ns | | | tr(CK) | SCLK rise time | 20 | | ns | | | tf(CK) | SCLK fall time | 20 | | ns | | | td(C-Q) | SDA output delay time | 0 | 90 | ns | | | th(C-Q) | SDA output hold time | 0 | | ns | | | th(C-E) | SDA output hold time (only the 8th bit) | 187.5(Note 3) | 312.5 <sup>(Note 4)</sup> | ns | | | tsu(D-C) | SDA input set up time | 30 | | ns | | | th(C-D) | SDA input hold time | 90 | | ns | | Notes 1: When f(XIN) = 4 MHz or less, calculate the minimum value according to formula 1. Formula 1 : $\frac{2500}{f(XIN)} \times 10^6$ 2: When f(XIN) = 4 MHz or less, calculate the minimum value according to formula 2. Formula 2 : $\frac{2000}{f(XIN)} \times 10^6$ **3:** When f(XIN) = 4 MHz or less, calculate the minimum value according to formula 3. Formula 3 : $\frac{750}{f(XIN)} \times 10^6$ 4: When f(XIN) = 4 MHz or less, calculate the minimum value according to formula 4 Formula 4 : $\frac{1250}{f(XIN)} \times 10^6$ ## **AC** waveforms Test conditions for AC characteristics • Output timing voltage : VoL = 0.8 V, VoH = 2.0 V • Input timing voltage : VIL = 0.2 VCC, VIH = 0.8 VCC ## **FUNCTIONAL DESCRIPTION** # (3) Flash memory mode 3 (CPU reprogramming mode) The M38B79FF has the CPU reprogramming mode where a built-in flash memory is handled by the central processing unit (CPU). In CPU reprogramming mode, the flash memory is handled by writing and reading to/from the flash memory control register (see Figure 98) and the flash command register (see Figure 99). The CNVss pin is used as the VPP power supply pin in CPU reprogramming mode. It is necessary to apply the power-supply voltage of VPPH from the external to this pin. ## Functional Outline (CPU reprogramming mode) Figure 98 shows the flash memory control register bit configuration. Figure 99 shows the flash command register bit configuration. Bit 0 of the flash memory control register is the CPU reprogramming mode select bit. When this bit is set to "1" and VPPH is applied to the CNVss/VPP pin, the CPU reprogramming mode is selected. Whether the CPU reprogramming mode is realized or not is judged by reading the CPU reprogramming mode monitor flag (bit 2 of the flash memory control register). Bit 1 is a busy flag which becomes "1" during erase and program execution. Whether these operations have been completed or not is judged by checking this flag after each command of erase and the program is executed. Bits 4, 5 of the flash memory control register are the erase/program area select bits. These bits specify an area where erase and program is operated. When the erase command is executed after an area is specified by these bits, only the specified area is erased. Only for the specified area, programming is enabled; for the other areas, programming is disabled. Figure 100 shows the CPU mode register bit configuration in the CPU reprogramming mode. Fig. 98 Flash memory control register bit configuration ## **FUNCTIONAL DESCRIPTION** #### CPU reprogramming mode operation procedure The operation procedure in CPU reprogramming mode is described below. - < Beginning procedure > - ① Apply 0 V to the CNVss/VPP pin for reset release. - 2 Set the CPU mode register. (see Figure 100) - ③ After CPU reprogramming mode control program is transferred to internal RAM, jump to this control program on RAM. (The following operations are controlled by this control program). - Set "1" to the CPU reprogramming mode select bit. - (5) Apply VPPH to the CNVss/VPP pin. - ® Wait till CNVss/VPP pin becomes 12 V. - ② Read the CPU reprogramming mode monitor flag to confirm whether the CPU reprogramming mode is valid. - ® The operation of the flash memory is executed by software-command-writing to the flash command register. Note: The following are necessary other than this: - •Control for data which is input from the external (serial I/O etc.) and to be programmed to the flash memory - •Initial setting for ports etc. - •Writing to the watchdog timer - < Release procedure > - ① Apply 0V to the CNVss/VPP pin. - 2 Wait till CNVss/VPP pin becomes 0V. - 3 Set the CPU reprogramming mode select bit to "0". Each software command is explained as follows. #### Read command When "0016" is written to the flash command register, the M38B79FF enters the read mode. The contents of the corresponding address can be read by reading the flash memory (For instance, with the LDA instruction etc.) under this condition. The read mode is maintained until another command code is written to the flash command register. Accordingly, after setting the read mode once, the contents of the flash memory can continuously be read. After reset and after the reset command is executed, the read mode is set Fig. 99 Flash command register bit configuration Fig. 100 CPU mode register bit configuration in CPU rewriting mode ## **FUNCTIONAL DESCRIPTION** #### Program command When "4016" is written to the flash command register, the M38B79FF enters the program mode. Subsequently to this, if the instruction (for instance, STA instruction) for writing byte data in the address to be programmed is executed, the control circuit of the flash memory executes the program. The erase/program busy flag of the flash memory control register is set to "1" when the program starts, and becomes "0" when the program is completed. Accordingly, after the write instruction is executed, CPU can recognize the completion of the program by polling this bit. The programmed area must be specified beforehand by the erase/ program area select bits. During programming, watchdog timer stops with "FFFF16" set. Note: A programming operation is not completed by executing the program command once. Always be sure to execute a program verify command after executing the program command. When the failure is found in this verification, the user must repeatedly execute the program command until the pass. Refer to Figure 101 for the flow chart of the programming. #### Program verify command When "C016" is written to the flash command register, the M38B79FF enters the program verify mode. Subsequently to this, if the instruction (for instance, LDA instruction) for reading byte data from the address to be verified (i.e., previously programmed address), the contents which has been written to the address actually is read. CPU compares this read data with data which has been written by the previous program command. In consequence of the comparison, if not agreeing, the operation of "program $\rightarrow$ program verify" must be executed again. #### Erase command When writing "2016" twice continuously to the flash command register, the flash memory control circuit performs erase to the area specified beforehand by the erase/program area select bits. Erase/program busy flag of the flash memory control register becomes "1" when erase begins, and it becomes "0" when erase completes. Accordingly, CPU can recognize the completion of erase by polling this bit. Data "0016" must be written to all areas to be erased by the program and the program verify commands before the erase command is executed. During erasing, watchdog timer stops with "FFFF16" set. Note: The erasing operation is not completed by executing the erase command once. Always be sure to execute an erase verify command after executing the erase command. When the failure is found in this verification, the user must repeatedly execute the erase command until the pass. Refer to Figure 101 for the erasing flowchart. ## Erase verify command When "A016" is written to the flash command register, the M38B79FF enters the erase verify mode. Subsequently to this, if the instruction (for instance, LDA instruction) for reading byte data from the address to be verified, the contents of the address is read. CPU must erase and verify to all erased areas in a unit of address. If the address of which data is not "FF16" (i.e., data is not erased) is found, it is necessary to discontinue erasure verification there, and execute the operation of "erase $\rightarrow$ erase verify" again. Note: By executing the operation of "erase → erase verify" again when the memory not erased is found. It is unnecessary to write data "0016" before erasing in this case. #### Reset command The reset command is a command to discontinue the program or erase command on the way. When "FF16" is written to the command register two times continuously after "4016" or "2016" is written to the flash command register, the program, or erase command becomes invalid (reset), and the M38B79FF enters the reset mode. The contents of the memory does not change even if the reset command is executed. #### **DC Electric Characteristics** **Note:** The characteristic concerning the flash memory part are the same as the characteristic of the parallel I/O mode. ## **AC Electric Characteristics** **Note:** The characteristics are the same as the characteristic of the microcomputer mode. Fig. 101 Flowchart of program/erase operation at CPU reprogramming mode ## **NOTES ON PROGRAMMING** #### **NOTES ON PROGRAMMING** ## **Processor Status Register** The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1." After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations. #### Interrupts The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction. #### **Decimal Calculations** - To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction. - In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid. ## **Timers** If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1). ## **Multiplication and Division Instructions** - The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction. - The execution of these instructions does not change the contents of the processor status register. ## **Ports** The contents of the port direction registers cannot be read. The following cannot be used: • The data transfer instruction (LDA, etc.) a direction register. - The operation instruction when the index X mode flag (T) is "1" - The instruction with the addressing mode which uses the value of a direction register as an index - The bit-test instruction (BBC or BBS, etc.) to a direction register - The read-modify-write instructions (ROR, CLB, or SEB, etc.) to Use instructions such as LDM and STA, etc., to set the port direction registers. #### Serial I/O #### •Using an external clock When using an external clock, input "H" to the external clock input pin and clear the serial I/O interrupt request bit before executing serial I/O transfer and serial I/O automatic transfer. #### •Using an internal clock When using an internal clock, set the synchronous clock to the internal clock, then clear the serial I/O interrupt request bit before executing serial I/O transfer and serial I/O automatic transfer. ## **Automatic Transfer Serial I/O** When using the automatic transfer serial I/O mode of the serial I/O $\,$ 01, set an automatic transfer interval as the following. Otherwise the serial data might be incorrectly transmitted/received. - •Set an automatic transfer interval for each 1-byte data transfer as the following: - (1) Not using FLD controller Keep the interval for 5 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. - (2) Using FLD controller - (a) Not using gradation display Keep the interval for 17 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. - (b) Using gradation display Keep the interval for **27 cycles or more of internal system clock** from clock rising of the last bit of 1-byte data. ## **A-D Converter** The comparator uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low. Therefore, make sure that f(XIN) is at least on 250 kHz during an A-D conversion. Do not execute the STP or WIT instruction during an A-D conversion. ## **D-A Converter** The accuracy of the D-A converter becomes rapidly poor under the Vcc = 4.0 V or less condition; a supply voltage of Vcc $\geq 4.0 \text{ V}$ is recommended. When a D-A converter is not used, set the value of D-A conversion register to "0016". ## **Instruction Execution Time** The instruction execution time is obtained by multiplying the period of the internal clock $\phi$ by the number of cycles needed to execute an instruction. The number of cycles required to execute an instruction is shown in the list of machine instructions. The period of the internal clock $\boldsymbol{\phi}$ is half of the XIN period in high-speed mode. ## NOTES ON USAGE/ DATA REQUIRED FOR MASK ORDERS ## **NOTES ON USAGE** ## **Handling of Power Source Pins** In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin), between power source pin (Vcc pin) and analog power source input pin (AVss pin), and between program power source pin (CNVss/VPP) and GND pin for flash memory version when on-board reprogramming is executed. Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01 $\mu\text{F}{-}0.1$ $\mu\text{F}$ is recommended. ## Flash Memory Version The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise reduction, connect a track between CNVss pin and Vss pin or Vcc pin with 1 to 10 $k\Omega$ resistance. The mask ROM version track of CNVss pin has no operational interference even if it is connected to Vss pin or Vcc pin via a resistor. # **Electric Characteristic Differences Between Mask ROM and Flash Memory Version MCUs** There are differences in electric characteristics, operation margin, noise immunity, and noise radiation between Mask ROM and Flash Memory version MCUs due to the difference in the manufacturing processes. When manufacturing an application system with Flash Memory version and then switching to use of Mask ROM version, please perform sufficient evaluations for the commercial samples of Mask ROM version. ## **DATA REQUIRED FOR MASK ORDERS** The following are necessary when ordering a mask ROM production: - 1.Mask ROM Confirmation Form - 2.Mark Specification Form # CHAPTER 2 APPLICATION - 2.1 I/O port - 2.2 Timer - 2.3 Serial I/O - 2.4 FLD controller - 2.5 A-D converter - 2.6 D-A converter - 2.7 PWM - 2.8 Interrupt interval determination function - 2.9 Watchdog timer - 2.10 Buzzer output circuit - 2.11 Reset circuit - 2.12 Clock generating circuit - 2.13 Flash memory ## 2.1 I/O port ## 2.1 I/O port This paragraph describes the setting method of I/O port relevant registers, notes etc. ## 2.1.1 Memory assignment Fig. 2.1.1 Memory assignment of I/O port relevant registers ## 2.1.2 Relevant registers Fig. 2.1.2 Structure of port Pi (i = 0 to 7, 9, A) Fig. 2.1.3 Structure of port P8 ## 2.1 I/O port Fig. 2.1.4 Structure of port PB Fig. 2.1.5 Structure of port Pi (i = 1, 3 to 7, 9, A) direction register Fig. 2.1.6 Structure of port P8 direction register Fig. 2.1.7 Structure of port PB direction register ## 2.1 I/O port Fig. 2.1.8 Structure of pull-up control register 1 Fig. 2.1.9 Structure of pull-up control register 2 Fig. 2.1.10 Structure of pull-up control register 3 ## 2.1 I/O port ## 2.1.3 Terminate unused pins Table 2.1.1 Termination of unused pins | Pins | Termination | |---------------------------------------------|----------------------------------------------------------------------------------------------------| | P0, P2 | Open at "H" output state. | | P1, P3-P5, P6 <sub>0</sub> - | $ullet$ Set to the input mode and connect each to Vcc or Vss through a resistor of 1 k $\Omega$ to | | P6 <sub>3</sub> | 10 kΩ. | | | Set to the output mode and open at "H" output state. | | P64-P67, P7, P80- | $ullet$ Set to the input mode and connect each to Vcc or Vss through a resistor of 1 k $\Omega$ to | | P8 <sub>3</sub> , P9, PA, PB <sub>0</sub> – | 10 kΩ. | | PB <sub>6</sub> | Set to the output mode and open at "L" or "H" output state. | | V <sub>REF</sub> | Open. | | Хоит | Open (only when using external clock). | | AVss | Connect to Vss (GND). | | VEE | Connect to Vss (GND). | | CNVss | Connect to Vss through a resistor of 1 k $\Omega$ to 10 k $\Omega$ . | ## 2.1.4 Notes on I/O port ## (1) Notes in standby state In standby state\*1 for low-power dissipation, do not make input levels of an input port and an I/O port "undefined". Pull-up (connect the port to Vcc) or pull-down (connect the port to Vss) these ports through a resistor. When determining a resistance value, note the following points: - External circuit - Variation of output levels during the ordinary operation When using an optional built-in pull-up resistor, note on varied current values: - When setting as an input port : Fix its input level - When setting as an output port : Prevent current from flowing out to external #### Reason The potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of a input port and an I/O port are "undefined". This may cause power source current. \*1 standby state: stop mode by executing **STP** instruction wait mode by executing **WIT** instruction ## (2) Modifying port latch of I/O port with bit managing instruction When the port latch of an I/O port is modified with the bit managing instruction\*2, the value of the unspecified bit may be changed. ## Reason The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the port latch of an I/O port, the following is executed to all bits of the port latch. •As for bit which is set for input port: The pin state is read in the CPU, and is written to this bit after bit managing. •As for bit which is set for output port: The bit value is read in the CPU, and is written to this bit after bit managing. Note the following: - •Even when a port which is set as an output port is changed for an input port, its port latch holds the output data. - •As for a bit of which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its port latch contents. - \*2 Bit managing instructions: SEB and CLB instructions ## (3) Pull-up/Pull-down control When each port which has built-in pull-up/pull-down resistor is set to output port, pull-up/pull-down control of corresponding port becomes invalid. (Pull-up/pull-down cannot be set.) #### Reason Pull-up/pull-down control is valid only when each direction register is set to the input mode. ## 2.1 I/O port ## 2.1.5 Termination of unused pins ## (1) Terminate unused pins ① Output ports : Open ## 2 Input ports: Connect each pin to VCC or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ . As for pins whose potential affects to operation modes such as pin INT or others, select the Vcc pin or the Vss pin according to their operation mode. ## 3 I/O ports: • Set the I/O ports for the input mode and connect them to Vcc or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ . Ports that permit the selecting of a built-in pull-up resistor can also use this resistor. Set the I/O ports for the output mode and open them at "L" or "H". - When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side. - Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program. ## (2) Termination remarks ① Input ports and I/O ports: Do not open in the input mode. #### Reason - The power source current may increase depending on the first-stage circuit. - An effect due to noise may be easily produced as compared with proper termination ② and ③ shown on the above. ## 2 I/O ports: When setting for the input mode, do not connect to VCC or Vss directly. #### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and Vcc (or Vss). #### 3 I/O ports: When setting for the input mode, do not connect multiple ports in a lump to VCC or Vss through a resistor. ## Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports. • At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins. ## 2.2 Timer This paragraph explains the registers setting method and the notes relevant to the timers. ## 2.2.1 Memory map Fig. 2.2.1 Memory map of registers relevant to timers ## 2.2 Timer ## 2.2.2 Relevant registers ## (1) 8-bit timer Fig. 2.2.2 Structure of Timer i (i=1, 3 to 6) Fig. 2.2.3 Structure of Timer 2 Fig. 2.2.4 Structure of Timer 6 PWM register Fig. 2.2.5 Structure of Timer 12 mode register Fig. 2.2.6 Structure of Timer 34 mode register ## 2.2 Timer Fig. 2.2.7 Structure of Timer 56 mode register ## (2) 16-bit timer Fig. 2.2.8 Structure of Timer X (low-order, high-order) ## 2.2 Timer Fig. 2.2.9 Structure of Timer X mode register 1 Fig. 2.2.10 Structure of Timer X mode register 2 ## 2.2 Timer ## (3) 8-bit timer, 16-bit timer Fig. 2.2.11 Structure of Interrupt request register 1 Fig. 2.2.12 Structure of Interrupt request register 2 ## 2.2 Timer | Interrupt control regi | ste | er 1_ | | | | | |-------------------------|---------------|-------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|-----|--| | b7 b6 b5 b4 b3 b2 b1 b0 | Intei<br>(ICC | rrupt control register 1<br>DN1 : address 3E <sub>16</sub> ) | | | | | | | b | Name | Functions | At reset | RW | | | | 0 | INTo interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | | 1 | INT1/serial I/O3 interrupt enable bit | 0 : Interrupt disabled 1 : Interrupt enabled | 0 | 0 0 | | | | 2 | INT2 interrupt<br>enable bit<br>Remote controller<br>/counter overflow<br>interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | | 3 | Serial I/O1 interrupt<br>enable bit<br>Serial I/O automatic<br>transfer interrupt<br>enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | | 4 | Timer X interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | | 5 | Timer 1 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | <u> </u> | 6 | Timer 2 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | <u> </u> | 7 | Timer 3 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | Fig. 2.2.13 Structure of Interrupt control register 1 Fig. 2.2.14 Structure of Interrupt control register 2 ## 2.2.3 Timer application examples ## (1) Basic functions and uses ## [Function 1] Control of event interval (Timer 1 to Timer 6, Timer X: timer mode) When a certain time, by setting a count value to each timer, has passed, the timer interrupt request occurs. <Use> - •Generating of an output signal timing - •Generating of a wait time ## [Function 2] Control of cyclic operation (Timer 1 to Timer 6, Timer X: timer mode) The value of the timer latch is automatically written to the corresponding timer each time the timer underflows, and each timer interrupt request occurs in cycles. - <Use> - Generating of cyclic interrupts - •Clock function (measurement of 1 s); see "(2) Timer application example 1" - •Control of a main routine cycle ## [Function 3] Output of rectangular waveform ## (Timer 1, Timer 3, Timer 6, Timer X: pulse output mode) The output level of the T<sub>10UT</sub> pin, T<sub>30UT</sub> pin, PWM<sub>1</sub> pin or CNTR<sub>2</sub> pin is inverted each time the timer underflows. <Use> - •Piezoelectric buzzer output; see "(3) Timer application example 2" - •Generating of the remote control carrier waveforms ## [Function 4] Count of external pulses (Timer 2, Timer 4, Timer X: event counter mode) External pulses input to the CNTR<sub>0</sub> pin, CNTR<sub>1</sub> pin, CNTR<sub>2</sub> pin are counted as the timer count source (in the event counter mode). <Use> - •Frequency measurement; see "(4) Timer application example 3" - Division of external pulses - •Generating of interrupts due to a cycle using external pulses as the count source; count of a reel pulse ### [Function 5] Output of PWM signal (Timer 6) "H" interval and "L" interval are specified, respectively, and the output of pulses from P7<sub>4</sub>/PWM<sub>1</sub> pin is repeated. <Use> Control of electric volume ## [Function 6] Measurement of external pulse width (Timer X: pulse width measurement mode) The "H" or "L" level width of external pulses input to $CNTR_2$ pin is measured. <Use> - •Measurement of external pulse frequency (measurement of pulse width of FG pulse\* for a motor); see "(5) Timer application example 4" - •Measurement of external pulse duty (when the frequency is fixed) FG pulse\*: Pulse used for detecting the motor speed to control the motor speed. ## [Function 7] Control of real time port (Timer X: real time port function) The data for real time is output from the $P9_4$ pin or $P9_5$ pin each time the timer underflows. <Use> •Stepping motor control; see "(6) Timer application example 5" ## 2.2 Timer ### (2) Timer application example 1: Clock function (measurement of 1 s) **Outline**: The input clock is divided by the timer so that the clock can count up at 1 s intervals. **Specifications**: •The clock $f(X_{IN}) = 4.19$ MHz ( $2^{22}$ Hz) is divided by the timer. - •The timer 3 interrupt request bit is checked in main routine, and if the interrupt request is issued, the clock is counted up. - The timer 1 interrupt occurs every 244 µs to execute processing of other interrupts. Figure 2.2.15 shows the timers connection and setting of division ratios; Figure 2.2.16 shows the relevant registers setting; Figure 2.2.17 shows the control procedure. Fig. 2.2.15 Timers connection and setting of division ratios Fig. 2.2.16 Relevant registers setting ## 2.2 Timer Fig. 2.2.17 Control procedure ### (3) Timer application example 2: Piezoelectric buzzer output **Outline**: The rectangular waveform output function of the timer is applied for a piezoelectric buzzer output. - **Specifications**: •The rectangular waveform, dividing the clock $f(X_{IN}) = 4.19$ MHz ( $2^{22}$ Hz) into about 2 kHz (2048 Hz), is output from the P7<sub>6</sub>/T<sub>30UT</sub> pin. - •The level of the P76/T30UT pin is fixed to "H" while a piezoelectric buzzer output stops. Figure 2.2.18 shows a peripheral circuit example, and Figure 2.2.19 shows the timers connection and setting of division ratios. Figure 2.2.20 shows the relevant registers setting, and Figure 2.2.21 shows the control procedure. Fig. 2.2.18 Peripheral circuit example Fig. 2.2.19 Timers connection and setting of division ratios ## 2.2 Timer Fig. 2.2.20 Relevant registers setting Fig. 2.2.21 Control procedure ## (4) Timer application example 3: Frequency measurement **Outline**: The following two values are compared to judge whether the frequency is within a valid range. - •A value by counting pulses input to P82/CNTR1 pin with the timer. - •A reference value Specifications: •The pulse is input to the P82/CNTR1 pin and counted by the timer 4. (Note 1) - •A count value of timer 4 is read out at about 2 ms intervals, the timer 1 interrupt interval. When the count value is 28 to 40, it is judged that the input pulse is valid. - •Because the timer is a down-counter, the count value is compared with 227 to 215 (Note 2). Notes 1: In the mask option type P, use the CNTRo pin and timer 2. 2: 227 to $215 = \{255 \text{ (initial value of counter)} - 28\}$ to $\{255 - 40\}$ ; 28 to 40 means the number of valid value. Figure 2.2.22 shows the judgment method of valid/invalid of input pulses; Figure 2.2.23 shows the relevant registers setting; Figure 2.2.24 shows the control procedure. Fig. 2.2.22 Judgment method of valid/invalid of input pulses ## 2.2 Timer Fig. 2.2.23 Relevant registers setting Fig. 2.2.24 Control procedure ### 2.2 Timer ## (5) Timer application example 4: Measurement of FG pulse width for motor Outline: The timer X counts the "H" level width of the pulses input to the P8<sub>3</sub>/CNTR<sub>0</sub>/CNTR<sub>2</sub> pin. An underflow is detected by the timer X interrupt and an end of the input pulse "H" level is detected by the timer 2 interrupt of which count source is the input to P8<sub>3</sub>/CNTR<sub>0</sub>/CNTR<sub>2</sub> pin. **Specifications**: •The timer X counts the "H" level width of the FG pulse input to the P8<sub>3</sub>/CNTR<sub>0</sub>/CNTR<sub>2</sub> pin. ### <Example> When $f(X_{IN}) = 4.19$ MHz, the count source is 15.2 $\mu$ s, which is obtained by dividing the clock frequency by 64. Measurement can be made up to 1 s in the range of FFFF<sub>16</sub> to 0000<sub>16</sub>. Figure 2.2.25 shows the timers connection and setting of division ratio; Figure 2.2.26 shows the relevant registers setting; Figure 2.2.27 shows the control procedure. Fig. 2.2.25 Timers connection and setting of division ratios Fig. 2.2.26 Relevant registers setting ## 2.2 Timer Fig. 2.2.27 Control procedure 2-32 **Note 1**: The first value becomes invalid depending on start timing of Time X count shown by the following figure. Process it by software as necessary. [ Example 1] • Start Timer X count when CNTR2 input level is "L". (CNTR2 input level can be checked by reading the contents of sharing port P83 register. [ Example 2] • Start Timer X count when CNTR2 input level is "H". Invalidate the first Timer 2 interrupt after start of Timer X count. ## 2.2 Timer ### (6) Timer application example 5: Control of stepping motor Outline: The rotating of stepping motor is controlled by using real time output ports. Specifications: •The motor is controlled by using 2 real time output ports. - •The count source is $f(X_{IN}) = 4.19$ MHz divided by 8. - •Values of Timer X and real time output are updated in the timer X interrupt routine Figure 2.2.28 shows the timers connection and the table example of timer X/RTP setting values; Figure 2.2.29 shows the RTP output example; Figure 2.2.30 shows the relevant registers setting; Figure 2.2.31 shows the control procedure. Fig. 2.2.28 Timers connection and table example of timer X/RTP setting values Fig. 2.2.29 RTP output example Fig. 2.2.30 Relevant registers setting ## 2.2 Timer Fig. 2.2.31 Control procedure This paragraph explains the registers setting method and the notes relevant to the serial I/O. ### 2.3.1 Memory map Fig. 2.3.1 Memory map of registers relevant to Serial I/O ## 2.3 Serial I/O ### 2.3.2 Relevant registers (1) Serial I/O1 Fig. 2.3.2 Structure of Serial I/O1 automatic transfer data pointer Fig. 2.3.3 Structure of Serial I/O1 control register 1 | b7 b6 b5 b4 b3 b2 b1 b0 | | | | | | |-------------------------|---|-------------------------------------------------------|--------------------------------------------------|----------|---------| | 07 00 03 04 03 02 01 00 | | rial I/O1 control register 2<br>O1CON2 • SC12: addres | | | | | | b | Name | Functions | At reset | R W | | | | PB1/SRDY1 • | . 3 | 0 | 00 | | | | PB2/SBUSY1 pin | | | | | _ | | control bits<br>b3b2b1b0 | | | | | | | 0 0 0 0: PB1, PB2<br>0 0 0 1: Not used | pins are I/O ports. | | | | | | | SRDY1 output; PB2 pin is | | | | | | I/O port. | s SRDY1 output; PB2 pin is | | | | | 1 | I/O port. | | 0 | 00 | | | | 0 1 0 0: <u>PB1 pin</u> is<br>SBUSY1 ir | s I/O port; PB2 pin is | | | | | | | s I/O port; PB2 pin is | | | | | | SBUSY1 ir | | | | | | | SBUSY1 0 | utput. | | | | | Ļ | | s I/O port; PB2 pin is | | | | | 2 | SBUSY1 o<br>1 0 0 0: PB1 pin is | utput.<br>S SRDY1 input; PB2 pin is | 0 | 00 | | | | SBUSY1 0 | utput. | | | | | | SBUSY1 0 | | | | | | | | S SRDY1 input; PB2 pin is | | | | | | | utput.<br>S SRDY1 input; PB2 pin is | | | | | 3 | SBUSY1 0 | | 0 | 00 | | | | SBUSY1 ir | nput. | | | | | | 1 1 0 1: PB1 pin is<br>SBUSY1 ir | SRDY1 output; PB2 pin is | | | | | | 1 1 1 0: PB1 pin is | SRDY1 output; PB2 pin is | | | | | | SBUSY1 ir | nput.<br>s SRDY1 output; PB2 pin is | | | | | | SBUSY1 ir | | | | | | 4 | SBUSY1 output • | 0: Functions as signal for | 0 | 00 | | | | SSTB1 output<br>function selection bit | each 1-byte 1: Functions as signal for | | | | | | (Valid in serial I/O1 automatic transfer | each transfer data set | | | | | | mode) | | | | | | 5 | Serial transfer | 0: Serial transfer | 0 | o × | | | | status flag | completed 1: Serial transfer in- | | - ' ' | | | | | progress | | | | | 6 | | 0: Output active | 0 | 00 | | ' | | bit (when serial data is not transferred) | 1: Output high-impedance | | | | | 7 | PB5/Sout1 P-channel | 0: CMOS 3 state (P- | 0 | 00 | | | | output disable bit | channel output is valid.) | | | | l | | | 1: N-channel open-drain output (P-channel output | | | | | | | is invalid.) | | | Fig. 2.3.4 Structure of Serial I/O1 control register 2 Fig. 2.3.5 Structure of Serial I/O1 register/Transfer counter Fig. 2.3.6 Structure of Serial I/O1 control register 3 ### (2) Serial I/O2 Fig. 2.3.7 Structure of Baud rate generator Fig. 2.3.8 Structure of UART control register | b7 b6 k | h5 h1 k | h3 h2 k | 1 h0 | | | | | | | |---------|----------|---------|----------|-----------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---| | | 55 54 1 | | | | rial I/O2 control register<br>O2CON: address 1D <sub>16</sub> ) | | | | | | | | | | b | Name | Functions | At reset | R | W | | | | | <u> </u> | 0 | BRG count source selection bit (CSS) | 0: f(Xin) or f(Xcin)/2 or<br>f(Xcin)<br>1: f(Xin)/4 or f(Xcin)/8 or<br>f(Xcin)/4 | 0 | 0 | 0 | | | | | | 1 | Serial I/O2<br>synchronous clock<br>selection bit<br>(SCS) | •In clock synchronous<br>mode<br>0: BRG output/4<br>1: External clock input<br>•In UART mode<br>0: BRG output/16<br>1: External clock input/16 | 0 | 0 | 0 | | | | | | 2 | SRDY2 output<br>enable bit (SRDY) | O: P67 pin operates as normal I/O pin 1: P67 pin operates as SRDY2 output pin | 0 | 0 | 0 | | | | | 3 | Transmit interrupt source selection bit (TIC) | When transmit buffer has emptied When transmit shift operation is completed | 0 | 0 | 0 | | | | <u> </u> | | 4 | Transmit enable bit (TE) | 0: Transmit disabled 1: Transmit enabled | 0 | 0 | 0 | | | | <u> </u> | | 5 | Receive enable bit (RE) | 0: Receive disabled<br>1: Receive enabled | 0 | 0 | 0 | | | | | | | 6 | Serial I/O2 mode<br>selection bit (SIOM) | 0: Clock asynchronous<br>serial I/O (UART) mode<br>1: Clock synchronous<br>serial I/O mode | 0 | 0 | 0 | | | | | | 7 | Serial I/O2 enable bit (SIOE) | 0: Serial I/O2 disabled<br>(pins P64–P67 operate<br>as normal I/O pins)<br>1: Serial I/O2 enabled<br>(pins P64–P67 operate<br>as serial I/O pins) | 0 | 0 | 0 | Fig. 2.3.9 Structure of Serial I/O2 control register Fig. 2.3.10 Structure of Serial I/O2 status register Fig. 2.3.11 Structure of Serial I/O2 transmit/receive buffer register ### 2.3 Serial I/O ### (3) Serial I/O3 Fig. 2.3.12 Structure of Serial I/O3 control register Fig. 2.3.13 Structure of Serial I/O3 register ### (4) Serial I/O1 and Serial I/O2 Fig. 2.3.14 Structure of Interrupt source switch register Fig. 2.3.15 Structure of Interrupt request register 1 Fig. 2.3.16 Structure of Interrupt request register 2 Fig. 2.3.17 Structure of Interrupt control register 1 Fig. 2.3.18 Structure of Interrupt control register 2 ### 2.3.3 Serial I/O1 connection examples ### (1) Control of peripheral IC equipped with CS pin Figure 2.3.19 shows connection examples with peripheral ICs equipped with the CS pin. All examples can use the automatic transfer function. Fig. 2.3.19 Serial I/O1 connection examples (1) ## (2) Connection with microcomputer Figure 2.3.20 shows connection examples with another microcomputer. Fig. 2.3.20 Serial I/O1 connection examples (2) ## 2.3 Serial I/O #### 2.3.4 Serial I/O1's modes Figure 2.3.21 shows the serial I/O1's modes. Fig. 2.3.21 Serial I/O1's modes ### 2.3.5 Serial I/O1 application examples ## (1) Output of serial data (control of peripheral IC) Outline: Serial communication is performed, connecting ports with the $\overline{\text{CS}}$ pin of a peripheral IC. Figure 2.3.22 shows a connection diagram, and Figure 2.3.23 shows a timing chart. Fig. 2.3.22 Connection diagram **Specifications**: • Use of serial I/O1 (Not using automatic transfer function) - Synchronous clock frequency : 131 kHz ( $f(X_{IN}) = 4.19$ MHz is divided by 32) - Transfer direction: LSB first - Not use of serial I/O1 interrupt - Port PB<sub>1</sub> is connected to the $\overline{\text{CS}}$ pin ("L" active) of the peripheral IC for transmission control; the output level of port PB<sub>1</sub> is controlled by software. Fig. 2.3.23 Timing chart ## 2.3 Serial I/O Figure 2.3.24 shows the registers setting relevant to the transmission side, and Figure 2.3.25 shows the setting of transmission data. Fig. 2.3.24 Registers setting relevant to transmission side Fig. 2.3.25 Setting of transmission data ## 2.3 Serial I/O **Control procedure:** When the registers are set as shown in Figure 2.3.24, the serial I/O1 can transmit 1-byte data by writing data to the serial I/O1 register. Thus, after setting the $\overline{CS}$ signal to "L", write the transmission data to the serial I/O1 register by each 1 byte; and return the $\overline{CS}$ signal to "H" when the target number of bytes has been transmitted. Figure 2.3.26 shows a control procedure. Fig. 2.3.26 Control procedure ### 2.3 Serial I/O ## (2) Transmission/Reception using automatic transfer Outline: Serial transmission/reception control is performed, using the serial automatic transfer function. Figure 2.3.27 shows a connection diagram, and Figure 2.3.28 shows a timing chart of serial data transmission/reception. Fig. 2.3.27 Connection diagram **Specifications:** • Use of serial I/O1 using automatic transfer function - Synchronous clock frequency: 131 kHz ( $f(X_{IN}) = 4.19$ MHz is divided by 32.) - Transfer direction: LSB first - Transmission/reception byte number: 8 bytes/block each - Transfer interval for 1-byte: 244 μs (32 cycles of transfer clock) - Not use of serial I/O1 automatic transfer interrupt Figure 2.3.29 shows the relevant registers setting, and Figure 2.3.30 shows the control procedure. Fig. 2.3.28 Timing chart of serial data transmission/reception Fig. 2.3.29 Relevant registers setting Fig. 2.3.30 Control procedure #### 2.3.6 Serial I/O2 connection examples ## (1) Control of peripheral IC equipped with CS pin Figure 2.3.31 shows connection examples with peripheral ICs equipped with the CS pin. Fig. 2.3.31 Serial I/O2 connection examples (1) ## 2.3 Serial I/O ## (2) Connection with microcomputer Figure 2.3.32 shows connection examples with another microcomputer. Fig. 2.3.32 Serial I/O2 connection examples (2) #### 2.3.7 Serial I/O2's modes A clock synchronous or clock asynchronous (UART) can be selected for the serial I/O2. Figure 2.3.33 shows the serial I/O2's modes, and Figure 2.3.34 shows the serial I/O2 transfer data format. Fig. 2.3.33 Serial I/O2's modes Fig. 2.3.34 Serial I/O2 transfer data format ## 2.3 Serial I/O #### 2.3.8 Serial I/O2 application examples ## (1) Communication (transmission/reception) using clock synchronous serial I/O **Outline :** 2-byte data is transmitted and received, using the clock synchronous serial I/O. The $\overline{S_{RDY2}}$ signal is used for communication control. Figure 2.3.35 shows a connection diagram, and Figure 2.3.36 shows a timing chart. Fig. 2.3.35 Connection diagram Specifications: • Use of serial I/O2 in clock synchronous serial I/O - Synchronous clock frequency: 125 kHz ( $f(X_{IN}) = 4$ MHz is divided by 32) - Use of $\overline{S_{RDY2}}$ (receivable signal) - The reception side outputs the $\overline{S_{RDY2}}$ signal at intervals of 2 ms (generated by the timer), and 2-byte data is transferred from the transmission side to the reception side. Fig. 2.3.36 Timing chart Figure 2.3.37 shows the registers setting relevant to the transmission side, and Figure 2.3.38 shows the registers setting relevant to the reception side. Fig. 2.3.37 Registers setting relevant to transmission side Fig. 2.3.38 Registers setting relevant to reception side Figure 2.3.39 shows a control procedure of the transmission side, and Figure 2.3.40 shows a control procedure of the reception side. Fig. 2.3.39 Control procedure of transmission side Fig. 2.3.40 Control procedure of reception side ## (2) Output of serial data (control of peripheral IC) **Outline**: Serial communication is performed, connecting port P7 $_7$ with the $\overline{CS}$ pin of a peripheral IC. Figure 2.3.41 shows a connection diagram, and Figure 2.3.42 shows a timing chart. Fig. 2.3.41 Connection diagram Specifications: • Use of serial I/O2 in clock synchronous serial I/O • Synchronous clock frequency : 125 kHz ( $f(X_{IN}) = 4$ MHz is divided by 32) • Transfer direction: LSB first • Not use of receive/transmit interrupts of serial I/O2 • Port P77 is connected with the CS pin ("L" active) of the peripheral IC for transmission control; the output level of port P77 is controlled by software. Fig. 2.3.42 Timing chart ## 2.3 Serial I/O Figure 2.3.43 shows the relevant registers setting and Figure 2.3.44 shows the setting of transmission data. Fig. 2.3.43 Relevant registers setting Fig. 2.3.44 Setting of transmission data Figure 2.3.45 shows a control procedure. Fig. 2.3.45 Control procedure ## 2.3 Serial I/O ## (3) Cyclic transmission or reception of block data (data of specified number of bytes) between two microcomputers Outline: When the clock synchronous serial I/O is used for communication, synchronization of the clock and the data between the transmitting and receiving sides may be lost because of noise included in the synchronous clock. It is necessary to correct that constantly, using "heading adjustment". > This "heading adjustment" is carried out by using the interval between blocks in this example. Figure 2.3.46 shows a connection diagram. Fig. 2.3.46 Connection diagram Specifications: • Use of serial I/O2 in clock synchronous serial I/O Synchronous clock frequency: 131 kHz (f(X<sub>IN</sub>) = 4.19 MHz is divided by 32.) • Byte cycle: 488 μs • Number of bytes for transmission or reception : 8 bytes/block each • Block transfer cycle: 16 ms Block transfer term: 3.5 ms • Interval between blocks: 12.5 ms • Heading adjustment time: 8 ms • Transfer direction : LSB first #### Limitations of the specifications: - Reading of the reception data and setting of the next transmission data must be completed within the time obtained from "byte cycle - time for transferring 1-byte data" (in this example, the time taken from generating of the serial I/O2 receive interrupt request to input of the next synchronous clock is 431 µs). - "Heading adjustment time < interval between blocks" must be satisfied. The communication is performed according to the timing shown in Figure 2.3.47. In the slave unit, when a synchronous clock is not input within a certain time (heading adjusment time), the next clock input is processed as the beginning (heading) of a block. When a clock is input again after one block (8 bytes) is received, the clock is ignored. Figure 2.3.48 shows the relevant registers setting in the master unit and Figure 2.3.49 shows the relevant registers setting in the slave unit. Fig. 2.3.47 Timing chart Fig. 2.3.48 Relevant registers setting in master unit Fig. 2.3.49 Relevant registers setting in slave unit #### Control procedure by software: Control in the master unit After setting the relevant registers shown in Figure 2.3.48, the master unit starts transmission or reception of 1-byte data by writing transmission data to the serial I/O2 transmit buffer register. To perform the communication in the timing shown in Figure 2.3.47, take the timing into account and write transmission data. Additionally, read out the reception data when the serial I/O2 transmit interrupt request bit is set to "1," or before the next transmission data is written to the serial I/O2 transmit buffer register. Figure 2.3.50 shows a control procedure of the master unit using timer interrupts. Fig. 2.3.50 Control procedure of master unit ## 2.3 Serial I/O #### Control in the slave unit After setting the relevant registers as shown in Figure 2.3.49, the slave unit becomes the state where a synchronous clock can be received at any time, and the serial I/O2 receive interrupt request bit is set to "1" each time an 8-bit synchronous clock is received. In the serial I/O2 receive interrupt processing routine, the data to be transmitted next is written to the transmit buffer register after the received data is read out. However, if no serial I/O2 receive interrupt occurs for a certain time (heading adjustment time or more), the following processing will be performed. - 1. The first 1-byte data of the transmission data in the block is written into the transmit buffer register. - 2. The data to be received next is processed as the first 1 byte of the received data in the block. Figure 2.3.51 shows a control procedure of the slave unit using the serial I/O2 receive interrupt and any timer interrupt (for heading adjustment). Fig. 2.3.51 Control procedure of slave unit ## (4) Communication (transmission/reception) using asynchronous serial I/O (UART) **Outline :** 2-byte data is transmitted and received, using the asynchronous serial I/O. Port P7<sub>6</sub> is used for communication control. Figure 2.3.52 shows a connection diagram, and Figure 2.3.53 shows a timing chart. Fig. 2.3.52 Connection diagram Specifications: • Use of serial I/O2 in UART • Transfer bit rate : 9600 bps $(f(X_{IN}) = 3.6864 \text{ MHz} \text{ is divided by } 384)$ • Data format: 1ST-8DADA-2ST Communication control using port P7<sub>6</sub> (The output level of port P7<sub>6</sub> is controlled by softoware.) • 2-byte data is transferred from the transmission side to the receiption side at intervals of 10 ms generated by the timer. Fig. 2.3.53 Timing chart ## 2.3 Serial I/O Table 2.3.1 shows setting examples of the baud rate generator (BRG) values and transfer bit rate values. Table 2.3.1 Setting examples of baud rate generator values and transfer bit rate values | Transfer bit rate (Note 1) | f(XIN) = 3.6864 MHz | | | f(XIN) = 4 MHz | | | |----------------------------|---------------------------|-------------------|-------------|---------------------------|-----------------------|-------------| | | BRG count source (Note 2) | BRG setting value | Actual rate | BRG count source (Note 2) | BRG setting value | Actual rate | | 600 | f(XIN)/4 | 95(5F16) | 600.00 | f(XIN)/4 | 103(6716) | 600.96 | | 1200 | f(XIN)/4 | 47(2F16) | 1200.00 | f(XIN)/4 | 51(3316) | 1201.92 | | 2400 | f(XIN)/4 | 23(1716) | 2400.00 | f(XIN)/4 | 25(1916) | 2403.85 | | 4800 | f(XIN)/4 | 11(0B16) | 4800.00 | f(XIN)/4 | 12(0C16) | 4807.69 | | 9600 | f(XIN)/4 | 5(0516) | 9600.00 | f(XIN) | 25(1916) | 9615.38 | | 19200 | f(XIN)/4 | 2(0216) | 19200.00 | f(XIN) | 12(0C <sub>16</sub> ) | 19230.77 | | 38400 | f(XIN) | 5(0516) | 38400.00 | f(XIN) | 5(0516) | 41666.67 | | 76800 | f(XIN) | 2(0216) | 76800.00 | f(XIN) | 2(0216) | 83333.33 | | 31250 | _ | _ | _ | f(XIN) | 7(0716) | 31250.00 | | 62500 | _ | _ | _ | f(XIN) | 3(0316) | 62500.00 | ### Notes 1: Equation of transfer bit rate: Transfer bit rate (bps) = $$\frac{f(XIN)}{(BRG \text{ setting value } + 1) \times 16 \times m^*}$$ \*m: When bit 0 of the serial I/O2 control register (address 001D<sub>16</sub>) is set to "0", a value of m is 1. When bit 0 of the serial I/O2 control register is set to "1", a value of m is 4. 2: Select the BRG count source with bit 0 of the serial I/O2 control register (address 001D<sub>16</sub>). Figure 2.3.54 shows the registers setting relevant to the transmission side; Figure 2.3.55 shows the registers setting relevant to the reception side. Fig. 2.3.54 Registers setting relevant to transmission side Fig. 2.3.55 Registers setting relevant to reception side Figure 2.3.56 shows a control procedure of the transmission side, and Figure 2.3.57 shows a control procedure of the reception side. Fig. 2.3.56 Control procedure of transmission side Fig. 2.3.57 Control procedure of reception side #### 2.3.9 Serial I/O3 connection examples #### (1) Control of peripheral IC equipped with CS pin Figure 2.3.58 shows connection examples with peripheral ICs equipped with the CS pin. Fig. 2.3.58 Serial I/O3 connection examples (1) ## 2.3 Serial I/O ## (2) Connection with microcomputer Figure 2.3.59 shows connection examples with another microcomputer. Fig. 2.3.59 Serial I/O3 connection examples (2) #### 2.3.10 Serial I/O3's modes Figure 2.3.60 shows the serial I/O3's modes. Fig. 2.3.60 Serial I/O3's modes ## 2.3 Serial I/O #### 2.3.11 Serial I/O3 application examples ## (1) Output of serial data (control of peripheral IC) Outline: Serial communication is performed, connecting ports with the $\overline{\text{CS}}$ pin of a peripheral IC. Figure 2.3.61 shows a connection diagram, and Figure 2.3.62 shows a timing chart. Fig. 2.3.61 Connection diagram Specifications: • Use of serial I/O3 • Synchronous clock frequency : 131 kHz ( $f(X_{IN}) = 4.19$ MHz is divided by 32) • Transfer direction : LSB first Not use of serial I/O3 interrupt • Port PB<sub>1</sub> is connected to the $\overline{\text{CS}}$ pin ("L" active) of the peripheral IC for transmission control; the output level of port PB<sub>1</sub> is controlled by software. Fig. 2.3.62 Timing chart Figure 2.3.63 shows the registers setting relevant to the transmission side, and Figure 2.3.64 shows the setting of transmission data. Fig. 2.3.63 Registers setting relevant to transmission side Fig. 2.3.64 Setting of transmission data ## 2.3 Serial I/O **Control procedure:** When the registers are set as shown in Figure 2.3.65, the serial I/O3 can transmit 1-byte data by writing data to the serial I/O3 register. Thus, after setting the $\overline{CS}$ signal to "L", write the transmission data to the serial I/O3 register by each 1 byte; and return the $\overline{CS}$ signal to "H" when the target number of bytes has been transmitted. Figure 2.3.65 shows a control procedure. Fig. 2.3.65 Control procedure #### 2.3.12 Notes on serial I/O1 ### (1) Clock #### ■ Using internal clock After setting the synchronous clock to an internal clock, clear the serial I/O interrupt request bit before perform the normal serial I/O transfer or the serial I/O automatic transfer. #### ■ Using external clock After inputting "H" level to the external clock input pin, clear the serial I/O interrupt request bit before performing the normal serial I/O transfer or the serial I/O automatic transfer. ### (2) Using serial I/O1 interrupt Clear bit 3 of the interrupt request register 1 to "0" by software before enabling interrupts. ## (3) State of South pin The S<sub>OUT1</sub> pin control bit of the serial I/O1 control register 2 can be used to select the state of the S<sub>OUT1</sub> pin when serial data is not transferred; either output active or high-impedance. However, when selecting an external synchronous clock; the S<sub>OUT1</sub> pin can become the high-impedance state by setting the S<sub>OUT1</sub> pin control bit to "1" when the serial I/O1 clock input is at "H" after transfer completion. #### (4) Serial I/O initialization bit - Set "0" to the serial I/O initialization bit of the serial I/O1 control register 1 when terminating a serial transfer during transferring. - When writing "1" to the serial I/O initialization bit, the serial I/O1 is enabled, but each register is not initialized. Set the value of each register by program. ## (5) Handshake signal #### ■ SBUSY1 input signal Input an "H" level to the $S_{BUSY1}$ input and an "L" level signal to the $\overline{S}_{BUSY1}$ input in the initial state. When the external synchronous clock is selected, switch the input level to the $S_{BUSY1}$ input and the $\overline{S}_{BUSY1}$ input while the serial I/O1 clock input is in "H" state. #### ■ SRDY1 input•output signal When selecting the internal synchronous clock, input an "L" level to the $S_{RDY1}$ input and an "H" level signal to the $\overline{S}_{RDY1}$ input in the initial state. #### (6) 8-bit serial I/O mode ## ■ When selecting external synchronous clock When an external synchronous clock is selected, the contents of the serial I/O1 register are being shifted continually while the transfer clock is input to the serial I/O1 clock pin. In this case, control the clock externally. #### (7) In automatic transfer serial I/O mode #### ■ Set of automatic transfer interval • When the S<sub>BUSY1</sub> output is used, and the S<sub>BUSY1</sub> output and the S<sub>STB1</sub> output function as signals for each transfer data set by the S<sub>BUSY1</sub> output•S<sub>STB1</sub> output function selection bit of serial I/O1 control register 2; the transfer interval is inserted before the first data is transmitted/received, and after the last data is transmitted/received. Accordingly, regardless of the contents of the S<sub>BUSY1</sub> output•S<sub>STB1</sub> output function selection bit, this transfer interval for each 1-byte data becomes 2 cycles longer than the value set by the automatic transfer interval set bits of serial I/O1 control register 3. ## 2.3 Serial I/O - When using the S<sub>STB1</sub> output, regardless of the contents of the S<sub>BUSY1</sub> output •S<sub>STB1</sub> output function selection bit, this transfer interval for each 1-byte data becomes 2 cycles longer than the value set by the automatic transfer interval set bits of serial I/O1 control register 3. - When using the combined output of S<sub>BUSY1</sub> and S<sub>STB1</sub> as the signal for each of all transfer data set, the transfer interval after completion of transmission/reception of the last data becomes 2 cycles longer than the value set by the automatic transfer interval set bits. - When selecting an external clock, the set of automatic transfer interval becomes invalid. - Set the transfer interval of each 1-byte data transfer as the following: ## (1) Not using FLD controller Keep the interval for 5 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. ### (2) Using FLD controller - (a) Not using gradation display - Keep the interval for 17 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. - (b) Using gradation display Keep the interval for 27 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. <Serial I/O1 control register 3, SIO1CON3 (address 001C<sub>16</sub>) setting example> Table 2.3.2 SIO1CON3 (address 001C<sub>16</sub>) setting example selecting internal synchronous clock | Serial I/O1 control register | Not using | Not using | Using grada- | | |------------------------------------------------------|-------------------------------------------------|-----------|---------------------------|----------------------| | Internal synchronous clock selection bits (b7 to b5) | Automatic transfer interval set bits (b4 to b0) | FLDC | gradation<br>display mode | tion display<br>mode | | 0 0 0 : f(XIN) / 4 | 0 0 0 0 0 : 2 cycles of transfer clocks | | Prohibited | Prohibited | | | 0 0 0 0 1 : 3 cycles of transfer clocks | Usable | Prohibited | Prohibited | | | | | Prohibited | Prohibited | | | 0 0 0 1 1 : 5 cycles of transfer clocks | | Usable | Usable | | 0 0 1 : f(XIN) / 8 | | | Prohibited | Prohibited | | | | | Usable | Usable | | 0 1 0 : f(XIN) / 16 | 0 0 0 0 0 : 2 cycles of transfer clocks | Usable | Usable | Usable | Table 2.3.3 SIO1CON3 (address 001C<sub>16</sub>) setting example selecting external synchronous clock | | , , , , | |-----------------------------------------|----------------------------------------------------------------| | Serial I/O1 control register 3, | "n" cycles of transfer clocks | | SIO1CON3 (address 001C <sub>16</sub> ), | | | Automatic transfer interval set bits | | | Not also FLDO | Transfer deal Manager S. E. andre of Cotangel and an about | | Not using FLDC | Transfer clock X n cycles ≥ 5 cycles of internal system clock | | Not using gradation display mode | Transfer clock X n cycles ≥ 17 cycles of internal system clock | | Using gradation display mode | Transfer clock X n cycles ≥ 27 cycles of internal system clock | #### ■ Set of serial I/O1 transfer counter - Write the value decreased by 1 from the number of transfer data bytes to the serial I/O1 transfer counter. - When selecting an external clock, after writing a value to the serial I/O1 register/transfer counter, wait for 5 or more cycles of internal system clock before inputting the transfer clock to the serial I/O1 clock pin. ## ■ Serial I/O initialization bit A serial I/O1 automatic transfer interrupt request occurs when "0" is written to the serial I/O initialization bit during an operation. Disable it with the interrupt enable bit as necessary by program. #### 2.3.13 Notes on serial I/O2 #### (1) Notes when selecting clock synchronous serial I/O #### ① Stop of transmission operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk21, Sclk22 and SRDY2 function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### 2 Stop of receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled), or clear the serial I/O2 enable bit to "0" (serial I/O2 disabled). #### 3 Stop of transmit/receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, simultaneously clear both the transmit enable bit and receive enable bit to "0" (transmit and receive disabled). (when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.) #### Reason In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized. In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O2 enable bit to "0" (serial I/O2 disabled) (refer to (1), ①). ## 2.3 Serial I/O #### (2) Notes when selecting clock asynchronous serial I/O #### 1) Stop of transmission operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, $S_{CLK21}$ , $S_{CLK22}$ and $\overline{S}_{RDY2}$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### 2 Stop of receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled). #### 3 Stop of transmit/receive operation #### Only transmission operation is stopped. As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, $S_{CLK21}$ , $S_{CLK22}$ and $\overline{S_{RDY2}}$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### Only receive operation is stopped. As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled). #### (3) SRDY2 output of reception side When signals are output from the $\overline{S_{RDY2}}$ pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the $\overline{S_{RDY2}}$ output enable bit, and the transmit enable bit to "1" (transmit enabled). ## (4) Setting serial I/O2 control register again Set the serial I/O2 control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0." Fig. 2.3.66 Sequence of setting serial I/O2 control register again #### 2.3 Serial I/O ## (5) Data transmission control with referring to transmit shift register completion flag The transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay. ## (6) Transmission control when external clock is selected When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the serial I/O2 clock input level. Also, write the transmit data to the transmit buffer register (serial I/O shift register) at "H" of the serial I/O2 clock input level. #### (7) Setting procedure when serial I/O2 transmit interrupt is used When setting the transmit enable bit to "1", the serial I/O2 transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence. - ①Set the serial I/O1 transmit interrupt enable bit to "0" (disabled). - 2Set the transmit enable bit to "1". - Set the serial I/O1 transmit interrupt request bit to "0" after 1 or more instructions have been executed. - 4 Set the serial I/O1 tranmit interrupt enable bit to "1" (enabled). #### (8) Using TxD pin The P6 $_5$ /TxD P-channel output disable bit of UART control register is valid in both cases: using as a normal I/O port and as the TxD pin. Do not supply Vcc + 0.3 V or more even when using the P6 $_5$ /TxD pin as an N-channel open-drain output. Additionally, in the serial I/O2, the TxD pin latches the last bit and continues to output it after completing transmission. ## 2.4 FLD controller ## 2.4 FLD controller This paragraph describes the setting method of FLD controller relevant registers, notes etc. ### 2.4.1 Memory assignment Fig. 2.4.1 Memory assignment of FLD controller relevant registers #### 2.4.2 Relevant registers Fig. 2.4.2 Structure of Port P0 digit output set switch register Fig. 2.4.3 Structure of Port P2 digit output set switch register Fig. 2.4.4 Structure of FLDC mode register Fig. 2.4.5 Structure of Tdisp time set register Fig. 2.4.6 Structure of Toff1 time set register Fig. 2.4.7 Structure of Toff2 time set register | b7 b6 b5 l | 04 b3 b2 b1 b0 | | D data pointer/FLD data pointer reload register<br>DDP: address 0EF816) | | | |------------|----------------|-----|-------------------------------------------------------------------------------------------------|-----------|-----| | | | b | Functions | At reset | R W | | | | 0 | The start address of each data of FLD ports P6, P5, P4, P3, P1, P0, and P2, which is | Undefined | 00 | | | | 1 | transferred from FLD automatic display RAM, is set to this register. | Undefined | 00 | | | | 2 | The start address becomes the address adding the value set to this register into the last data | Undefined | 00 | | | | . 3 | address of each FLD port. Set a value of (timing number – 1) to this register. | Undefined | 00 | | | Ĺ | 4 | The value which is set to this address is written | Undefined | 00 | | | | 5 | to the FLD data pointer reload register. When reading data from this address, the value | Undefined | 00 | | | | 6 | in the FLD data pointer is read. When bits 5 to 7 of this register is read, "0" is always read. | Undefined | 00 | | i | | 7 | always read. | Undefined | 00 | Fig. 2.4.8 Structure of FLD data pointer/FLD data pointer reload register Fig. 2.4.9 Structure of port P4FLD/port switch register | <u> </u> | | n register | | | | | | | | |---------------------------------------------------------------|-----|--------------------------------------------------------------|---------------------------------|----------|---|---|--|--|--| | b7 b6 b5 b4 b3 b2 b1 b0 | Por | t P5FLD/port switch reg<br>FPR: address 0EFA <sub>16</sub> ) | ister | | | | | | | | | b | Name | Functions | At reset | R | W | | | | | <u> </u> | 0 | Port P50 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | | 0 | | | | | | 1 | Port P51 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | | | 2 | Port P52 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | | | 3 | Port P53 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | | | 4 | Port P54 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | | | 5 | Port P55 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | | | 6 | Port P56 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | | 0 | | | | | 7 Port P57 FLD/port 0 : Normal port 0 Switch bit 1 : FLD port | | | | | | | | | | Fig. 2.4.10 Structure of port P5FLD/port switch register Fig. 2.4.11 Structure of port P6FLD/port switch register Fig. 2.4.12 Structure of FLD output control register | Interrupt request req | gist | er 2 | | | | | |-------------------------|------|-----------------------------------------------------------------------------|-----------------------------------------------------------------|----------|---|---| | b7 b6 b5 b4 b3 b2 b1 b0 | | rrupt request register 2<br>EQ2 : address 3D16) | | | | | | | b | Name | Functions | At reset | R | w | | | 0 | Timer 4 interrupt request bit | 0 : No interrupt request issued 1 : Interrupt request issued | 0 | 0 | * | | | 1 | Timer 5 interrupt request bit | 0 : No interrupt request issued 1 : Interrupt request issued | 0 | 0 | * | | | 2 | Timer 6 interrupt request bit | No interrupt request issued Interrupt request issued | 0 | 0 | * | | | 3 | Serial I/O2 receive interrupt request bit | No interrupt request issued Interrupt request issued | 0 | 0 | * | | | 4 | INT3/Serial I/O2<br>transmit interrupt<br>request bit | No interrupt request issued Interrupt request issued | 0 | 0 | * | | | 5 | INT4 interrupt<br>request bit<br>A-D converter<br>interrupt request bit | 0 : No interrupt request issued<br>1 : Interrupt request issued | 0 | 0 | * | | | 6 | FLD blanking<br>interrupt request bit<br>FLD digit interrupt<br>request bit | 0 : No interrupt request issued<br>1 : Interrupt request issued | 0 | 0 | * | | <u> </u> | 7 | | r this bit. This is a write<br>s bit is read out, the contents | 0 | 0 | × | | | | *: "0" can be set by s | oftware, but "1" cannot be se | t. | • | | Fig. 2.4.13 Structure of Interrupt request register 2 Fig. 2.4.14 Structure of Interrupt control register 2 #### 2.4.3 FLD controller application examples ## (1) Key-scan using FLD automatic display and segments **Outline:** Key read-in with segment pins is performed by software using the FLD automatic display mode. Fig. 2.4.15 Connection diagram Specifications: •Use of total 20 FLD ports (10 digits; 10 segments (8 key-scan included)) - •Use of FLD automatic display mode - •Display in gradation display mode and 16 timing mode - •Toff1 = 40 $\mu$ s, Toff2 = 64 $\mu$ s, Tdisp = 204 $\mu$ s, Tscan = 3 X Tdisp = 612 $\mu$ s, $f(X_{IN})$ = 4 MHz - •Use of FLD blanking interrupt Figure 2.4.16 shows the timing chart of key-scan, and Figure 2.4.17 shows the enlarged view of Tscan. After switching the segment pin to an output port, generate the waveform shown Figure 2.4.17 by software and perform key-scan. Fig. 2.4.16 Timing chart of key-scan using FLD automatic display mode and segments Fig. 2.4.17 Enlarged view of FLD<sub>0</sub> (P2<sub>0</sub>) to FLD<sub>7</sub> (P2<sub>7</sub>) Tscan Figure 2.4.18 shows the setting of relevant registers. Fig. 2.4.18 Setting of relevant registers # 2.4 FLD controller Tdisp time set register (address 0EF5<sub>16</sub>) 50 (32<sub>16</sub>) set; (50 + 1) $\times$ count source = 204 $\mu$ s **TDISP** 3216 Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ Toff1 time set register (address 0EF6<sub>16</sub>) 10 (0A<sub>16</sub>) set; 10 X count source = 40 $\mu$ s TOFF1 0A<sub>16</sub> Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ Toff2 time set register (address 0EF7<sub>16</sub>) 16 (10<sub>16</sub>) set; 16 X count source = 64 $\mu$ s TOFF2 1016 Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ Note: Perform this setting when the gradation display mode is selected. FLD data pointer (address 0EF8<sub>16</sub>) 0 0 0 0 0 FLDDP 0 Set {(digit number) - 1} = 9 Interrupt request register 2 (address 003D<sub>16</sub>) IREQ2 Clear FLD blanking interrupt request bit Interrupt control register 2 (address 003F<sub>16</sub>) ICON2 0 → FLD blanking interrupt: Enabled FLDC mode register (address 0EF4<sub>16</sub>) FLDM 0 0 1 1 1 1 Display start # 2.4 FLD controller Setting of FLD automatic display RAM: ## Table 2.4.1 FLD automatic display RAM map 1 to 16 timing display data stored area | | | . ' | , | | | | | | |--------------------|------------------|------------------|------------------|-------------------|--------------------------------------------------|-------------------|-------------------|------------------| | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | | | | | | 0EA016 | | | | | | | | FLD24 | | 0EA116 | | | | | | | FLD25 | | | 0EA216 | | | | | | | FLD25 | | | 0EA316 | | | | | | | FLD25 | FLD24 | | 0EA416 | | | | | | | FLD25 | FLD24 | | 0EA516 | | | | | | | FLD25 | FLD24 | | 0EA616 | | | | | | | FLD25 | | | 0EA716 | | | | | | | | FLD24 | | 0EA816 | | | | | | | | FLD24 | | | | | | | | | | | | 0EA916 | | | | | | | FLD25 | FLD24 | | 0EAA16 | | | | | | | | | | 0EAB <sub>16</sub> | | | | | | | | | | 0EAC <sub>16</sub> | | | | | | | | | | 0EAD <sub>16</sub> | | | | | | | | | | 0EAE <sub>16</sub> | | | | | | | | | | 0EAF <sub>16</sub> | | 1 | l | | l | | | | | 0EB016 | FL Dod | FLD22 | El Dos | El Disa | E/Dio | FI/Dio | EVD42 | FI/D/a | | 0EB016 | | | | | | | | | | | | FLD22 | | | | | | | | 0EB216 | | FLD22 | | | | | | | | 0EB3 <sub>16</sub> | | FLD22 | | | | | | | | 0EB416 | | FLD22 | | | | | | | | 0EB516 | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD <sub>18</sub> | FLD17 | FLD16 | | 0EB616 | | FLD22 | | | | | | | | | | FLD22 | | | | | | | | | | FLD22 | | | | | | | | 0EB916 | | FLD22 | | | | | | | | | F L,1020 | 15 L 19 42 | IJL 1927 | 1,2020 | 1,5019 | LEDIO | IL PIDALA | I LUDIO | | 0EBA <sub>16</sub> | | | | | | | | | | 0EBB <sub>16</sub> | | | | | | | | | | 0EBC <sub>16</sub> | | | | | | | | | | 0EBD <sub>16</sub> | | | | | | | | | | 0EBE <sub>16</sub> | | | | | | | | | | 0EBF16 | | | | | | | | | | 0EC016 | | | | | | | FLD9 | FIDo | | 0EC116 | | | | | | | FLD9 | | | | | | | | | | | | | 0EC216 | | | | | | | FLD9 | | | 0EC3 <sub>16</sub> | | | | | | | FLD <sub>9</sub> | | | 0EC4 <sub>16</sub> | | | | | | | FLD <sub>9</sub> | | | 0EC516 | | | | | | | FLD <sub>9</sub> | FLD8 | | 0EC616 | | | | | | | FLD9 | | | 0EC7 <sub>16</sub> | | | | | | | FLD9 | | | 0EC816 | | | | | 1 | | FLD9 | | | 0EC916 | | | | | | | FLD9 | | | 0EC916 | | | - | | <del> </del> | | I LD9 | I LD8 | | | | | <u> </u> | | <u> </u> | | | - | | 0ECB <sub>16</sub> | | 1 | <b> </b> | | <b> </b> | | | <b> </b> | | 0ECC <sub>16</sub> | | | | | | | | | | 0ECD <sub>16</sub> | | | | | | | | | | 0ECE <sub>16</sub> | | | | | | | | | | 0ECF <sub>16</sub> | | | | | | | | | | 0ED016 | FLD <sub>7</sub> | FLDs | FI Ds | FI D <sub>4</sub> | FLD3 | FI D <sub>2</sub> | FI D <sub>1</sub> | FLD <sub>0</sub> | | 0ED116 | | FLD <sub>6</sub> | | | | | | | | 0ED116 | | | | | | | | | | | | FLD <sub>6</sub> | | | | | FLD <sub>1</sub> | FLD <sub>0</sub> | | 0ED316 | | FLD <sub>6</sub> | | FLD <sub>4</sub> | | | FLD <sub>1</sub> | FLD <sub>0</sub> | | 0ED416 | FLD <sub>7</sub> | | | | FLD <sub>3</sub> | | | FLD <sub>0</sub> | | 0ED516 | | FLD <sub>6</sub> | | FLD <sub>4</sub> | FLD <sub>3</sub> | | | FLD <sub>0</sub> | | 0ED616 | FLD7 | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD <sub>4</sub> | FLD3 | | | FLD <sub>0</sub> | | | | | | | | | | | | | | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD <sub>4</sub> | FLD3 | FLD <sub>2</sub> | FLD1 | FLDo | | 0ED716 | FLD <sub>7</sub> | | | FLD <sub>4</sub> | | | | | | | FLD7<br>FLD7 | FLD6<br>FLD6 | FLD <sub>5</sub> | FLD4 | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | | dress | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | digit | |--------------|-------|-------|-------|-------|-------|-------|-------------------|-------|-------| | 3016 | | | | | | | FLD <sub>25</sub> | FLD24 | | | 3116 | | | | | | | FLD25 | FLD24 | | | 3216 | | | | | | | FLD25 | FLD24 | | | 3316 | | | | | | | | FLD24 | | | 3416 | | | | | | | FLD25 | | | | 3516 | | | | | | | FLD25 | | | | <b>36</b> 16 | | | | | | | FLD25 | FLD24 | | | 3716 | | | | | | | FLD25 | FLD24 | | | 3816 | | | | | | | FLD25 | FLD24 | | | 3916 | | | | | | | FLD25 | FLD24 | | | 3 / 10 | | | | | | | | | | | | | | | | stored | | | | | rresponding | |----------------------------------------------------------------|------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | dig | jit pin | | 0E3016 | | | | | | | | FLD24 | | | | 0E31 <sub>16</sub> | | | | | | | FLD25 | | | | | 0E32 <sub>16</sub> | | | | | | | FLD25 | | | | | 0E3316 | | | | | | | FLD25 | | | | | 0E3416 | | | | | | | FLD25 | | | | | 0E3516 | | | | | | | FLD25 | | | | | 0E3616 | | | | | | | FLD25 | | | | | 0E3716 | | | | | | | FLD25 | FLD24 | | | | 0E3816 | | | | | | | FLD25 | FLD24 | | | | 0E3916 | | | | | | | FLD25 | FLD24 | | | | 0E3A <sub>16</sub> | | | | | | | | | | | | 0E3B <sub>16</sub> | | | | | | | | | | | | 0E3C16 | | | | | | | | | | | | 0E3D16 | | | | | | | | | | | | 0E3E16 | | | | | | | | | | | | 0E3F16 | | | | | | | | | | | | | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD18 | FLD17 | FLD16 | | | | | FLD23 | | | | | | | | | | | | FLD23 | | | | | | | | | | | | FLD23 | | | | | | | | | | | | FLD23 | | | | | | | | | | | 0E4516 | FLD23 | FLDgg | FLD21 | FLD20 | FLD <sub>10</sub> | FI Dis | ECD17 | El Dia | | | | 0E4616 | FLD23 | FL Dag | FL Det | FL Dao | FLD19 | FI D16 | EL Daz | EL Dae | | | | 0E4716 | FLD23 | FI Daa | EL Dat | FL Dao | FLD19 | FLD16 | ELDM<br>ELDM | EL Das | | | | 0E4816 | FLD23 | El Das | ELD21 | FL Dao | FLD19 | FLD16 | FLD17 | ELD16 | | | | | FLD23 | | | | | | | | | | | | PLP20 | 5-1922 | 17202) | T_ED20 | L'ED18 | r jelyna | ואנטעיז | r LD16 | | | | 0E4A16 | | | | | | | | | | | | 0E4B <sub>16</sub> | | | | | | | | | | | | 0E4C <sub>16</sub> | | | | | | | | | | | | 0E4D <sub>16</sub> | | | | | | | | | | | | DE4E16 | | | | | | | | | | | | 0E4F16 | | | | | | | | | | ELD (DO.) | | 0E5016 | | | | | | | | FLD <sub>8</sub> | <b>^ ^ ^ ^ ^ ^ ^ ^ ^ ^</b> | FLD25(P31) | | 0E51 <sub>16</sub> | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD24(P30) | | 0E5216 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD23(P17) | | 0E5316 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD22(P16) | | DE5416 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD21(P15) | | DE5516 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD20(P14) | | 0E56 <sub>16</sub> | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD19(P13) | | 0E5716 | | | | | | | FLD <sub>9</sub> | FLD8 | $\rightarrow$ | FLD <sub>18</sub> (P <sub>12</sub> ) | | 0E5816 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0E5916 | | | | | | | FLD <sub>9</sub> | FLD8 | $\rightarrow$ | FLD <sub>16</sub> (P1 <sub>0</sub> ) | | 0E5A16 | | | | | | | | | | , , | | 0E5B16 | | | | | | | | | | | | 0E5C <sub>16</sub> | | | | | | | | | | | | 0E5D16 | | | | | | | | | | | | 0E5E16 | | | | | | | | | | | | 0E5F16 | | | | | | | | | | | | 0E6016 | FI D7 | FI D <sub>6</sub> | FI D <sub>5</sub> | FI D <sub>4</sub> | FI D <sub>3</sub> | FI D <sub>2</sub> | FLD <sub>1</sub> | FI Do | $\rightarrow$ | FLD <sub>25</sub> (P3 <sub>1</sub> ) | | 0E61 <sub>16</sub> | | | | | | | FLD <sub>1</sub> | | $\rightarrow$ | FLD24(P30) | | 0E62 <sub>16</sub> | | | | | | | FLD <sub>1</sub> | | $\rightarrow$ | FLD <sub>23</sub> (P <sub>17</sub> ) | | 0E6316 | | | | | | | FLD <sub>1</sub> | | $\stackrel{\cdot}{\rightarrow}$ | FLD <sub>22</sub> (P <sub>16</sub> ) | | 0E6416 | | | | | | | FLD <sub>1</sub> | | $\stackrel{\cdot}{\rightarrow}$ | FLD <sub>21</sub> (P1 <sub>5</sub> ) | | | | | | | | | FLD <sub>1</sub> | | $\stackrel{\cdot}{\rightarrow}$ | FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0E6516 | | | | | | | | | | / / / / / / / | | | | | | | | | | | $\rightarrow$ | FLD19(P13) | | 0E65 <sub>16</sub><br>0E66 <sub>16</sub><br>0E67 <sub>16</sub> | FLD <sub>7</sub> | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD <sub>4</sub> | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | $\uparrow \uparrow $ | FLD <sub>19</sub> (P1 <sub>3</sub> )<br>FLD <sub>18</sub> (P1 <sub>2</sub> ) | 0E6516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0E6616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0E6716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0E6816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0E6916 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 : Area which is used to sed segment data : Area which is used to sed digit data : Area which is available as ordinary RAM Fig. 2.4.19 FLD digit allocation example # Table 2.4.2 FLD automatic display RAM map example | Address Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 0EC016 0EC01 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | OEC116 PM AM 0E5116 PM AM 0E5216 OEC216 THU | → FLD25(P31) | | OEC116 PM AM 0E5116 PM AM 0E5216 OEC216 THU | | | 0EC216 THU 0E5216 THU | → FLD <sub>24</sub> (P3 <sub>0</sub> ) | | | | | | | | 0EC416 : 0E5416 : | → FLD <sub>21</sub> (P1 <sub>5</sub> ) | | 0EC516 : 0E5516 : | | | 0EC616 0E5616 | | | 0EC716 0E5716 | | | 0EC816 L 0E5816 L | → FLD <sub>17</sub> (P1 <sub>1</sub> ) | | OEC916 R LEVEL OE5916 R LEVEL - | → FLD16(P10) | | 0ECA16 0E5A16 | - ( - / | | 0ECB16 0E5B16 | | | 0ECC16 0E5C16 | | | 0ECD16 0E5D16 | | | 0ECE16 0E5E16 | | | 0ECF16 0E5F16 | | | 0ED016 CH g f e d c b a 0E6016 CH g f e d c b a | → FLD <sub>25</sub> (P3 <sub>1</sub> ) | | OED116 SAT 9 f e d c b a OE6116 SAT 9 f e d c b a | → FLD <sub>24</sub> (P3 <sub>0</sub> ) | | OED216 FRI 9 f e d c b a OE6216 FRI 9 f e d c b a | → FLD23(P17) | | OED316 WED g f e d c b a OE6316 WED g f e d c b a | → FLD22(P16) | | OED416 MON g f e d c b a OE6416 MON g f e d c b a — | → FLD21(P15) | | OED516 SUN 9 f e d c b a OE6516 SUN 9 f e d c b a | → FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0ED616 - 9 f e d c b a 0E6616 - 9 f e d c b a | → FLD <sub>19</sub> (P1 <sub>3</sub> ) | | 0ED716 ■ ⟨⟨ ⟨ | → FLD <sub>18</sub> (P1 <sub>2</sub> ) | | 0ED816 □□ □□ □□ □□ □□ □□ □□ □□ □□ □□ □□ □□ □□ | → FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0ED916 | → FLD16(P10) | : Unused #### Control procedure: Fig. 2.4.20 Control procedure ## 2.4 FLD controller ### (2) Key-scan using FLD automatic display and digits **Outline:** Key read-in with digit output waveforms is performed by software using the FLD automatic display mode. Fig. 2.4.21 Connection diagram Specifications: •Use of total 20 FLD ports (10 digits, 8 key-scan included; 10 segments) - •Use of FLD automatic display mode - •Display in gradation display mode and 16 timing mode - •Toff1 = 40 $\mu$ s, Toff2 = 64 $\mu$ s, Tdisp = 204 $\mu$ s, Tscan = 0 $\mu$ s, f(X<sub>IN</sub>) = 4 MHz - •Use of FLD digit interrupt Figure 2.4.22 shows the timing chart of key-scan. Fig. 2.4.22 Timing chart of key-scan using FLD automatic display mode and digits Figure 2.4.23 shows the setting of relevant registers. Fig. 2.4.23 Setting of relevant registers # 2.4 FLD controller Tdisp time set register (address 0EF5<sub>16</sub>) 50 (32<sub>16</sub>) set; (50 + 1) $\times$ count source = 204 $\mu$ s **TDISP** 3216 Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ Toff1 time set register (address 0EF6<sub>16</sub>) 10 (0A<sub>16</sub>) set; 10 X count source = 40 $\mu$ s TOFF1 0A<sub>16</sub> Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ Toff2 time set register (address 0EF7<sub>16</sub>) 16 (10<sub>16</sub>) set; 16 X count source = 64 $\mu$ s TOFF2 1016 Count source = $f(X_{IN})/16 = 4 \mu s$ , at $f(X_{IN}) = 4 MHz$ **Note:** Perform this setting when the gradation display mode is selected. FLD data pointer (address 0EF8<sub>16</sub>) 0 0 0 0 0 FLDDP 0 1 Set {(digit number) - 1} = 9 Interrupt request register 2 (address 003D<sub>16</sub>) IREQ2 0 → Clear FLD digit interrupt request bit Interrupt control register 2 (address 003F<sub>16</sub>) ICON2 0 → FLD digit interrupt: Enabled FLDC mode register (address 0EF4<sub>16</sub>) FLDM 0 0 0 0 Display start # 2.4 FLD controller Setting of FLD automatic display RAM: # Table 2.4.3 FLD automatic display RAM map 1 to 16 timing display data stored area | DEA016 | A -l -l | D:4 7 | D:4 C | D:4 F | D:4.4 | D:4 0 | D:4 0 | D:4.4 | D:1 0 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------|------------------|------------------|------------------|--------------------------------------------------|-------------------|------------------|------------------| | DEA116 | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | DEA116 | 0EA016 | | | | | | | FLD25 | FLD24 | | DEA216 DEA316 FLD25 FLD24 FLD25 FLD24 DEA516 FLD | 0EA116 | | | | | | | | | | DEA316 | 0EA216 | | | | | | | FLD25 | FLD24 | | DEA416 | | | | | | | | | | | 0EA516 FL025 FL024 0EA616 FL025 FL024 0EA716 FL025 FL024 0EA816 FL025 FL024 0EA816 FL025 FL024 0EA916 FL025 FL024 0EAA16 FL025 FL024 0EAB16 FL026 FL024 0EAC16 FL026 FL026 FL027 FL020 FL019 FL018 FL017 FL016 0EB16 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB16 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB16 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB316 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 0EB16 FL023 FL022 FL021 FL020 FL019 FL018 FL017 FL016 | | | | | | | | | | | OEA616 FLD25FLD24 FLD25FLD24 OEA716 FLD25FLD24 OEA816 FLD25FLD24 OEA816 FLD25FLD24 OEA816 FLD25FLD24 OEAA16 OEAA16 OEAA16 OEAA16 OEAC16 OEAC | | | | | | | | | | | DEA716 DEA816 DEA816 DEA816 DEA916 DEA916 DEA916 DEAA16 DEBA16 PLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 DEBA16 DEBB16 DE | | | | | | | | | | | OEA816 | | | | | | | | FL D25 | FLD24 | | OEA916 OEAA16 OEAA16 OEAA16 OEAA16 OEAA16 OEAC16 OEBD16 FLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 OEB216 FLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD24 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 OEB316 OEC316 OEC3 | | | | | | | | | | | 0EAA16 0EAB16 0EAC16 0EAC16 0EAC16 0EAC16 0EAC16 0EAC16 0EAC16 0EAC16 0EAC16 0EBC16 0EB16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB116 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB216 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB416 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB616 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD8 FLD8 FLD17 FLD16 0EB316 OEB316 FLD17 FLD6 0EB316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8< | | | | | | | | | | | 0EAB16 0EAC16 0EAD16 0EAD16 0EAD16 0EAE16 0EAF16 0EBB16 0EBD16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB116 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB216 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB416 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 OEBA16 0EBB16 OEBA16 FLD17 FLD16 0EBB16 OEBA16 FLD17 FLD16 0EBC16 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 | | | | | | l | | DLD25 | FLU24 | | 0EAC16 0EAD16 0EAD16 0EAF16 0EAF16 0EAF16 0EB016 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB116 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB216 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB416 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB616 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 GED3 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 GEB10 0EB16 GEB10 FLD18 FLD17 FLD16 0EB16 GEB10 FLD18 FLD18 FLD18 FLD18 FLD17 FLD16 0EB16 GEB16 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0E | | | | | | | | | | | 0EAD16 0EAE16 0EAF16 0EAF16 0EB016 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB116 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB216 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB616 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 0EB316 FLD2 FLD17 FLD18 FLD2 0EB316 0EB316 FLD2 FLD2 0EC316 FLD2 FLD3 FLD2 0EC316 FLD3 FLD3 0EC316 FLD3 FLD3 | | | | | | | | | | | 0EAE16 0EAF16 0EB016 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB116 PLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB216 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB316 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB516 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB616 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB716 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 OEB816 0EB16 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD23 FLD22 FLD21 FLD20 FLD19 FLD18 FLD17 FLD16 0EB816 FLD24 FLD3 FLD3 0EB16 FLD3 FLD3 0EC16 FLD3 FLD3 0EC316 FLD3 FLD3 0EC316 FLD3 FLD3 0EC316 | | | | | | | | | | | OEB016 | | | | | | | | | | | OEB016 | | | | | | | | | | | OEB116 | | | | | | | | | | | OEB116 | 0EB016 | | | | | | | | | | OEB316 | | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD <sub>18</sub> | FLD17 | FLD16 | | OEB316 | 0EB216 | | | | | | | | | | OEB416 | | | | | | | | | | | OEB516 | | | | | | | | | | | OEB616 | | | | | | | | | | | OEB716 | | | | | | | | | | | OEB816 | | | | | | | | | | | OEB916 | | | | | | | | | | | 0EBA16 0EBB16 0EBC16 0EBD16 0EBD16 0EBE16 0EBF16 0EBF16 0EC016 FLD9 FLD8 0EC216 FLD9 FLD8 0EC216 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC416 FLD9 FLD8 0EC518 FLD9 FLD8 0EC616 FLD9 FLD8 0EC716 FLD9 FLD8 0EC816 FLD9 FLD8 0EC816 FLD9 FLD8 0EC916 FLD9 FLD8 0EC916 FLD9 FLD8 0EC816 FLD9 FLD8 0EC916 FLD4 FLD3 FLD2 FLD1 FLD0 0EC916 FLD7 FLD6 FLD5 FLD4 FLD3 F | | | | | | | | | | | 0EBB16 0EBC16 0EBD16 0EBD16 0EBF16 0EBF16 0EC016 FLD9 0EC116 FLD9 0EC216 FLD9 0EC316 FLD9 0EC316 FLD9 0EC316 FLD9 0EC416 FLD9 0EC516 FLD9 0EC516 FLD9 0EC516 FLD9 0EC516 FLD9 0EC516 FLD9 0EC516 FLD9 0EC616 FLD9 0EC816 FLD9 0EC816 FLD9 0EC816 FLD9 0EC916 FLD9 0EC916 FLD9 0EC816 FLD9 0EC916 FLD9 0EC16 FLD9 0EC16 FLD9 0EC16 FLD9 0EC16 FLD9 0EC16 FLD1 0EC16 FLD2 0EC16 FLD4 0EC16 <td></td> <td>FLD23</td> <td>FED22</td> <td>FED21</td> <td>FED20</td> <td>FLD19</td> <td>FLD18</td> <td>FLD37</td> <td>FLD16</td> | | FLD23 | FED22 | FED21 | FED20 | FLD19 | FLD18 | FLD37 | FLD16 | | 0EBC16 0EBD16 0EBB16 0EBE16 0EC016 EFLD9 0EC016 FLD9 0EC116 FLD9 0EC216 FLD9 0EC316 FLD9 0EC316 FLD9 0EC316 FLD9 0EC416 FLD9 0EC516 FLD9 0EC516 FLD9 0EC616 FLD9 0EC716 FLD9 0EC816 0EC916 FLD1 0EC916 FLD2 0EC916 FLD3 0ED316 FLD7 0ED | | | | | | | | | | | 0EBD16 0EBE16 0EBF16 0EDE716 0EC016 FLD9 FLD8 0EC216 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC416 FLD9 FLD8 0EC516 FLD9 FLD8 0EC618 FLD9 FLD8 0EC716 FLD9 FLD8 0EC816 0EC916 FLD9 FLD8 0ECB16 FLD9 FLD8 0ECB16 FLD9 FLD8 0ECB16 FLD9 FLD8 0ECD16 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | 0EBE16 0EBF16 0EC016 FLD9 FLD8 0EC116 FLD9 FLD8 0EC216 FLD9 FLD8 0EC316 FLD9 FLD8 0EC316 FLD9 FLD8 0EC418 FLD9 FLD8 0EC516 FLD9 FLD8 0EC516 FLD9 FLD8 0EC716 FLD9 FLD8 0EC816 FLD9 FLD8 0EC816 FLD9 FLD8 0EC816 FLD9 FLD8 0EC916 FLD9 FLD8 0EC816 FLD9 FLD8 0EC816 FLD9 FLD8 0EC816 FLD9 FLD8 0EC916 FLD9 FLD8 0EC916 FLD9 FLD8 0ECB16 FLD9 FLD8 0ECB16 FLD9 FLD8 0ECB16 FLD0 FLD8 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FL | | | | | | | | | | | 0EBF16 0EC016 FLD9 FLD8 0EC116 FLD9 FLD9 FLD9 0EC216 FLD9 FLD9 FLD8 0EC316 FLD9 FLD9 FLD8 0EC316 FLD9 FLD9 FLD8 0EC416 FLD9 FLD9 FLD8 0EC516 FLD9 FLD9 FLD8 0EC616 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC916 FLD9 FLD8 FLD9 FLD8 0EC316 FLD9 FLD8 FLD9 FLD8 0EC416 FLD9 FLD8 FLD9 FLD8 0EC416 FLD9 FLD8 FLD9 FLD8 0EC516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0EC616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED16 FLD7 | | | | | | | | | | | 0EC016 FLD9 FLD9 FLD8 0EC116 FLD9 FLD8 FLD9 FLD8 0EC216 FLD9 FLD8 FLD9 FLD8 0EC316 FLD9 FLD9 FLD9 FLD8 0EC416 FLD9 FLD9 FLD8 0EC516 FLD9 FLD9 FLD8 0EC616 FLD9 FLD9 FLD8 0EC816 FLD9 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0ECB16 FLD6 FLD7 FLD8 FLD8 FLD9 FLD8 0EC16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0EC16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED16 FLD7 FLD6 FLD5 | 0EBE <sub>16</sub> | | | | | | | | | | 0EC016 FLD9 FLD9 FLD8 0EC116 FLD9 FLD8 FLD9 FLD8 0EC216 FLD9 FLD8 FLD9 FLD8 0EC316 FLD9 FLD9 FLD9 FLD8 0EC416 FLD9 FLD9 FLD8 0EC516 FLD9 FLD9 FLD8 0EC616 FLD9 FLD9 FLD8 0EC816 FLD9 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0ECB16 FLD6 FLD7 FLD8 FLD8 FLD9 FLD8 0EC16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0EC16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED16 FLD7 FLD6 FLD5 | 0EBF16 | | | | | | | | | | 0EC116 FLD9 FLD9 FLD9 FLD8 0EC216 FLD9 FLD9 FLD8 FLD9 FLD8 0EC316 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 0EC416 FLD9 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 0EC616 FLD9 FLD9 FLD9 FLD9 FLD8 FLD9 FLD9 FLD8 FLD9 FLD9 FLD9 FLD9 F | 0EC0 <sub>16</sub> | | | | | | | FLD <sub>9</sub> | FLD8 | | 0EC216 FLD9 FLD9 FLD9 FLD8 < | 0EC1 <sub>16</sub> | | | | | | | FLD9 | FLD8 | | 0EC316 FLD9 FLD8 0EC416 FLD9 FLD9 FLD8 0EC516 FLD9 FLD8 FLD9 FLD8 0EC616 FLD9 FLD8 FLD9 FLD8 0EC716 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC918 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0ECB16 FLD6 FLD6 FLD9 FLD8 0ECD16 FLD6 FLD6 FLD7 FLD8 FLD9 FLD1 FLD0 0ECB16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ECB16 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 | | | | | | | | | | | 0EC416 FLD9 FLD8 < | 0EC316 | | | | | | | | | | 0EC516 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 OEC816 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 OEC816 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 FLD9 FLD8 FLD9 FLD9 FLD8 FLD9 | | | | | | | | | | | 0EC616 FLD9 FLD8 0EC716 FLD9 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0EC916 FLD9 FLD8 FLD9 FLD8 0EC816 FLD9 FLD8 FLD9 FLD8 0ECB16 FLD9 FLD8 FLD9 FLD8 0ECD16 FLD6 FLD6 FLD8 FLD8 FLD8 0ECF16 FLD6 FLD8 FLD8 FLD9 | | | | | | | | | | | OEC716 | | | | | | | | | | | OEC816 | | | | | | | | | | | OEC916 | | <del> </del> | | | | <del> </del> | | | | | 0ECA16 0ECB16 0ECC16 0ECC16 0ECD16 0ECD16 0ECE16 0ECE16 0ED016 0ECE16 0ED17 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 | | | | | | - | | | | | 0ECB16 0ECC16 0ECD16 0ECD16 0ECE16 0ECF16 0ECP16 0ECF16 0ED016 FLD7 0ED17 FLD6 0ED18 FLD7 0ED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD4 FLD3 FLD2 FLD1 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD4 FLD3 FLD2 FLD1 FLD0 FLD5 FLD4 FLD3 FLD2 FLD1 FLD4 FLD3 FLD4 FLD3 FLD5 FLD4 | | <u> </u> | | | | <b> </b> | | FLD9 | FLD8 | | 0ECC16 0ECD16 0ECD16 0ECE16 0ED16 0ED016 FLD7 FLD6 FLD7 FLD6 FLD | | | | | | ļ | | | | | 0ECD16 0ECE16 0ECF16 0ECF16 0ED016 FLD7 FLD6 FLD5 FLD7 FLD6 < | | | | | | | | | | | 0ECE16 0ECF16 0ECF16 0ED016 0ED016 FLD7 FLD6 FLD4 FLD3 FLD2 FLD1 FLD0 0ED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD | | | | | | | | | | | OECF16 OED016 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | OECF16 OED016 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 OED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | 0ECE <sub>16</sub> | | | | | | | | | | OED016 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | 0ECF16 | | | | | | | | | | OED116 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | FLD <sub>7</sub> | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD <sub>4</sub> | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | | OED216 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | OED316 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | 0ED416 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | 0ED516 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | 0ED616 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | _ | = | | | | 0ED716 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | 0ED816 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | | | | | | | | | | | | UED916 FLD7 FLD6 FLD5 FLD4 FLD3 FLD2 FLD1 FLD0 | | | | | | | | | | | | UED916 | FLD7 | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD4 | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | Gradation display control data stored area Address Bit | lis | play c | ontrol | data | stored | d area | | | Corresponding | |-----|--------|--------|-------|--------|--------|-------------------|-----------|---------------| | 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | digit pin | | | | | | | | FLD25 | FLD24 | | | | | | | | | FLD25 | FLD24 | | | | | | | | | FLD <sub>25</sub> | FLD24 | | | | | | | | | | FLD24 | | | | | | | | | ED 15-4 | D( D) - 4 | | | Address | Bit / | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | uig | Jit Piri | |--------------------|------------------|------------------|------------------|------------------|------------------|-------------------|------------------|-------------------|------------------------------------------|--------------------------------------| | 0E3016 | | | | | | | FLD25 | FLD24 | | | | 0E31 <sub>16</sub> | | | | | | | FLD25 | FLD24 | | | | 0E3216 | | | | | | | | FLD24 | | | | 0E3316 | | | | | | | | FLD24 | | | | 0E34 <sub>16</sub> | | | | | | | | FLD <sub>24</sub> | | | | 0E35 <sub>16</sub> | | | | | | | | FLD24 | | | | 0E3616 | | | | | | | | FLD24 | | | | | | | | | | | | | | | | 0E37 <sub>16</sub> | | | | | | | | FLD24 | | | | 0E38 <sub>16</sub> | | | | | | | | FLD24 | | | | 0E39 <sub>16</sub> | | | | | | | FLD25 | FLD24 | | | | 0E3A16 | | | | | | | | | | | | 0E3B <sub>16</sub> | | | | | | | | | | | | 0E3C <sub>16</sub> | | | | | | | | | | | | 0E3D <sub>16</sub> | | | | | | | | | | | | 0E3E16 | | | | | | | | | | | | 0E3F16 | | | | | | | | | | | | | El Diag | E/ Daa | EVD64 | ELDáo | ELD/6 | FLD <sub>18</sub> | E) Das | EL 5.6 | | | | | | | | | | | | | | | | | | | | | | | | FLD16 | | | | | | | | | | FLD18 | | | | | | 0E4316 | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD18 | FLD17 | FLD16 | | | | 0E4416 | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD <sub>18</sub> | FLD17 | FLD16 | | | | 0E4516 | FL D23 | FLD22 | FLD21 | FI D20 | FLD19 | El Dia | El Díz | FLD16 | | | | | | | | | | | | FLD16 | | | | | EL Doo | EL Das | EL Dat | FL Doo | PLD 19 | EL DAG | EL DAZ | FLD16 | | | | | | | | | | | | | | | | | | | | | | FLD <sub>18</sub> | | | | | | | FLD23 | FLD22 | FLD21 | FLD20 | FLD19 | FLD18 | HLD17 | FLD16 | | | | 0E4A <sub>16</sub> | | | | | | | | | | | | 0E4B <sub>16</sub> | | | | | | | | | | | | 0E4C <sub>16</sub> | | | | | | | | | | | | 0E4D16 | | | | | | | | | | | | 0E4E16 | | | | | | | | | | | | 0E4F16 | | | | | | | | | | | | | | | | | | | - | | | ELD(D2.) | | 0E50 <sub>16</sub> | | | | | | | | FLD <sub>8</sub> | <b>* * * * * * * * * *</b> | FLD <sub>25</sub> (P3 <sub>1</sub> ) | | 0E5116 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>24</sub> (P3 <sub>0</sub> ) | | 0E5216 | | | | | | | FLD <sub>9</sub> | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>23</sub> (P1 <sub>7</sub> ) | | 0E5316 | | | | | | | FLD <sub>9</sub> | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>22</sub> (P <sub>16</sub> ) | | 0E5416 | | | | | | | FLD9 | FLD8 | $\rightarrow$ | FLD <sub>21</sub> (P1 <sub>5</sub> ) | | 0E5516 | | | | | | | | FLD8 | $\stackrel{\cdot}{\rightarrow}$ | FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0E56 <sub>16</sub> | | | | | | | | FLD8 | $\stackrel{\checkmark}{\rightharpoonup}$ | FLD <sub>19</sub> (P1 <sub>3</sub> ) | | 0E5716 | | | | | | | | | $\overline{}$ | | | | | | | | | | | FLD8 | $\rightarrow$ | FLD <sub>18</sub> (P <sub>12</sub> ) | | 0E5816 | | | | | | | | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0E5916 | | | | | | | FLD <sub>9</sub> | FLD <sub>8</sub> | $\rightarrow$ | FLD <sub>16</sub> (P1 <sub>0</sub> ) | | 0E5A16 | | | | | | | | | | ` , | | 0E5B <sub>16</sub> | | | | | | | | | | | | 0E5C16 | | | | | | | | | | | | 0E5D <sub>16</sub> | | | | | | | | | | | | 0E5E <sub>16</sub> | | | | | | | | | | | | | | | | | | | | | | | | 0E5F16 | | | | | | | | | | ELD (DO.) | | 0E6016 | | | | | | FLD <sub>2</sub> | | | $\rightarrow$ | FLD <sub>25</sub> (P3 <sub>1</sub> ) | | 0E61 <sub>16</sub> | FLD <sub>7</sub> | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD4 | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | $\rightarrow$ | FLD <sub>24</sub> (P3 <sub>0</sub> ) | | 0E6216 | FLD <sub>7</sub> | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD4 | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | $\rightarrow$ | FLD <sub>23</sub> (P <sub>17</sub> ) | | 0E6316 | | | | | | FLD <sub>2</sub> | | | $\stackrel{\sim}{\rightharpoonup}$ | FLD <sub>22</sub> (P <sub>16</sub> ) | | 0E6416 | | | | | | FLD <sub>2</sub> | | | ~ | | | 0E6516 | ELD- | EL Do | ELD: | ELD4 | FLD3 | FLD <sub>2</sub> | ELD! | FLD <sub>0</sub> | $\rightarrow$ | FLD <sub>21</sub> (P <sub>15</sub> ) | | | FLD7 | FLD6 | FLD5 | FLD4 | FLD3 | FLD2 | FLD1 | FLD0 | $\rightarrow$ | FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0E6616 | | | | | | FLD <sub>2</sub> | | | $\rightarrow$ | FLD <sub>19</sub> (P1 <sub>3</sub> ) | | 0E67 <sub>16</sub> | | | | | | FLD <sub>2</sub> | | | $\rightarrow$ | FLD <sub>18</sub> (P <sub>12</sub> ) | | 0E6816 | FLD <sub>7</sub> | FLD <sub>6</sub> | FLD <sub>5</sub> | FLD <sub>4</sub> | FLD <sub>3</sub> | FLD <sub>2</sub> | FLD <sub>1</sub> | FLD <sub>0</sub> | <b>* * * * * * * * * *</b> | FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0000 | | | | | | | | | | | | 0E6916 | FLD <sub>7</sub> | FLD6 | l FLD5 | FLD <sub>4</sub> | FLD3 | FLD <sub>2</sub> | FLD <sub>1</sub> | <b>FLD</b> 0 | $\rightarrow$ | FLD <sub>16</sub> (P <sub>10</sub> ) | : Area which is used to set segment data : Area which is used to set digit data : Area which is available as ordinary RAM # 2.4 FLD controller Fig. 2.4.24 FLD digit allocation example # Table 2.4.4 FLD automatic display RAM map example | 1 to 16 | 3 timin | g disp | olay d | ata sto | ored a | rea | | Gradation display control data stored area | | | | | | | | | | Co | orresponding | | |--------------------|---------|-----------|--------|---------|--------|-------|-------|--------------------------------------------|---|--------------------|-------|----------|-------|-------|-------|-------|-------|-------|---------------|--------------------------------------| | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | dig | git pin | | 0EC016 | | | | | | | HHH | HHH | Ì | 0E50 <sub>16</sub> | | | | | | | HIII | HIII. | $\rightarrow$ | FLD <sub>25</sub> (P3 <sub>1</sub> ) | | 0EC1 <sub>16</sub> | | | | | | | PM | AM | İ | 0E51 <sub>16</sub> | | | | | | | PM | AM | $\rightarrow$ | FLD <sub>24</sub> (P3 <sub>0</sub> ) | | 0EC216 | | | | | | | | THU | İ | 0E5216 | | | | | | | | THU | $\rightarrow$ | FLD <sub>23</sub> (P <sub>17</sub> ) | | 0EC3 <sub>16</sub> | | | | | | | | TUE | İ | 0E53 <sub>16</sub> | | | | | | | HIII | TUE | $\rightarrow$ | FLD <sub>22</sub> (P <sub>16</sub> ) | | 0EC4 <sub>16</sub> | | | | | | | | : | | 0E54 <sub>16</sub> | | | | | | | | : | $\rightarrow$ | FLD <sub>21</sub> (P1 <sub>5</sub> ) | | 0EC516 | | | | | | | | : | | 0E5516 | | | | | | | | | $\rightarrow$ | FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0EC6 <sub>16</sub> | | | | | | | | | | 0E56 <sub>16</sub> | | | | | | | | | $\rightarrow$ | FLD19(P13) | | 0EC7 <sub>16</sub> | | | | | | | | | | 0E57 <sub>16</sub> | | | | | | | | | $\rightarrow$ | FLD <sub>18</sub> (P1 <sub>2</sub> ) | | 0EC8 <sub>16</sub> | | | | | | | L | | | 0E5816 | | | | | | | L | | $\rightarrow$ | FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0EC916 | | | | | | | R | LEVEL | | 0E59 <sub>16</sub> | | | | | | | R | LEVEL | $\rightarrow$ | FLD <sub>16</sub> (P1 <sub>0</sub> ) | | 0ECA <sub>16</sub> | | | | | | | | | | 0E5A <sub>16</sub> | | | | | | | | | | , , | | 0ECB <sub>16</sub> | | | | | | | | | | 0E5B <sub>16</sub> | | | | | | | | | | | | 0ECC <sub>16</sub> | | | | | | | | | | 0E5C <sub>16</sub> | | | | | | | | | | | | 0ECD <sub>16</sub> | | | | | | | | | | 0E5D16 | | | | | | | | | | | | 0ECE <sub>16</sub> | | | | | | | | | | 0E5E16 | | | | | | | | | | | | 0ECF <sub>16</sub> | | | | | | | | | | 0E5F16 | | | | | | | | | | | | 0ED016 | CH | g | f | е | d | С | b | а | | 0E60 <sub>16</sub> | CH | g | f | е | d | С | b | а | $\rightarrow$ | FLD <sub>25</sub> (P3 <sub>1</sub> ) | | 0ED116 | SAT | g | f | е | d | С | b | а | | 0E61 <sub>16</sub> | SAT | g | f | е | d | С | b | а | $\rightarrow$ | FLD24(P30) | | 0ED216 | FRI | g | f | е | d | С | b | а | | 0E6216 | FRI | g | f | е | d | С | b | а | $\rightarrow$ | FLD23(P17) | | 0ED3 <sub>16</sub> | WED | g | f | е | d | С | b | а | | 0E63 <sub>16</sub> | WED | g | f | е | d | С | b | а | $\rightarrow$ | FLD22(P16) | | 0ED416 | MON | g | f | е | d | С | b | а | | 0E64 <sub>16</sub> | MON | g | f | е | d | С | b | а | $\rightarrow$ | FLD21(P15) | | 0ED516 | SUN | | f | е | d | С | b | а | | 0E65 <sub>16</sub> | SUN | g | f | е | d | С | b | а | $\rightarrow$ | FLD <sub>20</sub> (P1 <sub>4</sub> ) | | 0ED616 | | g | t | е | d | С | b | a | | 0E6616 | | g | t | е | d | С | b | a | $\rightarrow$ | FLD19(P13) | | 0ED716 | | <u> 4</u> | ₩ | 00 | | REC | SP | EP | | 0E67 <sub>16</sub> | | <u> </u> | 8 | 00 | | REC | SP | EP | $\rightarrow$ | FLD <sub>18</sub> (P <sub>12</sub> ) | | 0ED816 | | | | | | | | | - | 0E68 <sub>16</sub> | | | | | | | | | $\rightarrow$ | FLD <sub>17</sub> (P1 <sub>1</sub> ) | | 0ED916 | | | | | | ШШ | ШШ | | Į | 0E69 <sub>16</sub> | | | | | | | | | $\rightarrow$ | FLD <sub>16</sub> (P1 <sub>0</sub> ) | : Unused #### Control procedure: Fig. 2.4.25 Control procedure ### 2.4 FLD controller ### (3) FLD display by software (example of not used FLD controller) Outline: FLD display and key read-in is performed, using a timer interrupt. Fig. 2.4.26 Connection diagram Specifications: •Use of 10 digits and 10 segments (8 key-scan included) •Display controlled by software •Use of timer 1 interrupt Figure 2.4.27 shows the timing chart of FLD display by software, and Figure 2.4.28 shows the enlarged view of P2 $_0$ to P2 $_7$ key-scan. Generate the waveform shown in Figure 2.4.28 by software and perform key-scan. Fig. 2.4.27 Timing chart of FLD display by software Fig. 2.4.28 Enlarged view of P20 to P27 key-scan Figure 2.4.29 shows the setting of relevant registers. Fig. 2.4.29 Setting of relevant registers # 2.4 FLD controller Fig. 2.4.30 FLD digit allocation example Table 2.4.5 FLD automatic display RAM map example | | | | | | | | | | Co | orresponding | |--------------------|-------|-------|---------------|-------|-------------|-------|-------|-------|---------------|-----------------| | Address | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | dig | git pin | | 0EC016 | | | | | | | | | $\rightarrow$ | P3 <sub>1</sub> | | 0EC1 <sub>16</sub> | | | | | | | PM | AM | $\rightarrow$ | P3 <sub>0</sub> | | 0EC216 | | | | | | | | THU | $\rightarrow$ | P17 | | 0EC3 <sub>16</sub> | | | | | | | | TUE | $\rightarrow$ | P16 | | 0EC4 <sub>16</sub> | | | | | | | | : | $\rightarrow$ | P15 | | 0EC5 <sub>16</sub> | | | | | | | | : | $\rightarrow$ | P14 | | 0EC6 <sub>16</sub> | | | | | | | | | $\rightarrow$ | P13 | | 0EC7 <sub>16</sub> | | | | | | | | | $\rightarrow$ | P1 <sub>2</sub> | | 0EC8 <sub>16</sub> | | | | | | | L | | $\rightarrow$ | P1 <sub>1</sub> | | 0EC9 <sub>16</sub> | | | | | | | R | LEVEL | $\rightarrow$ | P10 | | 0ECA <sub>16</sub> | | | | | | | | | | | | 0ECB <sub>16</sub> | | | | | | | | | | | | 0ECC <sub>16</sub> | | | | | | | | | | | | 0ECD <sub>16</sub> | | | | | | | | | | | | 0ECE <sub>16</sub> | | | | | | | | | | | | 0ECF <sub>16</sub> | | | | | | | | | | | | 0ED016 | CH | g | f | е | d | С | b | а | $\rightarrow$ | P3 <sub>1</sub> | | 0ED1 <sub>16</sub> | SAT | g | f | е | d | С | b | а | $\rightarrow$ | P3 <sub>0</sub> | | 0ED216 | FRI | g | f | е | d | С | b | а | $\rightarrow$ | P17 | | 0ED316 | WED | g | f | е | d | С | b | а | $\rightarrow$ | P16 | | 0ED416 | MON | g | f | е | d | С | b | а | $\rightarrow$ | P15 | | 0ED516 | SUN | g | f | е | d | С | b | а | $\rightarrow$ | P14 | | 0ED6 <sub>16</sub> | _ | g | f | е | d | С | b | а | $\rightarrow$ | P13 | | 0ED7 <sub>16</sub> | | ℴ | $\Rightarrow$ | 00 | $\triangle$ | REC | SP | EP | $\rightarrow$ | P12 | | 0ED816 | | | | | | | | | $\rightarrow$ | P1 <sub>1</sub> | | 0ED916 | | | | | | | | | $\rightarrow$ | <b>P1</b> 0 | | ****** | | | | | | | | | | | : Unused (The automatic display is not performed because FLD controller is not used.) #### Control procedure: Fig. 2.4.31 Control procedure ## 2.4 FLD controller (4) Display by combination with digit expander (M35501FP\*) (basic combination example) \* For M35501FP, refer to section "3.9 M35501FP". **Outline:** The fluorescent display which has many display numbers (36 segments X 16 digits) is displayed by using the digit expander (M35501FP). Fig. 2.4.32 Connection diagram Specifications: •Use of M35501FP (M35501FP: 16 digits, 38B7 Group: 36 segments) Ports $P5_0$ and $P5_1$ of 38B7 Group supply signals to the RESET and SEL pins of M35501FP respectively. The P73 pin (dimmer output pin) supply signals to the CLK pin of M35501FP. - •Use of FLD automatic display mode of 38B7 Group - •Display in gradation display mode and 16 timing mode - •Toff1 = 40 $\mu$ s, Toff2 = 64 $\mu$ s, Tdisp = 204 $\mu$ s, f(X<sub>IN</sub>) = 4 MHz Figure 2.4.33 shows the timing chart of 38B7 Group and M35501FP, and Figure 2.4.34 shows the timing chart (enlarged view) of digit and segment output. Fig. 2.4.33 Timing chart of 38B7 Group and M35501FP Fig. 2.4.34 Timing chart (enlarged view) of digit and segment output Figure 2.4.35 shows the setting of relevant registers. Fig. 2.4.35 Setting of relevant registers #### 2.4 FLD controller Setting of FLD automatic display RAM: Table 2.4.6 FLD automatic display RAM map : Unused ### 2.4 FLD controller Fig. 2.4.36 FLD digit allocation example ### Control procedure: Figure 2.4.37 shows the control procedure. Fig. 2.4.37 Control procedure ### 2.4 FLD controller (5) Display by combination with digit expander (M35501FP\*) (example considering column discrepancy prevention) \* For M35501FP, refer to section "3.9 M35501FP". **Outline:** In the case of (4), which is displayed by using the digit expander (M35501FP), if a noise enters signals between 38B7 Group and M35501FP, a column discrepancy of display may occur. Prevent the column discrepancy by using the OVFout output of M35501FP. The OVF<sub>OUT</sub> pin of M35501FP outputs an overflow signal. The overflow signal is the signal which outputs "H" synchronizing to the last digit output signal of M35501FP, and the signal is output at definite intervals in the correct state. Incorrect state is detected by measuring the output period of this signal, and a column discrepancy is prevented. Fig. 2.4.38 Connection diagram Specifications: •Use of M35501FP (M35501: 16 digits, 38B7 Group: 36 segments) Ports P5<sub>0</sub> and P5<sub>1</sub> of 38B7 Group supply signal to the RESET and SEL pins of M35501FP respectively. The P7<sub>3</sub> pin (dimmer output pin) supply signals to the CLK pin of M35501FP. - •Use of FLD automatic display mode of 38B7 Group - •Display in gradation display mode and 16 timing mode - •Toff1 = 40 $\mu$ s, Toff2 = 64 $\mu$ s, Tdisp = 204 $\mu$ s, f(X<sub>IN</sub>) = 4 MHz Countermeasures against column discrepancycolumn discrepancy → •OVF<sub>OUT</sub> output of M35501FP input to CNTR<sub>1</sub> pin of 38B7 Group Input signal to CNTR<sub>1</sub> pin is counted as a count source by timer 4 of 38B7 Group The timer 6 interrupt is generated each time FLD display period (Tdisp (204 $\mu$ s) X 16 column = 3.264 ms), and a value of timer 4 is confirmed. M35501FP is reset at incorrect state. Figure 2.4.39 shows the timing chart (at correct state) of 38B7 Group and M35501FP, and Figure 2.4.40 shows the timing chart (at incorrect state) of 38B7 Group and M35501FP. Fig. 2.4.39 Timing chart (at correct state) of 38B7 Group and M35501FP Fig. 2.4.40 Timing chart (at incorrect state) of 38B7 Group and M35501FP Figure 2.4.41 shows the setting of relevant registers. Fig. 2.4.41 Setting of relevant registers ## 2.4 FLD controller #### Control procedure: Figure 2.4.42 shows the control procedure. Fig. 2.4.42 Control procedure # 2.4 FLD controller #### 2.4.4 Notes on FLD controller - Set a value of 03<sub>16</sub> or more to the Toff1 time set register. - When displaying in the gradation display mode, select the 16 timing mode by the timing number control bit (bit 4 of FLDC mode register (address 0EF4₁6) = "0"). ## 2.5 A-D converter This paragraph describes the setting method of A-D converter relevant registers, notes etc. ## 2.5.1 Memory assignment Fig. 2.5.1 Memory assignment of A-D converter relevant registers ## 2.5 A-D converter #### 2.5.2 Relevant registers Fig. 2.5.2 Structure of AD/DA control register Fig. 2.5.3 Structure of A-D conversion register (low-order) Fig. 2.5.4 Structure of A-D conversion register (high-order) ## 2.5 A-D converter Fig. 2.5.5 Structure of Interrupt source switch register Fig. 2.5.6 Structure of Interrupt request register 2 | Interrupt control reg | 1310 | <u> </u> | | | | | |-------------------------|------|---------------------------------------------------------------------------|-------------------------------------------------|----------|---|---| | b7 b6 b5 b4 b3 b2 b1 b0 | | errupt control register 2<br>ON2 : address 3F16) | | | | | | | b | Name | Functions | At reset | R | W | | <u> </u> | . 0 | Timer 4 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 1 | Timer 5 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | . 2 | Timer 6 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 3 | Serial I/O2 receive interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 4 | INT3/Serial I/O2<br>transmit interrupt<br>enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 5 | INT4 interrupt<br>enable bit<br>A-D converter<br>interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 6 | FLD blanking<br>interrupt enable bit<br>FLD digit interrupt<br>enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | į | . 7 | Fix "0" to this bit. | | 0 | 0 | o | Fig. 2.5.7 Structure of Interrupt control register 2 ## 2.5 A-D converter #### 2.5.3 A-D converter application examples ## (1) Read-in of analog signal Outline: The analog input voltage input from a sensor is converted to digital values. Figure 2.5.8 shows a connection diagram, and Figure 2.5.9 shows the setting of relevant registers. Fig. 2.5.8 Connection diagram **Specifications:** •Conversion of analog input voltage input from sensor to digital values •Use of PA<sub>0</sub>/AN<sub>0</sub> pin as analog input pin Fig. 2.5.9 Setting of relevant registers ## 2.5 A-D converter **Control procedure:** A-D converter is started by performing register setting shown Figure 2.5.9. Figure 2.5.10 shows the control procedure. Fig. 2.5.10 Control procedure ## 2.5 A-D converter #### 2.5.4 Notes on A-D converter ## (1) Analog input pin ■ Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01 $\mu$ F to 1 $\mu$ F. Further, be sure to verify the operation of application products on the user side. #### Reason An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A-D conversion precision to be worse. ## (2) A-D converter power source pin The AVss pin is A-D converter power source pin. Regardless of using the A-D conversion function or not, connect it as following: • AVss : Connect to the Vss line #### Reason If the AVss pin is opened, the microcomputer may have a failure because of noise or others. #### (3) Clock frequency during A-D conversion The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A-D conversion. - f(XIN) is 250 kHz or more - Do not execute the STP instruction and WIT instruction ## 2.6 D-A converter This paragraph describes the setting method of D-A converter relevant registers, notes etc. ### 2.6.1 Memory assignment Fig. 2.6.1 Memory assignment of D-A converter relevant registers ## 2.6.2 Relevant registers Fig. 2.6.2 Structure of D-A conversion register ## 2.6 D-A converter Fig. 2.6.3 Structure of AD/DA control register #### 2.6.3 D-A converter application examples Outline: Digital value is converted to the analog output voltage. Figure 2.6.4 shows a connection diagram, and Figure 2.6.5 shows the setting of relevant registers. Fig. 2.6.4 Connection diagram **Specifications:** •Conversion of digital value to analog output voltage. Fig. 2.6.5 Setting of relevant registers ## 2.6 D-A converter **Control procedure:** D-A converter is started by performing register setting shown Figure 2.6.5. Figure 2.6.6 shows the control procedure. Fig. 2.6.6 Control procedure #### 2.6.4 Notes on D-A converter #### (1) PB<sub>0</sub>/DA pin state at reset The PB<sub>0</sub>/DA pin becomes a high-impedance state at reset. #### (2) Connection with low-impedance load If connecting a D-A output with a load having a low impedance, use an external buffer. It is because the D-A converter circuit does not include a buffer. #### (3) Usable voltage Vcc must be 3.0 V or more when using the D-A converter. ## 2.7 **PWM** This paragraph describes the setting method of PWM relevant registers, notes etc. ## 2.7.1 Memory assignment Fig. 2.7.1 Memory assignment of PWM relevant registers #### 2.7.2 Relevant registers Fig. 2.7.2 Structure of PWM control register ## 2.7 **PWM** Fig. 2.7.3 Structure of PWM register (high-order) Fig. 2.7.4 Structure of PWM register (low-order) #### 2.7.3 PWM application example #### (1) Control of VS tuner Figure 2.7.5 shows a connection diagram, and Figure 2.7.6 shows the setting of relevant registers. Fig. 2.7.5 Connection diagram Outline: • Control of VS tuner by using the 14-bit resolution PWM<sub>0</sub> output function • $f(X_{IN}) = 4$ MHz Fig. 2.7.6 Setting of relevant registers ## 2.7 **PWM** **Control procedure:** PWM waveform is output to the external by setting relevant registers shown in Figure 2.7.6. This PWM<sub>0</sub> output is integrated through the low pass filter and converted into DC signals for control of the VS tuner. Figure 2.7.7 shows the control procedure. Fig. 2.7.7 Control procedure #### 2.7.4 Notes on PWM - For PWMo output, "L" level is output first. - After data is set to the PWM register (low-order) and the PWM register (high-order), PWM waveform corresponding to new data is output from next repetitive cycle. Fig. 2.7.8 PWMo output # 2.8 Interrupt interval determination function This paragraph describes the setting method of interrupt interval determination function relevant registers, notes etc. ## 2.8.1 Memory assignment Fig. 2.8.1 Memory assignment of interrupt interval determination function relevant registers #### 2.8.2 Relevant registers Fig. 2.8.2 Structure of Interrupt interval determination register # 2.8 Interrupt interval determination function Fig. 2.8.3 Structure of Interrupt interval determination control register Fig. 2.8.4 Structure of Interrupt edge selection register Fig. 2.8.5 Structure of Interrupt request register 1 # 2.8 Interrupt interval determination function | b7 b6 b5 | b4 b3 b2 | | | | | | | | |----------|----------|----------|---|-------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|----|---| | بلبل | $\Box$ | | | rrupt control register 1<br>DN1 : address 3E <sub>16</sub> ) | | | | | | | | | b | Name | Functions | At reset | R۱ | N | | | | | 0 | INTo interrupt enable bit | 0 : Interrupt disabled 1 : Interrupt enabled | 0 | 0 | 0 | | | | <u> </u> | 1 | INT <sub>1</sub> /serial I/O <sub>3</sub> interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | | 0 | | | | | 2 | INT2 interrupt<br>enable bit<br>Remote controller<br>/counter overflow<br>interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | | | 3 | Serial I/O1 interrupt<br>enable bit<br>Serial I/O automatic<br>transfer interrupt<br>enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | İ | | 4 | Timer X interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | | | 5 | Timer 1 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | <u> </u> | | | 6 | Timer 2 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | <u>i</u> | | | 7 | Timer 3 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | Fig. 2.8.6 Structure of Interrupt control register 1 ## 2.8.3 Interrupt interval determination function application examples #### (1) Reception of remote-control signal **Outline:** Remote-control signal is read in by both of the interrupt interval determination function using a noise filter and a timer interrupt. Fig. 2.8.7 Connection diagram Specifications: • Measurement of one-sided edge interval - · Use of noise filter - $\bullet$ Check of remote control interrupt request within the timer 2 interrupt (488 $\mu s$ period) processing routine - Operation at $f(X_{IN}) = 4$ MHz in high-speed mode Figure 2.8.8 shows the function block diagram, and Figure 2.8.9 shows a timing chart of data determination. Fig. 2.8.8 Function block diagram Fig. 2.8.9 Timing chart of data determination # 2.8 Interrupt interval determination function Figure 2.8.10 shows the setting of relevant registers. | CPUM | CPU mode register (address 003B₁6) □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ □ | |---------|---------------------------------------------------------------------------------------------------------------------------------------| | INTEDGE | Interrupt edge selection register (address 003A <sub>16</sub> ) | | IIDCON | Interrupt interval determination control register (address 0031 <sub>16</sub> ) | | IREQ1 | Interrupt request register 1 (address 003C <sub>16</sub> ) Determination of remote controller/counter overflow interrupt request bit | | ICON1 | Interrupt control register 1 (address 003E <sub>16</sub> ) Remote controller/counter overflow interrupt: Disabled | | IID | Interrupt interval determination register (address 0030 <sub>16</sub> ) Determination of header/data (0/1) with this value | Fig. 2.8.10 Setting of relevant registers # 2.8 Interrupt interval determination function **Control procedure:** When the registers are set as shown in Figure 2.8.10, remote-control signals are receivable. Figure 2.8.11 shows the control procedure, and Figure 2.8.12 shows the reception of remote-control data (timer 2 interrupt). Fig. 2.8.11 Control procedure # 2.8 Interrupt interval determination function Fig. 2.8.12 Reception of remote-control data (timer 2 interrupt) # 2.9 Watchdog timer This paragraph describes the setting method of watchdog timer relevant register, notes etc. #### 2.9.1 Memory assignment Fig. 2.9.1 Memory assignment of watchdog timer relevant register ## 2.9.2 Relevant register Fig. 2.9.2 Structure of Watchdog timer control register # 2.9 Watchdog timer Fig. 2.9.3 Structure of CPU mode register ### 2.9.3 Watchdog timer application examples **Outline:** When a program runs away, the watchdog timer makes the microcomputer return to the reset state. **Specifications:** •When the watchdog timer H underflows, it is judged as incorrect program, and the microcomputer is returned to the reset state. - •Bit 7 of the watchdog timer control register is set to "0" at each cycle of the main routine before underflow of the watchdog timer H. (Initialization of watchdog timer value) - •Use of watchdog timer L underflow as count source of watchdog timer H - •Setting of main clock division ratio to f(X<sub>IN</sub>) (high-speed mode) Figure 2.9.4 shows the connection of watchdog timer and the setting of the division ratio. Figure 2.9.5 shows the setting of relevant registers and Figure 2.9.6 shows the control procedure. Fig. 2.9.4 Connection of watchdog timer and setting of division ratio Fig. 2.9.5 Setting of relevant registers # 2.9 Watchdog timer Fig. 2.9.6 Control procedure ## 2.9.4 Notes on watchdog timer - The watchdog timer continues to count even while waiting for stop release. Accordingly, make sure that watchdog timer does not underflow during this term by writing to the watchdog timer control register (address 0EEE₁6) once before executing the STP instruction, etc. - Once a "1" is written to the STP instruction disable bit (bit 6) of the watchdog timer control register (address 0EEE<sub>16</sub>), it cannot be programmed to "0" again. This bit becomes "0" after reset. # 2.10 Buzzer output circuit The output frequency can be selected from 1 kHz, 2 kHz, or 4 kHz (at $f(X_{IN}) = 4.19$ MHz), and the output port can be selected between either the $B_{UZ01}$ pin or the $B_{UZ02}$ pin. This paragraph describes the setting method of buzzer output circuit relevant register, notes etc. #### 2.10.1 Memory assignment Fig. 2.10.1 Memory assignment of buzzer output circuit relevant register #### 2.10.2 Relevant register The buzzer output circuit starts outputting a buzzer by setting the buzzer output ON/OFF bit (bit 4) of the buzzer output control register. Figure 2.10.2 shows the structure of the buzzer output control register. Fig. 2.10.2 Structure of buzzer output control register # 2.10 Buzzer output circuit ### 2.10.3 Buzzer output circuit application examples Outline: A buzzer output is performed by using the buzzer output circuit. **Specifications:** $\bullet f(X_{IN}) = 4.19$ MHz, buzzer output frequency = 4 kHz $\bullet$ Buzzer output from Buzo1 pin Figure 2.10.3 shows the connection of buzzer output circuit and the setting of the division ratio. Figure 2.10.4 shows the setting of relevant register. Figure 2.10.5 shows the control procedure. Fig. 2.10.3 Connection of buzzer output circuit and setting of division ratio Fig. 2.10.4 Setting of relevant register Fig. 2.10.5 Control procedure ### 2.11 Reset circuit The reset state is caused by applying an "L" level to the $\overline{\mathsf{RESET}}$ pin. After that, the reset state is released by applying an "H" level to the $\overline{\mathsf{RESET}}$ pin, so that the program is executed in the middle-speed mode from the contents of the reset vector address. #### 2.11.1 Connection example of reset IC Figure 2.11.1 shows the example of power-on reset circuit. Figure 2.11.2 shows the system example which switches to the RAM backup mode by detecting a drop of the system power source voltage with the INT interrupt. Fig. 2.11.1 Example of power-on reset circuit Fig. 2.11.2 RAM backup system example ### 2.11 Reset circuit #### 2.11.2 Notes on reset #### (1) Reset input voltage control Make sure that the reset input voltage is 0.54~V or less for Vcc of 2.7~V. Perform switch to the high-speed mode when power source voltage is within 4.0~to~5.5~V. # (2) Countermeasure when $\overline{RESET}$ signal rise time is long In case where the RESET signal rise time is long, connect a ceramic capacitor or others across the $\overline{\text{RESET}}$ pin and the Vss pin. And use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following : - Make the length of the wiring which is connected to a capacitor as short as possible. - Be sure to verify the operation of application products on the user side. #### Reason If the several nanosecond or several ten nanosecond impulse noise enters the $\overline{\text{RESET}}$ pin, it may cause a microcomputer failure. ## 2.11.3 Each port state during "L" state of RESET pin Table 2.11.1 shows a pin state during "L" state of RESET pin. Table 2.11.1 Pin state during "L" state of RESET pin | Pin name | Pin state | |-------------------------------------------------------------------------------|-----------------------------------------| | P0, P2 | Output port (with pull-down resistor) | | P1, P3 | Input port (with pull-down resistor) | | P4, P5, P6 <sub>0</sub> to P6 <sub>3</sub> | Input port (without pull-down resistor) | | P6 <sub>4</sub> to P6 <sub>7</sub> , P7, P8 <sub>0</sub> to P8 <sub>3</sub> , | Input port (floating) | | P9, PA, PBo to PBo | | # 2.12 Clock generating circuit This paragraph explains the setting method of clock generating circuit relevant register, etc. #### 2.12.1 Relevant register Figure 2.12.1 shows the structure of the CPU mode register. Fig. 2.12.1 Structure of CPU mode register #### 2.12 Clock generating circuit #### 2.12.2 Clock generating circuit application examples #### (1) Status transition during power failure **Outline:** The clock is counted up every one second by using the timer interrupt during a power failure. Fig. 2.12.2 Connection diagram Specifications: •Reducing power dissipation as low as possible while maintaining clock function •Clock: $f(X_{IN}) = 4.19 \text{ MHz}$ , $f(X_{CIN}) = 32.768 \text{ kHz}$ Port processing Input port: Fixed to "H" or "L" level on the external Output port: Fixed to output level that does not cause current flow to the external (Example) When a circuit turns on LED at "L" output level, fix the output level to "H". I/O port: Input port $\rightarrow$ Fixed to "H" or "L" level on the external Output port $\rightarrow$ Output of data that does not consume current VREF: Stop to supply to reference voltage input pin by external circuit Figure 2.12.3 shows the status transition diagram during power failure and Figure 2.12.4 shows the setting of relevant registers. Fig. 2.12.3 Status transition diagram during power failure Fig. 2.12.4 Setting of relevant registers #### 2.12 Clock generating circuit **Control procedure:** Set the relevant registers in the order shown below to prepare for a power failure. Fig. 2.12.5 Control procedure #### (2) Counting without clock error during power failure Outline: It keeps counting without clock error during a power failure. Specifications: •Reducing power consumption as low as possible while maintaining clock function •Clock: $f(X_{IN}) = 4.19 \text{ MHz}$ •Sub clock: f(Xcin) = 32.768 kHz •Use of Timer 3 interrupt For the peripheral circuit and the status transition during a power failure, refer to Figures 2.12.2 and 2.12.3. Figure 2.12.6 shows the structure of clock counter, Figures 2.12.7 and 2.12.8 show the setting of relevant registers. Fig. 2.12.6 Structure of clock counter #### 2.12 Clock generating circuit Fig. 2.12.7 Initial setting of relevant registers Fig. 2.12.8 Setting of relevant registers after detecting power failure #### 2.12 Clock generating circuit **Control procedure:** Set the relevant registers in the order shown below to prepare for a power failure. Fig. 2.12.9 Control procedure #### 2.13 Flash memory ### 2.13 Flash memory This paragraph explains the registers setting method and the notes relevant to the flash memory version. #### 2.13.1 Overview The flash memory version has functions similar to those of the mask ROM version except that the flash memory is built-in. However, some of SFR area of flash memory version is different from those of the mask ROM version (refer to "2.13.2 Memory map"). In the flash memory version, the built-in flash memory can be operated by using the following three modes. - CPU reprogramming mode - Parallel input/output mode - Serial input/output mode #### 2.13.2 Memory map M38B79FFFP has the built-in flash memory of 60 Kbytes. Figure 2.13.1 shows the memory map of the flash memory version. Fig. 2.13.1 Memory map of flash memory version for 38B7 Group #### 2.13.3 Relevant registers Fig. 2.13.2 Memory map of registers relevant to flash memory Fig. 2.13.3 Structure of Flash memory control register #### 2.13 Flash memory Fig. 2.13.4 Structure of Flash command register Fig. 2.13.5 Structure of CPU mode register #### 2.13.4 Parallel I/O mode In the parallel I/O mode, program/erase to the built-in flash memory area can be performed by a general ERPOM programmer. Set the programming mode of EPROM programmer to M5M28F101 and the memory area of program/erase to 01000<sub>16</sub> to 0FFFF<sub>16</sub>. Be careful especially when erasing because if the setting of the memory area is mistaken when erasing, the products are damaged eternally. Table 2.13.1 shows the setting of EPROM programmer when programming in the parallel I/O mode. Recommended programmer: R4945A provided by ADVANTEST CORPORATION (http://www.advantest.co.jp/index-e.html) Table 2.13.1 Setting of EPROM programmer when parallel programming | Products | Programming adapter | Programming mode | Memory area | |------------|---------------------|------------------|--------------------------------------------| | M38B79FFFP | PCA4738F-100 | M5M28F101 | 01000 <sub>16</sub> to 0FFFF <sub>16</sub> | #### 2.13.5 Serial I/O mode Table 2.13.2 shows the pin connection example using EFP-I\* between the programmer and the microcomputer when programming in the serial I/O mode. \*EFP-I provided by Suisei Electronics System Co., Ltd. (http://www.suisei.co.jp/index\_e.htm) (Asia and Oceania limited-product) Table 2.13.2 Connection example to programmer when serial programming | I | EFP-I | 38B7 Group flash memory version | | | | |--------------|------------------|---------------------------------|------------|--|--| | Signal name | Target connector | Pin name | Pin number | | | | | Line number | | | | | | BUSY | 1 | P67/SRDY2/SCLK22/FLD55 | 33 | | | | VPP (Note 1) | 2 | CNVss (Note 1) | 17 | | | | VDD (Note 3) | 3 | Vcc (Note 3) | 24 | | | | SCL | 4 | P66/Sclk21/FLD54 | 34 | | | | SDA | 5 | P64/RxD/FLD52 | 36 | | | | PGM/OE | 6 | P37/FLD31 | 57 | | | | RESET | 7 | RESET | 18 | | | | GND (Note 2) | 8 | Vss, AVss (Note 2) | 21, 97 | | | **Notes 1:** Connect an approximate 0.01 $\mu F$ capacitor between CNVss/VPP and GND for noise elimination. - 2: When a serial programmer is connected, at first, connect both GNDs to be the same GND level. - 3: When the $V_{\text{CC}}$ power has been already supplied to the target board, do not connect the VDD supply pin of the serial programmer to $V_{\text{CC}}$ of the target board. #### 2.13 Flash memory #### 2.13.6 CPU reprogramming mode In the CPU reprogramming mode, by executing the software command with Central Processing Unit (CPU), the built-in flash memory area can be reprogrammed. Accordingly, the contents of the built-in flash memory area can be reprogrammed with the microcomputer mounted on board, without using the ROM programmer. Program the reprogramming program in advance to the built-in flash memory area. However, in the CPU reprogramming mode, the read from the built-in flash memory cannot be performed. Accordingly, after transferring the reprogramming control program on the internal RAM, not the built-in flash memory, execute it on the RAM. In the CPU reprogramming mode, read command, program command, program verify command, erase command, erase verify command, and reset command can be used. As for details of each command, refer to "CHAPTER 1 Flash memory mode 3 (CPU reprogramming mode)". #### (1) CPU reprogramming mode beginning/release procedure Operation procedure in the reprogramming mode for the built-in flash memory is described. As for the control example, refer to "2.13.7 (2) Control example in the CPU reprogramming mode." #### [Beginning procedure] - ① Apply 0 V to the CNVss/VPP pin for reset release. - 2 Set the CPU mode register. - 3 After CPU reprogramming mode control program is transferred to internal RAM, jump to this control program on RAM. (The following operations are controlled by this control program). - Set "1" to the CPU reprogramming mode select bit (bit 0 of address 0EFE<sub>16</sub>). - 5 Apply VPPH to the CNVss/VPP pin. - 6 Wait till CNVss/VPP pin becomes 12 V. - ⑦ Read the CPU reprogramming mode monitor flag (bit 2 of address 0EFE₁6) to confirm that the CPU reprogramming mode is valid. - ® The operation of the flash memory is executed by software-command-writing to the flash command register (address 0EFF<sub>16</sub>). Note: The following are necessary other than this: - Control for data which is input from the external (serial I/O etc.) and to be programmed to the flash memory. - Initial setting for ports, etc. - · Writing to the watchdog timer #### [Release procedure] - ① Apply 0 V to the CNVss/VPP pin. - ② Wait till CNVss/VPP pin becomes 0 V. - 3 Set the CPU reprogramming mode select bit (bit 0 of address 0EFE<sub>16</sub>) to "0". Also, execute the following processing before the CPU reprogramming mode is selected so that interrupts will not occur during the CPU reprogramming mode. • Set the interrupt disable flag (I) to "1" In the CPU reprogramming mode, write to the watchdog timer control register (address 0EEE<sub>16</sub>) periodically in order not to generate the reset by the underflow of the watchdog timer H. During the program execution (programming time: max. 10 $\mu$ s), watchdog timer H is set to "FF<sub>16</sub>", watchdog timer L is set to "FF<sub>16</sub>" and the count is stopped. The count is started again after the program is executed or the execution of erase is completed. Accordingly, the setting of write period of the watchdog timer control register is no problem except for the program time and erase time. When the interrupt request or reset occurs in the CPU reprogramming mode, the microcomputer enters the following state; · Interrupt occurs This may cause a program runaway because the read from the flash memory which has the interrupt vector area cannot be performed. • Underflow of watchdog timer H, reset This may cause a microcomputer reset; the built-in flash memory control circuit and the flash memory control register are reset. Also, when the above interrupt and reset occur during program/erase, error data may still exist after reset release because the reprogramming of the flash memory is not completed, so that be careful. In this case, reprogramming of the flash memory in the parallel I/O mode or serial I/O mode is required. #### 2.13.7 Flash memory mode application examples The control pin processing example on the system board in the serial I/O mode and the control example in the CPU reprogramming mode are described below. #### (1) Control pin processing example on the system board in serial I/O mode As shown in Figure 2.13.6, in the serial I/O mode, the contents of the built-in flash memory can be reprogrammed with the microcomputer mounted on board. In the serial I/O mode, the processing example of control pins (P37, P64, P66, P67, CNVss and RESET pin) is described below. Fig. 2.13.6 Reprogramming example of built-in flash memory by serial I/O mode #### 2.13 Flash memory #### ① When control signals are not affected to user system circuit When the control signals in the serial I/O mode are not used or not affected to the user system circuit, they can be connected as shown in Figure 2.13.7. Fig. 2.13.7 Processing example of pins on board in serial I/O mode (1) #### 2 When control signals are affected to user system circuit-1 Figure 2.13.8 shows the example that the control signals supplied to the user system circuit are cut-off by a jumper switch in the serial I/O mode. Fig. 2.13.8 Processing example of pins on board in serial I/O mode (2) #### 3 When control signals are affected to user system circuit-2 Figure 2.13.9 shows the example that the control signals supplied to the user system circuit are cut-off by an analog switch (74HC4066) in the serial I/O mode. Fig. 2.13.9 Processing example of pins on board in serial I/O mode (3) #### 2.13 Flash memory #### (2) Control example in CPU reprogramming mode In this example, the built-in flash memory is reprogrammed in the CPU reprogramming mode by serial I/O2, receiving the reprogramming data (updated data). Figure 2.13.10 shows the example for the reprogramming system of the built-in flash memory by the CPU reprogramming mode. Fig. 2.13.10 Example for reprogramming system of built-in flash memory by CPU reprogramming mode ### Specifications - ① CPU reprogramming mode is selected/released by the input signal to Pi2. - 2 Updated data is received by serial I/O2. - 3 The transfer enable state of serial transmit side is judged by "L" level input to Pio. - 4 V<sub>PP</sub> control circuit is turned ON/OFF by the output from Pi<sub>1</sub> (refer to Figure 2.13.15 and Figure 2.13.16). Fig. 2.13.11 CPU reprogramming control program example (1) #### 2.13 Flash memory Fig. 2.13.12 CPU reprogramming control program example (2) Fig. 2.13.13 CPU reprogramming control program example (3) #### 2.13 Flash memory Fig. 2.13.14 CPU reprogramming control program example (4) Fig. 2.13.15 VPP control circuit example (1) Fig. 2.13.16 VPP control circuit example (2) #### 2.13 Flash memory #### 2.13.8 Notes on CPU reprogramming mode - (1) Transfer the CPU reprogramming mode control program to the internal RAM before selecting the CPU reprogramming mode, and then, execute it on the internal RAM. Additionally, when the subroutine or stack operation instruction is used in the control program, make sure in order not to destroy the control program transferred to the internal RAM through the stack area. - (2) Be careful of the instruction description (specifying address, and so on) because the CPU reprogramming mode control program is transferred to the internal RAM and executed on the internal RAM. - (3) Write to the watchdog timer control register periodically in order not to generate the watchdog timer interrupt by the CPU reprogramming mode control program (refer to "2.9 Watchdog timer"). #### 2.13.9 Notes on flash memory version The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise margin, connect the CNVss pin to Vss through 1 to 10 k $\Omega$ resistance. Even when the wiring of the CNVss pin of the mask ROM version is connected to Vss through this resistor, that will not affect operation. # CHAPTER 3 # **APPENDIX** - 3.1 Electrical characteristics - 3.2 Standard characteristics - 3.3 Notes on use - 3.4 Countermeasures against noise - 3.5 Control registers - 3.6 Package outline - 3.7 Machine instructions - 3.8 List of instruction code - 3.9 M35501FP - 3.10 SFR memory map - 3.11 Pin configuration ### 3.1 Electrical characteristics ### 3.1 Electrical characteristics #### 3.1.1 Absolute maximum ratings Table 3.1.1 Absolute maximum ratings | Symbol | Parameter | Conditions | Ratings | Unit | |--------|----------------------------------------------------------------------------------|---------------------------------|----------------------|------| | Vcc | Power source voltages | All voltages are based on Vss. | -0.3 to 6.5 | V | | VEE | Pull-down power source voltages | Output transistors are cut off. | Vcc -45 to Vcc +0.3 | V | | Vı | Input voltage P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | -0.3 to VCC +0.3 | V | | Vı | Input voltage P10–P17, P30–P37, P40–P47, P50–P57, P60–P63 | | Vcc -45 to Vcc +0.3 | V | | Vı | Input voltage RESET, XIN, CNVss | | -0.3 to Vcc +0.3 | V | | Vı | Input voltage XCIN | | -0.3 to Vcc +0.3 | V | | Vo | Output voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P63 | | Vcc -45 to Vcc +0.3 | V | | Vo | Output voltage P64–P67, P80–P83, P70–P77, P90–P97, PA0–PA7, PB0–PB6, XOUT, XCOUT | | -0.3 to Vcc +0.3 | V | | Pd | Power dissipation | Ta = -20 to 65 °C | 800 | mW | | | | Ta = 65 to 85 °C | 800 –12.5 X (Ta –65) | mW | | Topr | Operating temperature | | -20 to 85 | °C | | Tstg | Storage temperature | | -40 to 125 | °C | #### 3.1.2 Recommended operating conditions #### Table 3.1.2 Recommended operating conditions (Vcc = 4.0 to 5.5 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | Cumah al | | Developed | | | Limits | | l lait | |----------|----------------------|----------------------------|---------------------------------------------|---------|--------|---------|--------| | Symbol | | Parameter | Parameter | | Тур. | Max. | Unit | | Vcc | Power source voltag | ge (mask ROM version) | High-speed mode | 4.0 | 5.0 | 5.5 | V | | | | | Middle/Low-speed mode | 2.7 | 5.0 | 5.5 | V | | Vcc | Power source voltage | ge (flash memory version) | | 4.0 | 5.0 | 5.5 | V | | Vss | Power source voltage | ge | | | 0 | | V | | VEE | Pull-down power so | urce voltage | | Vcc -43 | | Vcc | V | | VREF | Analog reference vo | oltage | when A-D converter is used | 2.0 | | Vcc | V | | | | | when D-A converter is used | 3.0 | | Vcc | V | | AVss | Analog power source | ower source voltage | | | 0 | | V | | VIA | Analog input voltage | e AN0-AN15 | AN0–AN15 | | | Vcc | V | | VIH | "H" input voltage | P70-P77, P80-P83, P90-P97, | PA0-PA7, PB0-PB6 | 0.75Vcc | | Vcc | V | | ViH | "H" input voltage | P64-P67 | | 0.4Vcc | | Vcc | V | | ViH | "H" input voltage | P10-P17, P30-P37, P40-P47, | P50-P57, P60-P63 | 0.52Vcc | | Vcc | V | | ViH | "H" input voltage | RxD, Sclk21, Sclk22 | | 0.8Vcc | | Vcc | V | | ViH | "H" input voltage | XIN, XCIN, RESET, CNVss | | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage | P70-P77, P80-P83, P90-P97, | PA0-PA7, PB0-PB6 | 0 | | 0.25Vcc | V | | VIL | "L" input voltage | P64-P67 | | 0 | | 0.16Vcc | V | | VIL | "L" input voltage | P10-P17, P30-P37, P40-P47, | P10-P17, P30-P37, P40-P47, P50-P57, P60-P63 | | | 0.2Vcc | V | | VIL | "L" input voltage | RxD, Sclk21, Sclk22 | | 0 | | 0.2Vcc | V | | VIL | "L" input voltage | XIN, XCIN, RESET, CNVss | | 0 | | 0.2Vcc | V | #### Table 3.1.3 Recommended operating conditions (Vcc = 4.0 to 5.5 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | Cumbal | Parameter | | Limits | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------|--|--------|------|------| | Symbol | | | Тур. | Max. | Unit | | ΣIOH(peak) | "H" total peak output current <b>(Note 1)</b> P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P67, P70–P77 | | | -240 | mA | | ΣIOH(peak) | "H" total peak output current (Note 1) P80-P83, P90-P97, PA0-PA7, PB0-PB6 | | | -60 | mA | | ΣIOL(peak) | "L" total peak output current (Note 1) P64–P67, P70–P77 | | | 100 | mA | | $\Sigma$ IOL(peak) | "L" total peak output current (Note 1) P80-P83, P90-P97, PA0-PA7, PB0-PB6 | | | 60 | mA | | $\Sigma \text{IOH(avg)}$ | "H" total average output current <b>(Note 1)</b> P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P63 | | | -120 | mA | | ΣIOH(avg) | "H" total average output current <b>(Note 1)</b> P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | -30 | mA | | $\Sigma \text{IOL(avg)}$ | "L" total average output current <b>(Note 1)</b> P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | 50 | mA | | IOH(peak) | "H" peak output current (Note 2) P00-P07, P10-P17, P20-P27, P30-P37, P40-P47, P50-P57, P60-P63 | | | -40 | mA | | IOH(peak) | "H" peak output current (Note 2) P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | -10 | mA | | IOL(peak) | "L" peak output current <b>(Note 2)</b> P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | 10 | mA | | IOH(avg) | "H" average output current <b>(Note 3)</b> P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P63 | | | -18 | mA | | IOH(avg) | "H" average output current (Note 3) P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | -5 | mA | | IOL(avg) | "L" average output current (Note 3) P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | | | 5 | mA | | f(CNTR) | Clock input frequency for timers 2, 4, and X (duty cycle 50 %) | | | 250 | kHz | | f(XIN) | Main clock input oscillation frequency (Note 4) | | | 4.2 | MHz | | f(XCIN) | Sub-clock input oscillation frequency (Notes 4, 5) | | 32.768 | 50 | kHz | Notes 1: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents. - 2: The peak output current is the peak current flowing in each port. - 3: The average output current IoL(avg), IoH(avg) are average value measured over 100 ms. - 4: When the oscillation frequency has a duty cycle of 50%. - 5: When using the microcomputer in low-speed mode, set the sub-clock input oscillation frequency on condition that f(XCIN) < f(XIN)/3. #### 3.1 Electrical characteristics #### 3.1.3 Electrical characteristics Table 3.1.4 Electrical characteristics (Vcc = 4.0 to 5.5 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | 0 | | Doromotor | Table on 200 and | | 1.126 | | | |---------|--------------------|-----------------------------------------------------------------------|-------------------------------------|---------|-------|------|------| | Symbol | | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | Voн | "H" output voltage | P00–P07, P10–P17, P20–P27,<br>P30–P37, P40–P47, P50-P57,<br>P60–P63 | IOH = −18 mA | Vcc-2.0 | | | V | | Voн | "H" output voltage | P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | ЮН = −10 mA | Vcc-2.0 | | | V | | Vol | "L" output voltage | P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | IOL = 10 mA | | | 2.0 | V | | VT+-VT- | P73, F | SCLK21, SCLK22, SRDY1, P70-<br>P77, P82-P83, P90-P92, PB0,<br>PB4-PB6 | | | 0.4 | | V | | VT+-VT- | Hysteresis RESE | T, XIN | | | 0.5 | | V | | VT+-VT- | Hysteresis XCIN | | | | 0.5 | | V | | Іін | "H" input current | P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | VI = VCC | | | 5.0 | μA | | Іін | "H" input current | P10-P17, P30-P37, P40-P47, P50-P57, P60-P63 (Note) | VI = VCC | | | 5.0 | μA | | IIн | "H" input current | RESET, CNVss, Xcin | VI = VCC | | | 5.0 | μA | | IIН | "H" input current | XIN | VI = VCC | | 4.0 | | μA | | liL | "L" input current | P64–P67, P70–P77, P80–P83, P90–P97, PA0–PA7, PB0–PB6 | Vi = Vss<br>Pull-up "off" | | | -5.0 | μA | | | | | Vcc = 5 V, VI = Vss<br>Pull-up "on" | -30 | -70 | -140 | μA | | | | | Vcc = 3 V, VI = Vss<br>Pull-up "on" | -6.0 | -25 | -45 | μA | | lıL | "L" input current | P10-P17, P30-P37, P40-P47, P50-P57, P60-P63 <b>(Note)</b> | VI = VSS | | | -5.0 | μA | | lıL | "L" input current | RESET, CNVss, XCIN | VI = VSS | | | -5.0 | μA | | liL | "L" input current | XIN | VI = VSS | | -4.0 | | μA | Note: Except when reading ports P1, P3, P4, P5 or P6. #### Table 3.1.5 Electrical characteristics (Vcc = 4.0 to 5.5 V, $V_{SS}$ = 0 V, $T_a$ = -20 to 85 °C, unless otherwise noted) | Course Is a I | Davamatan | To a to a south the second | | 11 | | | |---------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | İLOAD | Output load current<br>P00-P07, P10-P17,<br>P20-P27, P30-P37,<br>(P40-P47, P50-P57,<br>P60-P63 at option) | VEE = VCC-43 V, VOL = VCC<br>Output transistors "off" | | | μА | | | ILEAK | Output leak current<br>P00-P07, P10-P17,<br>P20-P27, P30-P37,<br>P40-P47, P50-P57,<br>P60-P63 | VEE = VCC-43 V, VOL = VCC-43 V<br>Output transistors "off" | | | -10 | μΑ | | İREADH | "H" read current<br>P10-P17, P30-P37,<br>P40-P47, P50-P57,<br>P60-P63 | VI = 5 V | | μА | | | | VRAM | RAM hold voltage | When clock is stopped | 2 | | 5.5 | V | | | | High-speed mode, Vcc = 5 V,<br>f(XIN) = 4.2 MHz<br>f(XCIN) = 32.768 kHz<br>Output transistors "off" | | 7.0 | 15 | mA | | | | High-speed mode, Vcc = 5 V,<br>f(XIN) = 4.2 MHz (in WIT state)<br>f(XCIN) = 32.768 kHz<br>Output transistors "off" | | 1 | | mA | | | | Middle-speed mode, Vcc = 5 V,<br>f(XIN) = 4.2 MHz<br>f(XCIN) = stopped<br>Output transistors "off" | | 3 | | mA | | Icc | Power source current | Middle-speed mode, Vcc = 5 V, f(XIN) = 4.2 MHz (in WIT state) f(XCIN) = stopped Output transistors "off" | | 1 | | mA | | | | Low-speed mode, Vcc = 3 V,<br>f(XIN) = stopped<br>f(XCIN) = 32.768 kHz<br>Output transistors "off" | | 20 | 55 | μА | | | | Low-speed mode, Vcc = 3 V,<br>f(XIN) = stopped<br>f(XCIN) = 32.768 kHz (in WIT state)<br>Output transistors "off" | | 8 | 20 | μА | | | | Increment when A-D conversion is executed | | 0.6 | | mA | | | | All oscillation stopped Ta = 25 °C (in STP state) | | 0.1 | 1 | μΑ | | | | Output transistors "off" Ta = 85 °C | | | 10 | μΑ | #### 3.1 Electrical characteristics #### 3.1.4 A-D converter charactristics Table 3.1.6 A-D converter characteristics (Vcc = 4.0 to 5.5 V, Vss = AVss = 0 V, Ta = -20 to 85 °C, f(XIN) = 250 kHz to 4.2 MHz in high-speed mode, unless otherwise noted) | Symbol | Parameter | Test conditions | | Unit | | | |---------|--------------------------------------------------|---------------------|------|------|------|------------| | | Farameter | rest conditions | Min. | Тур. | Max. | Offic | | _ | Resolution | | | | 10 | Bits | | _ | Absolute accuracy (excluding quantization error) | VCC = VREF = 5.12 V | | ±1 | ±2.5 | LSB | | TCONV | Conversion time | | 61 | | 62 | $tc(\phi)$ | | IVREF | Reference input current | VREF = 5.0 V | 50 | 150 | 200 | μA | | lia | Analog port input current | | | 0.5 | 5.0 | μA | | RLADDER | Ladder resistor | | | 35 | | kΩ | #### 3.1.5 D-A converter charactristics #### Table 3.1.7 D-A converter characteristics (VCC = 4.0 to 5.5 V, VSS = AVSS = 0 V, VREF = 3.0 to VCC, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | Test conditions | | Unit | | | |--------|---------------------------------------------|-----------------|------|------|-------------------------|------| | Symbol | Parameter | rest conditions | Min. | Тур. | Max. 8 1.0 2.5 3 4 3.2 | Unit | | _ | Resolution | | | | 8 | Bits | | _ | Absolute accuracy | Vcc = 4.0-5.5 V | | | 1.0 | % | | _ | (excluding quantization error) | Vcc = 3.0-5.5 V | | | 2.5 | % | | tsu | Setting time | | | | 3 | μs | | RO | Output resistor | | 1 | 2.5 | 4 | kΩ | | IVREF | Reference power source input current (Note) | | | | 3.2 | mA | Note: Except ladder resistor for A-D converter ### 3.1.6 Timing requirements and switching characteristics Table 3.1.8 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | - Unit | | | |-----------------|-------------------------------------------------------------------------------|------|--------|------|------| | | i dianietei | | Тур. | Max. | | | tw(RESET) | Reset input "L" pulse width | 2.0 | | | μs | | tc(XIN) | Main clock input cycle time (XIN input) | 238 | | | ns | | twh(XIN) | Main clock input "H" pulse width | 60 | | | ns | | twl(XIN) | Main clock input "L" pulse width | 60 | | | ns | | tc(Xcin) | Sub-clock input cycle time (XCIN input) | 20 | | | μs | | twh(Xcin) | Sub-clock input "H" pulse width | 5.0 | | | μs | | twL(Xcin) | Sub-clock input "L" pulse width | 5.0 | | | μs | | tc(CNTR) | CNTR0-CNTR2 input cycle time | 4.0 | | | μs | | twH(CNTR) | CNTR0-CNTR2 input "H" pulse width | 1.6 | | | μs | | twL(CNTR) | CNTR0-CNTR2 input "L" pulse width | 1.6 | | | μs | | twн(INT) | INT0-INT4 input "H" pulse width (INT2 when noise filter is not used) (Note 1) | 80 | | | ns | | twL(INT) | INT0-INT4 input "L" pulse width (INT2 when noise filter is not used) (Note 1) | 80 | | | ns | | twH(INT2) | INT2 input "H" pulse width (when noise filter is used) (Notes 1, 2) | 3 | | | CLKs | | twL(INT2) | INT2 input "L" pulse width (when noise filter is used) (Notes 1, 2) | 3 | | | CLKs | | tc(SclK1) | Serial I/O1 clock input cycle time | 950 | | | ns | | twH(ScLK1) | Serial I/O1 clock input "H" pulse width | 400 | | | ns | | twL(ScLK1) | Serial I/O1 clock input "L" pulse width | 400 | | | ns | | tsu(SIN1-SCLK1) | Serial I/O1 input setup time | 200 | | | ns | | th(SCLK1-SIN1) | Serial I/O1 input hold time | 200 | | | ns | | tc(Sclk2) | Serial I/O2 clock input cycle time | 800 | | | ns | | twH(ScLK2) | Serial I/O2 clock input "H" pulse width | 370 | | | ns | | twL(SCLK2) | Serial I/O2 clock input "L" pulse width | 370 | | | ns | | tsu(RxD-SCLK2) | Serial I/O2 input setup time | 220 | | | ns | | th(SCLK2-RxD) | Serial I/O2 input hold time | 100 | | | ns | | tc(Sclk3) | Serial I/O3 clock input cycle time | 1000 | | | ns | | twh(Sclk3) | Serial I/O3 clock input "H" pulse width | 400 | | | ns | | twL(Sclk3) | Serial I/O3 clock input "L" pulse width | 400 | | | ns | | tsu(SIN3-SCLK3) | Serial I/O3 input setup time | 200 | | | ns | | th(SCLK3-SIN3) | Serial I/O3 input hold time | 200 | | | ns | Notes 1: IIDCON2, IIDCON3 = "00" when noise filter is not used IIDCON2, IIDCON3 = "01" or "10" when noise filter is used <sup>2:</sup> Unit indicates sample clock number of noise filter. ### 3.1 Electrical characteristics Table 3.1.9 Switching characteristics (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted) | 0 | | | Limits | | | I India | |------------------|---------------------------------------------------------------|--------------------------------|----------------|------|------|---------| | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | twh (Sclk) | Serial I/O clock output "H" pulse width | CL = 100 pF | tc(Sclk)/2-160 | | | ns | | twl (Sclk) | Serial I/O clock output "L" pulse width | CL = 100 pF | tc(Sclk)/2-160 | | | ns | | td (SCLK1-SOUT1) | Serial I/O1 output delay time (Note 1) | | | | 200 | ns | | tv (Sclk1-Sout1) | Serial I/O1 output valid time (Note 1) | | 0 | | | ns | | td (SCLK2-TxD) | Serial I/O2 output delay time (Note 2) | | | | 140 | ns | | tv (Sclk2-TxD) | Serial I/O2 output valid time (Note 2) | | -30 | | | ns | | td (SCLK3-SOUT3) | Serial I/O3 output delay time (Note 3) | | | | 200 | ns | | tv (Sclk3-Sout3) | Serial I/O3 output valid time (Note 3) | | 0 | | | ns | | tr (SCLK) | Serial I/O clock output rising time | CL = 100 pF | | | 40 | ns | | tf (SCLK) | Serial I/O clock output falling time | CL = 100 pF | | | 40 | ns | | tr (Pch-strg) | P-channel high-breakdodwn-voltage output rising time (Note 4) | CL = 100 pF<br>VEE = Vcc -43 V | | 55 | | ns | | tr (Pch-weak) | P-channel high-breakdodwn-voltage output rising time (Note 5) | CL = 100 pF<br>VEE = Vcc -43 V | | 1.8 | | μs | Notes 1: When the PB5/SOUT1 P-channel output disable bit of the serial I/O1 control register (bit 7 of address 001A16) is "0". - 2: When the P65/TxD P-channel output disable bit of the UART control register (bit 4 of address 003816) is "0". - 3: When the P91/Sout3 P-channel output disable bit of the serial I/O3 control register (bit 7 of address 0EEC16) is "0". - 4: When the high-breakdown voltage port drivability selection bit of the FLDC mode register (bit 7 of address 0EF416) is "0". - 5: When the high-breakdown voltage port drivability selection bit of the FLDC mode register (bit 7 of address 0EF416) is "1". Fig. 3.1.1 Circuit for measuring output switching characteristics Fig. 3.1.2 Timing diagram #### 3.2 Standard characteristics # 3.2 Standard characteristics Standard characteristics described below are just examples. These are NOT guaranteed. For rated values, refer to "3.1 Electrical characteristics". #### 3.2.1 Power source current standard characteristics Fig. 3.2.1 Power source current standard characteristics Fig. 3.2.2 Power source current standard characteristics (in wait mode) #### 3.2.2 Port standard characteristics Fig. 3.2.3 High-breakdown P-channel open-drain output port characteristics (25 °C) Fig. 3.2.4 High-breakdown P-channel open-drain output port characteristics (90 °C) #### 3.2 Standard characteristics Fig. 3.2.5 CMOS output port P-channel side characteristics (25 °C) Fig. 3.2.6 CMOS output port P-channel side characteristics (90 °C) Fig. 3.2.7 CMOS output port N-channel side characteristics (25 °C) Fig. 3.2.8 CMOS output port N-channel side characteristics (90 °C) ### 3.2 Standard characteristics #### 3.2.3 A-D conversion standard characteristics Figure 3.2.9 shows the A-D conversion standard characteristics. The lower line on the graph indicates the absolute precision error. It expresses the deviation from the ideal value. For example, the conversion of output code from $00_{16}$ to $01_{16}$ occurs ideally at the point of AN<sub>0</sub> = 2.5 mV, but the measured value is -2 mV. Accordingly, the measured point of conversion is defined as "2.5 -2 = 0.5 mV". The upper line on the graph indicates the width of input voltages equivalent to output codes. For example, the measured width of the input voltage for output code $60_{16}$ is 6 mV, so that the differential nonlinear error is defined as "6 - 5 = 1 mV (0.2 LSB)". Fig. 3.2.9 A-D conversion standard characteristics ### 3.3 Notes on use #### 3.3.1 Notes on interrupts ### (1) Change of relevant register settings When switching an active edge of an external interrupt or switching an interrupt sources of an interrupt vector address where two or more interrupt sources are allocated, the interrupt request bit may be set to "1". When not requiring the interrupt occurrence synchronized with these setting, take the following sequence. Fig. 3.3.1 Setting procedure of relevant registers ### **■** Reason When setting the followings, the interrupt request bit may be set to "1". •When switching external interrupt active edge Related register: Interrupt edge selection register (address 3A<sub>16</sub>) •When switching interrupt sources of an interrupt vector address where two or more interrupt sources are allocated Related register: Interrupt source switch register (address 39<sub>16</sub>) ### (2) Check of interrupt request bit • When executing the BBC or BBS instruction to an interrupt request bit of an interrupt request register immediately after this bit is set to "0" by using a data transfer instruction, execute one or more instructions before executing the BBC or BBS instruction. #### ■ Reason If the **BBC** or **BBS** instruction is executed immediately after an interrupt request bit of an interrupt request register is cleared to "0", the value of the interrupt request bit before being cleared to "0" is read. ### 3.3 Notes on use Fig. 3.3.2 Sequence of check of interrupt request bit ### (3) Structure of interrupt control register 2 Fix the bit 7 of the interrupt control register 2 to "0". Figure 3.3.3 shows the structure of the interrupt control register 2. Fig. 3.3.3 Structure of interrupt control register 2 ### 3.3.2 Notes on I/O port ### (1) Notes in standby state In standby state\*1 for low-power dissipation, do not make input levels of an input port and an I/O port "undefined". Pull-up (connect the port to Vcc) or pull-down (connect the port to Vss) these ports through a resistor. When determining a resistance value, note the following points: - External circuit - Variation of output levels during the ordinary operation When using an optional built-in pull-up resistor, note on varied current values: - When setting as an input port : Fix its input level - When setting as an output port : Prevent current from flowing out to external #### Reason The potential which is input to the input buffer in a microcomputer is unstable in the state that input levels of a input port and an I/O port are "undefined". This may cause power source current. \*1 standby state: stop mode by executing **STP** instruction wait mode by executing **WIT** instruction #### (2) Modifying port latch of I/O port with bit managing instruction When the port latch of an I/O port is modified with the bit managing instruction\*2, the value of the unspecified bit may be changed. #### Reason The bit managing instructions are read-modify-write form instructions for reading and writing data by a byte unit. Accordingly, when these instructions are executed on a bit of the port latch of an I/O port, the following is executed to all bits of the port latch. •As for bit which is set for input port: The pin state is read in the CPU, and is written to this bit after bit managing. •As for bit which is set for output port: The bit value is read in the CPU, and is written to this bit after bit managing. #### Note the following: - •Even when a port which is set as an output port is changed for an input port, its port latch holds the output data. - •As for a bit of which is set for an input port, its value may be changed even when not specified with a bit managing instruction in case where the pin state differs from its port latch contents. \*2 Bit managing instructions: SEB and CLB instructions ### (3) Pull-up/Pull-down control When each port which has built-in pull-up/pull-down resistor is set to output port, pull-up/pull-down control of corresponding port becomes invalid. (Pull-up/pull-down cannot be set.) #### Reason Pull-up/pull-down control is valid only when each direction register is set to the input mode. #### 3.3.3 Notes on serial I/O1 ### (1) Clock #### ■ Using internal clock After setting the synchronous clock to an internal clock, clear the serial I/O interrupt request bit before perform the normal serial I/O transfer or the serial I/O automatic transfer. #### ■ Using external clock After inputting "H" level to the external clock input pin, clear the serial I/O interrupt request bit before performing the normal serial I/O transfer or the serial I/O automatic transfer. ### (2) Using serial I/O1 interrupt Clear bit 3 of the interrupt request register 1 to "0" by software before enabling interrupts. ### (3) State of South pin The $S_{OUT1}$ pin control bit of the serial I/O1 control register 2 can be used to select the state of the $S_{OUT1}$ pin when serial data is not transferred; either output active or high-impedance. However, when selecting an external synchronous clock; the $S_{OUT1}$ pin can become the high-impedance state by setting the $S_{OUT1}$ pin control bit to "1" when the serial I/O1 clock input is at "H" after transfer completion. ### (4) Serial I/O initialization bit - Set "0" to the serial I/O initialization bit of the serial I/O1 control register 1 when terminating a serial transfer during transferring. - When writing "1" to the serial I/O initialization bit, the serial I/O1 is enabled, but each register is not initialized. Set the value of each register by program. ### 3.3 Notes on use ### (5) Handshake signal ### ■ SBUSY1 input signal Input an "H" level to the $S_{BUSY1}$ input and an "L" level signal to the $\overline{S}_{BUSY1}$ input in the initial state. When the external synchronous clock is selected, switch the input level to the $S_{BUSY1}$ input and the $\overline{S}_{BUSY1}$ input while the serial I/O1 clock input is in "H" state. ### ■ SRDY1 input•output signal When selecting the internal synchronous clock, input an "L" level to the $S_{RDY1}$ input and an "H" level signal to the $\overline{S}_{RDY1}$ input in the initial state. ### (6) 8-bit serial I/O mode ### ■ When selecting external synchronous clock When an external synchronous clock is selected, the contents of the serial I/O1 register are being shifted continually while the transfer clock is input to the serial I/O1 clock pin. In this case, control the clock externally. #### (7) In automatic transfer serial I/O mode #### ■ Set of automatic transfer interval - When the S<sub>BUSY1</sub> output is used, and the S<sub>BUSY1</sub> output and the S<sub>STB1</sub> output function as signals for each transfer data set by the S<sub>BUSY1</sub> output•S<sub>STB1</sub> output function selection bit of serial I/O1 control register 2; the transfer interval is inserted before the first data is transmitted/received, and after the last data is transmitted/received. Accordingly, regardless of the contents of the S<sub>BUSY1</sub> output•S<sub>STB1</sub> output function selection bit, this transfer interval for each 1-byte data becomes 2 cycles longer than the value set by the automatic transfer interval set bits of serial I/O1 control register 3. - When using the S<sub>STB1</sub> output, regardless of the contents of the S<sub>BUSY1</sub> output•S<sub>STB1</sub> output function selection bit, this transfer interval for each 1-byte data becomes 2 cycles longer than the value set by the automatic transfer interval set bits of serial I/O1 control register 3. - When using the combined output of SBUSY1 and SSTB1 as the signal for each of all transfer data set, the transfer interval after completion of transmission/reception of the last data becomes 2 cycles longer than the value set by the automatic transfer interval set bits. - When selecting an external clock, the set of automatic transfer interval becomes invalid. - Set the transfer interval of each 1-byte data transfer as the following: #### (1) Not using FLD controller Keep the interval for 5 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. ### (2) Using FLD controller - (a) Not using gradation display - Keep the interval for 17 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. - (b) Using gradation display Keep the interval for 27 cycles or more of internal system clock from clock rising of the last bit of 1-byte data. ### ■ Set of serial I/O1 transfer counter - Write the value decreased by 1 from the number of transfer data bytes to the serial I/O1 transfer counter - When selecting an external clock, after writing a value to the serial I/O1 register/transfer counter, wait for 5 or more cycles of internal system clock before inputting the transfer clock to the serial I/O1 clock pin. #### ■ Serial I/O initialization bit A serial I/O1 automatic transfer interrupt request occurs when "0" is written to the serial I/O initialization bit during an operation. Disable it with the interrupt enable bit as necessary by program. Table 3.3.1 SIO1CON3 (address 001C<sub>16</sub>) setting example selecting internal synchronous clock | Serial I/O1 control register | 3, SIO1CON3 (address 001C16) | Not using | Not using | Using grada- | |------------------------------|-----------------------------------------|-----------|--------------|--------------| | Internal synchronous clock | Automatic transfer interval set bits | FLDC | gradation | tion display | | selection bits (b7 to b5) | (b4 to b0) | | display mode | mode | | 0 0 0 : f(XIN) / 4 | 0 0 0 0 0 : 2 cycles of transfer clocks | Usable | Prohibited | Prohibited | | | 0 0 0 0 1 : 3 cycles of transfer clocks | Usable | Prohibited | Prohibited | | | 0 0 0 1 0 : 4 cycles of transfer clocks | Usable | Prohibited | Prohibited | | | 0 0 0 1 1 : 5 cycles of transfer clocks | Usable | Usable | Usable | | 0 0 1 : f(XIN) / 8 | 0 0 0 0 0 : 2 cycles of transfer clocks | Usable | Prohibited | Prohibited | | | 0 0 0 0 1 : 3 cycles of transfer clocks | Usable | Usable | Usable | | 0 1 0 : f(XIN) / 16 | 0 0 0 0 0 : 2 cycles of transfer clocks | Usable | Usable | Usable | ### Table 3.3.2 SIO1CON3 (address 001C16) setting example selecting external synchronous clock | Serial I/O1 control register 3, | "n" cycles of transfer clocks | |-----------------------------------------|----------------------------------------------------------------| | SIO1CON3 (address 001C <sub>16</sub> ), | | | Automatic transfer interval set bits | | | Not using FLDC | Transfer clock X n cycles ≥ 5 cycles of internal system clock | | Not using gradation display mode | Transfer clock X n cycles ≥ 17 cycles of internal system clock | | Using gradation display mode | Transfer clock X n cycles ≥ 27 cycles of internal system clock | ### 3.3.4 Notes on serial I/O2 #### (1) Notes when selecting clock synchronous serial I/O #### ① Stop of transmission operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, Sclk21, Sclk22 and $\overline{S_{RDY2}}$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. ### 2 Stop of receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled), or clear the serial I/O2 enable bit to "0" (serial I/O2 disabled). #### 3 Stop of transmit/receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, simultaneously clear both the transmit enable bit and receive enable bit to "0" (transmit and receive disabled). (when data is transmitted and received in the clock synchronous serial I/O mode, any one of data transmission and reception cannot be stopped.) ### Reason In the clock synchronous serial I/O mode, the same clock is used for transmission and reception. If any one of transmission and reception is disabled, a bit error occurs because transmission and reception cannot be synchronized. In this mode, the clock circuit of the transmission circuit also operates for data reception. Accordingly, the transmission circuit does not stop by clearing only the transmit enable bit to "0" (transmit disabled). Also, the transmission circuit is not initialized by clearing the serial I/O2 enable bit to "0" (serial I/O2 disabled) (refer to (1), ①). ### 3.3 Notes on use ### (2) Notes when selecting clock asynchronous serial I/O ### ① Stop of transmission operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, $S_{CLK21}$ , $S_{CLK22}$ and $\overline{S}_{RDY2}$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. #### 2 Stop of receive operation As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled). # 3 Stop of transmit/receive operation Only transmission operation is stopped. As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the transmit enable bit to "0" (transmit disabled). #### Reason Since transmission is not stopped and the transmission circuit is not initialized even if only the serial I/O2 enable bit is cleared to "0" (serial I/O2 disabled), the internal transmission is running (in this case, since pins TxD, RxD, $S_{CLK21}$ , $S_{CLK22}$ and $\overline{S}_{RDY2}$ function as I/O ports, the transmission data is not output). When data is written to the transmit buffer register in this state, data starts to be shifted to the transmit shift register. When the serial I/O2 enable bit is set to "1" at this time, the data during internally shifting is output to the TxD pin and an operation failure occurs. ### Only receive operation is stopped. As for the serial I/O2 that can be used as either a clock synchronous or an asynchronous (UART) serial I/O, clear the receive enable bit to "0" (receive disabled). ### (3) SRDY2 output of reception side When signals are output from the $\overline{S_{RDY2}}$ pin on the reception side by using an external clock in the clock synchronous serial I/O mode, set all of the receive enable bit, the $\overline{S_{RDY2}}$ output enable bit, and the transmit enable bit to "1" (transmit enabled). ### (4) Setting serial I/O2 control register again Set the serial I/O2 control register again after the transmission and the reception circuits are reset by clearing both the transmit enable bit and the receive enable bit to "0." Fig. 3.3.4 Sequence of setting serial I/O2 control register again ### (5) Data transmission control with referring to transmit shift register completion flag The transmit shift register completion flag changes from "1" to "0" with a delay of 0.5 to 1.5 shift clocks. When data transmission is controlled with referring to the flag after writing the data to the transmit buffer register, note the delay. #### (6) Transmission control when external clock is selected When an external clock is used as the synchronous clock for data transmission, set the transmit enable bit to "1" at "H" of the serial I/O2 clock input level. Also, write the transmit data to the transmit buffer register (serial I/O shift register) at "H" of the serial I/O2 clock input level. ### (7) Setting procedure when serial I/O2 transmit interrupt is used When setting the transmit enable bit to "1", the serial I/O2 transmit interrupt request bit is automatically set to "1". When not requiring the interrupt occurrence synchronized with the transmission enabled, take the following sequence. - ①Set the serial I/O1 transmit interrupt enable bit to "0" (disabled). - 2Set the transmit enable bit to "1". - 3Set the serial I/O1 transmit interrupt request bit to "0" after 1 or more instructions have been executed. ## (8) Using TxD pin The P6 $_5$ /TxD P-channel output disable bit of UART control register is valid in both cases: using as a normal I/O port and as the TxD pin. Do not supply Vcc + 0.3 V or more even when using the P6 $_5$ /TxD pin as an N-channel open-drain output. Additionally, in the serial I/O2, the TxD pin latches the last bit and continues to output it after completing transmission. #### 3.3.5 Notes on FLD controller - Set a value of 03<sub>16</sub> or more to the Toff1 time set register. - When displaying in the gradation display mode, select the 16 timing mode by the timing number control bit (bit 4 of FLDC mode register (address 0EF4₁6) = "0"). ### 3.3 Notes on use ### 3.3.6 Notes on A-D converter ### (1) Analog input pin ■ Make the signal source impedance for analog input low, or equip an analog input pin with an external capacitor of 0.01 $\mu$ F to 1 $\mu$ F. Further, be sure to verify the operation of application products on the user side. #### Reason An analog input pin includes the capacitor for analog voltage comparison. Accordingly, when signals from signal source with high impedance are input to an analog input pin, charge and discharge noise generates. This may cause the A-D conversion precision to be worse. #### (2) A-D converter power source pin The AVss pin is A-D converter power source pin. Regardless of using the A-D conversion function or not, connect it as following: · AVss: Connect to the Vss line #### Reason If the AVss pin is opened, the microcomputer may have a failure because of noise or others. ### (3) Clock frequency during A-D conversion The comparator consists of a capacity coupling, and a charge of the capacity will be lost if the clock frequency is too low. Thus, make sure the following during an A-D conversion. - f(XIN) is 250 kHz or more - Do not execute the STP instruction and WIT instruction ### 3.3.7 Notes on D-A converter ### (1) PB<sub>0</sub>/DA state at reset The PB<sub>0</sub>/DA pin becomes a high-impedance state at reset. ### (2) Connection with low-impedance load If connecting a D-A output with a load having a low impedance, use an external buffer. It is because the D-A converter circuit does not include a buffer. ### (3) Usable voltage Vcc must be 3.0 V or more when using the D-A converter. ### 3.3.8 Notes on PWM - For PWMo output, "L" level is output first. - After data is set to the PWM register (low-order) and the PWM register (high-order), PWM waveform corresponding to new data is output from next repetitive cycle. Fig. 3.3.5 PWMo output ### 3.3.9 Notes on watchdog timer - The watchdog timer continues to count even while waiting for stop release. Accordingly, make sure that watchdog timer does not underflow during this term by writing to the watchdog timer control register (address 0EEE₁6) once before executing the STP instruction, etc. - Once a "1" is written to the STP instruction disable bit (bit 6) of the watchdog timer control register (address 0EEE<sub>16</sub>), it cannot be programmed to "0" again. This bit becomes "0" after reset. #### 3.3.10 Notes on reset ### (1) Reset input voltage control Make sure that the reset input voltage is 0.5 V or less for Vcc of 2.7 V. Perform switch to the high-speed mode when power source voltage is within 4.0 to 5.5 V. ### (2) Countermeasure when RESET signal rise time is long In case where the RESET signal rise time is long, connect a ceramic capacitor or others across the RESET pin and the Vss pin. And use a 1000 pF or more capacitor for high frequency use. When connecting the capacitor, note the following : - Make the length of the wiring which is connected to a capacitor as short as possible. - Be sure to verify the operation of application products on the user side. #### Reason If the several nanosecond or several ten nanosecond impulse noise enters the RESET pin, it may cause a microcomputer failure. ## 3.3.11 Each port state during "L" state of RESET pin Table 3.3.3 shows a pin state during "L" state of RESET pin. Table 3.3.3 Pin state during "L" state of RESET pin | Pin name | Pin state | |-------------------------------------------------------------------------------|------------------------------------------------| | P0, P2 | Output port (with pull-down resistor) | | P1, P3 | Input port (with pull-down resistor) | | P4, P5, P6 <sub>0</sub> to P6 <sub>3</sub> | Input port (without pull-down resistor) (Note) | | P6 <sub>4</sub> to P6 <sub>7</sub> , P7, P8 <sub>0</sub> to P8 <sub>3</sub> , | Input port (floating) | | P9, PA, PBo to PBo | | Note: Whether built-in pull-down resistors are connected or not can be specified in ordering mask ROM. ### 3.3 Notes on use ### 3.3.12 Notes on programming ### (1) Processor status register ### ① Initializing of processor status register Flags which affect program execution must be initialized after a reset. In particular, it is essential to initialize the T and D flags because they have an important effect on calculations. ### Reason After a reset, the contents of the processor status register (PS) are undefined except for the I flag which is "1". Fig. 3.3.6 Initialization of processor status register ### 2 How to reference the processor status register To reference the contents of the processor status register (PS), execute the **PHP** instruction once then read the contents of (S+1). If necessary, execute the **PLP** instruction to return the PS to its original status. A NOP instruction should be executed after every PLP instruction. Fig. 3.3.7 Sequence of PLP instruction execution Fig. 3.3.8 Stack memory contents after PHP instruction execution ### (2) Decimal calculations #### 1 Execution of decimal calculations The ADC and SBC are the only instructions which will yield proper decimal notation, set the decimal mode flag (D) to "1" with the SED instruction. After executing the ADC or SBC instruction, execute another instruction before executing the SEC, CLC, or CLD instruction. ### 2 Notes on status flag in decimal mode When decimal mode is selected, the values of three of the flags in the status register (the N, V, and Z flags) are invalid after a **ADC** or **SBC** instruction is executed. The carry flag (C) is set to "1" if a carry is generated as a result of the calculation, or is cleared to "0" if a borrow is generated. To determine whether a calculation has generated a carry, the C flag must be initialized to "0" before each calculation. To check for a borrow, the C flag must be initialized to "1" before each calculation. Fig. 3.3.9 Status flag at decimal calculations ### (3) JMP instruction When using the **JMP** instruction in indirect addressing mode, do not specify the last address on a page as an indirect address. ### 3.3 Notes on use ### 3.3.13 Notes on CPU reprogramming mode - (1) Transfer the CPU reprogramming mode control program to the internal RAM before selecting the CPU reprogramming mode, and then, execute it on the internal RAM. Additionally, when the subroutine or stack operation instruction is used in the control program, make sure in order not to destroy the control program transferred to the internal RAM through the stack area. - (2) Be careful of the instruction description (specifying address, and so on) because the CPU reprogramming mode control program is transferred to the internal RAM and executed on the internal RAM. - (3) Write to the watchdog timer control register periodically in order not to generate the watchdog timer interrupt by the CPU reprogramming mode control program (refer to "2.9 Watchdog timer"). ### 3.3.14 Notes on flash memory version The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well. To improve the noise margin, connect the CNVss pin to Vss through 1 to 10 k $\Omega$ resistance. Even when the wiring of the CNVss pin of the mask ROM version is connected to Vss through this resistor, that will not affect operation. ### 3.3.15 Termination of unused pins ### (1) Terminate unused pins ① Output ports : Open ### 2 Input ports: Connect each pin to VCC or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ . As for pins whose potential affects to operation modes such as pin INT or others, select the Vcc pin or the Vss pin according to their operation mode. ### 3 I/O ports: • Set the I/O ports for the input mode and connect them to Vcc or Vss through each resistor of 1 k $\Omega$ to 10 k $\Omega$ . Ports that permit the selecting of a built-in pull-up resistor can also use this resistor. Set the I/O ports for the output mode and open them at "L" or "H". - When opening them in the output mode, the input mode of the initial status remains until the mode of the ports is switched over to the output mode by the program after reset. Thus, the potential at these pins is undefined and the power source current may increase in the input mode. With regard to an effects on the system, thoroughly perform system evaluation on the user side. - Since the direction register setup may be changed because of a program runaway or noise, set direction registers by program periodically to increase the reliability of program. ### (2) Termination remarks ① Input ports and I/O ports: Do not open in the input mode. #### Reason - The power source current may increase depending on the first-stage circuit. - An effect due to noise may be easily produced as compared with proper termination ② and ③ shown on the above. ### 2 I/O ports: When setting for the input mode, do not connect to Vcc or Vss directly. ### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between a port and Vcc (or Vss). ### 3 I/O ports: When setting for the input mode, do not connect multiple ports in a lump to VCC or Vss through a resistor. #### Reason If the direction register setup changes for the output mode because of a program runaway or noise, a short circuit may occur between ports. • At the termination of unused pins, perform wiring at the shortest possible distance (20 mm or less) from microcomputer pins. ## 3.4 Countermeasures against noise ## 3.4 Countermeasures against noise Countermeasures against noise are described below. The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use. ### 3.4.1 Shortest wiring length The wiring on a printed circuit board can function as an antenna which feeds noise into the microcomputer. The shorter the total wiring length (by mm unit), the less the possibility of noise insertion into a microcomputer. ## (1) Wiring for RESET pin Make the length of wiring which is connected to the RESET pin as short as possible. Especially, connect a capacitor across the RESET pin and the Vss pin with the shortest possible wiring (within 20 mm). #### Reason The width of a pulse input into the RESET pin is determined by the timing necessary conditions. If noise having a shorter pulse width than the standard is input to the RESET pin, the reset is released before the internal state of the microcomputer is completely initialized. This may cause a program runaway. Fig. 3.4.1 Wiring for the RESET pin ### (2) Wiring for clock input/output pins - Make the length of wiring which is connected to clock I/O pins as short as possible. - Make the length of wiring (within 20 mm) across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible. - Separate the Vss pattern only for oscillation from other Vss patterns. #### Reason If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer. Fig. 3.4.2 Wiring for clock I/O pins ### (3) Wiring to CNVss pin Connect the CNVss pin to the Vss pin with the shortest possible wiring. ### Reason The processor mode of a microcomputer is influenced by a potential at the CNVss pin. If a potential difference is caused by the noise between pins CNVss and Vss, the processor mode may become unstable. This may cause a microcomputer malfunction or a program runaway. Fig. 3.4.3 Wiring for CNVss pin ## 3.4 Countermeasures against noise ### (4) Wiring to VPP pin of flash memory version Connect an approximately 5 $k\Omega$ resistor to the VPP pin the shortest possible in series and also to the Vss pin. When not connecting the resistor, make the length of wiring between the VPP pin and the Vss pin the shortest possible. **Note:** Even when a circuit which included an approximately 5 k $\Omega$ resistor is used in the Mask ROM version, the microcomputer operates correctly. #### Reason The VPP pin of the flash memory version is the power source input pin for the built-in flash memory. When programming/erasing in the built-in flash memory, the impedance of the VPP pin is low to allow the electric current for writing/erasing flow into the flash memory. Because of this, noise can enter easily. If noise enters the VPP pin, abnormal instruction codes or data are read from the built-in flash memory, which may cause a program runaway. Fig. 3.4.4 Wiring for the VPP pin of the flash memory version ### 3.4.2 Connection of bypass capacitor across Vss line and Vcc line Connect an approximately 0.1 $\mu$ F bypass capacitor across the Vss line and the Vcc line as follows: - Connect a bypass capacitor across the Vss pin and the Vcc pin at equal length. - Connect a bypass capacitor across the Vss pin and the Vcc pin with the shortest possible wiring. - Use lines with a larger diameter than other signal lines for Vss line and Vcc line. - Connect the power source wiring via a bypass capacitor to the Vss pin and the Vcc pin. Fig. 3.4.5 Bypass capacitor across the Vss line and the Vcc line ### 3.4.3 Wiring to analog input pins - Connect an approximately 100 $\Omega$ to 1 k $\Omega$ resistor to an analog signal line which is connected to an analog input pin in series. Besides, connect the resistor to the microcomputer as close as possible. - Connect an approximately 1000 pF capacitor across the Vss pin and the analog input pin. Besides, connect the capacitor to the Vss pin as close as possible. Also, connect the capacitor across the analog input pin and the Vss pin at equal length. #### Reason Signals which is input in an analog input pin (such as an A-D converter/comparator input pin) are usually output signals from sensor. The sensor which detects a change of event is installed far from the printed circuit board with a microcomputer, the wiring to an analog input pin is longer necessarily. This long wiring functions as an antenna which feeds noise into the microcomputer, which causes noise to an analog input pin. If a capacitor between an analog input pin and the $V_{SS}$ pin is grounded at a position far away from the $V_{SS}$ pin, noise on the GND line may enter a microcomputer through the capacitor. Fig. 3.4.6 Analog signal line and a resistor and a capacitor ## 3.4 Countermeasures against noise ### 3.4.4 Oscillator concerns Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals. ### (1) Keeping oscillator away from large current signal lines Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows. #### Reason In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance. Fig. 3.4.7 Wiring for a large current signal line ### (2) Installing oscillator away from signal lines where potential levels change frequently Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise. ### Reason Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway. Fig. 3.4.8 Wiring of signal lines where potential levels change frequently ### (3) Oscillator protection using Vss pattern As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted. Connect the Vss pattern to the microcomputer Vss pin with the shortest possible wiring. Besides, separate this Vss pattern from other Vss patterns. Fig. 3.4.9 Vss pattern on the underside of an oscillator ### 3.4.5 Setup for I/O ports Setup I/O ports using hardware and software as follows: #### <Hardware> • Connect a resistor of 100 $\Omega$ or more to an I/O port in series. ### <Software> - As for an input port, read data several times by a program for checking whether input levels are equal or not. - As for an output port, since the output data may reverse because of noise, rewrite data to its port latch at fixed periods. - Rewrite data to direction registers and pull-up control registers at fixed periods. Fig. 3.4.10 Setup for I/O ports ## 3.4 Countermeasures against noise ### 3.4.6 Providing of watchdog timer function by software If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software. In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine. This example assumes that interrupt processing is repeated multiple times in a single main routine processing. #### <The main routine> - Assigns a single byte of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition: - $N+1 \ge$ (Counts of interrupt processing executed in each main routine) - As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin. - Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set. - Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following case: If the SWDT contents do not change after interrupt processing. ### <The interrupt processing routine> they reach 0 or less. - Decrements the SWDT contents by 1 at each interrupt processing. - Determines that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count). - Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case: If the SWDT contents are not initialized to the initial value N but continued to decrement and if Fig. 3.4.11 Watchdog timer by software Fig. 3.5.1 Structure of Port Pi (i =0-7, 9, A) Fig. 3.5.2 Structure of Port P8 Fig. 3.5.3 Structure of Port PB Fig. 3.5.4 Structure of Port Pi direction register (i = 1, 3-7, 9, A) Fig. 3.5.5 Structure of Port P8 direction register Fig. 3.5.6 Structure of Port PB direction register Fig. 3.5.7 Structure of Serial I/O1 automatic transfer data pointer Fig. 3.5.8 Structure of Serial I/O1 control register 1 Fig. 3.5.9 Structure of Serial I/O1 control register 2 Fig. 3.5.10 Structure of Serial I/O1 register/Transfer counter Fig. 3.5.11 Structure of Serial I/O1 control register 3 | b6 b5 b4 b3 b2 b1 | ☐ Se | erial I/O2 control register<br>IO2CON: address 1D16) | | | | | |-------------------|------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---| | | b | Name | Functions | At reset | R | W | | | 0 | BRG count source selection bit (CSS) | 0: f(XIN) or f(XCIN)/2 or<br>f(XCIN)<br>1: f(XIN)/4 or f(XCIN)/8 or<br>f(XCIN)/4 | 0 | 0 | 0 | | - | | Serial I/O2<br>synchronous clock<br>selection bit<br>(SCS) | •In clock synchronous<br>mode<br>0: BRG output/4<br>1: External clock input<br>•In UART mode<br>0: BRG output/16<br>1: External clock input/16 | 0 | 0 | 0 | | <u> </u> | 2 | SRDY2 output<br>enable bit (SRDY) | 0: P67 pin operates as normal I/O pin 1: P67 pin operates as SRDY2 output pin | 0 | 0 | 0 | | | | Transmit interrupt source selection bit (TIC) | When transmit buffer has emptied When transmit shift operation is completed | 0 | 0 | 0 | | | 4 | Transmit enable bit (TE) | 0: Transmit disabled 1: Transmit enabled | 0 | 0 | 0 | | | 5 | | 0: Receive disabled 1: Receive enabled | synchronous o output/4 rnal clock input T mode output/16 rnal clock input/16 n operates as al I/O pin n operates as coutput pin transmit buffer mptied transmit shift tion is completed mit disabled we disabled ve enabled ve enabled asynchronous I/O (UART) mode synchronous I/O mode I/O2 disabled 0 O O O O O O O O O O O O O O | | | | | 6 | Serial I/O2 mode<br>selection bit (SIOM) | Clock asynchronous<br>serial I/O (UART) mode Clock synchronous<br>serial I/O mode | 0 | 0 | 0 | | | 7 | Serial I/O2 enable bit (SIOE) | 0: Serial I/O2 disabled<br>(pins P64–P67 operate<br>as normal I/O pins)<br>1: Serial I/O2 enabled<br>(pins P64–P67 operate<br>as serial I/O pins) | 0 | 0 | 0 | Fig. 3.5.12 Structure of Serial I/O2 control register Fig. 3.5.13 Structure of Serial I/O2 status register Fig. 3.5.14 Structure of Serial I/O2 transmit/receive buffer register Fig. 3.5.15 Structure of Timer i Fig. 3.5.16 Structure of Timer 2 Fig. 3.5.17 Structure of PWM control register Fig. 3.5.18 Structure of Timer 6 PWM register Fig. 3.5.19 Structure of Timer 12 mode register | D7 b6 b5 b4 b3 b2 b | 1 b0 | Γime | er 34 mode register<br>IM: address 2916) | | | | | |---------------------|----------|------|------------------------------------------|----------------------------------------------------------------|----------|---|---| | | | b | Name | Functions | At reset | R | W | | | <u> </u> | 0 | Timer 3 count stop bit | 0: Count operation 1: Count stop | 0 | 0 | 0 | | | | 1 | Timer 4 count stop bit | 0: Count operation<br>1: Count stop | 0 | 0 | 0 | | | | 2 | Timer 3 count source selection | b3 b2<br>0 0: f(XIN)/8 or f(XCIN)/16<br>0 1: Timer 2 underflow | 0 | 0 | 0 | | | | 3 | bits | 1 0: f(Xin)/16 or f(Xcin)/32<br>1 1: f(Xin)/64 or f(Xcin)/128 | | | | | | | - 1 | Timer 4 count source selection | b5 b4<br>0 0: f(XIN)/8 or f(XCIN)/16<br>0 1: Timer 3 underflow | 0 | 0 | 0 | | | | 5 | bits | 1 0: External count input<br>CNTR1 | 0 | 0 | 0 | | | | 6 | Timer 3 output selection bit (P76) | 1 1: Not available 0: I/O port 1: Timer 3 output | 0 | 0 | 0 | | | | | | for this bit. This is a write his bit is read out, the | 0 | 0 | × | Fig. 3.5.20 Structure of Timer 34 mode register Fig. 3.5.21 Structure of Timer 56 mode register Fig. 3.5.22 Structure of D-A conversion register Fig. 3.5.23 Structure of Timer X (low-order, high-order) | b7 b6 b5 b4 b3 b2 b1 b0 | | ner X mode register 1<br>(M1: address 2E <sub>16</sub> ) | | | | | |-------------------------|---|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---| | | b | Name | Functions | At reset | R | W | | | 0 | Timer X write control bit | Write value in latch and counter Write value in latch only | 0 | | 0 | | | 1 | Timer X count source selection bits | b2 b1<br>0 0: f(XIN)/2 or f(XCIN)/4<br>0 1: f(XIN)/8 or f(XCIN)/16 | 0 | 0 | | | | 2 | | 1 0: f(Xin)/64 or f(Xcin)/128<br>1 1: Not available | 0 | 0 | 0 | | | 3 | Nothing is arranged disabled bit. When the contents are "0". | for this bit. This is a write his bit is read out, the | 0 | 0 | × | | | 4 | Timer X operating mode bits | b5 b4<br>0 0 : Timer mode<br>0 1 : Pulse output mode | 0 | 0 | 0 | | | 5 | | 1 0 : Event counter mode<br>1 1 : Pulse width<br>measurement mode | 0 | 0 | 0 | | | 6 | CNTR2 active edge switch bit | 0 : •Start from "H" output in pulse output mode •Count at rising edge in event counter mode •Measure "H" pulse width in pulse width measurement mode 1 : •Start from "L" output in pulse output mode •Count at falling edge in event counter mode •Measure "L" pulse width measurement mode | 0 | | 0 | | | 7 | Timer X stop control bit | 0 : Count operating<br>1 : Count stop | 0 | 0 | 0 | Fig. 3.5.24 Structure of Timer X mode register 1 Fig. 3.5.25 Structure of Timer X mode register 2 Fig. 3.5.26 Structure of Interrupt interval determination register Fig. 3.5.27 Structure of Interrupt interval determination control register Fig. 3.5.28 Structure of AD/DA control register Fig. 3.5.29 Structure of A-D conversion register (low-order) Fig. 3.5.30 Structure of A-D conversion register (high-order) Fig. 3.5.31 Structure of PWM register (high-order) Fig. 3.5.32 Structure of PWM register (low-order) Fig. 3.5.33 Structure of Baud rate generator Fig. 3.5.34 Structure of UART control register Fig. 3.5.35 Structure of Interrupt source switch register Fig. 3.5.36 Structure of Interrupt edge selection register Fig. 3.5.37 Structure of CPU mode register Fig. 3.5.38 Structure of Interrupt request register 1 Fig. 3.5.39 Structure of Interrupt request register 2 | b7 b6 b5 b4 b3 | | rrupt control register 1<br>DN1 : address 3E <sub>16</sub> ) | | | | | |----------------|-------|-------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|---|---| | | b | Name | Functions | At reset | R | w | | | 0 | INTo interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | <br>1 | INT1/serial I/O3 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | 2 | INT2 interrupt<br>enable bit<br>Remote controller<br>/counter overflow<br>interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | <br>3 | Serial I/O1 interrupt<br>enable bit<br>Serial I/O automatic<br>transfer interrupt<br>enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | <br>4 | Timer X interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | | <br>5 | Timer 1 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | <u> </u> | <br>6 | Timer 2 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | | <u> </u> | <br>7 | Timer 3 interrupt enable bit | 0 : Interrupt disabled<br>1 : Interrupt enabled | 0 | 0 | 0 | Fig. 3.5.40 Structure of Interrupt control register 1 | nterrupt control r | | <u></u> | | | | |------------------------|------|---------------------------------------------------------------------------|-------------------------------------------------|----------|-----| | b7 b6 b5 b4 b3 b2 b1 l | Inte | rrupt control register 2<br>DN2 : address 3F <sub>16</sub> ) | | | | | | b | Name | Functions | At reset | RW | | | 0 | Timer 4 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | 1 | Timer 5 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | 2 | Timer 6 interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | 3 | Serial I/O2 receive interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | 4 | INT3/Serial I/O2<br>transmit interrupt<br>enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 0 0 | | | 5 | INT4 interrupt<br>enable bit<br>A-D converter<br>interrupt enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | | 6 | FLD blanking<br>interrupt enable bit<br>FLD digit interrupt<br>enable bit | 0 : interrupt disabled<br>1 : Interrupt enabled | 0 | 00 | | i | 7 | Fix "0" to this bit. | • | 0 | 00 | Fig. 3.5.41 Structure of Interrupt control register 2 Fig. 3.5.42 Structure of Serial I/O3 control register Fig. 3.5.43 Structure of Serial I/O3 register Fig. 3.5.44 Structure of Watchdog timer control register Fig. 3.5.45 Structure of Pull-up control register 3 Fig. 3.5.46 Structure of Pull-up control register 1 Fig. 3.5.47 Structure of Pull-up control register 2 Fig. 3.5.48 Structure of Port P0 digit output set switch register Fig. 3.5.49 Structure of Port P2 digit output set switch register Fig. 3.5.50 Structure of FLDC mode register Fig. 3.5.51 Structure of Tdisp time set register Fig. 3.5.52 Structure of Toff1 time set register Fig. 3.5.53 Structure of Toff2 time set register Fig. 3.5.54 Structure of FLD data pointer/FLD data pointer reload register Fig. 3.5.55 Structure of Port P4FLD/port switch register | b7 b6 b5 b4 l | b3 b2 b1 b0 | | | | | | | |---------------|-------------|---|--------------------------------------------------------------|---------------------------------|----------|---|---| | | | | t P5FLD/port switch reg<br>FPR: address 0EFA <sub>16</sub> ) | ister | | | | | | | b | Name | Functions | At reset | R | w | | | | 0 | Port P50 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | | 0 | | | | 1 | Port P51 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | 2 | Port P52 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | Į | 3 | Port P53 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | 4 | Port P54 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | 5 | Port P55 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | | | 6 | Port P56 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | | <u> </u> | | 7 | Port P57 FLD/port switch bit | 0 : Normal port<br>1 : FLD port | 0 | 0 | 0 | Fig. 3.5.56 Structure of Port P5FLD/port switch register Fig. 3.5.57 Structure of Port P6FLD/port switch register Fig. 3.5.58 Structure of FLD output control register Fig. 3.5.59 Structure of Buzzer output control register Fig. 3.5.60 Structure of Flash memory control register Fig. 3.5.61 Structure of Flash command register ### 3.6 Package outline ### 3.7 Machine instructions | | | | | | | _ | | | . / | Addr | essi | ing | mod | le | | | | | | | |-----------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|-----|------|------|---------------------|------|-----|----|----|---|-------------------------|------|------| | Symbol | Function | Details | | IMP | | | IMN | 1 | | Α | | Βľ | Т, А | , R | | ΖP | | ВІТ | , ZP | ', F | | | | | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | | ADC (Note 1) (Note 5) | When T = 0<br>$A \leftarrow A + M + C$<br>When T = 1<br>$M(X) \leftarrow M(X) + M + C$ | When T = 0, this instruction adds the contents M, C, and A; and stores the results in A and C. When T = 1, this instruction adds the contents of M(X), M and C; and stores the results in M(X) and C. When T=1, the contents of A remain unchanged, but the contents of status flags are changed. M(X) represents the contents of memory where is indicated by X. | | | | 69 | 2 | 2 | | | | | | | 65 | 3 | 2 | | | | | AND (Note 1) | When T = 0<br>$A \leftarrow A \land M$<br>When T = 1<br>$M(X) \leftarrow M(X) \land M$ | When T = 0, this instruction transfers the contents of A and M to the ALU which performs a bit-wise AND operation and stores the result back in A. When T = 1, this instruction transfers the contents $M(X)$ and M to the ALU which performs a bit-wise AND operation and stores the results back in $M(X)$ . When T = 1, the contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | 29 | 2 | 2 | | | | | | | 25 | 3 | 2 | | | | | ASL | 7 0 □ ← 0 | This instruction shifts the content of A or M by one bit to the left, with bit 0 always being set to 0 and bit 7 of A or M always being contained in C. | | | | | | | 0А | 2 | 1 | | | | 06 | 5 | 2 | | | | | BBC<br>(Note 4) | Ai or Mi = 0? | This instruction tests the designated bit i of M or A and takes a branch if the bit is 0. The branch address is specified by a relative address. If the bit is 1, next instruction is executed. | | | | | | | | | | 1 <u>,</u> 3<br>20i | 4 | 2 | | | | 1 <u>7</u><br>20i | 5 | 3 | | BBS<br>(Note 4) | Ai or Mi = 1? | This instruction tests the designated bit i of the M or A and takes a branch if the bit is 1. The branch address is specified by a relative address. If the bit is 0, next instruction is executed. | | | | | | | | | | 0 <u>3</u><br>20i | 4 | 2 | | | | 0 <sub>4</sub> 7<br>20i | 5 | 3 | | BCC<br>(Note 4) | C = 0? | This instruction takes a branch to the appointed address if C is 0. The branch address is specified by a relative address. If C is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BCS<br>(Note 4) | C = 1? | This instruction takes a branch to the appointed address if C is 1. The branch address is specified by a relative address. If C is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BEQ<br>(Note 4) | Z = 1? | This instruction takes a branch to the appointed address when Z is 1. The branch address is specified by a relative address. If Z is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BIT | AAM | This instruction takes a bit-wise logical AND of A and M contents; however, the contents of A and M are not modified. The contents of N, V, Z are changed, but the contents of A, M remain unchanged. | | | | | | | | | | | | | 24 | 3 | 2 | | | | | BMI<br>(Note 4) | N = 1? | This instruction takes a branch to the appointed address when N is 1. The branch address is specified by a relative address. If N is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BNE<br>(Note 4) | Z = 0? | This instruction takes a branch to the appointed address if Z is 0. The branch address is specified by a relative address. If Z is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | Г | | | | | | | | | | | | | | | Ad | ldre | ssin | g m | ode | | | | | | | | | | | | | | | F | Proc | esso | or st | atus | s reg | giste | er | |----|-------|---|----|-----|---|---|-----|----|---|----|-----|---|----|-----|----|------|------|-----|-----|-------|----|------|-----|---|-----|-----|---|----|-----|---|---|----|---|----|------|------|-------|------|-------|-------|----| | Z | ZP, 2 | Χ | Ι. | ZP, | Υ | Τ | A | BS | ; | А | BS, | Х | A | BS, | | _ | IND | | _ | P, IN | ND | l II | ND, | X | II. | ND, | Υ | | REL | | | SP | | - | 6 | 5 | 4 | 3 | _ | | 0 | | - | | _ | - | _ | _ | c | | | _ | OP | _ | | ⊢ | | | ⊢ | _ | | ⊢ | | | - | 1 | | ⊢ | | | OP | | _ | ⊢ | | # | N | | | В | D | ı | Z | С | | 75 | 4 | 2 | | | | 6 | SD | 4 | 3 | 7D | 5 | 3 | 79 | 5 | 3 | | | | | | | 61 | 6 | 2 | 71 | 6 | 2 | | | | | | | N | V | • | • | • | • | Z | С | | 35 | 4 | 2 | | | | 2 | מזא | 4 | 3 | 3D | 5 | 3 | 39 | 5 | 3 | | | | | | | 21 | 6 | 2 | 31 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | 16 | 6 | 2 | | | | 0 | E | 6 | 3 | 1E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 90 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | В0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | F0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | 2 | 2C | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | М7 | M6 | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 30 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | D0 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | L | | | _ | | | _ | Addı | ess | ing | mo | de | | | | | | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|-----|------|-----|------------------|----------|----|----|----|---|-------------------|------|----| | Symbol | Function | Details | | IMF | · | | IMI | _ | | A | | ╁ | BIT, | | | ZP | | | T, Z | :Р | | BPL<br>(Note 4) | N = 0? | This instruction takes a branch to the appointed address if N is 0. The branch address is specified by a relative address. If N is 1, the next instruction is executed. | OP | n | # | OF | P n | # | OF | n | # | OF | P n | # | OP | n | # | OP | n | # | | BRA | PC ← PC ± offset | This instruction branches to the appointed address. The branch address is specified by a relative address. | | | | | | | | | | | | | | | | | | | | BRK | $\begin{array}{l} B \leftarrow 1 \\ (PC) \leftarrow (PC) + 2 \\ M(S) \leftarrow PCH \\ S \leftarrow S - 1 \\ M(S) \leftarrow PCL \\ S \leftarrow S - 1 \\ M(S) \leftarrow PS \\ S \leftarrow S - 1 \\ I \leftarrow 1 \\ PCL \leftarrow ADL \\ PCH \leftarrow ADH \end{array}$ | When the BRK instruction is executed, the CPU pushes the current PC contents onto the stack. The BADRS designated in the interrupt vector table is stored into the PC. | 00 | 7 | 1 | | | | | | | | | | | | | | | | | BVC<br>(Note 4) | V = 0? | This instruction takes a branch to the appointed address if V is 0. The branch address is specified by a relative address. If V is 1, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | BVS<br>(Note 4) | V = 1? | This instruction takes a branch to the appointed address when V is 1. The branch address is specified by a relative address. When V is 0, the next instruction is executed. | | | | | | | | | | | | | | | | | | | | CLB | Ai or Mi ← 0 | This instruction clears the designated bit i of A or M. | | | | | | | | | | 1 <u>F</u><br>20 | 3 2<br>i | 1 | | | | 1 <u>F</u><br>20i | 5 | 2 | | CLC | C ← 0 | This instruction clears C. | 18 | 2 | 1 | | | | | | | | | | | | | | | | | CLD | D ← 0 | This instruction clears D. | D8 | 2 | 1 | | | | | | | | | | | | | | | | | CLI | I ← 0 | This instruction clears I. | 58 | 2 | 1 | | | | | | | | | | | | | | | | | CLT | T ← 0 | This instruction clears T. | 12 | 2 | 1 | | | | | | | | | | | | | | | | | CLV | V ← 0 | This instruction clears V. | В8 | 2 | 1 | | | | | | | | | | | | | | | | | CMP<br>(Note 3) | When T = 0<br>A - M<br>When T = 1<br>M(X) - M | When T = 0, this instruction subtracts the contents of M from the contents of A. The result is not stored and the contents of A or M are not modified. When T = 1, the CMP subtracts the contents of M from the contents of M(X). The result is not stored and the contents of X, M, and A are not modified. M(X) represents the contents of memory where is indicated by X. | | | | CS | 9 2 | 2 | | | | | | | C5 | 3 | 2 | | | | | СОМ | $M \leftarrow \overline{M}$ | This instruction takes the one's complement of the contents of M and stores the result in M. | | | | | | | | | | | | | 44 | 5 | 2 | | | | | СРХ | X – M | This instruction subtracts the contents of M from the contents of X. The result is not stored and the contents of X and M are not modified. | | | | EC | 2 | 2 | | | | | | | E4 | 3 | 2 | | | | | CPY | Y – M | This instruction subtracts the contents of M from the contents of Y. The result is not stored and the contents of Y and M are not modified. | | | | C | 2 | 2 | | | | | | | C4 | 3 | 2 | | | | | DEC | A ← A − 1 or<br>M ← M − 1 | This instruction subtracts 1 from the contents of A or M. | | | | | | | 1.4 | 2 | 1 | | | | C6 | 5 | 2 | | | | | Г | | | | | | | | | | | | | | Ad | dres | ssing | g m | ode | | | | | | | | | | | | | | | F | roc | esso | or st | atus | s reç | giste | r | |----|------|---|----|-------|---|----|-----|---|----|-----|---|----|-----|----|------|-------|-----|-----|-------|----|----|-----|---|----|-----|---|----|-----|---|----|----|---|---|-----|------|-------|------|-------|-------|---| | Z | P, ) | X | Z | ZP, ` | Y | | ABS | 3 | А | BS, | Х | Α | BS, | Υ | | IND | | ZF | P, IN | ID | IN | ۱D, | X | IN | ۱D, | Υ | | REL | | | SP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | n | # | ОР | 1 | 1 | OP | n | # N | V | Т | В | D | ı | z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 10 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 80 | 4 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | 1 | • | 1 | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 50 | | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 70 | 2 | 2 | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ٠ | • | • | • | • | • | • | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | 0 | 0 | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | 0 | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | 0 | • | • | • | • | • | • | | D5 | 4 | 2 | | | | CD | 4 | 3 | DD | 5 | 3 | D9 | 5 | 3 | | | | | | | C1 | 6 | 2 | D1 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | z | • | | | | | | | | EC | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | СС | 4 | 3 | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | D6 | 6 | 2 | | | | CE | 6 | 3 | DE | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | z | • | | | | | | | | | | | Α | ddre | essi | ng | mod | le | | | | | | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|----|------|----|----|----|---|----|-------|--------| | Symbol | Function | Details | | IMF | · | | IMN | I | | Α | | E | BIT, | A | | ΖP | | ВІ | T, ZI | P<br>— | | DEV | V . V . 4 | | OP | - | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | | DEX | X ← X − 1 | This instruction subtracts one from the current contents of X. | CA | 2 | 1 | | | | | | | | | | | | | | | | | DEY | Y ← Y − 1 | This instruction subtracts one from the current contents of Y. | 88 | 2 | 1 | | | | | | | | | | | | | | | | | DIV | $\begin{array}{l} A \leftarrow (M(zz+X+1),\\ M(zz+X)) \ / \ A\\ M(S) \leftarrow \text{ one's complement of Remainder}\\ S \leftarrow S-1 \end{array}$ | This instruction divides the 16-bit data in M(zz+(X)) (low-order byte) and M(zz+(X)+1) (high-order byte) by the contents of A. The quotient is stored in A and the one's complement of the remainder is pushed onto the stack. | | | | | | | | | | | | | | | | | | | | EOR<br>(Note 1) | When T = 0<br>$A \leftarrow A \forall M$<br>When T = 1<br>$M(X) \leftarrow M(X) \forall M$ | When T = 0, this instruction transfers the contents of the M and A to the ALU which performs a bit-wise Exclusive OR, and stores the result in A. When T = 1, the contents of M(X) and M are transferred to the ALU, which performs a bit-wise Exclusive OR and stores the results in M(X). The contents of A remain unchanged, but status flags are changed. M(X) represents the contents of memory where is indicated by X. | | | | 49 | 2 | 2 | | | | | | | 45 | 3 | 2 | | | | | INC | A ← A + 1 or<br>M ← M + 1 | This instruction adds one to the contents of A or M. | | | | | | | ЗА | 2 | 1 | | | | E6 | 5 | 2 | | | | | INX | X ← X + 1 | This instruction adds one to the contents of X. | E8 | 2 | 1 | | | | | | | | | | | | | | | | | INY | Y ← Y + 1 | This instruction adds one to the contents of Y. | C8 | 2 | 1 | | | | | | | | | | | | | | | | | JMP | If addressing mode is ABS PCL $\leftarrow$ ADL PCH $\leftarrow$ ADH If addressing mode is IND PCL $\leftarrow$ M (ADH, ADL) PCH $\leftarrow$ M (ADH, ADL + 1) If addressing mode is ZP, IND PCL $\leftarrow$ M(00, ADL) PCH $\leftarrow$ M(00, ADL + 1) | This instruction jumps to the address designated by the following three addressing modes: Absolute Indirect Absolute Zero Page Indirect Absolute | | | | | | | | | | | | | | | | | | | | JSR | $\begin{array}{l} M(S) \leftarrow PCH \\ S \leftarrow S-1 \\ M(S) \leftarrow PCL \\ S \leftarrow S-1 \\ After executing the above, if addressing mode is ABS, PCL \leftarrow ADL \\ PCH \leftarrow ADH \\ if addressing mode is SP, PCL \leftarrow ADL \\ PCH \leftarrow FF \\ If addressing mode is ZP, IND, PCL \leftarrow M(00, ADL) \\ PCH \leftarrow M(00, ADL + 1) \end{array}$ | This instruction stores the contents of the PC in the stack, then jumps to the address designated by the following addressing modes: Absolute Special Page Zero Page Indirect Absolute | | | | | | | | | | | | | | | | | | | | LDA<br>(Note 2) | When T = 0<br>$A \leftarrow M$<br>When T = 1<br>$M(X) \leftarrow M$ | When T = 0, this instruction transfers the contents of M to A. When T = 1, this instruction transfers the contents of M to $(M(X))$ . The contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | A9 | 2 | 2 | | | | | | | A5 | 3 | 2 | | | | | LDM | M ← nn | This instruction loads the immediate value in M. | | | | | | | | | | | | | 3C | 4 | 3 | | | | | LDX | $X \leftarrow M$ | This instruction loads the contents of M in X. | | | | A2 | 2 | 2 | | | | | | | A6 | 3 | 2 | | | | | LDY | $Y \leftarrow M$ | This instruction loads the contents of M in Y. | | | | A0 | 2 | 2 | | | | | 1 | | A4 | 3 | 2 | | ΙĪ | _ | | | | | | | | | | | | | | | | Ad | dres | ssin | g me | ode | | | | | | | | | | | | | | F | roce | esso | or sta | atus | rec | giste | r | |----|-------|----------|----|-------|---|----|-----|---|----------------|-----|---|----|-----|----|------|------|------|-----|-------|----|----|-----|---|----|-------|---|----|-----|----|----|---|---|------|------|--------|------|-----|-------|---| | Z | ΈP, ) | <b>(</b> | 7 | ZP, ` | Y | | ABS | 3 | l <sub>A</sub> | BS, | X | A | BS, | | | IND | | _ | P, IN | ID | IN | ID, | X | IN | ID, ` | Y | F | REL | | SP | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OP | | | | | _ | OP | _ | _ | OP | _ | _ | ⊢ | _ | | OP | | | - | | _ | | | | OP | | | OP | _ | | n | # | N | V | Т | В | D | 1 | z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | z | • | | E2 | 16 | 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | 55 | 4 | 2 | | | | 4D | 4 | 3 | 5D | 5 | 3 | 59 | 5 | 3 | | | | | | | 41 | 6 | 2 | 51 | 6 | 2 | | | | | | N | • | • | • | • | • | Z | • | | F6 | 6 | 2 | | | | EE | 6 | 3 | FE | 7 | 3 | | | | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | z | • | | | | | | | | 4C | 3 | 3 | | | | | | | 6C | 5 | 3 | B2 | 4 | 2 | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | 20 | 6 | 3 | | | | | | | | | | 02 | 7 | 2 | | | | | | | | | 22 | 5 | 2 | • | ٠ | • | • | • | ٠ | ٠ | • | | B5 | 4 | 2 | | | | AD | 4 | 3 | BD | 5 | 3 | В9 | 5 | 3 | | | | | | | A1 | 6 | 2 | B1 | 6 | 2 | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | В6 | 4 | 2 | ΑE | 4 | 3 | | | | BE | 5 | 3 | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | z | • | | В4 | 4 | 2 | | | | AC | 4 | 3 | вс | 5 | 3 | | | | | | | | | | | | | | | | | | | | | Ν | • | • | • | • | • | z | • | | | | | | | | | | | Α | ddre | essi | ng ı | mod | е | | | | | | | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|------|------|------|------|---|----|----|---|----|------|---| | Symbol | Function | Details | | IMP | | | IMN | 1 | | Α | | Е | BIT, | Α | | ΖP | | ВІ | T, Z | P | | | | | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | | LSR | 7 0<br>0→ <u></u> →C | This instruction shifts either A or M one bit to the right such that bit 7 of the result always is set to 0, and the bit 0 is stored in C. | | | | | | | 4A | 2 | 1 | | | | 46 | 5 | 2 | | | | | MUL | $M(S) \cdot A \leftarrow A * M(zz + X)$<br>$S \leftarrow S - 1$ | This instruction multiply Accumulator with the memory specified by the Zero Page X address mode and stores the high-order byte of the result on the Stack and the low-order byte in A. | | | | | | | | | | | | | | | | | | | | NOP | PC ← PC + 1 | This instruction adds one to the PC but does no otheroperation. | EΑ | 2 | 1 | | | | | | | | | | | | | | | | | ORA<br>(Note 1) | When T = 0<br>$A \leftarrow A \lor M$<br>When T = 1<br>$M(X) \leftarrow M(X) \lor M$ | When T = 0, this instruction transfers the contents of A and M to the ALU which performs a bit-wise "OR", and stores the result in A. When T = 1, this instruction transfers the contents of $M(X)$ and the M to the ALU which performs a bit-wise OR, and stores the result in $M(X)$ . The contents of A remain unchanged, but status flags are changed. $M(X)$ represents the contents of memory where is indicated by X. | | | | 09 | 2 | 2 | | | | | | | 05 | 3 | 2 | | | | | PHA | $\begin{array}{l} M(S) \leftarrow A \\ S \leftarrow S - 1 \end{array}$ | This instruction pushes the contents of A to the memory location designated by S, and decrements the contents of S by one. | 48 | 3 | 1 | | | | | | | | | | | | | | | | | PHP | $M(S) \leftarrow PS \\ S \leftarrow S - 1$ | This instruction pushes the contents of PS to the memory location designated by S and decrements the contents of S by one. | 08 | 3 | 1 | | | | | | | | | | | | | | | | | PLA | $\begin{array}{c} S \leftarrow S + 1 \\ A \leftarrow M(S) \end{array}$ | This instruction increments S by one and stores the contents of the memory designated by S in A. | 68 | 4 | 1 | | | | | | | | | | | | | | | | | PLP | $S \leftarrow S + 1$ $PS \leftarrow M(S)$ | This instruction increments S by one and stores the contents of the memory location designated by S in PS. | 28 | 4 | 1 | | | | | | | | | | | | | | | | | ROL | 7 0 | This instruction shifts either A or M one bit left through C. C is stored in bit 0 and bit 7 is stored in C. | | | | | | | 2A | 2 | 1 | | | | 26 | 5 | 2 | | | | | ROR | 7 0<br>—C→ | This instruction shifts either A or M one bit right through C. C is stored in bit 7 and bit 0 is stored in C. | | | | | | | 6A | 2 | 1 | | | | 66 | 5 | 2 | | | | | RRF | 7 0 | This instruction rotates 4 bits of the M content to the right. | | | | | | | | | | | | | 82 | 8 | 2 | | | | | RTI | $\begin{array}{c} S \leftarrow S+1 \\ PS \leftarrow M(S) \\ S \leftarrow S+1 \\ PCL \leftarrow M(S) \\ S \leftarrow S+1 \\ PCH \leftarrow M(S) \end{array}$ | This instruction increments S by one, and stores the contents of the memory location designated by S in PS. S is again incremented by one and stores the contents of the memory location designated by S in PCL. S is again incremented by one and stores the contents of memory location designated by S in PCH. | 40 | 6 | 1 | | | | | | | | | | | | | | | | | RTS | $\begin{array}{c} S \leftarrow S+1 \\ PCL \leftarrow M(S) \\ S \leftarrow S+1 \\ PCH \leftarrow M(S) \\ (PC) \leftarrow (PC)+1 \end{array}$ | This instruction increments S by one and stores the contents of the memory location designated by S in PCL. S is again incremented by one and the contents of the memory location is stored in PCH. PC is incremented by 1. | 60 | 6 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Ad | dres | ssin | g m | ode | | | | | | | | | | | | | | | F | roc | esso | or st | atus | s reg | giste | er: | |----|-------|---|----|-----|---|----|-----|---|----|-----|---|----|-----|----|------|------|-----|-----|-------|----|----|-----|---|----|-------|---|----|-----|---|----|----|---|---|------|-------|-------|-------|-------|-------|-----| | Z | ΖP, ) | < | | ZP, | Υ | | ABS | 3 | | BS, | X | A | BS, | Υ | | IND | | ZF | P, IN | ID | IN | ۱D, | X | IN | ۱D, ۱ | Υ | | REL | _ | | SP | | 7 | _ | 5 | 4 | 3 | т — | 1 | 0 | | OP | | | OP | | _ | OP | | 1 | OF | 1 | 1 | OP | 1 | _ | OP | _ | _ | OP | _ | _ | OP | _ | _ | OP | n | # | OP | | _ | OP | _ | # | N | ٧ | Т | | D | ı | Z | - | | 56 | 6 | 2 | | | | 4E | 6 | 3 | 5E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | 0 | • | • | • | • | • | Z | С | | 62 | 15 | 2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | 15 | 4 | 2 | | | | OD | 4 | 3 | 10 | 5 | 3 | 19 | 5 | 3 | | | | | | | 01 | 6 | 2 | 11 | 6 | 2 | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (Val | lue : | save | ed ir | n sta | ack) | | | 36 | 6 | 2 | | | | 2E | 6 | 3 | 3E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | 76 | 6 | 2 | | | | 6E | 6 | 3 | 7E | 7 | 3 | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | С | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | (Va | lue | save | ed ir | n sta | ack) | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | ٠ | • | • | • | | | | | | | | | | | | ddr | essi | ing r | mod | е | | | | | | | |-----------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-----|---|----|-----|---|----|-----|------|-------------------|------|---|----|----|---|-----------|------|----| | Symbol | Function | Details | | IMF | | | IMN | 1 | | Α | | В | SIT, | A | | ΖP | | ВІ | T, Z | ΈP | | | | | OP | n | # | OP | 'n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | | SBC<br>(Note 1)<br>(Note 5) | When T = 0<br>$A \leftarrow A - M - \overline{C}$<br>When T = 1<br>$M(X) \leftarrow M(X) - M - \overline{C}$ | When $T=0$ , this instruction subtracts the value of M and the complement of C from A, and stores the results in A and C. When $T=1$ , the instruction subtracts the contents of M and the complement of C from the contents of M(X), and stores the results in M(X) and C. A remain unchanged, but status flag are changed. M(X) represents the contents of memory where is indicated by X. | | | | E9 | 2 | 2 | | | | | | | E5 | 3 | 2 | | | | | SEB | Ai or Mi ← 1 | This instruction sets the designated bit i of A or M. | | | | | | | | | | 0 <u>В</u><br>20і | 2 | 1 | | | | 0₽<br>20i | 5 | 2 | | SEC | C ← 1 | This instruction sets C. | 38 | 2 | 1 | | | | | | | | | | | | | | | | | SED | D ← 1 | This instruction set D. | F8 | 2 | 1 | | | | | | | | | | | | | | | | | SEI | I ← 1 | This instruction set I. | 78 | 2 | 1 | | | | | | | | | | | | | | | | | SET | T ← 1 | This instruction set T. | 32 | 2 | 1 | | | | | | | | | | | | | | | | | STA | $M \leftarrow A$ | This instruction stores the contents of A in M. The contents of A does not change. | | | | | | | | | | | | | 85 | 4 | 2 | | | | | STP | | This instruction resets the oscillation control F/F and the oscillation stops. Reset or interrupt input is needed to wake up from this mode. | 42 | 2 | 1 | | | | | | | | | | | | | | | | | STX | $M \leftarrow X$ | This instruction stores the contents of X in M. The contents of X does not change. | | | | | | | | | | | | | 86 | 4 | 2 | | | | | STY | $M \leftarrow Y$ | This instruction stores the contents of Y in M. The contents of Y does not change. | | | | | | | | | | | | | 84 | 4 | 2 | | | | | TAX | X ← A | This instruction stores the contents of A in X. The contents of A does not change. | AA | 2 | 1 | | | | | | | | | | | | | | | | | TAY | Y ← A | This instruction stores the contents of A in Y. The contents of A does not change. | A8 | 2 | 1 | | | | | | | | | | | | | | | | | TST | M = 0? | This instruction tests whether the contents of M are "0" or not and modifies the N and Z. | | | | | | | | | | | | | 64 | 3 | 2 | | | | | TSX | X←S | This instruction transfers the contents of S in X. | ВА | 2 | 1 | | | | | | | | | | | | | | | | | TXA | $A \leftarrow X$ | This instruction stores the contents of X in A. | 8A | 2 | 1 | | | | | | | | | | | | | | | | | TXS | S ← X | This instruction stores the contents of X in S. | 9A | 2 | 1 | | | | | | | | | | | | | | | | | TYA | $A \leftarrow Y$ | This instruction stores the contents of Y in A. | 98 | 2 | 1 | | | | | | | | | | | | | | | | | WIT | | The WIT instruction stops the internal clock but not the oscillation of the oscillation circuit is not stopped. CPU starts its function after the Timer X over flows (comes to the terminal count). All registers or internal memory contents except Timer X will not change during this mode. (Of course needs VDD). | C2 | 2 | 1 | | | | | | | | | | | | | | | | Notes 1: The number of cycles "n" is increased by 3 when T is 1. 2: The number of cycles "n" is increased by 2 when T is 1. 3: The number of cycles "n" is increased by 1 when T is 1. 4: The number of cycles "n" is increased by 2 when branching has occurred. 5: N, V, and Z flags are invalid in decimal operation mode. | Г | Addressing mode | | | | | | | | | | | | | | | | F | Processor sta | | | | tatus reç | | jister | | | | | | | | | | | | | | | | | |----|-----------------|---|-------|---|---|----------|-----|---|--------|---|---|--------|---|---|----|-----|---|---------------|---|---|--------|-----------|---|--------|---|---|-----|---|---|----|---|---|---|---|---|---|---|---|---|---| | 7 | ZP, ) | X | ZP, Y | | | | ABS | 3 | ABS, X | | | ABS, Y | | | | IND | ) | ZP, IND | | | IND, X | | | IND, Y | | | REL | | | SP | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ОР | n | # | OP | n | # | OP | n | # | ОР | n | # | ОР | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | OP | n | # | N | ٧ | Т | В | D | ı | Z | С | | F5 | 4 | 2 | | | | ED | 4 | 3 | FD | 5 | 3 | F9 | 5 | 3 | | | | | | | E1 | 6 | 2 | F1 | 6 | 2 | | | | | | | N | V | • | • | • | • | Z | O | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ٠ | • | • | • | 1 | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | 1 | • | • | | 95 | 5 | 2 | | | | 8D | 5 | 3 | 9D | 6 | 3 | 99 | 6 | 3 | | | | | | | 81 | 7 | 2 | 91 | 7 | 2 | | | | | | | | • | 1 | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | • | _ | | • | _ | | | | | | | • | • | • | • | • | • | • | • | | | | | 96 | _ | | 0.5 | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | 94 | 5 | 2 | 96 | 5 | 2 | 8E<br>8C | | 3 | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | | • | • | | | | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | • | • | • | • | • | Z | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N | | • | • | • | • | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | • | • | • | • | • | • | • | • | ## 3.7 Machine instructions | Symbol | Contents | Symbol | Contents | |------------|---------------------------------------------|-------------|---------------------------------------------------------------| | IMP | Implied addressing mode | + | Addition | | IMM | Immediate addressing mode | _ | Subtraction | | Α | Accumulator or Accumulator addressing mode | * | Multiplication | | BIT, A | Accumulator bit addressing mode | / | Division | | BIT, A, R | Accumulator bit relative addressing mode | ٨ | Logical OR | | ZP | Zero page addressing mode | V | Logical AND | | BIT, ZP | Zero page bit addressing mode | ∀ | Logical exclusive OR | | BIT, ZP, R | Zero page bit relative addressing mode | <b>-</b> | Negation | | ZP, X | Zero page X addressing mode | ← | Shows direction of data flow | | ZP, Y | Zero page Y addressing mode | X | Index register X | | ABS | Absolute addressing mode | Y | Index register Y | | ABS, X | Absolute X addressing mode | S | Stack pointer | | ABS, Y | Absolute Y addressing mode | PC | Program counter | | IND | Indirect absolute addressing mode | PS | Processor status register | | | | РСн | 8 high-order bits of program counter | | ZP, IND | Zero page indirect absolute addressing mode | PCL | 8 low-order bits of program counter | | | | ADH | 8 high-order bits of address | | IND, X | Indirect X addressing mode | ADL | 8 low-order bits of address | | IND, Y | Indirect Y addressing mode | FF | FF in Hexadecimal notation | | REL | Relative addressing mode | nn | Immediate value | | SP | Special page addressing mode | ZZ | Zero page address | | С | Carry flag | M | Memory specified by address designation of any ad- | | Z | Zero flag | | dressing mode | | I | Interrupt disable flag | M(X) | Memory of address indicated by contents of index | | D | Decimal mode flag | | register X | | B<br>T | Break flag X-modified arithmetic mode flag | M(S) | Memory of address indicated by contents of stack pointer | | V | Overflow flag | M(ADH, ADL) | Contents of memory at address indicated by ADH and | | N | Negative flag | | ADL, in ADH is 8 high-order bits and ADL is 8 low-order bits. | | | | M(00, ADL) | Contents of address indicated by zero page ADL | | | | Ai | Bit i (i = 0 to 7) of accumulator | | | | Mi | Bit i (i = 0 to 7) of accumulator | | | | OP | Opcode | | | | n n | Number of cycles | | | | " | Number of bytes | | | | т | 14dilloor of bytoo | # 3.8 List of instruction code | | D3 - D0 | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | |---------|----------------------|------------|---------------|----------------|-------------|--------------|--------------|--------------|--------------|------|---------------|----------|-------------|---------------|---------------|---------------|--------------| | D7 – D4 | Hexadecimal notation | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | | 0000 | 0 | BRK | ORA<br>IND, X | JSR<br>ZP, IND | BBS<br>0, A | _ | ORA<br>ZP | ASL<br>ZP | BBS<br>0, ZP | PHP | ORA<br>IMM | ASL<br>A | SEB<br>0, A | _ | ORA<br>ABS | ASL<br>ABS | SEB<br>0, ZP | | 0001 | 1 | BPL | ORA<br>IND, Y | CLT | BBC<br>0, A | ı | ORA<br>ZP, X | ASL<br>ZP, X | BBC<br>0, ZP | CLC | ORA<br>ABS, Y | DEC<br>A | CLB<br>0, A | _ | ORA<br>ABS, X | ASL<br>ABS, X | CLB<br>0, ZP | | 0010 | 2 | JSR<br>ABS | AND<br>IND, X | JSR<br>SP | BBS<br>1, A | BIT<br>ZP | AND<br>ZP | ROL<br>ZP | BBS<br>1, ZP | PLP | AND<br>IMM | ROL<br>A | SEB<br>1, A | BIT<br>ABS | AND<br>ABS | ROL<br>ABS | SEB<br>1, ZP | | 0011 | 3 | ВМІ | AND<br>IND, Y | SET | BBC<br>1, A | ı | AND<br>ZP, X | ROL<br>ZP, X | BBC<br>1, ZP | SEC | AND<br>ABS, Y | INC<br>A | CLB<br>1, A | LDM<br>ZP | AND<br>ABS, X | ROL<br>ABS, X | CLB<br>1, ZP | | 0100 | 4 | RTI | EOR<br>IND, X | STP | BBS<br>2, A | COM<br>ZP | EOR<br>ZP | LSR<br>ZP | BBS<br>2, ZP | РНА | EOR<br>IMM | LSR<br>A | SEB<br>2, A | JMP<br>ABS | EOR<br>ABS | LSR<br>ABS | SEB<br>2, ZP | | 0101 | 5 | BVC | EOR<br>IND, Y | _ | BBC<br>2, A | _ | EOR<br>ZP, X | LSR<br>ZP, X | BBC<br>2, ZP | CLI | EOR<br>ABS, Y | _ | CLB<br>2, A | _ | EOR<br>ABS, X | LSR<br>ABS, X | CLB<br>2, ZP | | 0110 | 6 | RTS | ADC<br>IND, X | MUL<br>ZP, X | BBS<br>3, A | TST<br>ZP | ADC<br>ZP | ROR<br>ZP | BBS<br>3, ZP | PLA | ADC<br>IMM | ROR<br>A | SEB<br>3, A | JMP<br>IND | ADC<br>ABS | ROR<br>ABS | SEB<br>3, ZP | | 0111 | 7 | BVS | ADC<br>IND, Y | _ | BBC<br>3, A | _ | ADC<br>ZP, X | ROR<br>ZP, X | BBC<br>3, ZP | SEI | ADC<br>ABS, Y | _ | CLB<br>3, A | _ | ADC<br>ABS, X | ROR<br>ABS, X | CLB<br>3, ZP | | 1000 | 8 | BRA | STA<br>IND, X | RRF<br>ZP | BBS<br>4, A | STY<br>ZP | STA<br>ZP | STX<br>ZP | BBS<br>4, ZP | DEY | _ | TXA | SEB<br>4, A | STY<br>ABS | STA<br>ABS | STX<br>ABS | SEB<br>4, ZP | | 1001 | 9 | всс | STA<br>IND, Y | _ | BBC<br>4, A | STY<br>ZP, X | STA<br>ZP, X | STX<br>ZP, Y | BBC<br>4, ZP | TYA | STA<br>ABS, Y | TXS | CLB<br>4, A | _ | STA<br>ABS, X | - | CLB<br>4, ZP | | 1010 | А | LDY<br>IMM | LDA<br>IND, X | LDX<br>IMM | BBS<br>5, A | LDY<br>ZP | LDA<br>ZP | LDX<br>ZP | BBS<br>5, ZP | TAY | LDA<br>IMM | TAX | SEB<br>5, A | LDY<br>ABS | LDA<br>ABS | LDX<br>ABS | SEB<br>5, ZP | | 1011 | В | BCS | LDA<br>IND, Y | JMP<br>ZP, IND | BBC<br>5, A | LDY<br>ZP, X | LDA<br>ZP, X | LDX<br>ZP, Y | BBC<br>5, ZP | CLV | LDA<br>ABS, Y | TSX | CLB<br>5, A | LDY<br>ABS, X | LDA<br>ABS, X | LDX<br>ABS, Y | CLB<br>5, ZP | | 1100 | С | CPY<br>IMM | CMP<br>IND, X | WIT | BBS<br>6, A | CPY<br>ZP | CMP<br>ZP | DEC<br>ZP | BBS<br>6, ZP | INY | CMP<br>IMM | DEX | SEB<br>6, A | CPY<br>ABS | CMP<br>ABS | DEC<br>ABS | SEB<br>6, ZP | | 1101 | D | BNE | CMP<br>IND, Y | _ | BBC<br>6, A | _ | CMP<br>ZP, X | DEC<br>ZP, X | BBC<br>6, ZP | CLD | CMP<br>ABS, Y | _ | CLB<br>6, A | _ | CMP<br>ABS, X | DEC<br>ABS, X | CLB<br>6, ZP | | 1110 | E | CPX<br>IMM | SBC<br>IND, X | DIV<br>ZP, X | BBS<br>7, A | CPX<br>ZP | SBC<br>ZP | INC<br>ZP | BBS<br>7, ZP | INX | SBC<br>IMM | NOP | SEB<br>7, A | CPX<br>ABS | SBC<br>ABS | INC<br>ABS | SEB<br>7, ZP | | 1111 | F | BEQ | SBC<br>IND, Y | _ | BBC<br>7, A | ı | SBC<br>ZP, X | INC<br>ZP, X | BBC<br>7, ZP | SED | SBC<br>ABS, Y | - | CLB<br>7, A | _ | SBC<br>ABS, X | INC<br>ABS, X | CLB<br>7, ZP | | : 3-byte instruction | |----------------------| |----------------------| : 2-byte instruction : 1-byte instruction #### 3.9 M35501FP #### 3.9 M35501FP #### **DESCRIPTION** The M35501FP generates digit signals for fluorescent display when connected to the output port of a microcomputer. There are up to 16 digit pins available, and more can be added by connecting additional M35501FPs. The number of fluorescent displays can be increased easily by connecting the M35501FP to the CMOS FLD output pins of an 8-bit microcomputer in MITSUBISHI's 38B7 Group. The M35501FP is suitable for fluorescent display control on household electric appliances, audio products, etc. #### **FEATURES** - ●Digit output......16 (maximum) - •Up to 16 pins can be selected - •More digits available by connecting additional M35501FPs - •Output structure: high-breakdown voltage, P-channel opendrain; built-in pull-down resistor between digit output pins and VEE pin | ●Power-on reset circuit | Built-in | |------------------------------------|----------------------| | Power source voltage | 4.0 to 5.5 V | | ●Pull-down power source voltage | Vcc – 43 V | | Operating temperature range | 20 to 85 °C | | Package | 24P2E | | •Power dissipation250 μW (at 100 l | kHz operation clock) | Fig. 3.9.1 Pin configuration of M35501FP #### **FUNCTIONAL BLOCK** Fig. 3.9.2 Functional block diagram #### **PIN DESCRIPTION** Table 3.9.1 Pin description | | 1 | | | | |----------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|----------| | Pin | Name | Function | Output Structure | Fig. No. | | Vcc, Vss | Power source input | Apply 4.0–5.5 V to Vcc, and 0V to Vss. | _ | - | | RESET | Reset input | Reset internal shift register (built-in power-on reset circuit). | CMOS input level<br>Built-in pull-up resistor | 3 | | CLK | Clock input | Digit output varies according to rising edge of clock input. | CMOS input level<br>Built-in pull-down resistor | 2 | | SEL | Select input | Use when specifying the number of digits. | CMOS input level<br>Built-in pull-down resistor | 2 | | OVFIN | Overflow signal input | Input "H" when using one M35501FP. Connect to OVFOUT pin of additional M35501FPs when using multiple M35501FPs (to use 17 digits or more). | CMOS input level | 4 | | OVFout | Overflow signal output | Leave open when using one M35501FP. Connect to OVFIN pin of additional M35501FPs when using multiple M35501FPs (to use 17 digits or more). | CMOS output | 5 | | DIG15-<br>DIG0 | Digit output | Output the digit output waveform of fluorescent display. Leave open when not in use (VEE level output). | High-breakdown-voltage<br>P-channel open-drain output<br>Built-in pull-down resistor | 1 | | VEE | Pull-down power source input | Apply voltage to DIG0-DIG15 pull-down resistors. | - | - | # PORT BLOCK (1) DIG0-DIG15 (2) SEL, CLK Shift register Pull-down transistor (3) RESET (4) OVFIN Pull-up transistor (5) OVFout Shift register Fig. 3.9.3 Port block diagram #### **USAGE** Three usages of the M35501FP are described below. #### (1) 16-Digit Mode: 16 digits selected The number of digits is set to 16 by fixing the OVFIN pin to "H" and the SEL pin to "L." Figure 3.9.5 shows the output waveform. #### (2) Optional Digit Mode: 1-16 digits selectable When the number of CLK pin rising edges during an "H" period of the SEL pin is n and the OVFIN pin is fixed to "H," the number of digits set is n. If n is 16 or more, all 16 digits are set. Figure 3.9.6 shows the output waveform. Fig. 3.9.4 Digit setting #### (3) Cascade Mode: 17 digits or more selectable 17 digits or more can be used by connecting two M35501FPs or more. Figure 3.9.7 shows an example using three M35501FPs, offering 33 to 48 digit outputs. Cascade mode will not operate if all M35501FPs are in 16-digit mode (SEL = "L"). Use the most significant M35501FP in the optional digit mode for DIG output. Figure 3.9.8 shows the output waveform. #### 3.9 M35501FP #### **DIGIT OUTPUT WAVEFORM** Fig. 3.9.5 16-digit mode output waveform Fig. 3.9.6 Optional digit mode output waveform Fig. 3.9.7 Cascade mode connection example: 17 digits or more selected Fig. 3.9.8 Cascade mode output waveform #### 3.9 M35501FP The number of fluorescent displays can be increased by connecting the M35501FP to the CMOS FLD output pins on a 38B7 Group microcomputer. Fig. 3.9.9 Connection example with 38B7 Group microcomputer (1 to 16 digits) This FLD controller can control up to 32 digits using the 32 timing mode of the 38B7 Group microcomputer. Fig. 3.9.10 Connection example with 38B7 Group microcomputer (17 to 32 digits) #### **RESET CIRCUIT** To reset the controller, the $\overline{\text{RESET}}$ pin should be held at "L" for 2 $\mu s$ or more. Reset is released when the $\overline{\text{RESET}}$ pin is returned to "H" and the power source voltage is between 4.0 V and 5.5 V. Notes1: Perform the reset release when CLK input signal is "L." 2: When setting the number of digits by SEL signal, optional digit counter is set to "0" by reset. Fig. 3.9.11 Digit output waveform when reset signal is input #### 3.9 M35501FP #### **POWER-ON RESET** Reset can be performed automatically during power on (power-on reset) by the built-in power-on reset circuit. When using this circuit, set 100 $\mu$ s or less for the period in which it takes to reach minimum operation guaranteed voltage from reset. If the rising time exceeds 100 $\mu$ s, connect the capacitor between the RESET pin and Vss at the shortest distance. Consequently, the RESET pin should be held at "L" until the minimum operation guaranteed voltage is reached. Fig. 3.9.12 Power-on reset circuit Table 3.9.2 Absolute maximum ratings | Symbol | Parameter | Conditions | Ratings | Unit | |--------|--------------------------------|---------------------------------|--------------------|------| | Vcc | Power source voltage | •All voltages are based on Vss. | -0.3 to 7.0 | V | | VEE | Pull-down power source voltage | Output transistors are off. | Vcc-45 to Vcc +0.3 | V | | VI | Input voltage CLK, SEL, OVFIN | | -0.3 to Vcc+0.3 | V | | VI | Input voltage RESET | | -0.3 to Vcc+0.3 | V | | Vo | Output voltage DIG0-DIG15 | | Vcc-45 to Vcc +0.3 | V | | Vo | Output voltage OVFout | | -0.3 to Vcc+0.3 | V | | Pd | Power dissipation | Ta = 25 °C | 250 | mW | | Topr | Operating temperature | | -20 to 85 | °C | | Tstg | Storage temperature | | -40 to 125 | °C | Table 3.9.3 Recommended operating conditions (Vcc = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Devenuetos | | Unit | | | |--------|-----------------------------------|---------|------|--------|------| | | Parameter | Min. | Тур. | Max. | Onit | | Vcc | Power source voltage | 4.0 | 5.0 | 5.5 | V | | Vss | Power source voltage | | 0 | | V | | VEE | Pull-down power source voltage | Vcc -43 | | Vss | V | | VIH | "H" input voltage CLK, SEL, OVFIN | 0.8Vcc | | Vcc | V | | VIH | "H" input voltage RESET | 0.8Vcc | | Vcc | V | | VIL | "L" input voltage CLK, SEL, OVFIN | 0 | | 0.2Vcc | V | | VIL | "L" input voltage RESET | 0 | | 0.2Vcc | V | Table 3.9.4 Recommended operating conditions (Vcc = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Unit | | | |-----------|-----------------------------------------------|------|------|------|-----| | Symbol | raidillelei | Min. | Тур. | Max. | | | IOH(peak) | "H" peak output current DIG0 – DIG15 (Note 1) | | | -36 | mA | | IOH(peak) | "H" peak output current OVFout (Note 1) | | | -10 | mA | | IOL(peak) | "L" peak output current OVFouт (Note 1) | | | 10 | mA | | IOH(avg) | "H" average current DIG0 – DIG15 (Note 2) | | | -18 | mA | | IOH(avg) | "H" average current OVFout (Note 2) | | | -5.0 | mA | | IOL(avg) | "L" average current OVFout (Note 2) | | | 5.0 | mA | | CLK | Clock input frequency | | | 2 | MHz | Notes 1: The peak output current is the peak current flowing in each port. <sup>2:</sup> The average output current is an average value measured over 100 ms. ## 3.9 M35501FP **Table 3.9.5 Electrical characteristics** (VCC = 4.0 to 5.5 V, $Ta = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted) | Cumbal | Parameter | | Test conditions | | Unit | | | |-----------|------------------------|--------------------|-----------------------------|----------|------|------|------| | Symbol | Param | eter | rest conditions | Min. | Тур. | Max. | Onit | | Vон | "H" output voltage | DIG output | IOH = −18 mA | Vcc -2.0 | | | V | | | | DIG0-DIG15 | | | | | | | Voн | "H" output voltage | OVFout | lон = −10 mA | Vcc -2.0 | | | V | | VoL | "L" output voltage | OVFout | IOL = 10 mA | | | 2.0 | V | | VT+ — VT- | Hysteresis | CLK, OVFIN | Vcc = 5.0 V | | 0.4 | | V | | | | RESET | | | | | | | lін | "H" input current | OVFIN | VI = VCC | | | 5.0 | μА | | | | RESET | | | | | | | lін | "H" input current | CLK, SEL | VI = VCC | 30 | 70 | 140 | μА | | | | | Vcc = 5.0 V | | | | | | liL | "L" input current | OVFIN | VI = VSS | | | -5.0 | μА | | | | CLK, SEL | | | | | | | liL | "L" input current | RESET | VI = VSS | -60 | -130 | -185 | μΑ | | | | | Vcc = 5.0 V | | | | | | ILOAD | Output load current | DIG0 - DIG15 | VEE = VCC -43 V | 500 | 650 | 800 | μΑ | | | | | Vol = Vcc | | | | | | | | | Output transistors are off. | | | | | | ILEAK | Output leakage current | DIG0-DIG15 | VEE = VCC -43 V | | | -10 | μА | | | | | Vol = Vcc -43 V | | | | | | | | | Output transistors are off. | | | | | | Icc | Power source | Vcc = 5.0 V, CLK | = 100 kHz | | 50 | | μΑ | | | | Output transistors | | | | | | Table 3.9.6 Timing requirements (VCC = 4.0 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted) | Symbol | Parameter | | Unit | | | |------------------------|-----------------------------|------|------|------|------| | Symbol | Falanielei | Min. | Тур. | Max. | Unit | | $tw(\overline{RESET})$ | Reset input "L" pulse width | 2 | | | μs | | tc(CLK) | Clock input cycle time | 500 | | | ns | | twH(CLK) | Clock input "H" pulse width | 200 | | | ns | | twL(CLK) | Clock input "L" pulse width | 200 | | | ns | | tsu(SEL) | Select input setup time | 500 | | | ns | | th(SEL) | Select input hold time | 500 | | | ns | | th(CLK) | Clock input setup time | 500 | | | ns | Fig. 3.9.13 Timing diagram # 3.10 SFR memory map | 000016 | Port P0 (P0) | 002016 | Timer 1 (T1) | |--------------------|------------------------------------------------------|--------------------|-------------------------------------| | 000116 | | 002116 | Timer 2 (T2) | | 000216 | Port P1 (P1) | 002216 | Timer 3 (T3) | | 000316 | Port P1 direction register (P1D) | 002316 | Timer 4 (T4) | | 000416 | Port P2 (P2) | 002416 | Timer 5 (T5) | | 000516 | | 002516 | Timer 6 (T6) | | 000616 | Port P3 (P3) | 002616 | PWM control register (PWM | | 000716 | Port P3 direction register (P3D) | 002716 | Timer 6 PWM register (T6P) | | 000816 | Port P4 (P4) | 002816 | Timer 12 mode register (T12 | | 000916 | Port P4 direction register (P4D) | 002916 | Timer 34 mode register (T34 | | 000A16 | Port P5 (P5) | 002A16 | Timer 56 mode register (T50 | | 000B16 | Port P5 direction register (P5D) | 002B <sub>16</sub> | D-A conversion register (DA | | 000C16 | Port P6 (P6) | 002C16 | Timer X (low-order) (TXL) | | 000D16 | Port P6 direction register (P6D) | 002D16 | Timer X (high-order) (TXH) | | 000E16 | Port P7 (P7) | 002E16 | Timer X mode register 1 (T) | | 000F16 | Port P7 direction register (P7D) | 002F <sub>16</sub> | Timer X mode register 2 (T) | | 001016 | Port P8 (P8) | 003016 | Interrupt interval determinat | | 001116 | Port P8 direction register (P8D) | 003116 | Interrupt interval determination co | | 001216 | Port P9 (P9) | 003216 | AD/DA control register (ADC | | 001316 | Port P9 direction register (P9D) | 003316 | A-D conversion register (low | | 001416 | Port PA (PA) | 003416 | A-D conversion register (hig | | 001516 | Port PA direction register (PAD) | 003516 | PWM register (high-order) (l | | 001616 | Port PB (PB) | 003616 | PWM register (low-order) (P | | 001716 | Port PB direction register (PBD) | 003716 | Baud rate generator (BRG) | | 001816 | Serial I/O1 automatic transfer data pointer (SIO1DP) | 003816 | UART control register (UAR | | 001916 | Serial I/O1 control register 1 (SIO1CON1) | 003916 | Interrupt source switch regis | | 001A <sub>16</sub> | Serial I/O1 control register 2 (SIO1CON2) | 003A <sub>16</sub> | Interrupt edge selection regi | | 001B <sub>16</sub> | Serial I/O1 register/Transfer counter (SIO1) | 003B <sub>16</sub> | CPU mode register (CPUM) | | 001C <sub>16</sub> | Serial I/O1 control register 3 (SIO1CON3) | 003C <sub>16</sub> | Interrupt request register 1(I | | 001D <sub>16</sub> | Serial I/O2 control register (SIO2CON) | 003D16 | Interrupt request register 2(I | | 001E <sub>16</sub> | Serial I/O2 status register (SIO2STS) | 003E <sub>16</sub> | Interrupt control register 1(I | | 001F <sub>16</sub> | Serial I/O2 transmit/receive buffer register (TB/RB) | 003F16 | Interrupt control register 2(10 | | 0EEC <sub>16</sub> | Serial I/O3 control register (SIO3CON) | 0EF6 <sub>16</sub> | Toff1 time set register (TOF | | 0EED16 | Serial I/O3 register (SIO3) | 0EF7 <sub>16</sub> | Toff2 time set register (TOF | | 0EEE16 | Watchdog timer control register (WDTCON) | 0EF816 | FLD data pointer (FLDDP) | | 0EEF16 | Pull-up control register 3 (PULL3) | 0EF916 | Port P4 FLD/Port switch reg | | 0EF016 | Pull-up control register 1 (PULL1) | 0EFA <sub>16</sub> | Port P5 FLD/Port switch reg | | 0EF1 <sub>16</sub> | Pull-up control register 2 (PULL2) | 0EFB <sub>16</sub> | Port P6 FLD/Port switch reg | | 0EF216 | Port P0 digit output set switch register (P0DOR) | 0EFC <sub>16</sub> | FLD output control register | | 0EF316 | Port P2 digit output set switch register (P2DOR) | 0EFD16 | Buzzer output control registe | | 0EF4 <sub>16</sub> | FLDC mode register (FLDM) | 0EFE <sub>16</sub> | Flash memory control regist | | 0EF5 <sub>16</sub> | Tdisp time set register (TDISP) | 0EFF16 | Flash command register (FC | | 002016 | Timer 1 (T1) | |--------------------|------------------------------------------------------------| | 002116 | Timer 2 (T2) | | 002216 | Timer 3 (T3) | | 002316 | Timer 4 (T4) | | 002416 | Timer 5 (T5) | | 002516 | Timer 6 (T6) | | 002616 | PWM control register (PWMCON) | | 002716 | Timer 6 PWM register (T6PWM) | | 002816 | Timer 12 mode register (T12M) | | 002916 | Timer 34 mode register (T34M) | | 002A16 | Timer 56 mode register (T56M) | | 002B16 | D-A conversion register (DA) | | 002C16 | Timer X (low-order) (TXL) | | 002D16 | Timer X (high-order) (TXH) | | 002E16 | Timer X mode register 1 (TXM1) | | 002F16 | Timer X mode register 2 (TXM2) | | 003016 | Interrupt interval determination register (IID) | | 003116 | Interrupt interval determination control register (IIDCON) | | 003216 | AD/DA control register (ADCON) | | 003316 | A-D conversion register (low-order) (ADL) | | 003416 | A-D conversion register (high-order) (ADH) | | 003516 | PWM register (high-order) (PWMH) | | 003616 | PWM register (low-order) (PWML) | | 003716 | Baud rate generator (BRG) | | 003816 | UART control register (UARTCON) | | 003916 | Interrupt source switch register (IFR) | | 003A16 | Interrupt edge selection register (INTEDGE) | | 003B <sub>16</sub> | CPU mode register (CPUM) | | 003C <sub>16</sub> | Interrupt request register 1(IREQ1) | | 003D16 | Interrupt request register 2(IREQ2) | | 003E16 | Interrupt control register 1(ICON1) | | 003F16 | Interrupt control register 2(ICON2) | | 0EF616 | Toff1 time set register (TOFF1) | | 0EF616 | Toff1 time set register (TOFF1) | | | | | |--------------------|------------------------------------------|--|--|--|--| | 0EF7 <sub>16</sub> | Toff2 time set register (TOFF2) | | | | | | 0EF816 | FLD data pointer (FLDDP) | | | | | | 0EF916 | Port P4 FLD/Port switch register (P4FPR) | | | | | | 0EFA <sub>16</sub> | Port P5 FLD/Port switch register (P5FPR) | | | | | | 0EFB <sub>16</sub> | Port P6 FLD/Port switch register (P6FPR) | | | | | | 0EFC <sub>16</sub> | FLD output control register (FLDCON) | | | | | | 0EFD16 | Buzzer output control register (BUZCON) | | | | | | 0EFE <sub>16</sub> | Flash memory control register (FCON) | | | | | | 0EFF16 | Flash command register (FCMD) | | | | | (Note) (Note) Note: Flash memory version only. # 3.11 Pin configuration \*High-breakdown-voltage output port: Totaling 52 Package type: 100P6S-A ### MITSUBISHI SEMICONDUCTORS USER'S MANUAL 38B7 Group Editioned by Committee of editing of Mitsubishi Semiconductor User's Manual Published by Mitsubishi Electric Corp., Semiconductor Marketing Division This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation. ©2003 MITSUBISHI ELECTRIC CORPORATION # User's Manual 38B7 Group