MPXHZ6401A

**Series** 

50 to 400 kPa (7.25 to 58.02 psi) 0.5 to 4.5 V Output

# **Freescale Semiconductor**

MPXHZ6401A Rev 0, 05/2010

# Media Resistant Integrated Silicon Pressure Sensor for Measuring Absolute Pressure, On-Chip Signal Conditioned, Temperature Compensated and Calibrated

The MPXHZ6401A series pressure sensor integrates on-chip, bipolar op amp circuitry and thin film resistor networks to provide a high output signal and temperature compensation. The sensor's packaging has been designed to provide resistance to high humidity conditions as well as common automotive media. The small form factor and high reliability of on-chip integration make this sensor a logical and economical choice for the system designer.

The MPXHZ6401A series piezoresistive transducer is a state-of-the-art, monolithic, signal conditioned, silicon pressure sensor. This sensor combines advanced micromachining techniques, thin film metallization, and bipolar semiconductor processing to provide an accurate, high level analog output signal that is proportional to applied pressure.

#### **Features**

- · Resistant to High Humidity and Common Automotive Media
- · Improved Accuracy at High Temperature
- 1.5% Maximum Error over 0°C to 85°C
- Temperature Compensated from -40°C to +125°C
- Durable Thermoplastic (PPS) Surface Mount Package (SSOP) with Optional Axial Port
- Ideally Suited for Microprocessor or Microcontroller–Based Systems

#### ORDERING INFORMATION **Package** Case **Device Type Device Name Options Device Marking Options** No. Super Small Outline Package (MPXHZ6401A Series) MPXHZ6401A6U Absolute, Element Only Rail 1317 MPXHZ6401A **Basic Element** MPXHZ6401A6T1 1317 MPXHZ6401A Absolute, Element Only Tape & Reel

### **SUPER SMALL OUTLINE PACKAGES**



MPXHZ6401A6U/6T1 CASE 1317



# **Operating Characteristics**

Table 1. Operating Characteristics ( $V_S = 5.1 \text{ Vdc}$ ,  $T_A = 25^{\circ}\text{C}$  unless otherwise noted, P1 > P2.

| Characteristic                                                         |             | Symbol           | Min   | Тур   | Max   | Unit              |
|------------------------------------------------------------------------|-------------|------------------|-------|-------|-------|-------------------|
| Pressure Range                                                         |             | P <sub>OP</sub>  | 50    | _     | 400   | kPa               |
| Supply Voltage <sup>(1)</sup>                                          |             | V <sub>S</sub>   | 4.75  | 5.0   | 5.25  | Vdc               |
| Supply Current                                                         |             | I <sub>o</sub>   | _     | 6.0   | 10    | mAdc              |
| Minimum Pressure Offset<br>@ V <sub>S</sub> = 5.0 Volts <sup>(2)</sup> | (0 to 85°C) | V <sub>off</sub> | 0.437 | 0.5   | 0.563 | Vdc               |
| Full Scale Output<br>@ V <sub>S</sub> = 5.0 Volts <sup>(3)</sup>       | (0 to 85°C) | V <sub>FSO</sub> | 4.438 | 4.501 | 4.563 | Vdc               |
| Full Scale Span                                                        | (0 to 85°C) | V <sub>FSS</sub> | _     | 4.0   | _     | V                 |
| Sensitivity                                                            |             | V/P              | _     | 11.43 | _     | mV/kPa            |
| Accuracy <sup>(4)</sup>                                                | (0 to 85°C) | _                | -1.58 | _     | 1.58  | %V <sub>FSS</sub> |

- 1. Device is ratiometric within this specified excitation range.
- 2. Offset  $(V_{off})$  is defined as the output voltage at the minimum rated pressure.
- Full Scale Scan (V<sub>FSS</sub>) is defined as the algebraic difference between the output voltage at full rated pressure and the output voltage at the minimum rated pressure.
- 4. Accuracy (error budget) is the deviation in actual output from nominal output over the entire pressure range and temperature range as a percent of V<sub>FSS</sub> at 25°C due to all sources of error including the following:

Linearity: Output deviation from a straight line relationship with pressure over the specified pressure range.

Temperature Hysteresis: Output deviation at any temperature within the operating temperature range, after the temperature is cycled to

and from the minimum or maximum operating temperature points, with zero differential pressure applied.

Pressure Hysteresis: Output deviation at any pressure within the specified range, when this pressure is cycled to and from the

minimum or maximum rated pressure, at 25°C.

Offset Stability: Output deviation, after 1000 temperature cycles, -40°C to 125°C and 1.5 million pressure cycles, with minimum

rated pressure applied.

TcSpan: Output deviation over the temperature range of 0°C to 85°C, relative to 25°C.

TcOffset: Output deviation with minimum rated pressure applied, over the temperature range of 0°C to 85°C, relative

to 25°C.

# **Maximum Ratings**

Table 2. Maximum Ratings<sup>(1)</sup>

| Rating                                                       | Symbol           | Value         | Units |
|--------------------------------------------------------------|------------------|---------------|-------|
| Maximum Pressure (P1 > P2)                                   | P <sub>max</sub> | 1200          | kPa   |
| Storage Temperature                                          | T <sub>stg</sub> | -40° to +125° | °C    |
| Operating Temperature                                        | T <sub>A</sub>   | -40° to +125° | °C    |
| Output Source Current @ Full Scale Output(2)                 | I <sub>o</sub> + | +0.5          | mAdc  |
| Output Sink Current @ Minimum Pressure Offset <sup>(2)</sup> | I <sub>o</sub> - | -0.5          | mAdc  |

- 1. Exposure beyond the specified limits may cause permanent damage or degradation to the device.
- 2. Maximum Output Current is controlled by effective impedance from  $V_{OUT}$  to Gnd or  $V_{OUT}$  to  $V_{S}$  in the application circuit.

Figure 1 shows a block diagram of the internal circuitry integrated on a pressure sensor chip.



Figure 1. Fully Integrated Pressure Sensor Schematic

# **On-chip Temperature Compensation and Calibration**

The performance over temperature is achieved by integrating the shear–stress strain gauge, temperature compensation, calibration, and signal conditioning circuitry onto a single monolithic chip.

Figure 2 illustrates the configuration in the basic chip carrier (case 1317) prior to porting. A gel die coat isolates the die surface and wire bonds from the environment, while allowing the pressure signal to be transmitted to the sensor diaphragm. The gel die coat and durable thermoplastic package provide a media resistant barrier that allows the sensor to operate reliably in high humidity conditions as well as common automotive media.

**NOTE:** The MPXHZ6401A series pressure sensor's operating characteristics, internal reliability and qualification

tests are based on use of air as the pressure media. Media, other than air, may have adverse effects on sensor performance and long-term reliability. Contact the factory for information regarding media compatibility in your application.

Figure 3 shows the recommended decoupling circuit for interfacing the integrated sensor to the A/D input of a microprocessor or microcontroller. Proper decoupling of the power supply is recommended.

Figure 4 shows the sensor output signal relative to pressure input. Typical, minimum, and maximum output curves are shown for operation over a temperature range of 0°C to 85°C using the decoupling circuit shown in Figure 3. The output will saturate outside of the specified pressure range.



+5.0 V
V<sub>S</sub> Pin 2
WPXHZ6401A
V<sub>out</sub> Pin 4
GND Pin 3
47 pF 51 K

Figure 2. Cross Sectional Diagram SSOP (not to scale)

Figure 3. Typical Application Circuit (Output Source Current Operation)



Figure 4. Output vs. Absolute Pressure





### MINIMUM RECOMMENDED FOOTPRINT FOR SUPER SMALL PACKAGES

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor package must be the correct size to ensure proper solder connection interface between the board and the package. With the correct pad geometry, the packages will self-align when subjected to a

solder reflow process. It is always recommended to fabricate boards with a solder mask layer to avoid bridging and/or shorting between solder pads, especially on tight tolerances and/or tight layouts.



Figure 5. SSOP Footprint (Case 1317)

# **PACKAGE DIMENSIONS**





| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. |  | MECHANICAL OUTLINE |                                                | PRINT VERSION NOT TO SCALE |             |
|---------------------------------------------------------|--|--------------------|------------------------------------------------|----------------------------|-------------|
| 8 LEAD<br>SSOP                                          |  |                    | DOCUMENT NO: 98ARH99066A  CASE NUMBER: 1317-04 |                            | REV: F      |
|                                                         |  |                    |                                                |                            | 24 MAY 2005 |
|                                                         |  |                    | STANDARD: NO                                   | DN-JEDEC                   |             |

# CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE

# **PACKAGE DIMENSIONS**



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. |  | MECHANICA   | L OUTLINE                | PRINT VERSION NOT TO SCALE |        |
|------------------------------------------------------|--|-------------|--------------------------|----------------------------|--------|
| TITLE: 8 I F A D                                     |  |             | DOCUMENT NO: 98ARH99066A |                            | REV: F |
| SSAP                                                 |  | CASE NUMBER | :: 1317 <b>–</b> 04      | 24 MAY 2005                |        |
| 3301                                                 |  |             | STANDARD: NO             | N-JEDEC                    |        |

# CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE

### **PACKAGE DIMENSIONS**

#### NOTES:

- 1. ALL DIMENSIONS IN INCHES.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.



4. ALL VERTICAL SURFACES TO BE 5' MAXIMUM.

DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION.
ALLOWABLE DAMBAR PROTRUSION SHALL BE .008 INCHES MAXIMUM.

| © FREESCALE SEMICONDUCTOR, INC<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NOT TO SCALE |             |
|--------------------------------------------------------|--------------------|----------------------------|-------------|
| TITLE: 8 I F A C                                       | DOCUMENT           | DOCUMENT NO: 98ARH99066A   |             |
| CCOD                                                   | CASE NUMB          | ER: 1317-04                | 24 MAY 2005 |
| 33UP                                                   | STANDARD:          | NON-JEDEC                  |             |

## CASE 1317-04 ISSUE F SUPER SMALL OUTLINE PACKAGE

MPXHZ6401A

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

# Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 010 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc. 2010. All rights reserved.

